pci.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  18. #include "pci.h"
  19. /**
  20. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  21. * @bus: pointer to PCI bus structure to search
  22. *
  23. * Given a PCI bus, returns the highest PCI bus number present in the set
  24. * including the given PCI bus and its list of child PCI buses.
  25. */
  26. unsigned char __devinit
  27. pci_bus_max_busnr(struct pci_bus* bus)
  28. {
  29. struct list_head *tmp;
  30. unsigned char max, n;
  31. max = bus->number;
  32. list_for_each(tmp, &bus->children) {
  33. n = pci_bus_max_busnr(pci_bus_b(tmp));
  34. if(n > max)
  35. max = n;
  36. }
  37. return max;
  38. }
  39. /**
  40. * pci_max_busnr - returns maximum PCI bus number
  41. *
  42. * Returns the highest PCI bus number present in the system global list of
  43. * PCI buses.
  44. */
  45. unsigned char __devinit
  46. pci_max_busnr(void)
  47. {
  48. struct pci_bus *bus = NULL;
  49. unsigned char max, n;
  50. max = 0;
  51. while ((bus = pci_find_next_bus(bus)) != NULL) {
  52. n = pci_bus_max_busnr(bus);
  53. if(n > max)
  54. max = n;
  55. }
  56. return max;
  57. }
  58. static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
  59. {
  60. u16 status;
  61. u8 pos, id;
  62. int ttl = 48;
  63. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  64. if (!(status & PCI_STATUS_CAP_LIST))
  65. return 0;
  66. switch (hdr_type) {
  67. case PCI_HEADER_TYPE_NORMAL:
  68. case PCI_HEADER_TYPE_BRIDGE:
  69. pci_bus_read_config_byte(bus, devfn, PCI_CAPABILITY_LIST, &pos);
  70. break;
  71. case PCI_HEADER_TYPE_CARDBUS:
  72. pci_bus_read_config_byte(bus, devfn, PCI_CB_CAPABILITY_LIST, &pos);
  73. break;
  74. default:
  75. return 0;
  76. }
  77. while (ttl-- && pos >= 0x40) {
  78. pos &= ~3;
  79. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID, &id);
  80. if (id == 0xff)
  81. break;
  82. if (id == cap)
  83. return pos;
  84. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_NEXT, &pos);
  85. }
  86. return 0;
  87. }
  88. /**
  89. * pci_find_capability - query for devices' capabilities
  90. * @dev: PCI device to query
  91. * @cap: capability code
  92. *
  93. * Tell if a device supports a given PCI capability.
  94. * Returns the address of the requested capability structure within the
  95. * device's PCI configuration space or 0 in case the device does not
  96. * support it. Possible values for @cap:
  97. *
  98. * %PCI_CAP_ID_PM Power Management
  99. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  100. * %PCI_CAP_ID_VPD Vital Product Data
  101. * %PCI_CAP_ID_SLOTID Slot Identification
  102. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  103. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  104. * %PCI_CAP_ID_PCIX PCI-X
  105. * %PCI_CAP_ID_EXP PCI Express
  106. */
  107. int pci_find_capability(struct pci_dev *dev, int cap)
  108. {
  109. return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
  110. }
  111. /**
  112. * pci_bus_find_capability - query for devices' capabilities
  113. * @bus: the PCI bus to query
  114. * @devfn: PCI device to query
  115. * @cap: capability code
  116. *
  117. * Like pci_find_capability() but works for pci devices that do not have a
  118. * pci_dev structure set up yet.
  119. *
  120. * Returns the address of the requested capability structure within the
  121. * device's PCI configuration space or 0 in case the device does not
  122. * support it.
  123. */
  124. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  125. {
  126. u8 hdr_type;
  127. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  128. return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
  129. }
  130. /**
  131. * pci_find_ext_capability - Find an extended capability
  132. * @dev: PCI device to query
  133. * @cap: capability code
  134. *
  135. * Returns the address of the requested extended capability structure
  136. * within the device's PCI configuration space or 0 if the device does
  137. * not support it. Possible values for @cap:
  138. *
  139. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  140. * %PCI_EXT_CAP_ID_VC Virtual Channel
  141. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  142. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  143. */
  144. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  145. {
  146. u32 header;
  147. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  148. int pos = 0x100;
  149. if (dev->cfg_size <= 256)
  150. return 0;
  151. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  152. return 0;
  153. /*
  154. * If we have no capabilities, this is indicated by cap ID,
  155. * cap version and next pointer all being 0.
  156. */
  157. if (header == 0)
  158. return 0;
  159. while (ttl-- > 0) {
  160. if (PCI_EXT_CAP_ID(header) == cap)
  161. return pos;
  162. pos = PCI_EXT_CAP_NEXT(header);
  163. if (pos < 0x100)
  164. break;
  165. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  166. break;
  167. }
  168. return 0;
  169. }
  170. /**
  171. * pci_find_parent_resource - return resource region of parent bus of given region
  172. * @dev: PCI device structure contains resources to be searched
  173. * @res: child resource record for which parent is sought
  174. *
  175. * For given resource region of given device, return the resource
  176. * region of parent bus the given region is contained in or where
  177. * it should be allocated from.
  178. */
  179. struct resource *
  180. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  181. {
  182. const struct pci_bus *bus = dev->bus;
  183. int i;
  184. struct resource *best = NULL;
  185. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  186. struct resource *r = bus->resource[i];
  187. if (!r)
  188. continue;
  189. if (res->start && !(res->start >= r->start && res->end <= r->end))
  190. continue; /* Not contained */
  191. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  192. continue; /* Wrong type */
  193. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  194. return r; /* Exact match */
  195. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  196. best = r; /* Approximating prefetchable by non-prefetchable */
  197. }
  198. return best;
  199. }
  200. /**
  201. * pci_set_power_state - Set the power state of a PCI device
  202. * @dev: PCI device to be suspended
  203. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  204. *
  205. * Transition a device to a new power state, using the Power Management
  206. * Capabilities in the device's config space.
  207. *
  208. * RETURN VALUE:
  209. * -EINVAL if trying to enter a lower state than we're already in.
  210. * 0 if we're already in the requested state.
  211. * -EIO if device does not support PCI PM.
  212. * 0 if we can successfully change the power state.
  213. */
  214. int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
  215. int
  216. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  217. {
  218. int pm;
  219. u16 pmcsr, pmc;
  220. /* bound the state we're entering */
  221. if (state > PCI_D3hot)
  222. state = PCI_D3hot;
  223. /* Validate current state:
  224. * Can enter D0 from any state, but if we can only go deeper
  225. * to sleep if we're already in a low power state
  226. */
  227. if (state != PCI_D0 && dev->current_state > state)
  228. return -EINVAL;
  229. else if (dev->current_state == state)
  230. return 0; /* we're already there */
  231. /* find PCI PM capability in list */
  232. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  233. /* abort if the device doesn't support PM capabilities */
  234. if (!pm)
  235. return -EIO;
  236. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  237. if ((pmc & PCI_PM_CAP_VER_MASK) > 2) {
  238. printk(KERN_DEBUG
  239. "PCI: %s has unsupported PM cap regs version (%u)\n",
  240. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  241. return -EIO;
  242. }
  243. /* check if this device supports the desired state */
  244. if (state == PCI_D1 || state == PCI_D2) {
  245. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  246. return -EIO;
  247. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  248. return -EIO;
  249. }
  250. /* If we're in D3, force entire word to 0.
  251. * This doesn't affect PME_Status, disables PME_En, and
  252. * sets PowerState to 0.
  253. */
  254. if (dev->current_state >= PCI_D3hot)
  255. pmcsr = 0;
  256. else {
  257. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  258. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  259. pmcsr |= state;
  260. }
  261. /* enter specified state */
  262. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  263. /* Mandatory power management transition delays */
  264. /* see PCI PM 1.1 5.6.1 table 18 */
  265. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  266. msleep(10);
  267. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  268. udelay(200);
  269. /*
  270. * Give firmware a chance to be called, such as ACPI _PRx, _PSx
  271. * Firmware method after natice method ?
  272. */
  273. if (platform_pci_set_power_state)
  274. platform_pci_set_power_state(dev, state);
  275. dev->current_state = state;
  276. return 0;
  277. }
  278. int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
  279. /**
  280. * pci_choose_state - Choose the power state of a PCI device
  281. * @dev: PCI device to be suspended
  282. * @state: target sleep state for the whole system. This is the value
  283. * that is passed to suspend() function.
  284. *
  285. * Returns PCI power state suitable for given device and given system
  286. * message.
  287. */
  288. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  289. {
  290. int ret;
  291. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  292. return PCI_D0;
  293. if (platform_pci_choose_state) {
  294. ret = platform_pci_choose_state(dev, state);
  295. if (ret >= 0)
  296. state = ret;
  297. }
  298. switch (state) {
  299. case 0: return PCI_D0;
  300. case 3: return PCI_D3hot;
  301. default:
  302. printk("They asked me for state %d\n", state);
  303. BUG();
  304. }
  305. return PCI_D0;
  306. }
  307. EXPORT_SYMBOL(pci_choose_state);
  308. /**
  309. * pci_save_state - save the PCI configuration space of a device before suspending
  310. * @dev: - PCI device that we're dealing with
  311. */
  312. int
  313. pci_save_state(struct pci_dev *dev)
  314. {
  315. int i;
  316. /* XXX: 100% dword access ok here? */
  317. for (i = 0; i < 16; i++)
  318. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  319. return 0;
  320. }
  321. /**
  322. * pci_restore_state - Restore the saved state of a PCI device
  323. * @dev: - PCI device that we're dealing with
  324. */
  325. int
  326. pci_restore_state(struct pci_dev *dev)
  327. {
  328. int i;
  329. for (i = 0; i < 16; i++)
  330. pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
  331. return 0;
  332. }
  333. /**
  334. * pci_enable_device_bars - Initialize some of a device for use
  335. * @dev: PCI device to be initialized
  336. * @bars: bitmask of BAR's that must be configured
  337. *
  338. * Initialize device before it's used by a driver. Ask low-level code
  339. * to enable selected I/O and memory resources. Wake up the device if it
  340. * was suspended. Beware, this function can fail.
  341. */
  342. int
  343. pci_enable_device_bars(struct pci_dev *dev, int bars)
  344. {
  345. int err;
  346. pci_set_power_state(dev, PCI_D0);
  347. if ((err = pcibios_enable_device(dev, bars)) < 0)
  348. return err;
  349. return 0;
  350. }
  351. /**
  352. * pci_enable_device - Initialize device before it's used by a driver.
  353. * @dev: PCI device to be initialized
  354. *
  355. * Initialize device before it's used by a driver. Ask low-level code
  356. * to enable I/O and memory. Wake up the device if it was suspended.
  357. * Beware, this function can fail.
  358. */
  359. int
  360. pci_enable_device(struct pci_dev *dev)
  361. {
  362. int err;
  363. if ((err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1)))
  364. return err;
  365. pci_fixup_device(pci_fixup_enable, dev);
  366. dev->is_enabled = 1;
  367. return 0;
  368. }
  369. /**
  370. * pcibios_disable_device - disable arch specific PCI resources for device dev
  371. * @dev: the PCI device to disable
  372. *
  373. * Disables architecture specific PCI resources for the device. This
  374. * is the default implementation. Architecture implementations can
  375. * override this.
  376. */
  377. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  378. /**
  379. * pci_disable_device - Disable PCI device after use
  380. * @dev: PCI device to be disabled
  381. *
  382. * Signal to the system that the PCI device is not in use by the system
  383. * anymore. This only involves disabling PCI bus-mastering, if active.
  384. */
  385. void
  386. pci_disable_device(struct pci_dev *dev)
  387. {
  388. u16 pci_command;
  389. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  390. if (pci_command & PCI_COMMAND_MASTER) {
  391. pci_command &= ~PCI_COMMAND_MASTER;
  392. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  393. }
  394. dev->is_busmaster = 0;
  395. pcibios_disable_device(dev);
  396. dev->is_enabled = 0;
  397. }
  398. /**
  399. * pci_enable_wake - enable device to generate PME# when suspended
  400. * @dev: - PCI device to operate on
  401. * @state: - Current state of device.
  402. * @enable: - Flag to enable or disable generation
  403. *
  404. * Set the bits in the device's PM Capabilities to generate PME# when
  405. * the system is suspended.
  406. *
  407. * -EIO is returned if device doesn't have PM Capabilities.
  408. * -EINVAL is returned if device supports it, but can't generate wake events.
  409. * 0 if operation is successful.
  410. *
  411. */
  412. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  413. {
  414. int pm;
  415. u16 value;
  416. /* find PCI PM capability in list */
  417. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  418. /* If device doesn't support PM Capabilities, but request is to disable
  419. * wake events, it's a nop; otherwise fail */
  420. if (!pm)
  421. return enable ? -EIO : 0;
  422. /* Check device's ability to generate PME# */
  423. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  424. value &= PCI_PM_CAP_PME_MASK;
  425. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  426. /* Check if it can generate PME# from requested state. */
  427. if (!value || !(value & (1 << state)))
  428. return enable ? -EINVAL : 0;
  429. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  430. /* Clear PME_Status by writing 1 to it and enable PME# */
  431. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  432. if (!enable)
  433. value &= ~PCI_PM_CTRL_PME_ENABLE;
  434. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  435. return 0;
  436. }
  437. int
  438. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  439. {
  440. u8 pin;
  441. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  442. if (!pin)
  443. return -1;
  444. pin--;
  445. while (dev->bus->self) {
  446. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  447. dev = dev->bus->self;
  448. }
  449. *bridge = dev;
  450. return pin;
  451. }
  452. /**
  453. * pci_release_region - Release a PCI bar
  454. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  455. * @bar: BAR to release
  456. *
  457. * Releases the PCI I/O and memory resources previously reserved by a
  458. * successful call to pci_request_region. Call this function only
  459. * after all use of the PCI regions has ceased.
  460. */
  461. void pci_release_region(struct pci_dev *pdev, int bar)
  462. {
  463. if (pci_resource_len(pdev, bar) == 0)
  464. return;
  465. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  466. release_region(pci_resource_start(pdev, bar),
  467. pci_resource_len(pdev, bar));
  468. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  469. release_mem_region(pci_resource_start(pdev, bar),
  470. pci_resource_len(pdev, bar));
  471. }
  472. /**
  473. * pci_request_region - Reserved PCI I/O and memory resource
  474. * @pdev: PCI device whose resources are to be reserved
  475. * @bar: BAR to be reserved
  476. * @res_name: Name to be associated with resource.
  477. *
  478. * Mark the PCI region associated with PCI device @pdev BR @bar as
  479. * being reserved by owner @res_name. Do not access any
  480. * address inside the PCI regions unless this call returns
  481. * successfully.
  482. *
  483. * Returns 0 on success, or %EBUSY on error. A warning
  484. * message is also printed on failure.
  485. */
  486. int pci_request_region(struct pci_dev *pdev, int bar, char *res_name)
  487. {
  488. if (pci_resource_len(pdev, bar) == 0)
  489. return 0;
  490. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  491. if (!request_region(pci_resource_start(pdev, bar),
  492. pci_resource_len(pdev, bar), res_name))
  493. goto err_out;
  494. }
  495. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  496. if (!request_mem_region(pci_resource_start(pdev, bar),
  497. pci_resource_len(pdev, bar), res_name))
  498. goto err_out;
  499. }
  500. return 0;
  501. err_out:
  502. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
  503. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  504. bar + 1, /* PCI BAR # */
  505. pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
  506. pci_name(pdev));
  507. return -EBUSY;
  508. }
  509. /**
  510. * pci_release_regions - Release reserved PCI I/O and memory resources
  511. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  512. *
  513. * Releases all PCI I/O and memory resources previously reserved by a
  514. * successful call to pci_request_regions. Call this function only
  515. * after all use of the PCI regions has ceased.
  516. */
  517. void pci_release_regions(struct pci_dev *pdev)
  518. {
  519. int i;
  520. for (i = 0; i < 6; i++)
  521. pci_release_region(pdev, i);
  522. }
  523. /**
  524. * pci_request_regions - Reserved PCI I/O and memory resources
  525. * @pdev: PCI device whose resources are to be reserved
  526. * @res_name: Name to be associated with resource.
  527. *
  528. * Mark all PCI regions associated with PCI device @pdev as
  529. * being reserved by owner @res_name. Do not access any
  530. * address inside the PCI regions unless this call returns
  531. * successfully.
  532. *
  533. * Returns 0 on success, or %EBUSY on error. A warning
  534. * message is also printed on failure.
  535. */
  536. int pci_request_regions(struct pci_dev *pdev, char *res_name)
  537. {
  538. int i;
  539. for (i = 0; i < 6; i++)
  540. if(pci_request_region(pdev, i, res_name))
  541. goto err_out;
  542. return 0;
  543. err_out:
  544. while(--i >= 0)
  545. pci_release_region(pdev, i);
  546. return -EBUSY;
  547. }
  548. /**
  549. * pci_set_master - enables bus-mastering for device dev
  550. * @dev: the PCI device to enable
  551. *
  552. * Enables bus-mastering on the device and calls pcibios_set_master()
  553. * to do the needed arch specific settings.
  554. */
  555. void
  556. pci_set_master(struct pci_dev *dev)
  557. {
  558. u16 cmd;
  559. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  560. if (! (cmd & PCI_COMMAND_MASTER)) {
  561. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  562. cmd |= PCI_COMMAND_MASTER;
  563. pci_write_config_word(dev, PCI_COMMAND, cmd);
  564. }
  565. dev->is_busmaster = 1;
  566. pcibios_set_master(dev);
  567. }
  568. #ifndef HAVE_ARCH_PCI_MWI
  569. /* This can be overridden by arch code. */
  570. u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
  571. /**
  572. * pci_generic_prep_mwi - helper function for pci_set_mwi
  573. * @dev: the PCI device for which MWI is enabled
  574. *
  575. * Helper function for generic implementation of pcibios_prep_mwi
  576. * function. Originally copied from drivers/net/acenic.c.
  577. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  578. *
  579. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  580. */
  581. static int
  582. pci_generic_prep_mwi(struct pci_dev *dev)
  583. {
  584. u8 cacheline_size;
  585. if (!pci_cache_line_size)
  586. return -EINVAL; /* The system doesn't support MWI. */
  587. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  588. equal to or multiple of the right value. */
  589. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  590. if (cacheline_size >= pci_cache_line_size &&
  591. (cacheline_size % pci_cache_line_size) == 0)
  592. return 0;
  593. /* Write the correct value. */
  594. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  595. /* Read it back. */
  596. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  597. if (cacheline_size == pci_cache_line_size)
  598. return 0;
  599. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  600. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  601. return -EINVAL;
  602. }
  603. #endif /* !HAVE_ARCH_PCI_MWI */
  604. /**
  605. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  606. * @dev: the PCI device for which MWI is enabled
  607. *
  608. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
  609. * and then calls @pcibios_set_mwi to do the needed arch specific
  610. * operations or a generic mwi-prep function.
  611. *
  612. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  613. */
  614. int
  615. pci_set_mwi(struct pci_dev *dev)
  616. {
  617. int rc;
  618. u16 cmd;
  619. #ifdef HAVE_ARCH_PCI_MWI
  620. rc = pcibios_prep_mwi(dev);
  621. #else
  622. rc = pci_generic_prep_mwi(dev);
  623. #endif
  624. if (rc)
  625. return rc;
  626. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  627. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  628. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
  629. cmd |= PCI_COMMAND_INVALIDATE;
  630. pci_write_config_word(dev, PCI_COMMAND, cmd);
  631. }
  632. return 0;
  633. }
  634. /**
  635. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  636. * @dev: the PCI device to disable
  637. *
  638. * Disables PCI Memory-Write-Invalidate transaction on the device
  639. */
  640. void
  641. pci_clear_mwi(struct pci_dev *dev)
  642. {
  643. u16 cmd;
  644. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  645. if (cmd & PCI_COMMAND_INVALIDATE) {
  646. cmd &= ~PCI_COMMAND_INVALIDATE;
  647. pci_write_config_word(dev, PCI_COMMAND, cmd);
  648. }
  649. }
  650. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  651. /*
  652. * These can be overridden by arch-specific implementations
  653. */
  654. int
  655. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  656. {
  657. if (!pci_dma_supported(dev, mask))
  658. return -EIO;
  659. dev->dma_mask = mask;
  660. return 0;
  661. }
  662. int
  663. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  664. {
  665. if (!pci_dma_supported(dev, mask))
  666. return -EIO;
  667. dev->dev.coherent_dma_mask = mask;
  668. return 0;
  669. }
  670. #endif
  671. static int __devinit pci_init(void)
  672. {
  673. struct pci_dev *dev = NULL;
  674. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  675. pci_fixup_device(pci_fixup_final, dev);
  676. }
  677. return 0;
  678. }
  679. static int __devinit pci_setup(char *str)
  680. {
  681. while (str) {
  682. char *k = strchr(str, ',');
  683. if (k)
  684. *k++ = 0;
  685. if (*str && (str = pcibios_setup(str)) && *str) {
  686. /* PCI layer options should be handled here */
  687. printk(KERN_ERR "PCI: Unknown option `%s'\n", str);
  688. }
  689. str = k;
  690. }
  691. return 1;
  692. }
  693. device_initcall(pci_init);
  694. __setup("pci=", pci_setup);
  695. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  696. /* FIXME: Some boxes have multiple ISA bridges! */
  697. struct pci_dev *isa_bridge;
  698. EXPORT_SYMBOL(isa_bridge);
  699. #endif
  700. EXPORT_SYMBOL(pci_enable_device_bars);
  701. EXPORT_SYMBOL(pci_enable_device);
  702. EXPORT_SYMBOL(pci_disable_device);
  703. EXPORT_SYMBOL(pci_max_busnr);
  704. EXPORT_SYMBOL(pci_bus_max_busnr);
  705. EXPORT_SYMBOL(pci_find_capability);
  706. EXPORT_SYMBOL(pci_bus_find_capability);
  707. EXPORT_SYMBOL(pci_release_regions);
  708. EXPORT_SYMBOL(pci_request_regions);
  709. EXPORT_SYMBOL(pci_release_region);
  710. EXPORT_SYMBOL(pci_request_region);
  711. EXPORT_SYMBOL(pci_set_master);
  712. EXPORT_SYMBOL(pci_set_mwi);
  713. EXPORT_SYMBOL(pci_clear_mwi);
  714. EXPORT_SYMBOL(pci_set_dma_mask);
  715. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  716. EXPORT_SYMBOL(pci_assign_resource);
  717. EXPORT_SYMBOL(pci_find_parent_resource);
  718. EXPORT_SYMBOL(pci_set_power_state);
  719. EXPORT_SYMBOL(pci_save_state);
  720. EXPORT_SYMBOL(pci_restore_state);
  721. EXPORT_SYMBOL(pci_enable_wake);
  722. /* Quirk info */
  723. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  724. EXPORT_SYMBOL(pci_pci_problems);