r8169.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | NETIF_MSG_IFUP | \
  80. NETIF_MSG_IFDOWN)
  81. #define TX_BUFFS_AVAIL(tp) \
  82. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  83. #ifdef CONFIG_R8169_NAPI
  84. #define rtl8169_rx_skb netif_receive_skb
  85. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  86. #define rtl8169_rx_quota(count, quota) min(count, quota)
  87. #else
  88. #define rtl8169_rx_skb netif_rx
  89. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  90. #define rtl8169_rx_quota(count, quota) count
  91. #endif
  92. /* media options */
  93. #define MAX_UNITS 8
  94. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  95. static int num_media = 0;
  96. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  97. static int max_interrupt_work = 20;
  98. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  99. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  100. static int multicast_filter_limit = 32;
  101. /* MAC address length */
  102. #define MAC_ADDR_LEN 6
  103. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  104. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  106. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  107. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  108. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  109. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  110. #define R8169_REGS_SIZE 256
  111. #define R8169_NAPI_WEIGHT 64
  112. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  113. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  114. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  115. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  116. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  117. #define RTL8169_TX_TIMEOUT (6*HZ)
  118. #define RTL8169_PHY_TIMEOUT (10*HZ)
  119. /* write/read MMIO register */
  120. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  121. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  122. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  123. #define RTL_R8(reg) readb (ioaddr + (reg))
  124. #define RTL_R16(reg) readw (ioaddr + (reg))
  125. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  126. enum mac_version {
  127. RTL_GIGA_MAC_VER_B = 0x00,
  128. /* RTL_GIGA_MAC_VER_C = 0x03, */
  129. RTL_GIGA_MAC_VER_D = 0x01,
  130. RTL_GIGA_MAC_VER_E = 0x02,
  131. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  132. };
  133. enum phy_version {
  134. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  135. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  136. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  137. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  138. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  139. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  140. };
  141. #define _R(NAME,MAC,MASK) \
  142. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  143. const static struct {
  144. const char *name;
  145. u8 mac_version;
  146. u32 RxConfigMask; /* Clears the bits supported by this chip */
  147. } rtl_chip_info[] = {
  148. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  149. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  150. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  151. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  152. };
  153. #undef _R
  154. static struct pci_device_id rtl8169_pci_tbl[] = {
  155. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  156. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  157. { PCI_DEVICE(0x16ec, 0x0116), },
  158. {0,},
  159. };
  160. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  161. static int rx_copybreak = 200;
  162. static int use_dac;
  163. static struct {
  164. u32 msg_enable;
  165. } debug = { -1 };
  166. enum RTL8169_registers {
  167. MAC0 = 0, /* Ethernet hardware address. */
  168. MAR0 = 8, /* Multicast filter. */
  169. CounterAddrLow = 0x10,
  170. CounterAddrHigh = 0x14,
  171. TxDescStartAddrLow = 0x20,
  172. TxDescStartAddrHigh = 0x24,
  173. TxHDescStartAddrLow = 0x28,
  174. TxHDescStartAddrHigh = 0x2c,
  175. FLASH = 0x30,
  176. ERSR = 0x36,
  177. ChipCmd = 0x37,
  178. TxPoll = 0x38,
  179. IntrMask = 0x3C,
  180. IntrStatus = 0x3E,
  181. TxConfig = 0x40,
  182. RxConfig = 0x44,
  183. RxMissed = 0x4C,
  184. Cfg9346 = 0x50,
  185. Config0 = 0x51,
  186. Config1 = 0x52,
  187. Config2 = 0x53,
  188. Config3 = 0x54,
  189. Config4 = 0x55,
  190. Config5 = 0x56,
  191. MultiIntr = 0x5C,
  192. PHYAR = 0x60,
  193. TBICSR = 0x64,
  194. TBI_ANAR = 0x68,
  195. TBI_LPAR = 0x6A,
  196. PHYstatus = 0x6C,
  197. RxMaxSize = 0xDA,
  198. CPlusCmd = 0xE0,
  199. IntrMitigate = 0xE2,
  200. RxDescAddrLow = 0xE4,
  201. RxDescAddrHigh = 0xE8,
  202. EarlyTxThres = 0xEC,
  203. FuncEvent = 0xF0,
  204. FuncEventMask = 0xF4,
  205. FuncPresetState = 0xF8,
  206. FuncForceEvent = 0xFC,
  207. };
  208. enum RTL8169_register_content {
  209. /* InterruptStatusBits */
  210. SYSErr = 0x8000,
  211. PCSTimeout = 0x4000,
  212. SWInt = 0x0100,
  213. TxDescUnavail = 0x80,
  214. RxFIFOOver = 0x40,
  215. LinkChg = 0x20,
  216. RxOverflow = 0x10,
  217. TxErr = 0x08,
  218. TxOK = 0x04,
  219. RxErr = 0x02,
  220. RxOK = 0x01,
  221. /* RxStatusDesc */
  222. RxRES = 0x00200000,
  223. RxCRC = 0x00080000,
  224. RxRUNT = 0x00100000,
  225. RxRWT = 0x00400000,
  226. /* ChipCmdBits */
  227. CmdReset = 0x10,
  228. CmdRxEnb = 0x08,
  229. CmdTxEnb = 0x04,
  230. RxBufEmpty = 0x01,
  231. /* Cfg9346Bits */
  232. Cfg9346_Lock = 0x00,
  233. Cfg9346_Unlock = 0xC0,
  234. /* rx_mode_bits */
  235. AcceptErr = 0x20,
  236. AcceptRunt = 0x10,
  237. AcceptBroadcast = 0x08,
  238. AcceptMulticast = 0x04,
  239. AcceptMyPhys = 0x02,
  240. AcceptAllPhys = 0x01,
  241. /* RxConfigBits */
  242. RxCfgFIFOShift = 13,
  243. RxCfgDMAShift = 8,
  244. /* TxConfigBits */
  245. TxInterFrameGapShift = 24,
  246. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  247. /* TBICSR p.28 */
  248. TBIReset = 0x80000000,
  249. TBILoopback = 0x40000000,
  250. TBINwEnable = 0x20000000,
  251. TBINwRestart = 0x10000000,
  252. TBILinkOk = 0x02000000,
  253. TBINwComplete = 0x01000000,
  254. /* CPlusCmd p.31 */
  255. RxVlan = (1 << 6),
  256. RxChkSum = (1 << 5),
  257. PCIDAC = (1 << 4),
  258. PCIMulRW = (1 << 3),
  259. /* rtl8169_PHYstatus */
  260. TBI_Enable = 0x80,
  261. TxFlowCtrl = 0x40,
  262. RxFlowCtrl = 0x20,
  263. _1000bpsF = 0x10,
  264. _100bps = 0x08,
  265. _10bps = 0x04,
  266. LinkStatus = 0x02,
  267. FullDup = 0x01,
  268. /* GIGABIT_PHY_registers */
  269. PHY_CTRL_REG = 0,
  270. PHY_STAT_REG = 1,
  271. PHY_AUTO_NEGO_REG = 4,
  272. PHY_1000_CTRL_REG = 9,
  273. /* GIGABIT_PHY_REG_BIT */
  274. PHY_Restart_Auto_Nego = 0x0200,
  275. PHY_Enable_Auto_Nego = 0x1000,
  276. /* PHY_STAT_REG = 1 */
  277. PHY_Auto_Neco_Comp = 0x0020,
  278. /* PHY_AUTO_NEGO_REG = 4 */
  279. PHY_Cap_10_Half = 0x0020,
  280. PHY_Cap_10_Full = 0x0040,
  281. PHY_Cap_100_Half = 0x0080,
  282. PHY_Cap_100_Full = 0x0100,
  283. /* PHY_1000_CTRL_REG = 9 */
  284. PHY_Cap_1000_Full = 0x0200,
  285. PHY_Cap_Null = 0x0,
  286. /* _MediaType */
  287. _10_Half = 0x01,
  288. _10_Full = 0x02,
  289. _100_Half = 0x04,
  290. _100_Full = 0x08,
  291. _1000_Full = 0x10,
  292. /* _TBICSRBit */
  293. TBILinkOK = 0x02000000,
  294. /* DumpCounterCommand */
  295. CounterDump = 0x8,
  296. };
  297. enum _DescStatusBit {
  298. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  299. RingEnd = (1 << 30), /* End of descriptor ring */
  300. FirstFrag = (1 << 29), /* First segment of a packet */
  301. LastFrag = (1 << 28), /* Final segment of a packet */
  302. /* Tx private */
  303. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  304. MSSShift = 16, /* MSS value position */
  305. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  306. IPCS = (1 << 18), /* Calculate IP checksum */
  307. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  308. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  309. TxVlanTag = (1 << 17), /* Add VLAN tag */
  310. /* Rx private */
  311. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  312. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  313. #define RxProtoUDP (PID1)
  314. #define RxProtoTCP (PID0)
  315. #define RxProtoIP (PID1 | PID0)
  316. #define RxProtoMask RxProtoIP
  317. IPFail = (1 << 16), /* IP checksum failed */
  318. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  319. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  320. RxVlanTag = (1 << 16), /* VLAN tag available */
  321. };
  322. #define RsvdMask 0x3fffc000
  323. struct TxDesc {
  324. u32 opts1;
  325. u32 opts2;
  326. u64 addr;
  327. };
  328. struct RxDesc {
  329. u32 opts1;
  330. u32 opts2;
  331. u64 addr;
  332. };
  333. struct ring_info {
  334. struct sk_buff *skb;
  335. u32 len;
  336. u8 __pad[sizeof(void *) - sizeof(u32)];
  337. };
  338. struct rtl8169_private {
  339. void __iomem *mmio_addr; /* memory map physical address */
  340. struct pci_dev *pci_dev; /* Index of PCI device */
  341. struct net_device_stats stats; /* statistics of net device */
  342. spinlock_t lock; /* spin lock flag */
  343. u32 msg_enable;
  344. int chipset;
  345. int mac_version;
  346. int phy_version;
  347. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  348. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  349. u32 dirty_rx;
  350. u32 dirty_tx;
  351. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  352. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  353. dma_addr_t TxPhyAddr;
  354. dma_addr_t RxPhyAddr;
  355. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  356. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  357. unsigned rx_buf_sz;
  358. struct timer_list timer;
  359. u16 cp_cmd;
  360. u16 intr_mask;
  361. int phy_auto_nego_reg;
  362. int phy_1000_ctrl_reg;
  363. #ifdef CONFIG_R8169_VLAN
  364. struct vlan_group *vlgrp;
  365. #endif
  366. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  367. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  368. void (*phy_reset_enable)(void __iomem *);
  369. unsigned int (*phy_reset_pending)(void __iomem *);
  370. unsigned int (*link_ok)(void __iomem *);
  371. struct work_struct task;
  372. };
  373. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  374. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  375. module_param_array(media, int, &num_media, 0);
  376. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  377. module_param(rx_copybreak, int, 0);
  378. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  379. module_param(use_dac, int, 0);
  380. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  381. module_param_named(debug, debug.msg_enable, int, 0);
  382. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  383. MODULE_LICENSE("GPL");
  384. MODULE_VERSION(RTL8169_VERSION);
  385. static int rtl8169_open(struct net_device *dev);
  386. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  387. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  388. struct pt_regs *regs);
  389. static int rtl8169_init_ring(struct net_device *dev);
  390. static void rtl8169_hw_start(struct net_device *dev);
  391. static int rtl8169_close(struct net_device *dev);
  392. static void rtl8169_set_rx_mode(struct net_device *dev);
  393. static void rtl8169_tx_timeout(struct net_device *dev);
  394. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  395. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  396. void __iomem *);
  397. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  398. static void rtl8169_down(struct net_device *dev);
  399. #ifdef CONFIG_R8169_NAPI
  400. static int rtl8169_poll(struct net_device *dev, int *budget);
  401. #endif
  402. static const u16 rtl8169_intr_mask =
  403. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  404. static const u16 rtl8169_napi_event =
  405. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  406. static const unsigned int rtl8169_rx_config =
  407. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  408. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  409. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  410. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  411. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  412. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  413. {
  414. int i;
  415. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  416. udelay(1000);
  417. for (i = 2000; i > 0; i--) {
  418. /* Check if the RTL8169 has completed writing to the specified MII register */
  419. if (!(RTL_R32(PHYAR) & 0x80000000))
  420. break;
  421. udelay(100);
  422. }
  423. }
  424. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  425. {
  426. int i, value = -1;
  427. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  428. udelay(1000);
  429. for (i = 2000; i > 0; i--) {
  430. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  431. if (RTL_R32(PHYAR) & 0x80000000) {
  432. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  433. break;
  434. }
  435. udelay(100);
  436. }
  437. return value;
  438. }
  439. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  440. {
  441. RTL_W16(IntrMask, 0x0000);
  442. RTL_W16(IntrStatus, 0xffff);
  443. }
  444. static void rtl8169_asic_down(void __iomem *ioaddr)
  445. {
  446. RTL_W8(ChipCmd, 0x00);
  447. rtl8169_irq_mask_and_ack(ioaddr);
  448. RTL_R16(CPlusCmd);
  449. }
  450. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  451. {
  452. return RTL_R32(TBICSR) & TBIReset;
  453. }
  454. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  455. {
  456. return mdio_read(ioaddr, 0) & 0x8000;
  457. }
  458. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  459. {
  460. return RTL_R32(TBICSR) & TBILinkOk;
  461. }
  462. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  463. {
  464. return RTL_R8(PHYstatus) & LinkStatus;
  465. }
  466. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  467. {
  468. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  469. }
  470. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  471. {
  472. unsigned int val;
  473. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  474. mdio_write(ioaddr, PHY_CTRL_REG, val);
  475. }
  476. static void rtl8169_check_link_status(struct net_device *dev,
  477. struct rtl8169_private *tp, void __iomem *ioaddr)
  478. {
  479. unsigned long flags;
  480. spin_lock_irqsave(&tp->lock, flags);
  481. if (tp->link_ok(ioaddr)) {
  482. netif_carrier_on(dev);
  483. if (netif_msg_ifup(tp))
  484. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  485. } else {
  486. if (netif_msg_ifdown(tp))
  487. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  488. netif_carrier_off(dev);
  489. }
  490. spin_unlock_irqrestore(&tp->lock, flags);
  491. }
  492. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  493. {
  494. struct {
  495. u16 speed;
  496. u8 duplex;
  497. u8 autoneg;
  498. u8 media;
  499. } link_settings[] = {
  500. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  501. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  502. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  503. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  504. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  505. /* Make TBI happy */
  506. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  507. }, *p;
  508. unsigned char option;
  509. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  510. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  511. printk(KERN_WARNING PFX "media option is deprecated.\n");
  512. for (p = link_settings; p->media != 0xff; p++) {
  513. if (p->media == option)
  514. break;
  515. }
  516. *autoneg = p->autoneg;
  517. *speed = p->speed;
  518. *duplex = p->duplex;
  519. }
  520. static void rtl8169_get_drvinfo(struct net_device *dev,
  521. struct ethtool_drvinfo *info)
  522. {
  523. struct rtl8169_private *tp = netdev_priv(dev);
  524. strcpy(info->driver, MODULENAME);
  525. strcpy(info->version, RTL8169_VERSION);
  526. strcpy(info->bus_info, pci_name(tp->pci_dev));
  527. }
  528. static int rtl8169_get_regs_len(struct net_device *dev)
  529. {
  530. return R8169_REGS_SIZE;
  531. }
  532. static int rtl8169_set_speed_tbi(struct net_device *dev,
  533. u8 autoneg, u16 speed, u8 duplex)
  534. {
  535. struct rtl8169_private *tp = netdev_priv(dev);
  536. void __iomem *ioaddr = tp->mmio_addr;
  537. int ret = 0;
  538. u32 reg;
  539. reg = RTL_R32(TBICSR);
  540. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  541. (duplex == DUPLEX_FULL)) {
  542. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  543. } else if (autoneg == AUTONEG_ENABLE)
  544. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  545. else {
  546. if (netif_msg_link(tp)) {
  547. printk(KERN_WARNING "%s: "
  548. "incorrect speed setting refused in TBI mode\n",
  549. dev->name);
  550. }
  551. ret = -EOPNOTSUPP;
  552. }
  553. return ret;
  554. }
  555. static int rtl8169_set_speed_xmii(struct net_device *dev,
  556. u8 autoneg, u16 speed, u8 duplex)
  557. {
  558. struct rtl8169_private *tp = netdev_priv(dev);
  559. void __iomem *ioaddr = tp->mmio_addr;
  560. int auto_nego, giga_ctrl;
  561. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  562. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  563. PHY_Cap_100_Half | PHY_Cap_100_Full);
  564. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  565. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  566. if (autoneg == AUTONEG_ENABLE) {
  567. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  568. PHY_Cap_100_Half | PHY_Cap_100_Full);
  569. giga_ctrl |= PHY_Cap_1000_Full;
  570. } else {
  571. if (speed == SPEED_10)
  572. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  573. else if (speed == SPEED_100)
  574. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  575. else if (speed == SPEED_1000)
  576. giga_ctrl |= PHY_Cap_1000_Full;
  577. if (duplex == DUPLEX_HALF)
  578. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  579. }
  580. tp->phy_auto_nego_reg = auto_nego;
  581. tp->phy_1000_ctrl_reg = giga_ctrl;
  582. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  583. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  584. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  585. PHY_Restart_Auto_Nego);
  586. return 0;
  587. }
  588. static int rtl8169_set_speed(struct net_device *dev,
  589. u8 autoneg, u16 speed, u8 duplex)
  590. {
  591. struct rtl8169_private *tp = netdev_priv(dev);
  592. int ret;
  593. ret = tp->set_speed(dev, autoneg, speed, duplex);
  594. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  595. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  596. return ret;
  597. }
  598. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  599. {
  600. struct rtl8169_private *tp = netdev_priv(dev);
  601. unsigned long flags;
  602. int ret;
  603. spin_lock_irqsave(&tp->lock, flags);
  604. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  605. spin_unlock_irqrestore(&tp->lock, flags);
  606. return ret;
  607. }
  608. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  609. {
  610. struct rtl8169_private *tp = netdev_priv(dev);
  611. return tp->cp_cmd & RxChkSum;
  612. }
  613. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  614. {
  615. struct rtl8169_private *tp = netdev_priv(dev);
  616. void __iomem *ioaddr = tp->mmio_addr;
  617. unsigned long flags;
  618. spin_lock_irqsave(&tp->lock, flags);
  619. if (data)
  620. tp->cp_cmd |= RxChkSum;
  621. else
  622. tp->cp_cmd &= ~RxChkSum;
  623. RTL_W16(CPlusCmd, tp->cp_cmd);
  624. RTL_R16(CPlusCmd);
  625. spin_unlock_irqrestore(&tp->lock, flags);
  626. return 0;
  627. }
  628. #ifdef CONFIG_R8169_VLAN
  629. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  630. struct sk_buff *skb)
  631. {
  632. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  633. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  634. }
  635. static void rtl8169_vlan_rx_register(struct net_device *dev,
  636. struct vlan_group *grp)
  637. {
  638. struct rtl8169_private *tp = netdev_priv(dev);
  639. void __iomem *ioaddr = tp->mmio_addr;
  640. unsigned long flags;
  641. spin_lock_irqsave(&tp->lock, flags);
  642. tp->vlgrp = grp;
  643. if (tp->vlgrp)
  644. tp->cp_cmd |= RxVlan;
  645. else
  646. tp->cp_cmd &= ~RxVlan;
  647. RTL_W16(CPlusCmd, tp->cp_cmd);
  648. RTL_R16(CPlusCmd);
  649. spin_unlock_irqrestore(&tp->lock, flags);
  650. }
  651. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  652. {
  653. struct rtl8169_private *tp = netdev_priv(dev);
  654. unsigned long flags;
  655. spin_lock_irqsave(&tp->lock, flags);
  656. if (tp->vlgrp)
  657. tp->vlgrp->vlan_devices[vid] = NULL;
  658. spin_unlock_irqrestore(&tp->lock, flags);
  659. }
  660. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  661. struct sk_buff *skb)
  662. {
  663. u32 opts2 = le32_to_cpu(desc->opts2);
  664. int ret;
  665. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  666. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  667. swab16(opts2 & 0xffff));
  668. ret = 0;
  669. } else
  670. ret = -1;
  671. desc->opts2 = 0;
  672. return ret;
  673. }
  674. #else /* !CONFIG_R8169_VLAN */
  675. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  676. struct sk_buff *skb)
  677. {
  678. return 0;
  679. }
  680. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  681. struct sk_buff *skb)
  682. {
  683. return -1;
  684. }
  685. #endif
  686. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  687. {
  688. struct rtl8169_private *tp = netdev_priv(dev);
  689. void __iomem *ioaddr = tp->mmio_addr;
  690. u32 status;
  691. cmd->supported =
  692. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  693. cmd->port = PORT_FIBRE;
  694. cmd->transceiver = XCVR_INTERNAL;
  695. status = RTL_R32(TBICSR);
  696. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  697. cmd->autoneg = !!(status & TBINwEnable);
  698. cmd->speed = SPEED_1000;
  699. cmd->duplex = DUPLEX_FULL; /* Always set */
  700. }
  701. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  702. {
  703. struct rtl8169_private *tp = netdev_priv(dev);
  704. void __iomem *ioaddr = tp->mmio_addr;
  705. u8 status;
  706. cmd->supported = SUPPORTED_10baseT_Half |
  707. SUPPORTED_10baseT_Full |
  708. SUPPORTED_100baseT_Half |
  709. SUPPORTED_100baseT_Full |
  710. SUPPORTED_1000baseT_Full |
  711. SUPPORTED_Autoneg |
  712. SUPPORTED_TP;
  713. cmd->autoneg = 1;
  714. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  715. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  716. cmd->advertising |= ADVERTISED_10baseT_Half;
  717. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  718. cmd->advertising |= ADVERTISED_10baseT_Full;
  719. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  720. cmd->advertising |= ADVERTISED_100baseT_Half;
  721. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  722. cmd->advertising |= ADVERTISED_100baseT_Full;
  723. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  724. cmd->advertising |= ADVERTISED_1000baseT_Full;
  725. status = RTL_R8(PHYstatus);
  726. if (status & _1000bpsF)
  727. cmd->speed = SPEED_1000;
  728. else if (status & _100bps)
  729. cmd->speed = SPEED_100;
  730. else if (status & _10bps)
  731. cmd->speed = SPEED_10;
  732. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  733. DUPLEX_FULL : DUPLEX_HALF;
  734. }
  735. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  736. {
  737. struct rtl8169_private *tp = netdev_priv(dev);
  738. unsigned long flags;
  739. spin_lock_irqsave(&tp->lock, flags);
  740. tp->get_settings(dev, cmd);
  741. spin_unlock_irqrestore(&tp->lock, flags);
  742. return 0;
  743. }
  744. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  745. void *p)
  746. {
  747. struct rtl8169_private *tp = netdev_priv(dev);
  748. unsigned long flags;
  749. if (regs->len > R8169_REGS_SIZE)
  750. regs->len = R8169_REGS_SIZE;
  751. spin_lock_irqsave(&tp->lock, flags);
  752. memcpy_fromio(p, tp->mmio_addr, regs->len);
  753. spin_unlock_irqrestore(&tp->lock, flags);
  754. }
  755. static u32 rtl8169_get_msglevel(struct net_device *dev)
  756. {
  757. struct rtl8169_private *tp = netdev_priv(dev);
  758. return tp->msg_enable;
  759. }
  760. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  761. {
  762. struct rtl8169_private *tp = netdev_priv(dev);
  763. tp->msg_enable = value;
  764. }
  765. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  766. "tx_packets",
  767. "rx_packets",
  768. "tx_errors",
  769. "rx_errors",
  770. "rx_missed",
  771. "align_errors",
  772. "tx_single_collisions",
  773. "tx_multi_collisions",
  774. "unicast",
  775. "broadcast",
  776. "multicast",
  777. "tx_aborted",
  778. "tx_underrun",
  779. };
  780. struct rtl8169_counters {
  781. u64 tx_packets;
  782. u64 rx_packets;
  783. u64 tx_errors;
  784. u32 rx_errors;
  785. u16 rx_missed;
  786. u16 align_errors;
  787. u32 tx_one_collision;
  788. u32 tx_multi_collision;
  789. u64 rx_unicast;
  790. u64 rx_broadcast;
  791. u32 rx_multicast;
  792. u16 tx_aborted;
  793. u16 tx_underun;
  794. };
  795. static int rtl8169_get_stats_count(struct net_device *dev)
  796. {
  797. return ARRAY_SIZE(rtl8169_gstrings);
  798. }
  799. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  800. struct ethtool_stats *stats, u64 *data)
  801. {
  802. struct rtl8169_private *tp = netdev_priv(dev);
  803. void __iomem *ioaddr = tp->mmio_addr;
  804. struct rtl8169_counters *counters;
  805. dma_addr_t paddr;
  806. u32 cmd;
  807. ASSERT_RTNL();
  808. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  809. if (!counters)
  810. return;
  811. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  812. cmd = (u64)paddr & DMA_32BIT_MASK;
  813. RTL_W32(CounterAddrLow, cmd);
  814. RTL_W32(CounterAddrLow, cmd | CounterDump);
  815. while (RTL_R32(CounterAddrLow) & CounterDump) {
  816. if (msleep_interruptible(1))
  817. break;
  818. }
  819. RTL_W32(CounterAddrLow, 0);
  820. RTL_W32(CounterAddrHigh, 0);
  821. data[0] = le64_to_cpu(counters->tx_packets);
  822. data[1] = le64_to_cpu(counters->rx_packets);
  823. data[2] = le64_to_cpu(counters->tx_errors);
  824. data[3] = le32_to_cpu(counters->rx_errors);
  825. data[4] = le16_to_cpu(counters->rx_missed);
  826. data[5] = le16_to_cpu(counters->align_errors);
  827. data[6] = le32_to_cpu(counters->tx_one_collision);
  828. data[7] = le32_to_cpu(counters->tx_multi_collision);
  829. data[8] = le64_to_cpu(counters->rx_unicast);
  830. data[9] = le64_to_cpu(counters->rx_broadcast);
  831. data[10] = le32_to_cpu(counters->rx_multicast);
  832. data[11] = le16_to_cpu(counters->tx_aborted);
  833. data[12] = le16_to_cpu(counters->tx_underun);
  834. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  835. }
  836. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  837. {
  838. switch(stringset) {
  839. case ETH_SS_STATS:
  840. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  841. break;
  842. }
  843. }
  844. static struct ethtool_ops rtl8169_ethtool_ops = {
  845. .get_drvinfo = rtl8169_get_drvinfo,
  846. .get_regs_len = rtl8169_get_regs_len,
  847. .get_link = ethtool_op_get_link,
  848. .get_settings = rtl8169_get_settings,
  849. .set_settings = rtl8169_set_settings,
  850. .get_msglevel = rtl8169_get_msglevel,
  851. .set_msglevel = rtl8169_set_msglevel,
  852. .get_rx_csum = rtl8169_get_rx_csum,
  853. .set_rx_csum = rtl8169_set_rx_csum,
  854. .get_tx_csum = ethtool_op_get_tx_csum,
  855. .set_tx_csum = ethtool_op_set_tx_csum,
  856. .get_sg = ethtool_op_get_sg,
  857. .set_sg = ethtool_op_set_sg,
  858. .get_tso = ethtool_op_get_tso,
  859. .set_tso = ethtool_op_set_tso,
  860. .get_regs = rtl8169_get_regs,
  861. .get_strings = rtl8169_get_strings,
  862. .get_stats_count = rtl8169_get_stats_count,
  863. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  864. };
  865. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  866. int bitval)
  867. {
  868. int val;
  869. val = mdio_read(ioaddr, reg);
  870. val = (bitval == 1) ?
  871. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  872. mdio_write(ioaddr, reg, val & 0xffff);
  873. }
  874. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  875. {
  876. const struct {
  877. u32 mask;
  878. int mac_version;
  879. } mac_info[] = {
  880. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  881. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  882. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  883. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  884. }, *p = mac_info;
  885. u32 reg;
  886. reg = RTL_R32(TxConfig) & 0x7c800000;
  887. while ((reg & p->mask) != p->mask)
  888. p++;
  889. tp->mac_version = p->mac_version;
  890. }
  891. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  892. {
  893. struct {
  894. int version;
  895. char *msg;
  896. } mac_print[] = {
  897. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  898. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  899. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  900. { 0, NULL }
  901. }, *p;
  902. for (p = mac_print; p->msg; p++) {
  903. if (tp->mac_version == p->version) {
  904. dprintk("mac_version == %s (%04d)\n", p->msg,
  905. p->version);
  906. return;
  907. }
  908. }
  909. dprintk("mac_version == Unknown\n");
  910. }
  911. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  912. {
  913. const struct {
  914. u16 mask;
  915. u16 set;
  916. int phy_version;
  917. } phy_info[] = {
  918. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  919. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  920. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  921. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  922. }, *p = phy_info;
  923. u16 reg;
  924. reg = mdio_read(ioaddr, 3) & 0xffff;
  925. while ((reg & p->mask) != p->set)
  926. p++;
  927. tp->phy_version = p->phy_version;
  928. }
  929. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  930. {
  931. struct {
  932. int version;
  933. char *msg;
  934. u32 reg;
  935. } phy_print[] = {
  936. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  937. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  938. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  939. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  940. { 0, NULL, 0x0000 }
  941. }, *p;
  942. for (p = phy_print; p->msg; p++) {
  943. if (tp->phy_version == p->version) {
  944. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  945. return;
  946. }
  947. }
  948. dprintk("phy_version == Unknown\n");
  949. }
  950. static void rtl8169_hw_phy_config(struct net_device *dev)
  951. {
  952. struct rtl8169_private *tp = netdev_priv(dev);
  953. void __iomem *ioaddr = tp->mmio_addr;
  954. struct {
  955. u16 regs[5]; /* Beware of bit-sign propagation */
  956. } phy_magic[5] = { {
  957. { 0x0000, //w 4 15 12 0
  958. 0x00a1, //w 3 15 0 00a1
  959. 0x0008, //w 2 15 0 0008
  960. 0x1020, //w 1 15 0 1020
  961. 0x1000 } },{ //w 0 15 0 1000
  962. { 0x7000, //w 4 15 12 7
  963. 0xff41, //w 3 15 0 ff41
  964. 0xde60, //w 2 15 0 de60
  965. 0x0140, //w 1 15 0 0140
  966. 0x0077 } },{ //w 0 15 0 0077
  967. { 0xa000, //w 4 15 12 a
  968. 0xdf01, //w 3 15 0 df01
  969. 0xdf20, //w 2 15 0 df20
  970. 0xff95, //w 1 15 0 ff95
  971. 0xfa00 } },{ //w 0 15 0 fa00
  972. { 0xb000, //w 4 15 12 b
  973. 0xff41, //w 3 15 0 ff41
  974. 0xde20, //w 2 15 0 de20
  975. 0x0140, //w 1 15 0 0140
  976. 0x00bb } },{ //w 0 15 0 00bb
  977. { 0xf000, //w 4 15 12 f
  978. 0xdf01, //w 3 15 0 df01
  979. 0xdf20, //w 2 15 0 df20
  980. 0xff95, //w 1 15 0 ff95
  981. 0xbf00 } //w 0 15 0 bf00
  982. }
  983. }, *p = phy_magic;
  984. int i;
  985. rtl8169_print_mac_version(tp);
  986. rtl8169_print_phy_version(tp);
  987. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  988. return;
  989. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  990. return;
  991. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  992. dprintk("Do final_reg2.cfg\n");
  993. /* Shazam ! */
  994. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  995. mdio_write(ioaddr, 31, 0x0001);
  996. mdio_write(ioaddr, 9, 0x273a);
  997. mdio_write(ioaddr, 14, 0x7bfb);
  998. mdio_write(ioaddr, 27, 0x841e);
  999. mdio_write(ioaddr, 31, 0x0002);
  1000. mdio_write(ioaddr, 1, 0x90d0);
  1001. mdio_write(ioaddr, 31, 0x0000);
  1002. return;
  1003. }
  1004. /* phy config for RTL8169s mac_version C chip */
  1005. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1006. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1007. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1008. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1009. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1010. int val, pos = 4;
  1011. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1012. mdio_write(ioaddr, pos, val);
  1013. while (--pos >= 0)
  1014. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1015. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1016. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1017. }
  1018. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1019. }
  1020. static void rtl8169_phy_timer(unsigned long __opaque)
  1021. {
  1022. struct net_device *dev = (struct net_device *)__opaque;
  1023. struct rtl8169_private *tp = netdev_priv(dev);
  1024. struct timer_list *timer = &tp->timer;
  1025. void __iomem *ioaddr = tp->mmio_addr;
  1026. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1027. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  1028. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1029. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  1030. return;
  1031. spin_lock_irq(&tp->lock);
  1032. if (tp->phy_reset_pending(ioaddr)) {
  1033. /*
  1034. * A busy loop could burn quite a few cycles on nowadays CPU.
  1035. * Let's delay the execution of the timer for a few ticks.
  1036. */
  1037. timeout = HZ/10;
  1038. goto out_mod_timer;
  1039. }
  1040. if (tp->link_ok(ioaddr))
  1041. goto out_unlock;
  1042. if (netif_msg_link(tp))
  1043. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1044. tp->phy_reset_enable(ioaddr);
  1045. out_mod_timer:
  1046. mod_timer(timer, jiffies + timeout);
  1047. out_unlock:
  1048. spin_unlock_irq(&tp->lock);
  1049. }
  1050. static inline void rtl8169_delete_timer(struct net_device *dev)
  1051. {
  1052. struct rtl8169_private *tp = netdev_priv(dev);
  1053. struct timer_list *timer = &tp->timer;
  1054. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1055. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1056. return;
  1057. del_timer_sync(timer);
  1058. }
  1059. static inline void rtl8169_request_timer(struct net_device *dev)
  1060. {
  1061. struct rtl8169_private *tp = netdev_priv(dev);
  1062. struct timer_list *timer = &tp->timer;
  1063. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  1064. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1065. return;
  1066. init_timer(timer);
  1067. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1068. timer->data = (unsigned long)(dev);
  1069. timer->function = rtl8169_phy_timer;
  1070. add_timer(timer);
  1071. }
  1072. #ifdef CONFIG_NET_POLL_CONTROLLER
  1073. /*
  1074. * Polling 'interrupt' - used by things like netconsole to send skbs
  1075. * without having to re-enable interrupts. It's not called while
  1076. * the interrupt routine is executing.
  1077. */
  1078. static void rtl8169_netpoll(struct net_device *dev)
  1079. {
  1080. struct rtl8169_private *tp = netdev_priv(dev);
  1081. struct pci_dev *pdev = tp->pci_dev;
  1082. disable_irq(pdev->irq);
  1083. rtl8169_interrupt(pdev->irq, dev, NULL);
  1084. enable_irq(pdev->irq);
  1085. }
  1086. #endif
  1087. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1088. void __iomem *ioaddr)
  1089. {
  1090. iounmap(ioaddr);
  1091. pci_release_regions(pdev);
  1092. pci_disable_device(pdev);
  1093. free_netdev(dev);
  1094. }
  1095. static int __devinit
  1096. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  1097. void __iomem **ioaddr_out)
  1098. {
  1099. void __iomem *ioaddr;
  1100. struct net_device *dev;
  1101. struct rtl8169_private *tp;
  1102. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  1103. assert(ioaddr_out != NULL);
  1104. /* dev zeroed in alloc_etherdev */
  1105. dev = alloc_etherdev(sizeof (*tp));
  1106. if (dev == NULL) {
  1107. if (netif_msg_drv(&debug))
  1108. printk(KERN_ERR PFX "unable to alloc new ethernet\n");
  1109. goto err_out;
  1110. }
  1111. SET_MODULE_OWNER(dev);
  1112. SET_NETDEV_DEV(dev, &pdev->dev);
  1113. tp = netdev_priv(dev);
  1114. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1115. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1116. rc = pci_enable_device(pdev);
  1117. if (rc < 0) {
  1118. if (netif_msg_probe(tp)) {
  1119. printk(KERN_ERR PFX "%s: enable failure\n",
  1120. pci_name(pdev));
  1121. }
  1122. goto err_out_free_dev;
  1123. }
  1124. rc = pci_set_mwi(pdev);
  1125. if (rc < 0)
  1126. goto err_out_disable;
  1127. /* save power state before pci_enable_device overwrites it */
  1128. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1129. if (pm_cap) {
  1130. u16 pwr_command;
  1131. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1132. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1133. } else {
  1134. if (netif_msg_probe(tp)) {
  1135. printk(KERN_ERR PFX
  1136. "Cannot find PowerManagement capability. "
  1137. "Aborting.\n");
  1138. }
  1139. goto err_out_mwi;
  1140. }
  1141. /* make sure PCI base addr 1 is MMIO */
  1142. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1143. if (netif_msg_probe(tp)) {
  1144. printk(KERN_ERR PFX
  1145. "region #1 not an MMIO resource, aborting\n");
  1146. }
  1147. rc = -ENODEV;
  1148. goto err_out_mwi;
  1149. }
  1150. /* check for weird/broken PCI region reporting */
  1151. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1152. if (netif_msg_probe(tp)) {
  1153. printk(KERN_ERR PFX
  1154. "Invalid PCI region size(s), aborting\n");
  1155. }
  1156. rc = -ENODEV;
  1157. goto err_out_mwi;
  1158. }
  1159. rc = pci_request_regions(pdev, MODULENAME);
  1160. if (rc < 0) {
  1161. if (netif_msg_probe(tp)) {
  1162. printk(KERN_ERR PFX "%s: could not request regions.\n",
  1163. pci_name(pdev));
  1164. }
  1165. goto err_out_mwi;
  1166. }
  1167. tp->cp_cmd = PCIMulRW | RxChkSum;
  1168. if ((sizeof(dma_addr_t) > 4) &&
  1169. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1170. tp->cp_cmd |= PCIDAC;
  1171. dev->features |= NETIF_F_HIGHDMA;
  1172. } else {
  1173. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1174. if (rc < 0) {
  1175. if (netif_msg_probe(tp)) {
  1176. printk(KERN_ERR PFX
  1177. "DMA configuration failed.\n");
  1178. }
  1179. goto err_out_free_res;
  1180. }
  1181. }
  1182. pci_set_master(pdev);
  1183. /* ioremap MMIO region */
  1184. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1185. if (ioaddr == NULL) {
  1186. if (netif_msg_probe(tp))
  1187. printk(KERN_ERR PFX "cannot remap MMIO, aborting\n");
  1188. rc = -EIO;
  1189. goto err_out_free_res;
  1190. }
  1191. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1192. rtl8169_irq_mask_and_ack(ioaddr);
  1193. /* Soft reset the chip. */
  1194. RTL_W8(ChipCmd, CmdReset);
  1195. /* Check that the chip has finished the reset. */
  1196. for (i = 1000; i > 0; i--) {
  1197. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1198. break;
  1199. udelay(10);
  1200. }
  1201. /* Identify chip attached to board */
  1202. rtl8169_get_mac_version(tp, ioaddr);
  1203. rtl8169_get_phy_version(tp, ioaddr);
  1204. rtl8169_print_mac_version(tp);
  1205. rtl8169_print_phy_version(tp);
  1206. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1207. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1208. break;
  1209. }
  1210. if (i < 0) {
  1211. /* Unknown chip: assume array element #0, original RTL-8169 */
  1212. if (netif_msg_probe(tp)) {
  1213. printk(KERN_DEBUG PFX "PCI device %s: "
  1214. "unknown chip version, assuming %s\n",
  1215. pci_name(pdev), rtl_chip_info[0].name);
  1216. }
  1217. i++;
  1218. }
  1219. tp->chipset = i;
  1220. *ioaddr_out = ioaddr;
  1221. *dev_out = dev;
  1222. out:
  1223. return rc;
  1224. err_out_free_res:
  1225. pci_release_regions(pdev);
  1226. err_out_mwi:
  1227. pci_clear_mwi(pdev);
  1228. err_out_disable:
  1229. pci_disable_device(pdev);
  1230. err_out_free_dev:
  1231. free_netdev(dev);
  1232. err_out:
  1233. *ioaddr_out = NULL;
  1234. *dev_out = NULL;
  1235. goto out;
  1236. }
  1237. static int __devinit
  1238. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1239. {
  1240. struct net_device *dev = NULL;
  1241. struct rtl8169_private *tp;
  1242. void __iomem *ioaddr = NULL;
  1243. static int board_idx = -1;
  1244. u8 autoneg, duplex;
  1245. u16 speed;
  1246. int i, rc;
  1247. assert(pdev != NULL);
  1248. assert(ent != NULL);
  1249. board_idx++;
  1250. if (netif_msg_drv(&debug)) {
  1251. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1252. MODULENAME, RTL8169_VERSION);
  1253. }
  1254. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1255. if (rc)
  1256. return rc;
  1257. tp = netdev_priv(dev);
  1258. assert(ioaddr != NULL);
  1259. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1260. tp->set_speed = rtl8169_set_speed_tbi;
  1261. tp->get_settings = rtl8169_gset_tbi;
  1262. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1263. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1264. tp->link_ok = rtl8169_tbi_link_ok;
  1265. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1266. } else {
  1267. tp->set_speed = rtl8169_set_speed_xmii;
  1268. tp->get_settings = rtl8169_gset_xmii;
  1269. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1270. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1271. tp->link_ok = rtl8169_xmii_link_ok;
  1272. }
  1273. /* Get MAC address. FIXME: read EEPROM */
  1274. for (i = 0; i < MAC_ADDR_LEN; i++)
  1275. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1276. dev->open = rtl8169_open;
  1277. dev->hard_start_xmit = rtl8169_start_xmit;
  1278. dev->get_stats = rtl8169_get_stats;
  1279. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1280. dev->stop = rtl8169_close;
  1281. dev->tx_timeout = rtl8169_tx_timeout;
  1282. dev->set_multicast_list = rtl8169_set_rx_mode;
  1283. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1284. dev->irq = pdev->irq;
  1285. dev->base_addr = (unsigned long) ioaddr;
  1286. dev->change_mtu = rtl8169_change_mtu;
  1287. #ifdef CONFIG_R8169_NAPI
  1288. dev->poll = rtl8169_poll;
  1289. dev->weight = R8169_NAPI_WEIGHT;
  1290. #endif
  1291. #ifdef CONFIG_R8169_VLAN
  1292. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1293. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1294. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1295. #endif
  1296. #ifdef CONFIG_NET_POLL_CONTROLLER
  1297. dev->poll_controller = rtl8169_netpoll;
  1298. #endif
  1299. tp->intr_mask = 0xffff;
  1300. tp->pci_dev = pdev;
  1301. tp->mmio_addr = ioaddr;
  1302. spin_lock_init(&tp->lock);
  1303. rc = register_netdev(dev);
  1304. if (rc) {
  1305. rtl8169_release_board(pdev, dev, ioaddr);
  1306. return rc;
  1307. }
  1308. if (netif_msg_probe(tp)) {
  1309. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n",
  1310. dev->name, rtl_chip_info[tp->chipset].name);
  1311. }
  1312. pci_set_drvdata(pdev, dev);
  1313. if (netif_msg_probe(tp)) {
  1314. printk(KERN_INFO "%s: %s at 0x%lx, "
  1315. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1316. "IRQ %d\n",
  1317. dev->name,
  1318. rtl_chip_info[ent->driver_data].name,
  1319. dev->base_addr,
  1320. dev->dev_addr[0], dev->dev_addr[1],
  1321. dev->dev_addr[2], dev->dev_addr[3],
  1322. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1323. }
  1324. rtl8169_hw_phy_config(dev);
  1325. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1326. RTL_W8(0x82, 0x01);
  1327. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1328. dprintk("Set PCI Latency=0x40\n");
  1329. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1330. }
  1331. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1332. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1333. RTL_W8(0x82, 0x01);
  1334. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1335. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1336. }
  1337. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1338. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1339. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1340. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1341. return 0;
  1342. }
  1343. static void __devexit
  1344. rtl8169_remove_one(struct pci_dev *pdev)
  1345. {
  1346. struct net_device *dev = pci_get_drvdata(pdev);
  1347. struct rtl8169_private *tp = netdev_priv(dev);
  1348. assert(dev != NULL);
  1349. assert(tp != NULL);
  1350. unregister_netdev(dev);
  1351. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1352. pci_set_drvdata(pdev, NULL);
  1353. }
  1354. #ifdef CONFIG_PM
  1355. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  1356. {
  1357. struct net_device *dev = pci_get_drvdata(pdev);
  1358. struct rtl8169_private *tp = netdev_priv(dev);
  1359. void __iomem *ioaddr = tp->mmio_addr;
  1360. unsigned long flags;
  1361. if (!netif_running(dev))
  1362. return 0;
  1363. netif_device_detach(dev);
  1364. netif_stop_queue(dev);
  1365. spin_lock_irqsave(&tp->lock, flags);
  1366. /* Disable interrupts, stop Rx and Tx */
  1367. RTL_W16(IntrMask, 0);
  1368. RTL_W8(ChipCmd, 0);
  1369. /* Update the error counts. */
  1370. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1371. RTL_W32(RxMissed, 0);
  1372. spin_unlock_irqrestore(&tp->lock, flags);
  1373. return 0;
  1374. }
  1375. static int rtl8169_resume(struct pci_dev *pdev)
  1376. {
  1377. struct net_device *dev = pci_get_drvdata(pdev);
  1378. if (!netif_running(dev))
  1379. return 0;
  1380. netif_device_attach(dev);
  1381. rtl8169_hw_start(dev);
  1382. return 0;
  1383. }
  1384. #endif /* CONFIG_PM */
  1385. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1386. struct net_device *dev)
  1387. {
  1388. unsigned int mtu = dev->mtu;
  1389. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1390. }
  1391. static int rtl8169_open(struct net_device *dev)
  1392. {
  1393. struct rtl8169_private *tp = netdev_priv(dev);
  1394. struct pci_dev *pdev = tp->pci_dev;
  1395. int retval;
  1396. rtl8169_set_rxbufsize(tp, dev);
  1397. retval =
  1398. request_irq(dev->irq, rtl8169_interrupt, SA_SHIRQ, dev->name, dev);
  1399. if (retval < 0)
  1400. goto out;
  1401. retval = -ENOMEM;
  1402. /*
  1403. * Rx and Tx desscriptors needs 256 bytes alignment.
  1404. * pci_alloc_consistent provides more.
  1405. */
  1406. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1407. &tp->TxPhyAddr);
  1408. if (!tp->TxDescArray)
  1409. goto err_free_irq;
  1410. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1411. &tp->RxPhyAddr);
  1412. if (!tp->RxDescArray)
  1413. goto err_free_tx;
  1414. retval = rtl8169_init_ring(dev);
  1415. if (retval < 0)
  1416. goto err_free_rx;
  1417. INIT_WORK(&tp->task, NULL, dev);
  1418. rtl8169_hw_start(dev);
  1419. rtl8169_request_timer(dev);
  1420. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1421. out:
  1422. return retval;
  1423. err_free_rx:
  1424. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1425. tp->RxPhyAddr);
  1426. err_free_tx:
  1427. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1428. tp->TxPhyAddr);
  1429. err_free_irq:
  1430. free_irq(dev->irq, dev);
  1431. goto out;
  1432. }
  1433. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1434. {
  1435. /* Disable interrupts */
  1436. rtl8169_irq_mask_and_ack(ioaddr);
  1437. /* Reset the chipset */
  1438. RTL_W8(ChipCmd, CmdReset);
  1439. /* PCI commit */
  1440. RTL_R8(ChipCmd);
  1441. }
  1442. static void
  1443. rtl8169_hw_start(struct net_device *dev)
  1444. {
  1445. struct rtl8169_private *tp = netdev_priv(dev);
  1446. void __iomem *ioaddr = tp->mmio_addr;
  1447. u32 i;
  1448. /* Soft reset the chip. */
  1449. RTL_W8(ChipCmd, CmdReset);
  1450. /* Check that the chip has finished the reset. */
  1451. for (i = 1000; i > 0; i--) {
  1452. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1453. break;
  1454. udelay(10);
  1455. }
  1456. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1457. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1458. RTL_W8(EarlyTxThres, EarlyTxThld);
  1459. /* Low hurts. Let's disable the filtering. */
  1460. RTL_W16(RxMaxSize, 16383);
  1461. /* Set Rx Config register */
  1462. i = rtl8169_rx_config |
  1463. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1464. RTL_W32(RxConfig, i);
  1465. /* Set DMA burst size and Interframe Gap Time */
  1466. RTL_W32(TxConfig,
  1467. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1468. TxInterFrameGapShift));
  1469. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1470. RTL_W16(CPlusCmd, tp->cp_cmd);
  1471. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1472. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1473. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1474. "Bit-3 and bit-14 MUST be 1\n");
  1475. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1476. RTL_W16(CPlusCmd, tp->cp_cmd);
  1477. }
  1478. /*
  1479. * Undocumented corner. Supposedly:
  1480. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1481. */
  1482. RTL_W16(IntrMitigate, 0x0000);
  1483. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1484. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1485. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1486. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1487. RTL_W8(Cfg9346, Cfg9346_Lock);
  1488. udelay(10);
  1489. RTL_W32(RxMissed, 0);
  1490. rtl8169_set_rx_mode(dev);
  1491. /* no early-rx interrupts */
  1492. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1493. /* Enable all known interrupts by setting the interrupt mask. */
  1494. RTL_W16(IntrMask, rtl8169_intr_mask);
  1495. netif_start_queue(dev);
  1496. }
  1497. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1498. {
  1499. struct rtl8169_private *tp = netdev_priv(dev);
  1500. int ret = 0;
  1501. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1502. return -EINVAL;
  1503. dev->mtu = new_mtu;
  1504. if (!netif_running(dev))
  1505. goto out;
  1506. rtl8169_down(dev);
  1507. rtl8169_set_rxbufsize(tp, dev);
  1508. ret = rtl8169_init_ring(dev);
  1509. if (ret < 0)
  1510. goto out;
  1511. netif_poll_enable(dev);
  1512. rtl8169_hw_start(dev);
  1513. rtl8169_request_timer(dev);
  1514. out:
  1515. return ret;
  1516. }
  1517. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1518. {
  1519. desc->addr = 0x0badbadbadbadbadull;
  1520. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1521. }
  1522. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1523. struct sk_buff **sk_buff, struct RxDesc *desc)
  1524. {
  1525. struct pci_dev *pdev = tp->pci_dev;
  1526. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1527. PCI_DMA_FROMDEVICE);
  1528. dev_kfree_skb(*sk_buff);
  1529. *sk_buff = NULL;
  1530. rtl8169_make_unusable_by_asic(desc);
  1531. }
  1532. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1533. {
  1534. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1535. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1536. }
  1537. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1538. u32 rx_buf_sz)
  1539. {
  1540. desc->addr = cpu_to_le64(mapping);
  1541. wmb();
  1542. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1543. }
  1544. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1545. struct RxDesc *desc, int rx_buf_sz)
  1546. {
  1547. struct sk_buff *skb;
  1548. dma_addr_t mapping;
  1549. int ret = 0;
  1550. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1551. if (!skb)
  1552. goto err_out;
  1553. skb_reserve(skb, NET_IP_ALIGN);
  1554. *sk_buff = skb;
  1555. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1556. PCI_DMA_FROMDEVICE);
  1557. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1558. out:
  1559. return ret;
  1560. err_out:
  1561. ret = -ENOMEM;
  1562. rtl8169_make_unusable_by_asic(desc);
  1563. goto out;
  1564. }
  1565. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1566. {
  1567. int i;
  1568. for (i = 0; i < NUM_RX_DESC; i++) {
  1569. if (tp->Rx_skbuff[i]) {
  1570. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1571. tp->RxDescArray + i);
  1572. }
  1573. }
  1574. }
  1575. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1576. u32 start, u32 end)
  1577. {
  1578. u32 cur;
  1579. for (cur = start; end - cur > 0; cur++) {
  1580. int ret, i = cur % NUM_RX_DESC;
  1581. if (tp->Rx_skbuff[i])
  1582. continue;
  1583. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1584. tp->RxDescArray + i, tp->rx_buf_sz);
  1585. if (ret < 0)
  1586. break;
  1587. }
  1588. return cur - start;
  1589. }
  1590. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1591. {
  1592. desc->opts1 |= cpu_to_le32(RingEnd);
  1593. }
  1594. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1595. {
  1596. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1597. }
  1598. static int rtl8169_init_ring(struct net_device *dev)
  1599. {
  1600. struct rtl8169_private *tp = netdev_priv(dev);
  1601. rtl8169_init_ring_indexes(tp);
  1602. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1603. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1604. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1605. goto err_out;
  1606. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1607. return 0;
  1608. err_out:
  1609. rtl8169_rx_clear(tp);
  1610. return -ENOMEM;
  1611. }
  1612. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1613. struct TxDesc *desc)
  1614. {
  1615. unsigned int len = tx_skb->len;
  1616. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1617. desc->opts1 = 0x00;
  1618. desc->opts2 = 0x00;
  1619. desc->addr = 0x00;
  1620. tx_skb->len = 0;
  1621. }
  1622. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1623. {
  1624. unsigned int i;
  1625. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1626. unsigned int entry = i % NUM_TX_DESC;
  1627. struct ring_info *tx_skb = tp->tx_skb + entry;
  1628. unsigned int len = tx_skb->len;
  1629. if (len) {
  1630. struct sk_buff *skb = tx_skb->skb;
  1631. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1632. tp->TxDescArray + entry);
  1633. if (skb) {
  1634. dev_kfree_skb(skb);
  1635. tx_skb->skb = NULL;
  1636. }
  1637. tp->stats.tx_dropped++;
  1638. }
  1639. }
  1640. tp->cur_tx = tp->dirty_tx = 0;
  1641. }
  1642. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1643. {
  1644. struct rtl8169_private *tp = netdev_priv(dev);
  1645. PREPARE_WORK(&tp->task, task, dev);
  1646. schedule_delayed_work(&tp->task, 4);
  1647. }
  1648. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1649. {
  1650. struct rtl8169_private *tp = netdev_priv(dev);
  1651. void __iomem *ioaddr = tp->mmio_addr;
  1652. synchronize_irq(dev->irq);
  1653. /* Wait for any pending NAPI task to complete */
  1654. netif_poll_disable(dev);
  1655. rtl8169_irq_mask_and_ack(ioaddr);
  1656. netif_poll_enable(dev);
  1657. }
  1658. static void rtl8169_reinit_task(void *_data)
  1659. {
  1660. struct net_device *dev = _data;
  1661. int ret;
  1662. if (netif_running(dev)) {
  1663. rtl8169_wait_for_quiescence(dev);
  1664. rtl8169_close(dev);
  1665. }
  1666. ret = rtl8169_open(dev);
  1667. if (unlikely(ret < 0)) {
  1668. if (net_ratelimit()) {
  1669. struct rtl8169_private *tp = netdev_priv(dev);
  1670. if (netif_msg_drv(tp)) {
  1671. printk(PFX KERN_ERR
  1672. "%s: reinit failure (status = %d)."
  1673. " Rescheduling.\n", dev->name, ret);
  1674. }
  1675. }
  1676. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1677. }
  1678. }
  1679. static void rtl8169_reset_task(void *_data)
  1680. {
  1681. struct net_device *dev = _data;
  1682. struct rtl8169_private *tp = netdev_priv(dev);
  1683. if (!netif_running(dev))
  1684. return;
  1685. rtl8169_wait_for_quiescence(dev);
  1686. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1687. rtl8169_tx_clear(tp);
  1688. if (tp->dirty_rx == tp->cur_rx) {
  1689. rtl8169_init_ring_indexes(tp);
  1690. rtl8169_hw_start(dev);
  1691. netif_wake_queue(dev);
  1692. } else {
  1693. if (net_ratelimit()) {
  1694. struct rtl8169_private *tp = netdev_priv(dev);
  1695. if (netif_msg_intr(tp)) {
  1696. printk(PFX KERN_EMERG
  1697. "%s: Rx buffers shortage\n", dev->name);
  1698. }
  1699. }
  1700. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1701. }
  1702. }
  1703. static void rtl8169_tx_timeout(struct net_device *dev)
  1704. {
  1705. struct rtl8169_private *tp = netdev_priv(dev);
  1706. rtl8169_hw_reset(tp->mmio_addr);
  1707. /* Let's wait a bit while any (async) irq lands on */
  1708. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1709. }
  1710. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1711. u32 opts1)
  1712. {
  1713. struct skb_shared_info *info = skb_shinfo(skb);
  1714. unsigned int cur_frag, entry;
  1715. struct TxDesc *txd;
  1716. entry = tp->cur_tx;
  1717. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1718. skb_frag_t *frag = info->frags + cur_frag;
  1719. dma_addr_t mapping;
  1720. u32 status, len;
  1721. void *addr;
  1722. entry = (entry + 1) % NUM_TX_DESC;
  1723. txd = tp->TxDescArray + entry;
  1724. len = frag->size;
  1725. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1726. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1727. /* anti gcc 2.95.3 bugware (sic) */
  1728. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1729. txd->opts1 = cpu_to_le32(status);
  1730. txd->addr = cpu_to_le64(mapping);
  1731. tp->tx_skb[entry].len = len;
  1732. }
  1733. if (cur_frag) {
  1734. tp->tx_skb[entry].skb = skb;
  1735. txd->opts1 |= cpu_to_le32(LastFrag);
  1736. }
  1737. return cur_frag;
  1738. }
  1739. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1740. {
  1741. if (dev->features & NETIF_F_TSO) {
  1742. u32 mss = skb_shinfo(skb)->tso_size;
  1743. if (mss)
  1744. return LargeSend | ((mss & MSSMask) << MSSShift);
  1745. }
  1746. if (skb->ip_summed == CHECKSUM_HW) {
  1747. const struct iphdr *ip = skb->nh.iph;
  1748. if (ip->protocol == IPPROTO_TCP)
  1749. return IPCS | TCPCS;
  1750. else if (ip->protocol == IPPROTO_UDP)
  1751. return IPCS | UDPCS;
  1752. WARN_ON(1); /* we need a WARN() */
  1753. }
  1754. return 0;
  1755. }
  1756. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1757. {
  1758. struct rtl8169_private *tp = netdev_priv(dev);
  1759. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1760. struct TxDesc *txd = tp->TxDescArray + entry;
  1761. void __iomem *ioaddr = tp->mmio_addr;
  1762. dma_addr_t mapping;
  1763. u32 status, len;
  1764. u32 opts1;
  1765. int ret = 0;
  1766. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1767. if (netif_msg_drv(tp)) {
  1768. printk(KERN_ERR
  1769. "%s: BUG! Tx Ring full when queue awake!\n",
  1770. dev->name);
  1771. }
  1772. goto err_stop;
  1773. }
  1774. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1775. goto err_stop;
  1776. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1777. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1778. if (frags) {
  1779. len = skb_headlen(skb);
  1780. opts1 |= FirstFrag;
  1781. } else {
  1782. len = skb->len;
  1783. if (unlikely(len < ETH_ZLEN)) {
  1784. skb = skb_padto(skb, ETH_ZLEN);
  1785. if (!skb)
  1786. goto err_update_stats;
  1787. len = ETH_ZLEN;
  1788. }
  1789. opts1 |= FirstFrag | LastFrag;
  1790. tp->tx_skb[entry].skb = skb;
  1791. }
  1792. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1793. tp->tx_skb[entry].len = len;
  1794. txd->addr = cpu_to_le64(mapping);
  1795. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1796. wmb();
  1797. /* anti gcc 2.95.3 bugware (sic) */
  1798. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1799. txd->opts1 = cpu_to_le32(status);
  1800. dev->trans_start = jiffies;
  1801. tp->cur_tx += frags + 1;
  1802. smp_wmb();
  1803. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1804. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1805. netif_stop_queue(dev);
  1806. smp_rmb();
  1807. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1808. netif_wake_queue(dev);
  1809. }
  1810. out:
  1811. return ret;
  1812. err_stop:
  1813. netif_stop_queue(dev);
  1814. ret = 1;
  1815. err_update_stats:
  1816. tp->stats.tx_dropped++;
  1817. goto out;
  1818. }
  1819. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1820. {
  1821. struct rtl8169_private *tp = netdev_priv(dev);
  1822. struct pci_dev *pdev = tp->pci_dev;
  1823. void __iomem *ioaddr = tp->mmio_addr;
  1824. u16 pci_status, pci_cmd;
  1825. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1826. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1827. if (netif_msg_intr(tp)) {
  1828. printk(KERN_ERR
  1829. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1830. dev->name, pci_cmd, pci_status);
  1831. }
  1832. /*
  1833. * The recovery sequence below admits a very elaborated explanation:
  1834. * - it seems to work;
  1835. * - I did not see what else could be done.
  1836. *
  1837. * Feel free to adjust to your needs.
  1838. */
  1839. pci_write_config_word(pdev, PCI_COMMAND,
  1840. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1841. pci_write_config_word(pdev, PCI_STATUS,
  1842. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1843. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1844. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1845. /* The infamous DAC f*ckup only happens at boot time */
  1846. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1847. if (netif_msg_intr(tp))
  1848. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1849. tp->cp_cmd &= ~PCIDAC;
  1850. RTL_W16(CPlusCmd, tp->cp_cmd);
  1851. dev->features &= ~NETIF_F_HIGHDMA;
  1852. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1853. }
  1854. rtl8169_hw_reset(ioaddr);
  1855. }
  1856. static void
  1857. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1858. void __iomem *ioaddr)
  1859. {
  1860. unsigned int dirty_tx, tx_left;
  1861. assert(dev != NULL);
  1862. assert(tp != NULL);
  1863. assert(ioaddr != NULL);
  1864. dirty_tx = tp->dirty_tx;
  1865. smp_rmb();
  1866. tx_left = tp->cur_tx - dirty_tx;
  1867. while (tx_left > 0) {
  1868. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1869. struct ring_info *tx_skb = tp->tx_skb + entry;
  1870. u32 len = tx_skb->len;
  1871. u32 status;
  1872. rmb();
  1873. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1874. if (status & DescOwn)
  1875. break;
  1876. tp->stats.tx_bytes += len;
  1877. tp->stats.tx_packets++;
  1878. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1879. if (status & LastFrag) {
  1880. dev_kfree_skb_irq(tx_skb->skb);
  1881. tx_skb->skb = NULL;
  1882. }
  1883. dirty_tx++;
  1884. tx_left--;
  1885. }
  1886. if (tp->dirty_tx != dirty_tx) {
  1887. tp->dirty_tx = dirty_tx;
  1888. smp_wmb();
  1889. if (netif_queue_stopped(dev) &&
  1890. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1891. netif_wake_queue(dev);
  1892. }
  1893. }
  1894. }
  1895. static inline int rtl8169_fragmented_frame(u32 status)
  1896. {
  1897. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1898. }
  1899. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1900. {
  1901. u32 opts1 = le32_to_cpu(desc->opts1);
  1902. u32 status = opts1 & RxProtoMask;
  1903. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1904. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1905. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1906. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1907. else
  1908. skb->ip_summed = CHECKSUM_NONE;
  1909. }
  1910. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1911. struct RxDesc *desc, int rx_buf_sz)
  1912. {
  1913. int ret = -1;
  1914. if (pkt_size < rx_copybreak) {
  1915. struct sk_buff *skb;
  1916. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1917. if (skb) {
  1918. skb_reserve(skb, NET_IP_ALIGN);
  1919. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  1920. *sk_buff = skb;
  1921. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1922. ret = 0;
  1923. }
  1924. }
  1925. return ret;
  1926. }
  1927. static int
  1928. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1929. void __iomem *ioaddr)
  1930. {
  1931. unsigned int cur_rx, rx_left;
  1932. unsigned int delta, count;
  1933. assert(dev != NULL);
  1934. assert(tp != NULL);
  1935. assert(ioaddr != NULL);
  1936. cur_rx = tp->cur_rx;
  1937. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1938. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1939. for (; rx_left > 0; rx_left--, cur_rx++) {
  1940. unsigned int entry = cur_rx % NUM_RX_DESC;
  1941. struct RxDesc *desc = tp->RxDescArray + entry;
  1942. u32 status;
  1943. rmb();
  1944. status = le32_to_cpu(desc->opts1);
  1945. if (status & DescOwn)
  1946. break;
  1947. if (unlikely(status & RxRES)) {
  1948. if (netif_msg_rx_err(tp)) {
  1949. printk(KERN_INFO
  1950. "%s: Rx ERROR. status = %08x\n",
  1951. dev->name, status);
  1952. }
  1953. tp->stats.rx_errors++;
  1954. if (status & (RxRWT | RxRUNT))
  1955. tp->stats.rx_length_errors++;
  1956. if (status & RxCRC)
  1957. tp->stats.rx_crc_errors++;
  1958. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1959. } else {
  1960. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1961. int pkt_size = (status & 0x00001FFF) - 4;
  1962. void (*pci_action)(struct pci_dev *, dma_addr_t,
  1963. size_t, int) = pci_dma_sync_single_for_device;
  1964. /*
  1965. * The driver does not support incoming fragmented
  1966. * frames. They are seen as a symptom of over-mtu
  1967. * sized frames.
  1968. */
  1969. if (unlikely(rtl8169_fragmented_frame(status))) {
  1970. tp->stats.rx_dropped++;
  1971. tp->stats.rx_length_errors++;
  1972. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1973. continue;
  1974. }
  1975. rtl8169_rx_csum(skb, desc);
  1976. pci_dma_sync_single_for_cpu(tp->pci_dev,
  1977. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1978. PCI_DMA_FROMDEVICE);
  1979. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  1980. tp->rx_buf_sz)) {
  1981. pci_action = pci_unmap_single;
  1982. tp->Rx_skbuff[entry] = NULL;
  1983. }
  1984. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  1985. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1986. skb->dev = dev;
  1987. skb_put(skb, pkt_size);
  1988. skb->protocol = eth_type_trans(skb, dev);
  1989. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  1990. rtl8169_rx_skb(skb);
  1991. dev->last_rx = jiffies;
  1992. tp->stats.rx_bytes += pkt_size;
  1993. tp->stats.rx_packets++;
  1994. }
  1995. }
  1996. count = cur_rx - tp->cur_rx;
  1997. tp->cur_rx = cur_rx;
  1998. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  1999. if (!delta && count && netif_msg_intr(tp))
  2000. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2001. tp->dirty_rx += delta;
  2002. /*
  2003. * FIXME: until there is periodic timer to try and refill the ring,
  2004. * a temporary shortage may definitely kill the Rx process.
  2005. * - disable the asic to try and avoid an overflow and kick it again
  2006. * after refill ?
  2007. * - how do others driver handle this condition (Uh oh...).
  2008. */
  2009. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2010. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2011. return count;
  2012. }
  2013. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2014. static irqreturn_t
  2015. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  2016. {
  2017. struct net_device *dev = (struct net_device *) dev_instance;
  2018. struct rtl8169_private *tp = netdev_priv(dev);
  2019. int boguscnt = max_interrupt_work;
  2020. void __iomem *ioaddr = tp->mmio_addr;
  2021. int status;
  2022. int handled = 0;
  2023. do {
  2024. status = RTL_R16(IntrStatus);
  2025. /* hotplug/major error/no more work/shared irq */
  2026. if ((status == 0xFFFF) || !status)
  2027. break;
  2028. handled = 1;
  2029. if (unlikely(!netif_running(dev))) {
  2030. rtl8169_asic_down(ioaddr);
  2031. goto out;
  2032. }
  2033. status &= tp->intr_mask;
  2034. RTL_W16(IntrStatus,
  2035. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2036. if (!(status & rtl8169_intr_mask))
  2037. break;
  2038. if (unlikely(status & SYSErr)) {
  2039. rtl8169_pcierr_interrupt(dev);
  2040. break;
  2041. }
  2042. if (status & LinkChg)
  2043. rtl8169_check_link_status(dev, tp, ioaddr);
  2044. #ifdef CONFIG_R8169_NAPI
  2045. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2046. tp->intr_mask = ~rtl8169_napi_event;
  2047. if (likely(netif_rx_schedule_prep(dev)))
  2048. __netif_rx_schedule(dev);
  2049. else if (netif_msg_intr(tp)) {
  2050. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2051. dev->name, status);
  2052. }
  2053. break;
  2054. #else
  2055. /* Rx interrupt */
  2056. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2057. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2058. }
  2059. /* Tx interrupt */
  2060. if (status & (TxOK | TxErr))
  2061. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2062. #endif
  2063. boguscnt--;
  2064. } while (boguscnt > 0);
  2065. if (boguscnt <= 0) {
  2066. if (net_ratelimit() && netif_msg_intr(tp)) {
  2067. printk(KERN_WARNING
  2068. "%s: Too much work at interrupt!\n", dev->name);
  2069. }
  2070. /* Clear all interrupt sources. */
  2071. RTL_W16(IntrStatus, 0xffff);
  2072. }
  2073. out:
  2074. return IRQ_RETVAL(handled);
  2075. }
  2076. #ifdef CONFIG_R8169_NAPI
  2077. static int rtl8169_poll(struct net_device *dev, int *budget)
  2078. {
  2079. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2080. struct rtl8169_private *tp = netdev_priv(dev);
  2081. void __iomem *ioaddr = tp->mmio_addr;
  2082. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2083. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2084. *budget -= work_done;
  2085. dev->quota -= work_done;
  2086. if (work_done < work_to_do) {
  2087. netif_rx_complete(dev);
  2088. tp->intr_mask = 0xffff;
  2089. /*
  2090. * 20040426: the barrier is not strictly required but the
  2091. * behavior of the irq handler could be less predictable
  2092. * without it. Btw, the lack of flush for the posted pci
  2093. * write is safe - FR
  2094. */
  2095. smp_wmb();
  2096. RTL_W16(IntrMask, rtl8169_intr_mask);
  2097. }
  2098. return (work_done >= work_to_do);
  2099. }
  2100. #endif
  2101. static void rtl8169_down(struct net_device *dev)
  2102. {
  2103. struct rtl8169_private *tp = netdev_priv(dev);
  2104. void __iomem *ioaddr = tp->mmio_addr;
  2105. unsigned int poll_locked = 0;
  2106. rtl8169_delete_timer(dev);
  2107. netif_stop_queue(dev);
  2108. flush_scheduled_work();
  2109. core_down:
  2110. spin_lock_irq(&tp->lock);
  2111. rtl8169_asic_down(ioaddr);
  2112. /* Update the error counts. */
  2113. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2114. RTL_W32(RxMissed, 0);
  2115. spin_unlock_irq(&tp->lock);
  2116. synchronize_irq(dev->irq);
  2117. if (!poll_locked) {
  2118. netif_poll_disable(dev);
  2119. poll_locked++;
  2120. }
  2121. /* Give a racing hard_start_xmit a few cycles to complete. */
  2122. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2123. /*
  2124. * And now for the 50k$ question: are IRQ disabled or not ?
  2125. *
  2126. * Two paths lead here:
  2127. * 1) dev->close
  2128. * -> netif_running() is available to sync the current code and the
  2129. * IRQ handler. See rtl8169_interrupt for details.
  2130. * 2) dev->change_mtu
  2131. * -> rtl8169_poll can not be issued again and re-enable the
  2132. * interruptions. Let's simply issue the IRQ down sequence again.
  2133. */
  2134. if (RTL_R16(IntrMask))
  2135. goto core_down;
  2136. rtl8169_tx_clear(tp);
  2137. rtl8169_rx_clear(tp);
  2138. }
  2139. static int rtl8169_close(struct net_device *dev)
  2140. {
  2141. struct rtl8169_private *tp = netdev_priv(dev);
  2142. struct pci_dev *pdev = tp->pci_dev;
  2143. rtl8169_down(dev);
  2144. free_irq(dev->irq, dev);
  2145. netif_poll_enable(dev);
  2146. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2147. tp->RxPhyAddr);
  2148. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2149. tp->TxPhyAddr);
  2150. tp->TxDescArray = NULL;
  2151. tp->RxDescArray = NULL;
  2152. return 0;
  2153. }
  2154. static void
  2155. rtl8169_set_rx_mode(struct net_device *dev)
  2156. {
  2157. struct rtl8169_private *tp = netdev_priv(dev);
  2158. void __iomem *ioaddr = tp->mmio_addr;
  2159. unsigned long flags;
  2160. u32 mc_filter[2]; /* Multicast hash filter */
  2161. int i, rx_mode;
  2162. u32 tmp = 0;
  2163. if (dev->flags & IFF_PROMISC) {
  2164. /* Unconditionally log net taps. */
  2165. if (netif_msg_link(tp)) {
  2166. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2167. dev->name);
  2168. }
  2169. rx_mode =
  2170. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2171. AcceptAllPhys;
  2172. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2173. } else if ((dev->mc_count > multicast_filter_limit)
  2174. || (dev->flags & IFF_ALLMULTI)) {
  2175. /* Too many to filter perfectly -- accept all multicasts. */
  2176. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2177. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2178. } else {
  2179. struct dev_mc_list *mclist;
  2180. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2181. mc_filter[1] = mc_filter[0] = 0;
  2182. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2183. i++, mclist = mclist->next) {
  2184. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2185. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2186. rx_mode |= AcceptMulticast;
  2187. }
  2188. }
  2189. spin_lock_irqsave(&tp->lock, flags);
  2190. tmp = rtl8169_rx_config | rx_mode |
  2191. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2192. RTL_W32(RxConfig, tmp);
  2193. RTL_W32(MAR0 + 0, mc_filter[0]);
  2194. RTL_W32(MAR0 + 4, mc_filter[1]);
  2195. spin_unlock_irqrestore(&tp->lock, flags);
  2196. }
  2197. /**
  2198. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2199. * @dev: The Ethernet Device to get statistics for
  2200. *
  2201. * Get TX/RX statistics for rtl8169
  2202. */
  2203. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2204. {
  2205. struct rtl8169_private *tp = netdev_priv(dev);
  2206. void __iomem *ioaddr = tp->mmio_addr;
  2207. unsigned long flags;
  2208. if (netif_running(dev)) {
  2209. spin_lock_irqsave(&tp->lock, flags);
  2210. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2211. RTL_W32(RxMissed, 0);
  2212. spin_unlock_irqrestore(&tp->lock, flags);
  2213. }
  2214. return &tp->stats;
  2215. }
  2216. static struct pci_driver rtl8169_pci_driver = {
  2217. .name = MODULENAME,
  2218. .id_table = rtl8169_pci_tbl,
  2219. .probe = rtl8169_init_one,
  2220. .remove = __devexit_p(rtl8169_remove_one),
  2221. #ifdef CONFIG_PM
  2222. .suspend = rtl8169_suspend,
  2223. .resume = rtl8169_resume,
  2224. #endif
  2225. };
  2226. static int __init
  2227. rtl8169_init_module(void)
  2228. {
  2229. return pci_module_init(&rtl8169_pci_driver);
  2230. }
  2231. static void __exit
  2232. rtl8169_cleanup_module(void)
  2233. {
  2234. pci_unregister_driver(&rtl8169_pci_driver);
  2235. }
  2236. module_init(rtl8169_init_module);
  2237. module_exit(rtl8169_cleanup_module);