sky2.c 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/version.h>
  28. #include <linux/module.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.7"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3. A transmit can require several elements;
  54. * a receive requires one (or two if using 64 bit dma).
  55. */
  56. #define RX_LE_SIZE 512
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define RX_BUF_WRITE 16
  62. #define TX_RING_SIZE 512
  63. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  64. #define TX_MIN_PENDING 64
  65. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  66. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  67. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  68. #define ETH_JUMBO_MTU 9000
  69. #define TX_WATCHDOG (5 * HZ)
  70. #define NAPI_WEIGHT 64
  71. #define PHY_RETRIES 1000
  72. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  73. static const u32 default_msg =
  74. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  75. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  76. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  77. static int debug = -1; /* defaults above */
  78. module_param(debug, int, 0);
  79. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  80. static int copybreak __read_mostly = 256;
  81. module_param(copybreak, int, 0);
  82. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  83. static int disable_msi = 0;
  84. module_param(disable_msi, int, 0);
  85. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  86. static int idle_timeout = 100;
  87. module_param(idle_timeout, int, 0);
  88. MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
  89. static const struct pci_device_id sky2_id_table[] = {
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
  113. { 0 }
  114. };
  115. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  116. /* Avoid conditionals by using array */
  117. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  118. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  119. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  120. /* This driver supports yukon2 chipset only */
  121. static const char *yukon2_name[] = {
  122. "XL", /* 0xb3 */
  123. "EC Ultra", /* 0xb4 */
  124. "UNKNOWN", /* 0xb5 */
  125. "EC", /* 0xb6 */
  126. "FE", /* 0xb7 */
  127. };
  128. /* Access to external PHY */
  129. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  130. {
  131. int i;
  132. gma_write16(hw, port, GM_SMI_DATA, val);
  133. gma_write16(hw, port, GM_SMI_CTRL,
  134. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  135. for (i = 0; i < PHY_RETRIES; i++) {
  136. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  137. return 0;
  138. udelay(1);
  139. }
  140. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  141. return -ETIMEDOUT;
  142. }
  143. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  144. {
  145. int i;
  146. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  147. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  148. for (i = 0; i < PHY_RETRIES; i++) {
  149. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  150. *val = gma_read16(hw, port, GM_SMI_DATA);
  151. return 0;
  152. }
  153. udelay(1);
  154. }
  155. return -ETIMEDOUT;
  156. }
  157. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  158. {
  159. u16 v;
  160. if (__gm_phy_read(hw, port, reg, &v) != 0)
  161. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  162. return v;
  163. }
  164. static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  165. {
  166. u16 power_control;
  167. int vaux;
  168. pr_debug("sky2_set_power_state %d\n", state);
  169. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  170. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  171. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  172. (power_control & PCI_PM_CAP_PME_D3cold);
  173. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  174. power_control |= PCI_PM_CTRL_PME_STATUS;
  175. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  176. switch (state) {
  177. case PCI_D0:
  178. /* switch power to VCC (WA for VAUX problem) */
  179. sky2_write8(hw, B0_POWER_CTRL,
  180. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  181. /* disable Core Clock Division, */
  182. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  183. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  184. /* enable bits are inverted */
  185. sky2_write8(hw, B2_Y2_CLK_GATE,
  186. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  187. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  188. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  189. else
  190. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  191. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  192. u32 reg1;
  193. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  194. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  195. reg1 &= P_ASPM_CONTROL_MSK;
  196. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  197. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  198. }
  199. break;
  200. case PCI_D3hot:
  201. case PCI_D3cold:
  202. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  203. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  204. else
  205. /* enable bits are inverted */
  206. sky2_write8(hw, B2_Y2_CLK_GATE,
  207. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  208. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  209. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  210. /* switch power to VAUX */
  211. if (vaux && state != PCI_D3cold)
  212. sky2_write8(hw, B0_POWER_CTRL,
  213. (PC_VAUX_ENA | PC_VCC_ENA |
  214. PC_VAUX_ON | PC_VCC_OFF));
  215. break;
  216. default:
  217. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  218. }
  219. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  220. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  221. }
  222. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  223. {
  224. u16 reg;
  225. /* disable all GMAC IRQ's */
  226. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  227. /* disable PHY IRQs */
  228. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  230. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  232. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  233. reg = gma_read16(hw, port, GM_RX_CTRL);
  234. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  235. gma_write16(hw, port, GM_RX_CTRL, reg);
  236. }
  237. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  238. {
  239. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  240. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  241. if (sky2->autoneg == AUTONEG_ENABLE &&
  242. !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  243. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  244. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  245. PHY_M_EC_MAC_S_MSK);
  246. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  247. if (hw->chip_id == CHIP_ID_YUKON_EC)
  248. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  249. else
  250. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  251. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  252. }
  253. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  254. if (hw->copper) {
  255. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  256. /* enable automatic crossover */
  257. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  258. } else {
  259. /* disable energy detect */
  260. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  261. /* enable automatic crossover */
  262. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  263. if (sky2->autoneg == AUTONEG_ENABLE &&
  264. (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  265. ctrl &= ~PHY_M_PC_DSC_MSK;
  266. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  267. }
  268. }
  269. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  270. } else {
  271. /* workaround for deviation #4.88 (CRC errors) */
  272. /* disable Automatic Crossover */
  273. ctrl &= ~PHY_M_PC_MDIX_MSK;
  274. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  275. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  276. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  277. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  278. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  279. ctrl &= ~PHY_M_MAC_MD_MSK;
  280. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  281. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  282. /* select page 1 to access Fiber registers */
  283. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  284. }
  285. }
  286. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  287. if (sky2->autoneg == AUTONEG_DISABLE)
  288. ctrl &= ~PHY_CT_ANE;
  289. else
  290. ctrl |= PHY_CT_ANE;
  291. ctrl |= PHY_CT_RESET;
  292. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  293. ctrl = 0;
  294. ct1000 = 0;
  295. adv = PHY_AN_CSMA;
  296. if (sky2->autoneg == AUTONEG_ENABLE) {
  297. if (hw->copper) {
  298. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  299. ct1000 |= PHY_M_1000C_AFD;
  300. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  301. ct1000 |= PHY_M_1000C_AHD;
  302. if (sky2->advertising & ADVERTISED_100baseT_Full)
  303. adv |= PHY_M_AN_100_FD;
  304. if (sky2->advertising & ADVERTISED_100baseT_Half)
  305. adv |= PHY_M_AN_100_HD;
  306. if (sky2->advertising & ADVERTISED_10baseT_Full)
  307. adv |= PHY_M_AN_10_FD;
  308. if (sky2->advertising & ADVERTISED_10baseT_Half)
  309. adv |= PHY_M_AN_10_HD;
  310. } else /* special defines for FIBER (88E1011S only) */
  311. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  312. /* Set Flow-control capabilities */
  313. if (sky2->tx_pause && sky2->rx_pause)
  314. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  315. else if (sky2->rx_pause && !sky2->tx_pause)
  316. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  317. else if (!sky2->rx_pause && sky2->tx_pause)
  318. adv |= PHY_AN_PAUSE_ASYM; /* local */
  319. /* Restart Auto-negotiation */
  320. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  321. } else {
  322. /* forced speed/duplex settings */
  323. ct1000 = PHY_M_1000C_MSE;
  324. if (sky2->duplex == DUPLEX_FULL)
  325. ctrl |= PHY_CT_DUP_MD;
  326. switch (sky2->speed) {
  327. case SPEED_1000:
  328. ctrl |= PHY_CT_SP1000;
  329. break;
  330. case SPEED_100:
  331. ctrl |= PHY_CT_SP100;
  332. break;
  333. }
  334. ctrl |= PHY_CT_RESET;
  335. }
  336. if (hw->chip_id != CHIP_ID_YUKON_FE)
  337. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  338. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  339. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  340. /* Setup Phy LED's */
  341. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  342. ledover = 0;
  343. switch (hw->chip_id) {
  344. case CHIP_ID_YUKON_FE:
  345. /* on 88E3082 these bits are at 11..9 (shifted left) */
  346. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  347. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  348. /* delete ACT LED control bits */
  349. ctrl &= ~PHY_M_FELP_LED1_MSK;
  350. /* change ACT LED control to blink mode */
  351. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  352. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  353. break;
  354. case CHIP_ID_YUKON_XL:
  355. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  356. /* select page 3 to access LED control register */
  357. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  358. /* set LED Function Control register */
  359. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  360. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  361. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  362. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  363. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  364. /* set Polarity Control register */
  365. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  366. (PHY_M_POLC_LS1_P_MIX(4) |
  367. PHY_M_POLC_IS0_P_MIX(4) |
  368. PHY_M_POLC_LOS_CTRL(2) |
  369. PHY_M_POLC_INIT_CTRL(2) |
  370. PHY_M_POLC_STA1_CTRL(2) |
  371. PHY_M_POLC_STA0_CTRL(2)));
  372. /* restore page register */
  373. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  374. break;
  375. case CHIP_ID_YUKON_EC_U:
  376. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  377. /* select page 3 to access LED control register */
  378. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  379. /* set LED Function Control register */
  380. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  381. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  382. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  383. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  384. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  385. /* set Blink Rate in LED Timer Control Register */
  386. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  387. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  388. /* restore page register */
  389. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  390. break;
  391. default:
  392. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  393. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  394. /* turn off the Rx LED (LED_RX) */
  395. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  396. }
  397. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  398. /* apply fixes in PHY AFE */
  399. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  400. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  401. /* increase differential signal amplitude in 10BASE-T */
  402. gm_phy_write(hw, port, 0x18, 0xaa99);
  403. gm_phy_write(hw, port, 0x17, 0x2011);
  404. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  405. gm_phy_write(hw, port, 0x18, 0xa204);
  406. gm_phy_write(hw, port, 0x17, 0x2002);
  407. /* set page register to 0 */
  408. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  409. } else {
  410. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  411. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  412. /* turn on 100 Mbps LED (LED_LINK100) */
  413. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  414. }
  415. if (ledover)
  416. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  417. }
  418. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  419. if (sky2->autoneg == AUTONEG_ENABLE)
  420. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  421. else
  422. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  423. }
  424. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  425. {
  426. u32 reg1;
  427. static const u32 phy_power[]
  428. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  429. /* looks like this XL is back asswards .. */
  430. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  431. onoff = !onoff;
  432. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  433. if (onoff)
  434. /* Turn off phy power saving */
  435. reg1 &= ~phy_power[port];
  436. else
  437. reg1 |= phy_power[port];
  438. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  439. sky2_pci_read32(hw, PCI_DEV_REG1);
  440. udelay(100);
  441. }
  442. /* Force a renegotiation */
  443. static void sky2_phy_reinit(struct sky2_port *sky2)
  444. {
  445. spin_lock_bh(&sky2->phy_lock);
  446. sky2_phy_init(sky2->hw, sky2->port);
  447. spin_unlock_bh(&sky2->phy_lock);
  448. }
  449. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  450. {
  451. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  452. u16 reg;
  453. int i;
  454. const u8 *addr = hw->dev[port]->dev_addr;
  455. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  456. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  457. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  458. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  459. /* WA DEV_472 -- looks like crossed wires on port 2 */
  460. /* clear GMAC 1 Control reset */
  461. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  462. do {
  463. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  464. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  465. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  466. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  467. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  468. }
  469. if (sky2->autoneg == AUTONEG_DISABLE) {
  470. reg = gma_read16(hw, port, GM_GP_CTRL);
  471. reg |= GM_GPCR_AU_ALL_DIS;
  472. gma_write16(hw, port, GM_GP_CTRL, reg);
  473. gma_read16(hw, port, GM_GP_CTRL);
  474. switch (sky2->speed) {
  475. case SPEED_1000:
  476. reg &= ~GM_GPCR_SPEED_100;
  477. reg |= GM_GPCR_SPEED_1000;
  478. break;
  479. case SPEED_100:
  480. reg &= ~GM_GPCR_SPEED_1000;
  481. reg |= GM_GPCR_SPEED_100;
  482. break;
  483. case SPEED_10:
  484. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  485. break;
  486. }
  487. if (sky2->duplex == DUPLEX_FULL)
  488. reg |= GM_GPCR_DUP_FULL;
  489. /* turn off pause in 10/100mbps half duplex */
  490. else if (sky2->speed != SPEED_1000 &&
  491. hw->chip_id != CHIP_ID_YUKON_EC_U)
  492. sky2->tx_pause = sky2->rx_pause = 0;
  493. } else
  494. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  495. if (!sky2->tx_pause && !sky2->rx_pause) {
  496. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  497. reg |=
  498. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  499. } else if (sky2->tx_pause && !sky2->rx_pause) {
  500. /* disable Rx flow-control */
  501. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  502. }
  503. gma_write16(hw, port, GM_GP_CTRL, reg);
  504. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  505. spin_lock_bh(&sky2->phy_lock);
  506. sky2_phy_init(hw, port);
  507. spin_unlock_bh(&sky2->phy_lock);
  508. /* MIB clear */
  509. reg = gma_read16(hw, port, GM_PHY_ADDR);
  510. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  511. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  512. gma_read16(hw, port, i);
  513. gma_write16(hw, port, GM_PHY_ADDR, reg);
  514. /* transmit control */
  515. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  516. /* receive control reg: unicast + multicast + no FCS */
  517. gma_write16(hw, port, GM_RX_CTRL,
  518. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  519. /* transmit flow control */
  520. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  521. /* transmit parameter */
  522. gma_write16(hw, port, GM_TX_PARAM,
  523. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  524. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  525. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  526. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  527. /* serial mode register */
  528. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  529. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  530. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  531. reg |= GM_SMOD_JUMBO_ENA;
  532. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  533. /* virtual address for data */
  534. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  535. /* physical address: used for pause frames */
  536. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  537. /* ignore counter overflows */
  538. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  539. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  540. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  541. /* Configure Rx MAC FIFO */
  542. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  543. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  544. GMF_OPER_ON | GMF_RX_F_FL_ON);
  545. /* Flush Rx MAC FIFO on any flow control or error */
  546. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  547. /* Set threshold to 0xa (64 bytes)
  548. * ASF disabled so no need to do WA dev #4.30
  549. */
  550. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  551. /* Configure Tx MAC FIFO */
  552. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  553. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  554. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  555. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  556. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  557. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  558. /* set Tx GMAC FIFO Almost Empty Threshold */
  559. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  560. /* Disable Store & Forward mode for TX */
  561. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  562. }
  563. }
  564. }
  565. /* Assign Ram Buffer allocation.
  566. * start and end are in units of 4k bytes
  567. * ram registers are in units of 64bit words
  568. */
  569. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  570. {
  571. u32 start, end;
  572. start = startk * 4096/8;
  573. end = (endk * 4096/8) - 1;
  574. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  575. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  576. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  577. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  578. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  579. if (q == Q_R1 || q == Q_R2) {
  580. u32 space = (endk - startk) * 4096/8;
  581. u32 tp = space - space/4;
  582. /* On receive queue's set the thresholds
  583. * give receiver priority when > 3/4 full
  584. * send pause when down to 2K
  585. */
  586. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  587. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  588. tp = space - 2048/8;
  589. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  590. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  591. } else {
  592. /* Enable store & forward on Tx queue's because
  593. * Tx FIFO is only 1K on Yukon
  594. */
  595. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  596. }
  597. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  598. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  599. }
  600. /* Setup Bus Memory Interface */
  601. static void sky2_qset(struct sky2_hw *hw, u16 q)
  602. {
  603. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  604. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  605. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  606. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  607. }
  608. /* Setup prefetch unit registers. This is the interface between
  609. * hardware and driver list elements
  610. */
  611. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  612. u64 addr, u32 last)
  613. {
  614. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  615. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  616. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  617. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  618. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  619. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  620. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  621. }
  622. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  623. {
  624. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  625. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  626. return le;
  627. }
  628. /* Update chip's next pointer */
  629. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  630. {
  631. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  632. wmb();
  633. sky2_write16(hw, q, idx);
  634. sky2_read16(hw, q);
  635. }
  636. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  637. {
  638. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  639. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  640. return le;
  641. }
  642. /* Return high part of DMA address (could be 32 or 64 bit) */
  643. static inline u32 high32(dma_addr_t a)
  644. {
  645. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  646. }
  647. /* Build description to hardware about buffer */
  648. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  649. {
  650. struct sky2_rx_le *le;
  651. u32 hi = high32(map);
  652. u16 len = sky2->rx_bufsize;
  653. if (sky2->rx_addr64 != hi) {
  654. le = sky2_next_rx(sky2);
  655. le->addr = cpu_to_le32(hi);
  656. le->ctrl = 0;
  657. le->opcode = OP_ADDR64 | HW_OWNER;
  658. sky2->rx_addr64 = high32(map + len);
  659. }
  660. le = sky2_next_rx(sky2);
  661. le->addr = cpu_to_le32((u32) map);
  662. le->length = cpu_to_le16(len);
  663. le->ctrl = 0;
  664. le->opcode = OP_PACKET | HW_OWNER;
  665. }
  666. /* Tell chip where to start receive checksum.
  667. * Actually has two checksums, but set both same to avoid possible byte
  668. * order problems.
  669. */
  670. static void rx_set_checksum(struct sky2_port *sky2)
  671. {
  672. struct sky2_rx_le *le;
  673. le = sky2_next_rx(sky2);
  674. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  675. le->ctrl = 0;
  676. le->opcode = OP_TCPSTART | HW_OWNER;
  677. sky2_write32(sky2->hw,
  678. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  679. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  680. }
  681. /*
  682. * The RX Stop command will not work for Yukon-2 if the BMU does not
  683. * reach the end of packet and since we can't make sure that we have
  684. * incoming data, we must reset the BMU while it is not doing a DMA
  685. * transfer. Since it is possible that the RX path is still active,
  686. * the RX RAM buffer will be stopped first, so any possible incoming
  687. * data will not trigger a DMA. After the RAM buffer is stopped, the
  688. * BMU is polled until any DMA in progress is ended and only then it
  689. * will be reset.
  690. */
  691. static void sky2_rx_stop(struct sky2_port *sky2)
  692. {
  693. struct sky2_hw *hw = sky2->hw;
  694. unsigned rxq = rxqaddr[sky2->port];
  695. int i;
  696. /* disable the RAM Buffer receive queue */
  697. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  698. for (i = 0; i < 0xffff; i++)
  699. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  700. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  701. goto stopped;
  702. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  703. sky2->netdev->name);
  704. stopped:
  705. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  706. /* reset the Rx prefetch unit */
  707. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  708. }
  709. /* Clean out receive buffer area, assumes receiver hardware stopped */
  710. static void sky2_rx_clean(struct sky2_port *sky2)
  711. {
  712. unsigned i;
  713. memset(sky2->rx_le, 0, RX_LE_BYTES);
  714. for (i = 0; i < sky2->rx_pending; i++) {
  715. struct ring_info *re = sky2->rx_ring + i;
  716. if (re->skb) {
  717. pci_unmap_single(sky2->hw->pdev,
  718. re->mapaddr, sky2->rx_bufsize,
  719. PCI_DMA_FROMDEVICE);
  720. kfree_skb(re->skb);
  721. re->skb = NULL;
  722. }
  723. }
  724. }
  725. /* Basic MII support */
  726. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  727. {
  728. struct mii_ioctl_data *data = if_mii(ifr);
  729. struct sky2_port *sky2 = netdev_priv(dev);
  730. struct sky2_hw *hw = sky2->hw;
  731. int err = -EOPNOTSUPP;
  732. if (!netif_running(dev))
  733. return -ENODEV; /* Phy still in reset */
  734. switch (cmd) {
  735. case SIOCGMIIPHY:
  736. data->phy_id = PHY_ADDR_MARV;
  737. /* fallthru */
  738. case SIOCGMIIREG: {
  739. u16 val = 0;
  740. spin_lock_bh(&sky2->phy_lock);
  741. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  742. spin_unlock_bh(&sky2->phy_lock);
  743. data->val_out = val;
  744. break;
  745. }
  746. case SIOCSMIIREG:
  747. if (!capable(CAP_NET_ADMIN))
  748. return -EPERM;
  749. spin_lock_bh(&sky2->phy_lock);
  750. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  751. data->val_in);
  752. spin_unlock_bh(&sky2->phy_lock);
  753. break;
  754. }
  755. return err;
  756. }
  757. #ifdef SKY2_VLAN_TAG_USED
  758. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  759. {
  760. struct sky2_port *sky2 = netdev_priv(dev);
  761. struct sky2_hw *hw = sky2->hw;
  762. u16 port = sky2->port;
  763. spin_lock_bh(&sky2->tx_lock);
  764. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  765. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  766. sky2->vlgrp = grp;
  767. spin_unlock_bh(&sky2->tx_lock);
  768. }
  769. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  770. {
  771. struct sky2_port *sky2 = netdev_priv(dev);
  772. struct sky2_hw *hw = sky2->hw;
  773. u16 port = sky2->port;
  774. spin_lock_bh(&sky2->tx_lock);
  775. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  776. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  777. if (sky2->vlgrp)
  778. sky2->vlgrp->vlan_devices[vid] = NULL;
  779. spin_unlock_bh(&sky2->tx_lock);
  780. }
  781. #endif
  782. /*
  783. * It appears the hardware has a bug in the FIFO logic that
  784. * cause it to hang if the FIFO gets overrun and the receive buffer
  785. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  786. * aligned except if slab debugging is enabled.
  787. */
  788. static inline struct sk_buff *sky2_alloc_skb(struct net_device *dev,
  789. unsigned int length,
  790. gfp_t gfp_mask)
  791. {
  792. struct sk_buff *skb;
  793. skb = __netdev_alloc_skb(dev, length + RX_SKB_ALIGN, gfp_mask);
  794. if (likely(skb)) {
  795. unsigned long p = (unsigned long) skb->data;
  796. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  797. }
  798. return skb;
  799. }
  800. /*
  801. * Allocate and setup receiver buffer pool.
  802. * In case of 64 bit dma, there are 2X as many list elements
  803. * available as ring entries
  804. * and need to reserve one list element so we don't wrap around.
  805. */
  806. static int sky2_rx_start(struct sky2_port *sky2)
  807. {
  808. struct sky2_hw *hw = sky2->hw;
  809. unsigned rxq = rxqaddr[sky2->port];
  810. int i;
  811. unsigned thresh;
  812. sky2->rx_put = sky2->rx_next = 0;
  813. sky2_qset(hw, rxq);
  814. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  815. /* MAC Rx RAM Read is controlled by hardware */
  816. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  817. }
  818. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  819. rx_set_checksum(sky2);
  820. for (i = 0; i < sky2->rx_pending; i++) {
  821. struct ring_info *re = sky2->rx_ring + i;
  822. re->skb = sky2_alloc_skb(sky2->netdev, sky2->rx_bufsize,
  823. GFP_KERNEL);
  824. if (!re->skb)
  825. goto nomem;
  826. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  827. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  828. sky2_rx_add(sky2, re->mapaddr);
  829. }
  830. /*
  831. * The receiver hangs if it receives frames larger than the
  832. * packet buffer. As a workaround, truncate oversize frames, but
  833. * the register is limited to 9 bits, so if you do frames > 2052
  834. * you better get the MTU right!
  835. */
  836. thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
  837. if (thresh > 0x1ff)
  838. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  839. else {
  840. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  841. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  842. }
  843. /* Tell chip about available buffers */
  844. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  845. return 0;
  846. nomem:
  847. sky2_rx_clean(sky2);
  848. return -ENOMEM;
  849. }
  850. /* Bring up network interface. */
  851. static int sky2_up(struct net_device *dev)
  852. {
  853. struct sky2_port *sky2 = netdev_priv(dev);
  854. struct sky2_hw *hw = sky2->hw;
  855. unsigned port = sky2->port;
  856. u32 ramsize, rxspace, imask;
  857. int cap, err = -ENOMEM;
  858. struct net_device *otherdev = hw->dev[sky2->port^1];
  859. /*
  860. * On dual port PCI-X card, there is an problem where status
  861. * can be received out of order due to split transactions
  862. */
  863. if (otherdev && netif_running(otherdev) &&
  864. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  865. struct sky2_port *osky2 = netdev_priv(otherdev);
  866. u16 cmd;
  867. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  868. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  869. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  870. sky2->rx_csum = 0;
  871. osky2->rx_csum = 0;
  872. }
  873. if (netif_msg_ifup(sky2))
  874. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  875. /* must be power of 2 */
  876. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  877. TX_RING_SIZE *
  878. sizeof(struct sky2_tx_le),
  879. &sky2->tx_le_map);
  880. if (!sky2->tx_le)
  881. goto err_out;
  882. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  883. GFP_KERNEL);
  884. if (!sky2->tx_ring)
  885. goto err_out;
  886. sky2->tx_prod = sky2->tx_cons = 0;
  887. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  888. &sky2->rx_le_map);
  889. if (!sky2->rx_le)
  890. goto err_out;
  891. memset(sky2->rx_le, 0, RX_LE_BYTES);
  892. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  893. GFP_KERNEL);
  894. if (!sky2->rx_ring)
  895. goto err_out;
  896. sky2_phy_power(hw, port, 1);
  897. sky2_mac_init(hw, port);
  898. /* Determine available ram buffer space (in 4K blocks).
  899. * Note: not sure about the FE setting below yet
  900. */
  901. if (hw->chip_id == CHIP_ID_YUKON_FE)
  902. ramsize = 4;
  903. else
  904. ramsize = sky2_read8(hw, B2_E_0);
  905. /* Give transmitter one third (rounded up) */
  906. rxspace = ramsize - (ramsize + 2) / 3;
  907. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  908. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  909. /* Make sure SyncQ is disabled */
  910. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  911. RB_RST_SET);
  912. sky2_qset(hw, txqaddr[port]);
  913. /* Set almost empty threshold */
  914. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  915. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  916. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  917. TX_RING_SIZE - 1);
  918. err = sky2_rx_start(sky2);
  919. if (err)
  920. goto err_out;
  921. /* Enable interrupts from phy/mac for port */
  922. imask = sky2_read32(hw, B0_IMSK);
  923. imask |= portirq_msk[port];
  924. sky2_write32(hw, B0_IMSK, imask);
  925. return 0;
  926. err_out:
  927. if (sky2->rx_le) {
  928. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  929. sky2->rx_le, sky2->rx_le_map);
  930. sky2->rx_le = NULL;
  931. }
  932. if (sky2->tx_le) {
  933. pci_free_consistent(hw->pdev,
  934. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  935. sky2->tx_le, sky2->tx_le_map);
  936. sky2->tx_le = NULL;
  937. }
  938. kfree(sky2->tx_ring);
  939. kfree(sky2->rx_ring);
  940. sky2->tx_ring = NULL;
  941. sky2->rx_ring = NULL;
  942. return err;
  943. }
  944. /* Modular subtraction in ring */
  945. static inline int tx_dist(unsigned tail, unsigned head)
  946. {
  947. return (head - tail) & (TX_RING_SIZE - 1);
  948. }
  949. /* Number of list elements available for next tx */
  950. static inline int tx_avail(const struct sky2_port *sky2)
  951. {
  952. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  953. }
  954. /* Estimate of number of transmit list elements required */
  955. static unsigned tx_le_req(const struct sk_buff *skb)
  956. {
  957. unsigned count;
  958. count = sizeof(dma_addr_t) / sizeof(u32);
  959. count += skb_shinfo(skb)->nr_frags * count;
  960. if (skb_is_gso(skb))
  961. ++count;
  962. if (skb->ip_summed == CHECKSUM_HW)
  963. ++count;
  964. return count;
  965. }
  966. /*
  967. * Put one packet in ring for transmit.
  968. * A single packet can generate multiple list elements, and
  969. * the number of ring elements will probably be less than the number
  970. * of list elements used.
  971. *
  972. * No BH disabling for tx_lock here (like tg3)
  973. */
  974. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  975. {
  976. struct sky2_port *sky2 = netdev_priv(dev);
  977. struct sky2_hw *hw = sky2->hw;
  978. struct sky2_tx_le *le = NULL;
  979. struct tx_ring_info *re;
  980. unsigned i, len;
  981. dma_addr_t mapping;
  982. u32 addr64;
  983. u16 mss;
  984. u8 ctrl;
  985. /* No BH disabling for tx_lock here. We are running in BH disabled
  986. * context and TX reclaim runs via poll inside of a software
  987. * interrupt, and no related locks in IRQ processing.
  988. */
  989. if (!spin_trylock(&sky2->tx_lock))
  990. return NETDEV_TX_LOCKED;
  991. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  992. /* There is a known but harmless race with lockless tx
  993. * and netif_stop_queue.
  994. */
  995. if (!netif_queue_stopped(dev)) {
  996. netif_stop_queue(dev);
  997. if (net_ratelimit())
  998. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  999. dev->name);
  1000. }
  1001. spin_unlock(&sky2->tx_lock);
  1002. return NETDEV_TX_BUSY;
  1003. }
  1004. if (unlikely(netif_msg_tx_queued(sky2)))
  1005. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1006. dev->name, sky2->tx_prod, skb->len);
  1007. len = skb_headlen(skb);
  1008. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1009. addr64 = high32(mapping);
  1010. re = sky2->tx_ring + sky2->tx_prod;
  1011. /* Send high bits if changed or crosses boundary */
  1012. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1013. le = get_tx_le(sky2);
  1014. le->tx.addr = cpu_to_le32(addr64);
  1015. le->ctrl = 0;
  1016. le->opcode = OP_ADDR64 | HW_OWNER;
  1017. sky2->tx_addr64 = high32(mapping + len);
  1018. }
  1019. /* Check for TCP Segmentation Offload */
  1020. mss = skb_shinfo(skb)->gso_size;
  1021. if (mss != 0) {
  1022. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1023. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1024. mss += ETH_HLEN;
  1025. if (mss != sky2->tx_last_mss) {
  1026. le = get_tx_le(sky2);
  1027. le->tx.tso.size = cpu_to_le16(mss);
  1028. le->tx.tso.rsvd = 0;
  1029. le->opcode = OP_LRGLEN | HW_OWNER;
  1030. le->ctrl = 0;
  1031. sky2->tx_last_mss = mss;
  1032. }
  1033. }
  1034. ctrl = 0;
  1035. #ifdef SKY2_VLAN_TAG_USED
  1036. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1037. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1038. if (!le) {
  1039. le = get_tx_le(sky2);
  1040. le->tx.addr = 0;
  1041. le->opcode = OP_VLAN|HW_OWNER;
  1042. le->ctrl = 0;
  1043. } else
  1044. le->opcode |= OP_VLAN;
  1045. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1046. ctrl |= INS_VLAN;
  1047. }
  1048. #endif
  1049. /* Handle TCP checksum offload */
  1050. if (skb->ip_summed == CHECKSUM_HW) {
  1051. u16 hdr = skb->h.raw - skb->data;
  1052. u16 offset = hdr + skb->csum;
  1053. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1054. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1055. ctrl |= UDPTCP;
  1056. if (hdr != sky2->tx_csum_start || offset != sky2->tx_csum_offset) {
  1057. sky2->tx_csum_start = hdr;
  1058. sky2->tx_csum_offset = offset;
  1059. le = get_tx_le(sky2);
  1060. le->tx.csum.start = cpu_to_le16(hdr);
  1061. le->tx.csum.offset = cpu_to_le16(offset);
  1062. le->length = 0; /* initial checksum value */
  1063. le->ctrl = 1; /* one packet */
  1064. le->opcode = OP_TCPLISW | HW_OWNER;
  1065. }
  1066. }
  1067. le = get_tx_le(sky2);
  1068. le->tx.addr = cpu_to_le32((u32) mapping);
  1069. le->length = cpu_to_le16(len);
  1070. le->ctrl = ctrl;
  1071. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1072. /* Record the transmit mapping info */
  1073. re->skb = skb;
  1074. pci_unmap_addr_set(re, mapaddr, mapping);
  1075. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1076. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1077. struct tx_ring_info *fre;
  1078. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1079. frag->size, PCI_DMA_TODEVICE);
  1080. addr64 = high32(mapping);
  1081. if (addr64 != sky2->tx_addr64) {
  1082. le = get_tx_le(sky2);
  1083. le->tx.addr = cpu_to_le32(addr64);
  1084. le->ctrl = 0;
  1085. le->opcode = OP_ADDR64 | HW_OWNER;
  1086. sky2->tx_addr64 = addr64;
  1087. }
  1088. le = get_tx_le(sky2);
  1089. le->tx.addr = cpu_to_le32((u32) mapping);
  1090. le->length = cpu_to_le16(frag->size);
  1091. le->ctrl = ctrl;
  1092. le->opcode = OP_BUFFER | HW_OWNER;
  1093. fre = sky2->tx_ring
  1094. + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
  1095. pci_unmap_addr_set(fre, mapaddr, mapping);
  1096. }
  1097. re->idx = sky2->tx_prod;
  1098. le->ctrl |= EOP;
  1099. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1100. netif_stop_queue(dev);
  1101. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1102. spin_unlock(&sky2->tx_lock);
  1103. dev->trans_start = jiffies;
  1104. return NETDEV_TX_OK;
  1105. }
  1106. /*
  1107. * Free ring elements from starting at tx_cons until "done"
  1108. *
  1109. * NB: the hardware will tell us about partial completion of multi-part
  1110. * buffers; these are deferred until completion.
  1111. */
  1112. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1113. {
  1114. struct net_device *dev = sky2->netdev;
  1115. struct pci_dev *pdev = sky2->hw->pdev;
  1116. u16 nxt, put;
  1117. unsigned i;
  1118. BUG_ON(done >= TX_RING_SIZE);
  1119. if (unlikely(netif_msg_tx_done(sky2)))
  1120. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1121. dev->name, done);
  1122. for (put = sky2->tx_cons; put != done; put = nxt) {
  1123. struct tx_ring_info *re = sky2->tx_ring + put;
  1124. struct sk_buff *skb = re->skb;
  1125. nxt = re->idx;
  1126. BUG_ON(nxt >= TX_RING_SIZE);
  1127. prefetch(sky2->tx_ring + nxt);
  1128. /* Check for partial status */
  1129. if (tx_dist(put, done) < tx_dist(put, nxt))
  1130. break;
  1131. skb = re->skb;
  1132. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1133. skb_headlen(skb), PCI_DMA_TODEVICE);
  1134. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1135. struct tx_ring_info *fre;
  1136. fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
  1137. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1138. skb_shinfo(skb)->frags[i].size,
  1139. PCI_DMA_TODEVICE);
  1140. }
  1141. dev_kfree_skb(skb);
  1142. }
  1143. sky2->tx_cons = put;
  1144. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1145. netif_wake_queue(dev);
  1146. }
  1147. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1148. static void sky2_tx_clean(struct sky2_port *sky2)
  1149. {
  1150. spin_lock_bh(&sky2->tx_lock);
  1151. sky2_tx_complete(sky2, sky2->tx_prod);
  1152. spin_unlock_bh(&sky2->tx_lock);
  1153. }
  1154. /* Network shutdown */
  1155. static int sky2_down(struct net_device *dev)
  1156. {
  1157. struct sky2_port *sky2 = netdev_priv(dev);
  1158. struct sky2_hw *hw = sky2->hw;
  1159. unsigned port = sky2->port;
  1160. u16 ctrl;
  1161. u32 imask;
  1162. /* Never really got started! */
  1163. if (!sky2->tx_le)
  1164. return 0;
  1165. if (netif_msg_ifdown(sky2))
  1166. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1167. /* Stop more packets from being queued */
  1168. netif_stop_queue(dev);
  1169. sky2_gmac_reset(hw, port);
  1170. /* Stop transmitter */
  1171. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1172. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1173. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1174. RB_RST_SET | RB_DIS_OP_MD);
  1175. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1176. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1177. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1178. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1179. /* Workaround shared GMAC reset */
  1180. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1181. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1182. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1183. /* Disable Force Sync bit and Enable Alloc bit */
  1184. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1185. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1186. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1187. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1188. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1189. /* Reset the PCI FIFO of the async Tx queue */
  1190. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1191. BMU_RST_SET | BMU_FIFO_RST);
  1192. /* Reset the Tx prefetch units */
  1193. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1194. PREF_UNIT_RST_SET);
  1195. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1196. sky2_rx_stop(sky2);
  1197. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1198. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1199. /* Disable port IRQ */
  1200. imask = sky2_read32(hw, B0_IMSK);
  1201. imask &= ~portirq_msk[port];
  1202. sky2_write32(hw, B0_IMSK, imask);
  1203. sky2_phy_power(hw, port, 0);
  1204. /* turn off LED's */
  1205. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1206. synchronize_irq(hw->pdev->irq);
  1207. sky2_tx_clean(sky2);
  1208. sky2_rx_clean(sky2);
  1209. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1210. sky2->rx_le, sky2->rx_le_map);
  1211. kfree(sky2->rx_ring);
  1212. pci_free_consistent(hw->pdev,
  1213. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1214. sky2->tx_le, sky2->tx_le_map);
  1215. kfree(sky2->tx_ring);
  1216. sky2->tx_le = NULL;
  1217. sky2->rx_le = NULL;
  1218. sky2->rx_ring = NULL;
  1219. sky2->tx_ring = NULL;
  1220. return 0;
  1221. }
  1222. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1223. {
  1224. if (!hw->copper)
  1225. return SPEED_1000;
  1226. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1227. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1228. switch (aux & PHY_M_PS_SPEED_MSK) {
  1229. case PHY_M_PS_SPEED_1000:
  1230. return SPEED_1000;
  1231. case PHY_M_PS_SPEED_100:
  1232. return SPEED_100;
  1233. default:
  1234. return SPEED_10;
  1235. }
  1236. }
  1237. static void sky2_link_up(struct sky2_port *sky2)
  1238. {
  1239. struct sky2_hw *hw = sky2->hw;
  1240. unsigned port = sky2->port;
  1241. u16 reg;
  1242. /* Enable Transmit FIFO Underrun */
  1243. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1244. reg = gma_read16(hw, port, GM_GP_CTRL);
  1245. if (sky2->autoneg == AUTONEG_DISABLE) {
  1246. reg |= GM_GPCR_AU_ALL_DIS;
  1247. /* Is write/read necessary? Copied from sky2_mac_init */
  1248. gma_write16(hw, port, GM_GP_CTRL, reg);
  1249. gma_read16(hw, port, GM_GP_CTRL);
  1250. switch (sky2->speed) {
  1251. case SPEED_1000:
  1252. reg &= ~GM_GPCR_SPEED_100;
  1253. reg |= GM_GPCR_SPEED_1000;
  1254. break;
  1255. case SPEED_100:
  1256. reg &= ~GM_GPCR_SPEED_1000;
  1257. reg |= GM_GPCR_SPEED_100;
  1258. break;
  1259. case SPEED_10:
  1260. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1261. break;
  1262. }
  1263. } else
  1264. reg &= ~GM_GPCR_AU_ALL_DIS;
  1265. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1266. reg |= GM_GPCR_DUP_FULL;
  1267. /* enable Rx/Tx */
  1268. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1269. gma_write16(hw, port, GM_GP_CTRL, reg);
  1270. gma_read16(hw, port, GM_GP_CTRL);
  1271. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1272. netif_carrier_on(sky2->netdev);
  1273. netif_wake_queue(sky2->netdev);
  1274. /* Turn on link LED */
  1275. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1276. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1277. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1278. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1279. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1280. switch(sky2->speed) {
  1281. case SPEED_10:
  1282. led |= PHY_M_LEDC_INIT_CTRL(7);
  1283. break;
  1284. case SPEED_100:
  1285. led |= PHY_M_LEDC_STA1_CTRL(7);
  1286. break;
  1287. case SPEED_1000:
  1288. led |= PHY_M_LEDC_STA0_CTRL(7);
  1289. break;
  1290. }
  1291. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1292. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1293. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1294. }
  1295. if (netif_msg_link(sky2))
  1296. printk(KERN_INFO PFX
  1297. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1298. sky2->netdev->name, sky2->speed,
  1299. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1300. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1301. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1302. }
  1303. static void sky2_link_down(struct sky2_port *sky2)
  1304. {
  1305. struct sky2_hw *hw = sky2->hw;
  1306. unsigned port = sky2->port;
  1307. u16 reg;
  1308. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1309. reg = gma_read16(hw, port, GM_GP_CTRL);
  1310. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1311. gma_write16(hw, port, GM_GP_CTRL, reg);
  1312. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1313. if (sky2->rx_pause && !sky2->tx_pause) {
  1314. /* restore Asymmetric Pause bit */
  1315. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1316. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1317. | PHY_M_AN_ASP);
  1318. }
  1319. netif_carrier_off(sky2->netdev);
  1320. netif_stop_queue(sky2->netdev);
  1321. /* Turn on link LED */
  1322. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1323. if (netif_msg_link(sky2))
  1324. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1325. sky2_phy_init(hw, port);
  1326. }
  1327. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1328. {
  1329. struct sky2_hw *hw = sky2->hw;
  1330. unsigned port = sky2->port;
  1331. u16 lpa;
  1332. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1333. if (lpa & PHY_M_AN_RF) {
  1334. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1335. return -1;
  1336. }
  1337. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1338. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1339. printk(KERN_ERR PFX "%s: master/slave fault",
  1340. sky2->netdev->name);
  1341. return -1;
  1342. }
  1343. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1344. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1345. sky2->netdev->name);
  1346. return -1;
  1347. }
  1348. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1349. sky2->speed = sky2_phy_speed(hw, aux);
  1350. /* Pause bits are offset (9..8) */
  1351. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
  1352. aux >>= 6;
  1353. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1354. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1355. if ((sky2->tx_pause || sky2->rx_pause)
  1356. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1357. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1358. else
  1359. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1360. return 0;
  1361. }
  1362. /* Interrupt from PHY */
  1363. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1364. {
  1365. struct net_device *dev = hw->dev[port];
  1366. struct sky2_port *sky2 = netdev_priv(dev);
  1367. u16 istatus, phystat;
  1368. spin_lock(&sky2->phy_lock);
  1369. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1370. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1371. if (!netif_running(dev))
  1372. goto out;
  1373. if (netif_msg_intr(sky2))
  1374. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1375. sky2->netdev->name, istatus, phystat);
  1376. if (istatus & PHY_M_IS_AN_COMPL) {
  1377. if (sky2_autoneg_done(sky2, phystat) == 0)
  1378. sky2_link_up(sky2);
  1379. goto out;
  1380. }
  1381. if (istatus & PHY_M_IS_LSP_CHANGE)
  1382. sky2->speed = sky2_phy_speed(hw, phystat);
  1383. if (istatus & PHY_M_IS_DUP_CHANGE)
  1384. sky2->duplex =
  1385. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1386. if (istatus & PHY_M_IS_LST_CHANGE) {
  1387. if (phystat & PHY_M_PS_LINK_UP)
  1388. sky2_link_up(sky2);
  1389. else
  1390. sky2_link_down(sky2);
  1391. }
  1392. out:
  1393. spin_unlock(&sky2->phy_lock);
  1394. }
  1395. /* Transmit timeout is only called if we are running, carries is up
  1396. * and tx queue is full (stopped).
  1397. */
  1398. static void sky2_tx_timeout(struct net_device *dev)
  1399. {
  1400. struct sky2_port *sky2 = netdev_priv(dev);
  1401. struct sky2_hw *hw = sky2->hw;
  1402. unsigned txq = txqaddr[sky2->port];
  1403. u16 report, done;
  1404. if (netif_msg_timer(sky2))
  1405. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1406. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1407. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1408. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1409. dev->name,
  1410. sky2->tx_cons, sky2->tx_prod, report, done);
  1411. if (report != done) {
  1412. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1413. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1414. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1415. } else if (report != sky2->tx_cons) {
  1416. printk(KERN_INFO PFX "status report lost?\n");
  1417. spin_lock_bh(&sky2->tx_lock);
  1418. sky2_tx_complete(sky2, report);
  1419. spin_unlock_bh(&sky2->tx_lock);
  1420. } else {
  1421. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1422. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1423. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1424. sky2_tx_clean(sky2);
  1425. sky2_qset(hw, txq);
  1426. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1427. }
  1428. }
  1429. /* Want receive buffer size to be multiple of 64 bits
  1430. * and incl room for vlan and truncation
  1431. */
  1432. static inline unsigned sky2_buf_size(int mtu)
  1433. {
  1434. return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
  1435. }
  1436. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1437. {
  1438. struct sky2_port *sky2 = netdev_priv(dev);
  1439. struct sky2_hw *hw = sky2->hw;
  1440. int err;
  1441. u16 ctl, mode;
  1442. u32 imask;
  1443. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1444. return -EINVAL;
  1445. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1446. return -EINVAL;
  1447. if (!netif_running(dev)) {
  1448. dev->mtu = new_mtu;
  1449. return 0;
  1450. }
  1451. imask = sky2_read32(hw, B0_IMSK);
  1452. sky2_write32(hw, B0_IMSK, 0);
  1453. dev->trans_start = jiffies; /* prevent tx timeout */
  1454. netif_stop_queue(dev);
  1455. netif_poll_disable(hw->dev[0]);
  1456. synchronize_irq(hw->pdev->irq);
  1457. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1458. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1459. sky2_rx_stop(sky2);
  1460. sky2_rx_clean(sky2);
  1461. dev->mtu = new_mtu;
  1462. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1463. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1464. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1465. if (dev->mtu > ETH_DATA_LEN)
  1466. mode |= GM_SMOD_JUMBO_ENA;
  1467. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1468. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1469. err = sky2_rx_start(sky2);
  1470. sky2_write32(hw, B0_IMSK, imask);
  1471. if (err)
  1472. dev_close(dev);
  1473. else {
  1474. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1475. netif_poll_enable(hw->dev[0]);
  1476. netif_wake_queue(dev);
  1477. }
  1478. return err;
  1479. }
  1480. /*
  1481. * Receive one packet.
  1482. * For small packets or errors, just reuse existing skb.
  1483. * For larger packets, get new buffer.
  1484. */
  1485. static struct sk_buff *sky2_receive(struct net_device *dev,
  1486. u16 length, u32 status)
  1487. {
  1488. struct sky2_port *sky2 = netdev_priv(dev);
  1489. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1490. struct sk_buff *skb = NULL;
  1491. if (unlikely(netif_msg_rx_status(sky2)))
  1492. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1493. dev->name, sky2->rx_next, status, length);
  1494. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1495. prefetch(sky2->rx_ring + sky2->rx_next);
  1496. if (status & GMR_FS_ANY_ERR)
  1497. goto error;
  1498. if (!(status & GMR_FS_RX_OK))
  1499. goto resubmit;
  1500. if (length > dev->mtu + ETH_HLEN)
  1501. goto oversize;
  1502. if (length < copybreak) {
  1503. skb = netdev_alloc_skb(dev, length + 2);
  1504. if (!skb)
  1505. goto resubmit;
  1506. skb_reserve(skb, 2);
  1507. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1508. length, PCI_DMA_FROMDEVICE);
  1509. memcpy(skb->data, re->skb->data, length);
  1510. skb->ip_summed = re->skb->ip_summed;
  1511. skb->csum = re->skb->csum;
  1512. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1513. length, PCI_DMA_FROMDEVICE);
  1514. } else {
  1515. struct sk_buff *nskb;
  1516. nskb = sky2_alloc_skb(dev, sky2->rx_bufsize, GFP_ATOMIC);
  1517. if (!nskb)
  1518. goto resubmit;
  1519. skb = re->skb;
  1520. re->skb = nskb;
  1521. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1522. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1523. prefetch(skb->data);
  1524. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1525. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1526. }
  1527. skb_put(skb, length);
  1528. resubmit:
  1529. re->skb->ip_summed = CHECKSUM_NONE;
  1530. sky2_rx_add(sky2, re->mapaddr);
  1531. return skb;
  1532. oversize:
  1533. ++sky2->net_stats.rx_over_errors;
  1534. goto resubmit;
  1535. error:
  1536. ++sky2->net_stats.rx_errors;
  1537. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1538. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1539. dev->name, status, length);
  1540. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1541. sky2->net_stats.rx_length_errors++;
  1542. if (status & GMR_FS_FRAGMENT)
  1543. sky2->net_stats.rx_frame_errors++;
  1544. if (status & GMR_FS_CRC_ERR)
  1545. sky2->net_stats.rx_crc_errors++;
  1546. if (status & GMR_FS_RX_FF_OV)
  1547. sky2->net_stats.rx_fifo_errors++;
  1548. goto resubmit;
  1549. }
  1550. /* Transmit complete */
  1551. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1552. {
  1553. struct sky2_port *sky2 = netdev_priv(dev);
  1554. if (netif_running(dev)) {
  1555. spin_lock(&sky2->tx_lock);
  1556. sky2_tx_complete(sky2, last);
  1557. spin_unlock(&sky2->tx_lock);
  1558. }
  1559. }
  1560. /* Process status response ring */
  1561. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1562. {
  1563. struct sky2_port *sky2;
  1564. int work_done = 0;
  1565. unsigned buf_write[2] = { 0, 0 };
  1566. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1567. rmb();
  1568. while (hw->st_idx != hwidx) {
  1569. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1570. struct net_device *dev;
  1571. struct sk_buff *skb;
  1572. u32 status;
  1573. u16 length;
  1574. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1575. BUG_ON(le->link >= 2);
  1576. dev = hw->dev[le->link];
  1577. sky2 = netdev_priv(dev);
  1578. length = le->length;
  1579. status = le->status;
  1580. switch (le->opcode & ~HW_OWNER) {
  1581. case OP_RXSTAT:
  1582. skb = sky2_receive(dev, length, status);
  1583. if (!skb)
  1584. break;
  1585. skb->protocol = eth_type_trans(skb, dev);
  1586. dev->last_rx = jiffies;
  1587. #ifdef SKY2_VLAN_TAG_USED
  1588. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1589. vlan_hwaccel_receive_skb(skb,
  1590. sky2->vlgrp,
  1591. be16_to_cpu(sky2->rx_tag));
  1592. } else
  1593. #endif
  1594. netif_receive_skb(skb);
  1595. /* Update receiver after 16 frames */
  1596. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1597. sky2_put_idx(hw, rxqaddr[le->link],
  1598. sky2->rx_put);
  1599. buf_write[le->link] = 0;
  1600. }
  1601. /* Stop after net poll weight */
  1602. if (++work_done >= to_do)
  1603. goto exit_loop;
  1604. break;
  1605. #ifdef SKY2_VLAN_TAG_USED
  1606. case OP_RXVLAN:
  1607. sky2->rx_tag = length;
  1608. break;
  1609. case OP_RXCHKSVLAN:
  1610. sky2->rx_tag = length;
  1611. /* fall through */
  1612. #endif
  1613. case OP_RXCHKS:
  1614. skb = sky2->rx_ring[sky2->rx_next].skb;
  1615. skb->ip_summed = CHECKSUM_HW;
  1616. skb->csum = le16_to_cpu(status);
  1617. break;
  1618. case OP_TXINDEXLE:
  1619. /* TX index reports status for both ports */
  1620. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1621. sky2_tx_done(hw->dev[0], status & 0xfff);
  1622. if (hw->dev[1])
  1623. sky2_tx_done(hw->dev[1],
  1624. ((status >> 24) & 0xff)
  1625. | (u16)(length & 0xf) << 8);
  1626. break;
  1627. default:
  1628. if (net_ratelimit())
  1629. printk(KERN_WARNING PFX
  1630. "unknown status opcode 0x%x\n", le->opcode);
  1631. goto exit_loop;
  1632. }
  1633. }
  1634. /* Fully processed status ring so clear irq */
  1635. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1636. exit_loop:
  1637. if (buf_write[0]) {
  1638. sky2 = netdev_priv(hw->dev[0]);
  1639. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1640. }
  1641. if (buf_write[1]) {
  1642. sky2 = netdev_priv(hw->dev[1]);
  1643. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1644. }
  1645. return work_done;
  1646. }
  1647. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1648. {
  1649. struct net_device *dev = hw->dev[port];
  1650. if (net_ratelimit())
  1651. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1652. dev->name, status);
  1653. if (status & Y2_IS_PAR_RD1) {
  1654. if (net_ratelimit())
  1655. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1656. dev->name);
  1657. /* Clear IRQ */
  1658. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1659. }
  1660. if (status & Y2_IS_PAR_WR1) {
  1661. if (net_ratelimit())
  1662. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1663. dev->name);
  1664. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1665. }
  1666. if (status & Y2_IS_PAR_MAC1) {
  1667. if (net_ratelimit())
  1668. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1669. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1670. }
  1671. if (status & Y2_IS_PAR_RX1) {
  1672. if (net_ratelimit())
  1673. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1674. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1675. }
  1676. if (status & Y2_IS_TCP_TXA1) {
  1677. if (net_ratelimit())
  1678. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1679. dev->name);
  1680. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1681. }
  1682. }
  1683. static void sky2_hw_intr(struct sky2_hw *hw)
  1684. {
  1685. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1686. if (status & Y2_IS_TIST_OV)
  1687. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1688. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1689. u16 pci_err;
  1690. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1691. if (net_ratelimit())
  1692. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1693. pci_name(hw->pdev), pci_err);
  1694. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1695. sky2_pci_write16(hw, PCI_STATUS,
  1696. pci_err | PCI_STATUS_ERROR_BITS);
  1697. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1698. }
  1699. if (status & Y2_IS_PCI_EXP) {
  1700. /* PCI-Express uncorrectable Error occurred */
  1701. u32 pex_err;
  1702. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1703. if (net_ratelimit())
  1704. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1705. pci_name(hw->pdev), pex_err);
  1706. /* clear the interrupt */
  1707. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1708. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1709. 0xffffffffUL);
  1710. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1711. if (pex_err & PEX_FATAL_ERRORS) {
  1712. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1713. hwmsk &= ~Y2_IS_PCI_EXP;
  1714. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1715. }
  1716. }
  1717. if (status & Y2_HWE_L1_MASK)
  1718. sky2_hw_error(hw, 0, status);
  1719. status >>= 8;
  1720. if (status & Y2_HWE_L1_MASK)
  1721. sky2_hw_error(hw, 1, status);
  1722. }
  1723. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1724. {
  1725. struct net_device *dev = hw->dev[port];
  1726. struct sky2_port *sky2 = netdev_priv(dev);
  1727. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1728. if (netif_msg_intr(sky2))
  1729. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1730. dev->name, status);
  1731. if (status & GM_IS_RX_FF_OR) {
  1732. ++sky2->net_stats.rx_fifo_errors;
  1733. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1734. }
  1735. if (status & GM_IS_TX_FF_UR) {
  1736. ++sky2->net_stats.tx_fifo_errors;
  1737. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1738. }
  1739. }
  1740. /* This should never happen it is a fatal situation */
  1741. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1742. const char *rxtx, u32 mask)
  1743. {
  1744. struct net_device *dev = hw->dev[port];
  1745. struct sky2_port *sky2 = netdev_priv(dev);
  1746. u32 imask;
  1747. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1748. dev ? dev->name : "<not registered>", rxtx);
  1749. imask = sky2_read32(hw, B0_IMSK);
  1750. imask &= ~mask;
  1751. sky2_write32(hw, B0_IMSK, imask);
  1752. if (dev) {
  1753. spin_lock(&sky2->phy_lock);
  1754. sky2_link_down(sky2);
  1755. spin_unlock(&sky2->phy_lock);
  1756. }
  1757. }
  1758. /* If idle then force a fake soft NAPI poll once a second
  1759. * to work around cases where sharing an edge triggered interrupt.
  1760. */
  1761. static inline void sky2_idle_start(struct sky2_hw *hw)
  1762. {
  1763. if (idle_timeout > 0)
  1764. mod_timer(&hw->idle_timer,
  1765. jiffies + msecs_to_jiffies(idle_timeout));
  1766. }
  1767. static void sky2_idle(unsigned long arg)
  1768. {
  1769. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1770. struct net_device *dev = hw->dev[0];
  1771. if (__netif_rx_schedule_prep(dev))
  1772. __netif_rx_schedule(dev);
  1773. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1774. }
  1775. static int sky2_poll(struct net_device *dev0, int *budget)
  1776. {
  1777. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1778. int work_limit = min(dev0->quota, *budget);
  1779. int work_done = 0;
  1780. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1781. if (status & Y2_IS_HW_ERR)
  1782. sky2_hw_intr(hw);
  1783. if (status & Y2_IS_IRQ_PHY1)
  1784. sky2_phy_intr(hw, 0);
  1785. if (status & Y2_IS_IRQ_PHY2)
  1786. sky2_phy_intr(hw, 1);
  1787. if (status & Y2_IS_IRQ_MAC1)
  1788. sky2_mac_intr(hw, 0);
  1789. if (status & Y2_IS_IRQ_MAC2)
  1790. sky2_mac_intr(hw, 1);
  1791. if (status & Y2_IS_CHK_RX1)
  1792. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1793. if (status & Y2_IS_CHK_RX2)
  1794. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1795. if (status & Y2_IS_CHK_TXA1)
  1796. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1797. if (status & Y2_IS_CHK_TXA2)
  1798. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1799. work_done = sky2_status_intr(hw, work_limit);
  1800. if (work_done < work_limit) {
  1801. netif_rx_complete(dev0);
  1802. sky2_read32(hw, B0_Y2_SP_LISR);
  1803. return 0;
  1804. } else {
  1805. *budget -= work_done;
  1806. dev0->quota -= work_done;
  1807. return 1;
  1808. }
  1809. }
  1810. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1811. {
  1812. struct sky2_hw *hw = dev_id;
  1813. struct net_device *dev0 = hw->dev[0];
  1814. u32 status;
  1815. /* Reading this mask interrupts as side effect */
  1816. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1817. if (status == 0 || status == ~0)
  1818. return IRQ_NONE;
  1819. prefetch(&hw->st_le[hw->st_idx]);
  1820. if (likely(__netif_rx_schedule_prep(dev0)))
  1821. __netif_rx_schedule(dev0);
  1822. return IRQ_HANDLED;
  1823. }
  1824. #ifdef CONFIG_NET_POLL_CONTROLLER
  1825. static void sky2_netpoll(struct net_device *dev)
  1826. {
  1827. struct sky2_port *sky2 = netdev_priv(dev);
  1828. struct net_device *dev0 = sky2->hw->dev[0];
  1829. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1830. __netif_rx_schedule(dev0);
  1831. }
  1832. #endif
  1833. /* Chip internal frequency for clock calculations */
  1834. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1835. {
  1836. switch (hw->chip_id) {
  1837. case CHIP_ID_YUKON_EC:
  1838. case CHIP_ID_YUKON_EC_U:
  1839. return 125; /* 125 Mhz */
  1840. case CHIP_ID_YUKON_FE:
  1841. return 100; /* 100 Mhz */
  1842. default: /* YUKON_XL */
  1843. return 156; /* 156 Mhz */
  1844. }
  1845. }
  1846. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1847. {
  1848. return sky2_mhz(hw) * us;
  1849. }
  1850. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1851. {
  1852. return clk / sky2_mhz(hw);
  1853. }
  1854. static int sky2_reset(struct sky2_hw *hw)
  1855. {
  1856. u16 status;
  1857. u8 t8, pmd_type;
  1858. int i;
  1859. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1860. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1861. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1862. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1863. pci_name(hw->pdev), hw->chip_id);
  1864. return -EOPNOTSUPP;
  1865. }
  1866. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1867. /* This rev is really old, and requires untested workarounds */
  1868. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1869. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1870. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1871. hw->chip_id, hw->chip_rev);
  1872. return -EOPNOTSUPP;
  1873. }
  1874. /* disable ASF */
  1875. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1876. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1877. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1878. }
  1879. /* do a SW reset */
  1880. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1881. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1882. /* clear PCI errors, if any */
  1883. status = sky2_pci_read16(hw, PCI_STATUS);
  1884. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1885. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1886. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1887. /* clear any PEX errors */
  1888. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1889. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1890. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1891. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1892. hw->ports = 1;
  1893. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1894. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1895. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1896. ++hw->ports;
  1897. }
  1898. sky2_set_power_state(hw, PCI_D0);
  1899. for (i = 0; i < hw->ports; i++) {
  1900. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1901. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1902. }
  1903. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1904. /* Clear I2C IRQ noise */
  1905. sky2_write32(hw, B2_I2C_IRQ, 1);
  1906. /* turn off hardware timer (unused) */
  1907. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1908. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1909. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1910. /* Turn off descriptor polling */
  1911. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1912. /* Turn off receive timestamp */
  1913. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1914. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1915. /* enable the Tx Arbiters */
  1916. for (i = 0; i < hw->ports; i++)
  1917. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1918. /* Initialize ram interface */
  1919. for (i = 0; i < hw->ports; i++) {
  1920. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1921. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1922. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1923. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1924. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1925. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1926. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1927. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1928. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1929. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1930. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1931. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1932. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1933. }
  1934. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1935. for (i = 0; i < hw->ports; i++)
  1936. sky2_gmac_reset(hw, i);
  1937. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1938. hw->st_idx = 0;
  1939. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1940. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1941. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1942. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1943. /* Set the list last index */
  1944. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1945. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1946. sky2_write8(hw, STAT_FIFO_WM, 16);
  1947. /* set Status-FIFO ISR watermark */
  1948. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1949. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1950. else
  1951. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1952. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1953. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1954. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1955. /* enable status unit */
  1956. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1957. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1958. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1959. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1960. return 0;
  1961. }
  1962. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1963. {
  1964. u32 modes;
  1965. if (hw->copper) {
  1966. modes = SUPPORTED_10baseT_Half
  1967. | SUPPORTED_10baseT_Full
  1968. | SUPPORTED_100baseT_Half
  1969. | SUPPORTED_100baseT_Full
  1970. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1971. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1972. modes |= SUPPORTED_1000baseT_Half
  1973. | SUPPORTED_1000baseT_Full;
  1974. } else
  1975. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1976. | SUPPORTED_Autoneg;
  1977. return modes;
  1978. }
  1979. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1980. {
  1981. struct sky2_port *sky2 = netdev_priv(dev);
  1982. struct sky2_hw *hw = sky2->hw;
  1983. ecmd->transceiver = XCVR_INTERNAL;
  1984. ecmd->supported = sky2_supported_modes(hw);
  1985. ecmd->phy_address = PHY_ADDR_MARV;
  1986. if (hw->copper) {
  1987. ecmd->supported = SUPPORTED_10baseT_Half
  1988. | SUPPORTED_10baseT_Full
  1989. | SUPPORTED_100baseT_Half
  1990. | SUPPORTED_100baseT_Full
  1991. | SUPPORTED_1000baseT_Half
  1992. | SUPPORTED_1000baseT_Full
  1993. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1994. ecmd->port = PORT_TP;
  1995. } else
  1996. ecmd->port = PORT_FIBRE;
  1997. ecmd->advertising = sky2->advertising;
  1998. ecmd->autoneg = sky2->autoneg;
  1999. ecmd->speed = sky2->speed;
  2000. ecmd->duplex = sky2->duplex;
  2001. return 0;
  2002. }
  2003. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2004. {
  2005. struct sky2_port *sky2 = netdev_priv(dev);
  2006. const struct sky2_hw *hw = sky2->hw;
  2007. u32 supported = sky2_supported_modes(hw);
  2008. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2009. ecmd->advertising = supported;
  2010. sky2->duplex = -1;
  2011. sky2->speed = -1;
  2012. } else {
  2013. u32 setting;
  2014. switch (ecmd->speed) {
  2015. case SPEED_1000:
  2016. if (ecmd->duplex == DUPLEX_FULL)
  2017. setting = SUPPORTED_1000baseT_Full;
  2018. else if (ecmd->duplex == DUPLEX_HALF)
  2019. setting = SUPPORTED_1000baseT_Half;
  2020. else
  2021. return -EINVAL;
  2022. break;
  2023. case SPEED_100:
  2024. if (ecmd->duplex == DUPLEX_FULL)
  2025. setting = SUPPORTED_100baseT_Full;
  2026. else if (ecmd->duplex == DUPLEX_HALF)
  2027. setting = SUPPORTED_100baseT_Half;
  2028. else
  2029. return -EINVAL;
  2030. break;
  2031. case SPEED_10:
  2032. if (ecmd->duplex == DUPLEX_FULL)
  2033. setting = SUPPORTED_10baseT_Full;
  2034. else if (ecmd->duplex == DUPLEX_HALF)
  2035. setting = SUPPORTED_10baseT_Half;
  2036. else
  2037. return -EINVAL;
  2038. break;
  2039. default:
  2040. return -EINVAL;
  2041. }
  2042. if ((setting & supported) == 0)
  2043. return -EINVAL;
  2044. sky2->speed = ecmd->speed;
  2045. sky2->duplex = ecmd->duplex;
  2046. }
  2047. sky2->autoneg = ecmd->autoneg;
  2048. sky2->advertising = ecmd->advertising;
  2049. if (netif_running(dev))
  2050. sky2_phy_reinit(sky2);
  2051. return 0;
  2052. }
  2053. static void sky2_get_drvinfo(struct net_device *dev,
  2054. struct ethtool_drvinfo *info)
  2055. {
  2056. struct sky2_port *sky2 = netdev_priv(dev);
  2057. strcpy(info->driver, DRV_NAME);
  2058. strcpy(info->version, DRV_VERSION);
  2059. strcpy(info->fw_version, "N/A");
  2060. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2061. }
  2062. static const struct sky2_stat {
  2063. char name[ETH_GSTRING_LEN];
  2064. u16 offset;
  2065. } sky2_stats[] = {
  2066. { "tx_bytes", GM_TXO_OK_HI },
  2067. { "rx_bytes", GM_RXO_OK_HI },
  2068. { "tx_broadcast", GM_TXF_BC_OK },
  2069. { "rx_broadcast", GM_RXF_BC_OK },
  2070. { "tx_multicast", GM_TXF_MC_OK },
  2071. { "rx_multicast", GM_RXF_MC_OK },
  2072. { "tx_unicast", GM_TXF_UC_OK },
  2073. { "rx_unicast", GM_RXF_UC_OK },
  2074. { "tx_mac_pause", GM_TXF_MPAUSE },
  2075. { "rx_mac_pause", GM_RXF_MPAUSE },
  2076. { "collisions", GM_TXF_COL },
  2077. { "late_collision",GM_TXF_LAT_COL },
  2078. { "aborted", GM_TXF_ABO_COL },
  2079. { "single_collisions", GM_TXF_SNG_COL },
  2080. { "multi_collisions", GM_TXF_MUL_COL },
  2081. { "rx_short", GM_RXF_SHT },
  2082. { "rx_runt", GM_RXE_FRAG },
  2083. { "rx_64_byte_packets", GM_RXF_64B },
  2084. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2085. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2086. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2087. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2088. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2089. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2090. { "rx_too_long", GM_RXF_LNG_ERR },
  2091. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2092. { "rx_jabber", GM_RXF_JAB_PKT },
  2093. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2094. { "tx_64_byte_packets", GM_TXF_64B },
  2095. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2096. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2097. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2098. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2099. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2100. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2101. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2102. };
  2103. static u32 sky2_get_rx_csum(struct net_device *dev)
  2104. {
  2105. struct sky2_port *sky2 = netdev_priv(dev);
  2106. return sky2->rx_csum;
  2107. }
  2108. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2109. {
  2110. struct sky2_port *sky2 = netdev_priv(dev);
  2111. sky2->rx_csum = data;
  2112. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2113. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2114. return 0;
  2115. }
  2116. static u32 sky2_get_msglevel(struct net_device *netdev)
  2117. {
  2118. struct sky2_port *sky2 = netdev_priv(netdev);
  2119. return sky2->msg_enable;
  2120. }
  2121. static int sky2_nway_reset(struct net_device *dev)
  2122. {
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. if (sky2->autoneg != AUTONEG_ENABLE)
  2125. return -EINVAL;
  2126. sky2_phy_reinit(sky2);
  2127. return 0;
  2128. }
  2129. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2130. {
  2131. struct sky2_hw *hw = sky2->hw;
  2132. unsigned port = sky2->port;
  2133. int i;
  2134. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2135. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2136. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2137. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2138. for (i = 2; i < count; i++)
  2139. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2140. }
  2141. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2142. {
  2143. struct sky2_port *sky2 = netdev_priv(netdev);
  2144. sky2->msg_enable = value;
  2145. }
  2146. static int sky2_get_stats_count(struct net_device *dev)
  2147. {
  2148. return ARRAY_SIZE(sky2_stats);
  2149. }
  2150. static void sky2_get_ethtool_stats(struct net_device *dev,
  2151. struct ethtool_stats *stats, u64 * data)
  2152. {
  2153. struct sky2_port *sky2 = netdev_priv(dev);
  2154. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2155. }
  2156. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2157. {
  2158. int i;
  2159. switch (stringset) {
  2160. case ETH_SS_STATS:
  2161. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2162. memcpy(data + i * ETH_GSTRING_LEN,
  2163. sky2_stats[i].name, ETH_GSTRING_LEN);
  2164. break;
  2165. }
  2166. }
  2167. /* Use hardware MIB variables for critical path statistics and
  2168. * transmit feedback not reported at interrupt.
  2169. * Other errors are accounted for in interrupt handler.
  2170. */
  2171. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2172. {
  2173. struct sky2_port *sky2 = netdev_priv(dev);
  2174. u64 data[13];
  2175. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2176. sky2->net_stats.tx_bytes = data[0];
  2177. sky2->net_stats.rx_bytes = data[1];
  2178. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2179. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2180. sky2->net_stats.multicast = data[3] + data[5];
  2181. sky2->net_stats.collisions = data[10];
  2182. sky2->net_stats.tx_aborted_errors = data[12];
  2183. return &sky2->net_stats;
  2184. }
  2185. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2186. {
  2187. struct sky2_port *sky2 = netdev_priv(dev);
  2188. struct sky2_hw *hw = sky2->hw;
  2189. unsigned port = sky2->port;
  2190. const struct sockaddr *addr = p;
  2191. if (!is_valid_ether_addr(addr->sa_data))
  2192. return -EADDRNOTAVAIL;
  2193. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2194. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2195. dev->dev_addr, ETH_ALEN);
  2196. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2197. dev->dev_addr, ETH_ALEN);
  2198. /* virtual address for data */
  2199. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2200. /* physical address: used for pause frames */
  2201. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2202. return 0;
  2203. }
  2204. static void sky2_set_multicast(struct net_device *dev)
  2205. {
  2206. struct sky2_port *sky2 = netdev_priv(dev);
  2207. struct sky2_hw *hw = sky2->hw;
  2208. unsigned port = sky2->port;
  2209. struct dev_mc_list *list = dev->mc_list;
  2210. u16 reg;
  2211. u8 filter[8];
  2212. memset(filter, 0, sizeof(filter));
  2213. reg = gma_read16(hw, port, GM_RX_CTRL);
  2214. reg |= GM_RXCR_UCF_ENA;
  2215. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2216. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2217. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2218. memset(filter, 0xff, sizeof(filter));
  2219. else if (dev->mc_count == 0) /* no multicast */
  2220. reg &= ~GM_RXCR_MCF_ENA;
  2221. else {
  2222. int i;
  2223. reg |= GM_RXCR_MCF_ENA;
  2224. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2225. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2226. filter[bit / 8] |= 1 << (bit % 8);
  2227. }
  2228. }
  2229. gma_write16(hw, port, GM_MC_ADDR_H1,
  2230. (u16) filter[0] | ((u16) filter[1] << 8));
  2231. gma_write16(hw, port, GM_MC_ADDR_H2,
  2232. (u16) filter[2] | ((u16) filter[3] << 8));
  2233. gma_write16(hw, port, GM_MC_ADDR_H3,
  2234. (u16) filter[4] | ((u16) filter[5] << 8));
  2235. gma_write16(hw, port, GM_MC_ADDR_H4,
  2236. (u16) filter[6] | ((u16) filter[7] << 8));
  2237. gma_write16(hw, port, GM_RX_CTRL, reg);
  2238. }
  2239. /* Can have one global because blinking is controlled by
  2240. * ethtool and that is always under RTNL mutex
  2241. */
  2242. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2243. {
  2244. u16 pg;
  2245. switch (hw->chip_id) {
  2246. case CHIP_ID_YUKON_XL:
  2247. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2248. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2249. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2250. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2251. PHY_M_LEDC_INIT_CTRL(7) |
  2252. PHY_M_LEDC_STA1_CTRL(7) |
  2253. PHY_M_LEDC_STA0_CTRL(7))
  2254. : 0);
  2255. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2256. break;
  2257. default:
  2258. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2259. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2260. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2261. PHY_M_LED_MO_10(MO_LED_ON) |
  2262. PHY_M_LED_MO_100(MO_LED_ON) |
  2263. PHY_M_LED_MO_1000(MO_LED_ON) |
  2264. PHY_M_LED_MO_RX(MO_LED_ON)
  2265. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2266. PHY_M_LED_MO_10(MO_LED_OFF) |
  2267. PHY_M_LED_MO_100(MO_LED_OFF) |
  2268. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2269. PHY_M_LED_MO_RX(MO_LED_OFF));
  2270. }
  2271. }
  2272. /* blink LED's for finding board */
  2273. static int sky2_phys_id(struct net_device *dev, u32 data)
  2274. {
  2275. struct sky2_port *sky2 = netdev_priv(dev);
  2276. struct sky2_hw *hw = sky2->hw;
  2277. unsigned port = sky2->port;
  2278. u16 ledctrl, ledover = 0;
  2279. long ms;
  2280. int interrupted;
  2281. int onoff = 1;
  2282. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2283. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2284. else
  2285. ms = data * 1000;
  2286. /* save initial values */
  2287. spin_lock_bh(&sky2->phy_lock);
  2288. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2289. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2290. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2291. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2292. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2293. } else {
  2294. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2295. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2296. }
  2297. interrupted = 0;
  2298. while (!interrupted && ms > 0) {
  2299. sky2_led(hw, port, onoff);
  2300. onoff = !onoff;
  2301. spin_unlock_bh(&sky2->phy_lock);
  2302. interrupted = msleep_interruptible(250);
  2303. spin_lock_bh(&sky2->phy_lock);
  2304. ms -= 250;
  2305. }
  2306. /* resume regularly scheduled programming */
  2307. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2308. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2309. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2310. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2311. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2312. } else {
  2313. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2314. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2315. }
  2316. spin_unlock_bh(&sky2->phy_lock);
  2317. return 0;
  2318. }
  2319. static void sky2_get_pauseparam(struct net_device *dev,
  2320. struct ethtool_pauseparam *ecmd)
  2321. {
  2322. struct sky2_port *sky2 = netdev_priv(dev);
  2323. ecmd->tx_pause = sky2->tx_pause;
  2324. ecmd->rx_pause = sky2->rx_pause;
  2325. ecmd->autoneg = sky2->autoneg;
  2326. }
  2327. static int sky2_set_pauseparam(struct net_device *dev,
  2328. struct ethtool_pauseparam *ecmd)
  2329. {
  2330. struct sky2_port *sky2 = netdev_priv(dev);
  2331. int err = 0;
  2332. sky2->autoneg = ecmd->autoneg;
  2333. sky2->tx_pause = ecmd->tx_pause != 0;
  2334. sky2->rx_pause = ecmd->rx_pause != 0;
  2335. sky2_phy_reinit(sky2);
  2336. return err;
  2337. }
  2338. static int sky2_get_coalesce(struct net_device *dev,
  2339. struct ethtool_coalesce *ecmd)
  2340. {
  2341. struct sky2_port *sky2 = netdev_priv(dev);
  2342. struct sky2_hw *hw = sky2->hw;
  2343. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2344. ecmd->tx_coalesce_usecs = 0;
  2345. else {
  2346. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2347. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2348. }
  2349. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2350. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2351. ecmd->rx_coalesce_usecs = 0;
  2352. else {
  2353. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2354. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2355. }
  2356. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2357. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2358. ecmd->rx_coalesce_usecs_irq = 0;
  2359. else {
  2360. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2361. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2362. }
  2363. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2364. return 0;
  2365. }
  2366. /* Note: this affect both ports */
  2367. static int sky2_set_coalesce(struct net_device *dev,
  2368. struct ethtool_coalesce *ecmd)
  2369. {
  2370. struct sky2_port *sky2 = netdev_priv(dev);
  2371. struct sky2_hw *hw = sky2->hw;
  2372. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2373. if (ecmd->tx_coalesce_usecs > tmax ||
  2374. ecmd->rx_coalesce_usecs > tmax ||
  2375. ecmd->rx_coalesce_usecs_irq > tmax)
  2376. return -EINVAL;
  2377. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2378. return -EINVAL;
  2379. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2380. return -EINVAL;
  2381. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2382. return -EINVAL;
  2383. if (ecmd->tx_coalesce_usecs == 0)
  2384. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2385. else {
  2386. sky2_write32(hw, STAT_TX_TIMER_INI,
  2387. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2388. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2389. }
  2390. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2391. if (ecmd->rx_coalesce_usecs == 0)
  2392. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2393. else {
  2394. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2395. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2396. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2397. }
  2398. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2399. if (ecmd->rx_coalesce_usecs_irq == 0)
  2400. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2401. else {
  2402. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2403. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2404. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2405. }
  2406. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2407. return 0;
  2408. }
  2409. static void sky2_get_ringparam(struct net_device *dev,
  2410. struct ethtool_ringparam *ering)
  2411. {
  2412. struct sky2_port *sky2 = netdev_priv(dev);
  2413. ering->rx_max_pending = RX_MAX_PENDING;
  2414. ering->rx_mini_max_pending = 0;
  2415. ering->rx_jumbo_max_pending = 0;
  2416. ering->tx_max_pending = TX_RING_SIZE - 1;
  2417. ering->rx_pending = sky2->rx_pending;
  2418. ering->rx_mini_pending = 0;
  2419. ering->rx_jumbo_pending = 0;
  2420. ering->tx_pending = sky2->tx_pending;
  2421. }
  2422. static int sky2_set_ringparam(struct net_device *dev,
  2423. struct ethtool_ringparam *ering)
  2424. {
  2425. struct sky2_port *sky2 = netdev_priv(dev);
  2426. int err = 0;
  2427. if (ering->rx_pending > RX_MAX_PENDING ||
  2428. ering->rx_pending < 8 ||
  2429. ering->tx_pending < MAX_SKB_TX_LE ||
  2430. ering->tx_pending > TX_RING_SIZE - 1)
  2431. return -EINVAL;
  2432. if (netif_running(dev))
  2433. sky2_down(dev);
  2434. sky2->rx_pending = ering->rx_pending;
  2435. sky2->tx_pending = ering->tx_pending;
  2436. if (netif_running(dev)) {
  2437. err = sky2_up(dev);
  2438. if (err)
  2439. dev_close(dev);
  2440. else
  2441. sky2_set_multicast(dev);
  2442. }
  2443. return err;
  2444. }
  2445. static int sky2_get_regs_len(struct net_device *dev)
  2446. {
  2447. return 0x4000;
  2448. }
  2449. /*
  2450. * Returns copy of control register region
  2451. * Note: access to the RAM address register set will cause timeouts.
  2452. */
  2453. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2454. void *p)
  2455. {
  2456. const struct sky2_port *sky2 = netdev_priv(dev);
  2457. const void __iomem *io = sky2->hw->regs;
  2458. BUG_ON(regs->len < B3_RI_WTO_R1);
  2459. regs->version = 1;
  2460. memset(p, 0, regs->len);
  2461. memcpy_fromio(p, io, B3_RAM_ADDR);
  2462. memcpy_fromio(p + B3_RI_WTO_R1,
  2463. io + B3_RI_WTO_R1,
  2464. regs->len - B3_RI_WTO_R1);
  2465. }
  2466. static struct ethtool_ops sky2_ethtool_ops = {
  2467. .get_settings = sky2_get_settings,
  2468. .set_settings = sky2_set_settings,
  2469. .get_drvinfo = sky2_get_drvinfo,
  2470. .get_msglevel = sky2_get_msglevel,
  2471. .set_msglevel = sky2_set_msglevel,
  2472. .nway_reset = sky2_nway_reset,
  2473. .get_regs_len = sky2_get_regs_len,
  2474. .get_regs = sky2_get_regs,
  2475. .get_link = ethtool_op_get_link,
  2476. .get_sg = ethtool_op_get_sg,
  2477. .set_sg = ethtool_op_set_sg,
  2478. .get_tx_csum = ethtool_op_get_tx_csum,
  2479. .set_tx_csum = ethtool_op_set_tx_csum,
  2480. .get_tso = ethtool_op_get_tso,
  2481. .set_tso = ethtool_op_set_tso,
  2482. .get_rx_csum = sky2_get_rx_csum,
  2483. .set_rx_csum = sky2_set_rx_csum,
  2484. .get_strings = sky2_get_strings,
  2485. .get_coalesce = sky2_get_coalesce,
  2486. .set_coalesce = sky2_set_coalesce,
  2487. .get_ringparam = sky2_get_ringparam,
  2488. .set_ringparam = sky2_set_ringparam,
  2489. .get_pauseparam = sky2_get_pauseparam,
  2490. .set_pauseparam = sky2_set_pauseparam,
  2491. .phys_id = sky2_phys_id,
  2492. .get_stats_count = sky2_get_stats_count,
  2493. .get_ethtool_stats = sky2_get_ethtool_stats,
  2494. .get_perm_addr = ethtool_op_get_perm_addr,
  2495. };
  2496. /* Initialize network device */
  2497. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2498. unsigned port, int highmem)
  2499. {
  2500. struct sky2_port *sky2;
  2501. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2502. if (!dev) {
  2503. printk(KERN_ERR "sky2 etherdev alloc failed");
  2504. return NULL;
  2505. }
  2506. SET_MODULE_OWNER(dev);
  2507. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2508. dev->irq = hw->pdev->irq;
  2509. dev->open = sky2_up;
  2510. dev->stop = sky2_down;
  2511. dev->do_ioctl = sky2_ioctl;
  2512. dev->hard_start_xmit = sky2_xmit_frame;
  2513. dev->get_stats = sky2_get_stats;
  2514. dev->set_multicast_list = sky2_set_multicast;
  2515. dev->set_mac_address = sky2_set_mac_address;
  2516. dev->change_mtu = sky2_change_mtu;
  2517. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2518. dev->tx_timeout = sky2_tx_timeout;
  2519. dev->watchdog_timeo = TX_WATCHDOG;
  2520. if (port == 0)
  2521. dev->poll = sky2_poll;
  2522. dev->weight = NAPI_WEIGHT;
  2523. #ifdef CONFIG_NET_POLL_CONTROLLER
  2524. dev->poll_controller = sky2_netpoll;
  2525. #endif
  2526. sky2 = netdev_priv(dev);
  2527. sky2->netdev = dev;
  2528. sky2->hw = hw;
  2529. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2530. spin_lock_init(&sky2->tx_lock);
  2531. /* Auto speed and flow control */
  2532. sky2->autoneg = AUTONEG_ENABLE;
  2533. sky2->tx_pause = 1;
  2534. sky2->rx_pause = 1;
  2535. sky2->duplex = -1;
  2536. sky2->speed = -1;
  2537. sky2->advertising = sky2_supported_modes(hw);
  2538. sky2->rx_csum = 1;
  2539. spin_lock_init(&sky2->phy_lock);
  2540. sky2->tx_pending = TX_DEF_PENDING;
  2541. sky2->rx_pending = RX_DEF_PENDING;
  2542. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2543. hw->dev[port] = dev;
  2544. sky2->port = port;
  2545. dev->features |= NETIF_F_LLTX;
  2546. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2547. dev->features |= NETIF_F_TSO;
  2548. if (highmem)
  2549. dev->features |= NETIF_F_HIGHDMA;
  2550. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2551. #ifdef SKY2_VLAN_TAG_USED
  2552. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2553. dev->vlan_rx_register = sky2_vlan_rx_register;
  2554. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2555. #endif
  2556. /* read the mac address */
  2557. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2558. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2559. /* device is off until link detection */
  2560. netif_carrier_off(dev);
  2561. netif_stop_queue(dev);
  2562. return dev;
  2563. }
  2564. static void __devinit sky2_show_addr(struct net_device *dev)
  2565. {
  2566. const struct sky2_port *sky2 = netdev_priv(dev);
  2567. if (netif_msg_probe(sky2))
  2568. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2569. dev->name,
  2570. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2571. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2572. }
  2573. /* Handle software interrupt used during MSI test */
  2574. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2575. struct pt_regs *regs)
  2576. {
  2577. struct sky2_hw *hw = dev_id;
  2578. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2579. if (status == 0)
  2580. return IRQ_NONE;
  2581. if (status & Y2_IS_IRQ_SW) {
  2582. hw->msi_detected = 1;
  2583. wake_up(&hw->msi_wait);
  2584. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2585. }
  2586. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2587. return IRQ_HANDLED;
  2588. }
  2589. /* Test interrupt path by forcing a a software IRQ */
  2590. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2591. {
  2592. struct pci_dev *pdev = hw->pdev;
  2593. int err;
  2594. init_waitqueue_head (&hw->msi_wait);
  2595. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2596. err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
  2597. if (err) {
  2598. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2599. pci_name(pdev), pdev->irq);
  2600. return err;
  2601. }
  2602. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2603. sky2_read8(hw, B0_CTST);
  2604. wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
  2605. if (!hw->msi_detected) {
  2606. /* MSI test failed, go back to INTx mode */
  2607. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2608. "switching to INTx mode. Please report this failure to "
  2609. "the PCI maintainer and include system chipset information.\n",
  2610. pci_name(pdev));
  2611. err = -EOPNOTSUPP;
  2612. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2613. }
  2614. sky2_write32(hw, B0_IMSK, 0);
  2615. free_irq(pdev->irq, hw);
  2616. return err;
  2617. }
  2618. static int __devinit sky2_probe(struct pci_dev *pdev,
  2619. const struct pci_device_id *ent)
  2620. {
  2621. struct net_device *dev, *dev1 = NULL;
  2622. struct sky2_hw *hw;
  2623. int err, pm_cap, using_dac = 0;
  2624. err = pci_enable_device(pdev);
  2625. if (err) {
  2626. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2627. pci_name(pdev));
  2628. goto err_out;
  2629. }
  2630. err = pci_request_regions(pdev, DRV_NAME);
  2631. if (err) {
  2632. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2633. pci_name(pdev));
  2634. goto err_out;
  2635. }
  2636. pci_set_master(pdev);
  2637. /* Find power-management capability. */
  2638. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2639. if (pm_cap == 0) {
  2640. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2641. "aborting.\n");
  2642. err = -EIO;
  2643. goto err_out_free_regions;
  2644. }
  2645. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2646. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2647. using_dac = 1;
  2648. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2649. if (err < 0) {
  2650. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2651. "for consistent allocations\n", pci_name(pdev));
  2652. goto err_out_free_regions;
  2653. }
  2654. } else {
  2655. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2656. if (err) {
  2657. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2658. pci_name(pdev));
  2659. goto err_out_free_regions;
  2660. }
  2661. }
  2662. err = -ENOMEM;
  2663. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2664. if (!hw) {
  2665. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2666. pci_name(pdev));
  2667. goto err_out_free_regions;
  2668. }
  2669. hw->pdev = pdev;
  2670. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2671. if (!hw->regs) {
  2672. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2673. pci_name(pdev));
  2674. goto err_out_free_hw;
  2675. }
  2676. hw->pm_cap = pm_cap;
  2677. #ifdef __BIG_ENDIAN
  2678. /* byte swap descriptors in hardware */
  2679. {
  2680. u32 reg;
  2681. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2682. reg |= PCI_REV_DESC;
  2683. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2684. }
  2685. #endif
  2686. /* ring for status responses */
  2687. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2688. &hw->st_dma);
  2689. if (!hw->st_le)
  2690. goto err_out_iounmap;
  2691. err = sky2_reset(hw);
  2692. if (err)
  2693. goto err_out_iounmap;
  2694. printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2695. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2696. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2697. hw->chip_id, hw->chip_rev);
  2698. dev = sky2_init_netdev(hw, 0, using_dac);
  2699. if (!dev)
  2700. goto err_out_free_pci;
  2701. err = register_netdev(dev);
  2702. if (err) {
  2703. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2704. pci_name(pdev));
  2705. goto err_out_free_netdev;
  2706. }
  2707. sky2_show_addr(dev);
  2708. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2709. if (register_netdev(dev1) == 0)
  2710. sky2_show_addr(dev1);
  2711. else {
  2712. /* Failure to register second port need not be fatal */
  2713. printk(KERN_WARNING PFX
  2714. "register of second port failed\n");
  2715. hw->dev[1] = NULL;
  2716. free_netdev(dev1);
  2717. }
  2718. }
  2719. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2720. err = sky2_test_msi(hw);
  2721. if (err == -EOPNOTSUPP)
  2722. pci_disable_msi(pdev);
  2723. else if (err)
  2724. goto err_out_unregister;
  2725. }
  2726. err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, DRV_NAME, hw);
  2727. if (err) {
  2728. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2729. pci_name(pdev), pdev->irq);
  2730. goto err_out_unregister;
  2731. }
  2732. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2733. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2734. sky2_idle_start(hw);
  2735. pci_set_drvdata(pdev, hw);
  2736. return 0;
  2737. err_out_unregister:
  2738. pci_disable_msi(pdev);
  2739. if (dev1) {
  2740. unregister_netdev(dev1);
  2741. free_netdev(dev1);
  2742. }
  2743. unregister_netdev(dev);
  2744. err_out_free_netdev:
  2745. free_netdev(dev);
  2746. err_out_free_pci:
  2747. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2748. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2749. err_out_iounmap:
  2750. iounmap(hw->regs);
  2751. err_out_free_hw:
  2752. kfree(hw);
  2753. err_out_free_regions:
  2754. pci_release_regions(pdev);
  2755. pci_disable_device(pdev);
  2756. err_out:
  2757. return err;
  2758. }
  2759. static void __devexit sky2_remove(struct pci_dev *pdev)
  2760. {
  2761. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2762. struct net_device *dev0, *dev1;
  2763. if (!hw)
  2764. return;
  2765. del_timer_sync(&hw->idle_timer);
  2766. sky2_write32(hw, B0_IMSK, 0);
  2767. synchronize_irq(hw->pdev->irq);
  2768. dev0 = hw->dev[0];
  2769. dev1 = hw->dev[1];
  2770. if (dev1)
  2771. unregister_netdev(dev1);
  2772. unregister_netdev(dev0);
  2773. sky2_set_power_state(hw, PCI_D3hot);
  2774. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2775. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2776. sky2_read8(hw, B0_CTST);
  2777. free_irq(pdev->irq, hw);
  2778. pci_disable_msi(pdev);
  2779. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2780. pci_release_regions(pdev);
  2781. pci_disable_device(pdev);
  2782. if (dev1)
  2783. free_netdev(dev1);
  2784. free_netdev(dev0);
  2785. iounmap(hw->regs);
  2786. kfree(hw);
  2787. pci_set_drvdata(pdev, NULL);
  2788. }
  2789. #ifdef CONFIG_PM
  2790. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2791. {
  2792. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2793. int i;
  2794. pci_power_t pstate = pci_choose_state(pdev, state);
  2795. if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
  2796. return -EINVAL;
  2797. del_timer_sync(&hw->idle_timer);
  2798. netif_poll_disable(hw->dev[0]);
  2799. for (i = 0; i < hw->ports; i++) {
  2800. struct net_device *dev = hw->dev[i];
  2801. if (netif_running(dev)) {
  2802. sky2_down(dev);
  2803. netif_device_detach(dev);
  2804. }
  2805. }
  2806. sky2_write32(hw, B0_IMSK, 0);
  2807. pci_save_state(pdev);
  2808. sky2_set_power_state(hw, pstate);
  2809. return 0;
  2810. }
  2811. static int sky2_resume(struct pci_dev *pdev)
  2812. {
  2813. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2814. int i, err;
  2815. pci_restore_state(pdev);
  2816. pci_enable_wake(pdev, PCI_D0, 0);
  2817. sky2_set_power_state(hw, PCI_D0);
  2818. err = sky2_reset(hw);
  2819. if (err)
  2820. goto out;
  2821. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2822. for (i = 0; i < hw->ports; i++) {
  2823. struct net_device *dev = hw->dev[i];
  2824. if (netif_running(dev)) {
  2825. netif_device_attach(dev);
  2826. err = sky2_up(dev);
  2827. if (err) {
  2828. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2829. dev->name, err);
  2830. dev_close(dev);
  2831. goto out;
  2832. }
  2833. }
  2834. }
  2835. netif_poll_enable(hw->dev[0]);
  2836. sky2_idle_start(hw);
  2837. out:
  2838. return err;
  2839. }
  2840. #endif
  2841. static struct pci_driver sky2_driver = {
  2842. .name = DRV_NAME,
  2843. .id_table = sky2_id_table,
  2844. .probe = sky2_probe,
  2845. .remove = __devexit_p(sky2_remove),
  2846. #ifdef CONFIG_PM
  2847. .suspend = sky2_suspend,
  2848. .resume = sky2_resume,
  2849. #endif
  2850. };
  2851. static int __init sky2_init_module(void)
  2852. {
  2853. return pci_register_driver(&sky2_driver);
  2854. }
  2855. static void __exit sky2_cleanup_module(void)
  2856. {
  2857. pci_unregister_driver(&sky2_driver);
  2858. }
  2859. module_init(sky2_init_module);
  2860. module_exit(sky2_cleanup_module);
  2861. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2862. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2863. MODULE_LICENSE("GPL");
  2864. MODULE_VERSION(DRV_VERSION);