hw.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../pci.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "dm.h"
  39. #include "fw.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #define LLT_CONFIG 5
  43. static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  44. u8 set_bits, u8 clear_bits)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. struct rtl_priv *rtlpriv = rtl_priv(hw);
  48. rtlpci->reg_bcn_ctrl_val |= set_bits;
  49. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  50. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  51. }
  52. static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
  53. {
  54. struct rtl_priv *rtlpriv = rtl_priv(hw);
  55. u8 tmp1byte;
  56. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  57. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  58. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  60. tmp1byte &= ~(BIT(0));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  62. }
  63. static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u8 tmp1byte;
  67. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  68. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  69. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  71. tmp1byte |= BIT(0);
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  73. }
  74. static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
  75. {
  76. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
  77. }
  78. static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
  79. {
  80. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
  81. }
  82. void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  83. {
  84. struct rtl_priv *rtlpriv = rtl_priv(hw);
  85. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  86. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  87. switch (variable) {
  88. case HW_VAR_RCR:
  89. *((u32 *) (val)) = rtlpci->receive_config;
  90. break;
  91. case HW_VAR_RF_STATE:
  92. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  93. break;
  94. case HW_VAR_FWLPS_RF_ON:{
  95. enum rf_pwrstate rfState;
  96. u32 val_rcr;
  97. rtlpriv->cfg->ops->get_hw_reg(hw,
  98. HW_VAR_RF_STATE,
  99. (u8 *) (&rfState));
  100. if (rfState == ERFOFF) {
  101. *((bool *) (val)) = true;
  102. } else {
  103. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  104. val_rcr &= 0x00070000;
  105. if (val_rcr)
  106. *((bool *) (val)) = false;
  107. else
  108. *((bool *) (val)) = true;
  109. }
  110. break;
  111. }
  112. case HW_VAR_FW_PSMODE_STATUS:
  113. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  114. break;
  115. case HW_VAR_CORRECT_TSF:{
  116. u64 tsf;
  117. u32 *ptsf_low = (u32 *)&tsf;
  118. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  119. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  120. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  121. *((u64 *) (val)) = tsf;
  122. break;
  123. }
  124. case HW_VAR_MGT_FILTER:
  125. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  126. break;
  127. case HW_VAR_CTRL_FILTER:
  128. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  129. break;
  130. case HW_VAR_DATA_FILTER:
  131. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  132. break;
  133. default:
  134. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  135. ("switch case not process\n"));
  136. break;
  137. }
  138. }
  139. void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  140. {
  141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  142. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  143. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  144. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  145. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  146. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  147. u8 idx;
  148. switch (variable) {
  149. case HW_VAR_ETHER_ADDR:{
  150. for (idx = 0; idx < ETH_ALEN; idx++) {
  151. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  152. val[idx]);
  153. }
  154. break;
  155. }
  156. case HW_VAR_BASIC_RATE:{
  157. u16 rate_cfg = ((u16 *) val)[0];
  158. u8 rate_index = 0;
  159. rate_cfg &= 0x15f;
  160. rate_cfg |= 0x01;
  161. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  162. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  163. (rate_cfg >> 8)&0xff);
  164. while (rate_cfg > 0x1) {
  165. rate_cfg = (rate_cfg >> 1);
  166. rate_index++;
  167. }
  168. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  169. rate_index);
  170. break;
  171. }
  172. case HW_VAR_BSSID:{
  173. for (idx = 0; idx < ETH_ALEN; idx++) {
  174. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  175. val[idx]);
  176. }
  177. break;
  178. }
  179. case HW_VAR_SIFS:{
  180. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  181. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  182. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  183. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  184. if (!mac->ht_enable)
  185. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  186. 0x0e0e);
  187. else
  188. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  189. *((u16 *) val));
  190. break;
  191. }
  192. case HW_VAR_SLOT_TIME:{
  193. u8 e_aci;
  194. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  195. ("HW_VAR_SLOT_TIME %x\n", val[0]));
  196. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  197. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  198. rtlpriv->cfg->ops->set_hw_reg(hw,
  199. HW_VAR_AC_PARAM,
  200. (u8 *) (&e_aci));
  201. }
  202. break;
  203. }
  204. case HW_VAR_ACK_PREAMBLE:{
  205. u8 reg_tmp;
  206. u8 short_preamble = (bool) (*(u8 *) val);
  207. reg_tmp = (mac->cur_40_prime_sc) << 5;
  208. if (short_preamble)
  209. reg_tmp |= 0x80;
  210. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  211. break;
  212. }
  213. case HW_VAR_AMPDU_MIN_SPACE:{
  214. u8 min_spacing_to_set;
  215. u8 sec_min_space;
  216. min_spacing_to_set = *((u8 *) val);
  217. if (min_spacing_to_set <= 7) {
  218. sec_min_space = 0;
  219. if (min_spacing_to_set < sec_min_space)
  220. min_spacing_to_set = sec_min_space;
  221. mac->min_space_cfg = ((mac->min_space_cfg &
  222. 0xf8) |
  223. min_spacing_to_set);
  224. *val = min_spacing_to_set;
  225. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  226. ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  227. mac->min_space_cfg));
  228. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  229. mac->min_space_cfg);
  230. }
  231. break;
  232. }
  233. case HW_VAR_SHORTGI_DENSITY:{
  234. u8 density_to_set;
  235. density_to_set = *((u8 *) val);
  236. mac->min_space_cfg |= (density_to_set << 3);
  237. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  238. ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  239. mac->min_space_cfg));
  240. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  241. mac->min_space_cfg);
  242. break;
  243. }
  244. case HW_VAR_AMPDU_FACTOR:{
  245. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  246. u8 factor_toset;
  247. u8 *p_regtoset = NULL;
  248. u8 index = 0;
  249. p_regtoset = regtoset_normal;
  250. factor_toset = *((u8 *) val);
  251. if (factor_toset <= 3) {
  252. factor_toset = (1 << (factor_toset + 2));
  253. if (factor_toset > 0xf)
  254. factor_toset = 0xf;
  255. for (index = 0; index < 4; index++) {
  256. if ((p_regtoset[index] & 0xf0) >
  257. (factor_toset << 4))
  258. p_regtoset[index] =
  259. (p_regtoset[index] & 0x0f) |
  260. (factor_toset << 4);
  261. if ((p_regtoset[index] & 0x0f) >
  262. factor_toset)
  263. p_regtoset[index] =
  264. (p_regtoset[index] & 0xf0) |
  265. (factor_toset);
  266. rtl_write_byte(rtlpriv,
  267. (REG_AGGLEN_LMT + index),
  268. p_regtoset[index]);
  269. }
  270. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  271. ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
  272. factor_toset));
  273. }
  274. break;
  275. }
  276. case HW_VAR_AC_PARAM:{
  277. u8 e_aci = *((u8 *) val);
  278. u32 u4b_ac_param = 0;
  279. u4b_ac_param |= (u32) mac->ac[e_aci].aifs;
  280. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_min
  281. & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  282. u4b_ac_param |= ((u32) mac->ac[e_aci].cw_max &
  283. 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  284. u4b_ac_param |= (u32) mac->ac[e_aci].tx_op
  285. << AC_PARAM_TXOP_LIMIT_OFFSET;
  286. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  287. ("queue:%x, ac_param:%x\n", e_aci,
  288. u4b_ac_param));
  289. switch (e_aci) {
  290. case AC1_BK:
  291. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  292. u4b_ac_param);
  293. break;
  294. case AC0_BE:
  295. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  296. u4b_ac_param);
  297. break;
  298. case AC2_VI:
  299. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  300. u4b_ac_param);
  301. break;
  302. case AC3_VO:
  303. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  304. u4b_ac_param);
  305. break;
  306. default:
  307. RT_ASSERT(false,
  308. ("SetHwReg8185(): invalid aci: %d !\n",
  309. e_aci));
  310. break;
  311. }
  312. if (rtlpci->acm_method != eAcmWay2_SW)
  313. rtlpriv->cfg->ops->set_hw_reg(hw,
  314. HW_VAR_ACM_CTRL,
  315. (u8 *) (&e_aci));
  316. break;
  317. }
  318. case HW_VAR_ACM_CTRL:{
  319. u8 e_aci = *((u8 *) val);
  320. union aci_aifsn *p_aci_aifsn =
  321. (union aci_aifsn *)(&(mac->ac[0].aifs));
  322. u8 acm = p_aci_aifsn->f.acm;
  323. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  324. acm_ctrl =
  325. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  326. if (acm) {
  327. switch (e_aci) {
  328. case AC0_BE:
  329. acm_ctrl |= AcmHw_BeqEn;
  330. break;
  331. case AC2_VI:
  332. acm_ctrl |= AcmHw_ViqEn;
  333. break;
  334. case AC3_VO:
  335. acm_ctrl |= AcmHw_VoqEn;
  336. break;
  337. default:
  338. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  339. ("HW_VAR_ACM_CTRL acm set "
  340. "failed: eACI is %d\n", acm));
  341. break;
  342. }
  343. } else {
  344. switch (e_aci) {
  345. case AC0_BE:
  346. acm_ctrl &= (~AcmHw_BeqEn);
  347. break;
  348. case AC2_VI:
  349. acm_ctrl &= (~AcmHw_ViqEn);
  350. break;
  351. case AC3_VO:
  352. acm_ctrl &= (~AcmHw_BeqEn);
  353. break;
  354. default:
  355. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  356. ("switch case not process\n"));
  357. break;
  358. }
  359. }
  360. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  361. ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
  362. "Write 0x%X\n", acm_ctrl));
  363. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  364. break;
  365. }
  366. case HW_VAR_RCR:{
  367. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  368. rtlpci->receive_config = ((u32 *) (val))[0];
  369. break;
  370. }
  371. case HW_VAR_RETRY_LIMIT:{
  372. u8 retry_limit = ((u8 *) (val))[0];
  373. rtl_write_word(rtlpriv, REG_RL,
  374. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  375. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  376. break;
  377. }
  378. case HW_VAR_DUAL_TSF_RST:
  379. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  380. break;
  381. case HW_VAR_EFUSE_BYTES:
  382. rtlefuse->efuse_usedbytes = *((u16 *) val);
  383. break;
  384. case HW_VAR_EFUSE_USAGE:
  385. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  386. break;
  387. case HW_VAR_IO_CMD:
  388. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  389. break;
  390. case HW_VAR_WPA_CONFIG:
  391. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  392. break;
  393. case HW_VAR_SET_RPWM:{
  394. u8 rpwm_val;
  395. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  396. udelay(1);
  397. if (rpwm_val & BIT(7)) {
  398. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  399. (*(u8 *) val));
  400. } else {
  401. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  402. ((*(u8 *) val) | BIT(7)));
  403. }
  404. break;
  405. }
  406. case HW_VAR_H2C_FW_PWRMODE:{
  407. u8 psmode = (*(u8 *) val);
  408. if ((psmode != FW_PS_ACTIVE_MODE) &&
  409. (!IS_92C_SERIAL(rtlhal->version))) {
  410. rtl92c_dm_rf_saving(hw, true);
  411. }
  412. rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  413. break;
  414. }
  415. case HW_VAR_FW_PSMODE_STATUS:
  416. ppsc->fw_current_inpsmode = *((bool *) val);
  417. break;
  418. case HW_VAR_H2C_FW_JOINBSSRPT:{
  419. u8 mstatus = (*(u8 *) val);
  420. u8 tmp_regcr, tmp_reg422;
  421. bool recover = false;
  422. if (mstatus == RT_MEDIA_CONNECT) {
  423. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  424. NULL);
  425. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  426. rtl_write_byte(rtlpriv, REG_CR + 1,
  427. (tmp_regcr | BIT(0)));
  428. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  429. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  430. tmp_reg422 =
  431. rtl_read_byte(rtlpriv,
  432. REG_FWHW_TXQ_CTRL + 2);
  433. if (tmp_reg422 & BIT(6))
  434. recover = true;
  435. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  436. tmp_reg422 & (~BIT(6)));
  437. rtl92c_set_fw_rsvdpagepkt(hw, 0);
  438. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  439. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  440. if (recover) {
  441. rtl_write_byte(rtlpriv,
  442. REG_FWHW_TXQ_CTRL + 2,
  443. tmp_reg422);
  444. }
  445. rtl_write_byte(rtlpriv, REG_CR + 1,
  446. (tmp_regcr & ~(BIT(0))));
  447. }
  448. rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  449. break;
  450. }
  451. case HW_VAR_AID:{
  452. u16 u2btmp;
  453. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  454. u2btmp &= 0xC000;
  455. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  456. mac->assoc_id));
  457. break;
  458. }
  459. case HW_VAR_CORRECT_TSF:{
  460. u8 btype_ibss = ((u8 *) (val))[0];
  461. /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
  462. 1 : 0;*/
  463. if (btype_ibss == true)
  464. _rtl92ce_stop_tx_beacon(hw);
  465. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
  466. rtl_write_dword(rtlpriv, REG_TSFTR,
  467. (u32) (mac->tsf & 0xffffffff));
  468. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  469. (u32) ((mac->tsf >> 32)&0xffffffff));
  470. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
  471. if (btype_ibss == true)
  472. _rtl92ce_resume_tx_beacon(hw);
  473. break;
  474. }
  475. case HW_VAR_MGT_FILTER:
  476. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
  477. break;
  478. case HW_VAR_CTRL_FILTER:
  479. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
  480. break;
  481. case HW_VAR_DATA_FILTER:
  482. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
  483. break;
  484. default:
  485. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  486. "not process\n"));
  487. break;
  488. }
  489. }
  490. static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  491. {
  492. struct rtl_priv *rtlpriv = rtl_priv(hw);
  493. bool status = true;
  494. long count = 0;
  495. u32 value = _LLT_INIT_ADDR(address) |
  496. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  497. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  498. do {
  499. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  500. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  501. break;
  502. if (count > POLLING_LLT_THRESHOLD) {
  503. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  504. ("Failed to polling write LLT done at "
  505. "address %d!\n", address));
  506. status = false;
  507. break;
  508. }
  509. } while (++count);
  510. return status;
  511. }
  512. static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
  513. {
  514. struct rtl_priv *rtlpriv = rtl_priv(hw);
  515. unsigned short i;
  516. u8 txpktbuf_bndy;
  517. u8 maxPage;
  518. bool status;
  519. #if LLT_CONFIG == 1
  520. maxPage = 255;
  521. txpktbuf_bndy = 252;
  522. #elif LLT_CONFIG == 2
  523. maxPage = 127;
  524. txpktbuf_bndy = 124;
  525. #elif LLT_CONFIG == 3
  526. maxPage = 255;
  527. txpktbuf_bndy = 174;
  528. #elif LLT_CONFIG == 4
  529. maxPage = 255;
  530. txpktbuf_bndy = 246;
  531. #elif LLT_CONFIG == 5
  532. maxPage = 255;
  533. txpktbuf_bndy = 246;
  534. #endif
  535. #if LLT_CONFIG == 1
  536. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  537. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  538. #elif LLT_CONFIG == 2
  539. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  540. #elif LLT_CONFIG == 3
  541. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  542. #elif LLT_CONFIG == 4
  543. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  544. #elif LLT_CONFIG == 5
  545. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  546. rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
  547. #endif
  548. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  549. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  550. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  551. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  552. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  553. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  554. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  555. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  556. status = _rtl92ce_llt_write(hw, i, i + 1);
  557. if (true != status)
  558. return status;
  559. }
  560. status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  561. if (true != status)
  562. return status;
  563. for (i = txpktbuf_bndy; i < maxPage; i++) {
  564. status = _rtl92ce_llt_write(hw, i, (i + 1));
  565. if (true != status)
  566. return status;
  567. }
  568. status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
  569. if (true != status)
  570. return status;
  571. return true;
  572. }
  573. static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
  574. {
  575. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  576. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  577. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  578. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  579. if (rtlpci->up_first_time)
  580. return;
  581. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  582. rtl92ce_sw_led_on(hw, pLed0);
  583. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  584. rtl92ce_sw_led_on(hw, pLed0);
  585. else
  586. rtl92ce_sw_led_off(hw, pLed0);
  587. }
  588. static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  592. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  593. unsigned char bytetmp;
  594. unsigned short wordtmp;
  595. u16 retry;
  596. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  597. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  598. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
  599. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
  600. udelay(2);
  601. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  602. udelay(2);
  603. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  604. udelay(2);
  605. retry = 0;
  606. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  607. rtl_read_dword(rtlpriv, 0xEC),
  608. bytetmp));
  609. while ((bytetmp & BIT(0)) && retry < 1000) {
  610. retry++;
  611. udelay(50);
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
  613. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
  614. rtl_read_dword(rtlpriv,
  615. 0xEC),
  616. bytetmp));
  617. udelay(50);
  618. }
  619. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
  620. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
  621. udelay(2);
  622. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  623. if (_rtl92ce_llt_table_init(hw) == false)
  624. return false;;
  625. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  626. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  627. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  628. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  629. wordtmp &= 0xf;
  630. wordtmp |= 0xF771;
  631. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  632. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  633. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  634. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  635. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  636. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  637. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  638. DMA_BIT_MASK(32));
  639. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  640. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  641. DMA_BIT_MASK(32));
  642. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  643. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  644. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  645. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  646. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  647. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  648. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  649. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  650. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  651. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  652. DMA_BIT_MASK(32));
  653. rtl_write_dword(rtlpriv, REG_RX_DESA,
  654. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  655. DMA_BIT_MASK(32));
  656. if (IS_92C_SERIAL(rtlhal->version))
  657. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
  658. else
  659. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
  660. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  661. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  662. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  663. do {
  664. retry++;
  665. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  666. } while ((retry < 200) && (bytetmp & BIT(7)));
  667. _rtl92ce_gen_refresh_led_state(hw);
  668. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  669. return true;;
  670. }
  671. static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
  672. {
  673. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  675. u8 reg_bw_opmode;
  676. u32 reg_ratr, reg_prsr;
  677. reg_bw_opmode = BW_OPMODE_20MHZ;
  678. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  679. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  680. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  681. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  682. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  683. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  684. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  685. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  686. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  687. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  688. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  689. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  690. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  691. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  692. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  693. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  694. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  695. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  696. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  697. rtlpci->reg_bcn_ctrl_val = 0x1f;
  698. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  699. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  700. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  701. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  702. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  703. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  704. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  705. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  706. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  707. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  708. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  709. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  710. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  711. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  712. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  713. }
  714. static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
  715. {
  716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  717. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  718. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  719. rtl_write_word(rtlpriv, 0x350, 0x870c);
  720. rtl_write_byte(rtlpriv, 0x352, 0x1);
  721. if (ppsc->support_backdoor)
  722. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  723. else
  724. rtl_write_byte(rtlpriv, 0x349, 0x03);
  725. rtl_write_word(rtlpriv, 0x350, 0x2718);
  726. rtl_write_byte(rtlpriv, 0x352, 0x1);
  727. }
  728. void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. u8 sec_reg_value;
  732. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  733. ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  734. rtlpriv->sec.pairwise_enc_algorithm,
  735. rtlpriv->sec.group_enc_algorithm));
  736. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  737. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
  738. "hw encryption\n"));
  739. return;
  740. }
  741. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  742. if (rtlpriv->sec.use_defaultkey) {
  743. sec_reg_value |= SCR_TxUseDK;
  744. sec_reg_value |= SCR_RxUseDK;
  745. }
  746. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  747. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  748. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  749. ("The SECR-value %x\n", sec_reg_value));
  750. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  751. }
  752. int rtl92ce_hw_init(struct ieee80211_hw *hw)
  753. {
  754. struct rtl_priv *rtlpriv = rtl_priv(hw);
  755. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  756. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  757. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  758. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  759. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  760. static bool iqk_initialized; /* initialized to false */
  761. bool rtstatus = true;
  762. bool is92c;
  763. int err;
  764. u8 tmp_u1b;
  765. rtlpci->being_init_adapter = true;
  766. rtlpriv->intf_ops->disable_aspm(hw);
  767. rtstatus = _rtl92ce_init_mac(hw);
  768. if (rtstatus != true) {
  769. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
  770. err = 1;
  771. return err;
  772. }
  773. err = rtl92c_download_fw(hw);
  774. if (err) {
  775. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  776. ("Failed to download FW. Init HW "
  777. "without FW now..\n"));
  778. err = 1;
  779. rtlhal->fw_ready = false;
  780. return err;
  781. } else {
  782. rtlhal->fw_ready = true;
  783. }
  784. rtlhal->last_hmeboxnum = 0;
  785. rtl92c_phy_mac_config(hw);
  786. rtl92c_phy_bb_config(hw);
  787. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  788. rtl92c_phy_rf_config(hw);
  789. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  790. RF_CHNLBW, RFREG_OFFSET_MASK);
  791. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  792. RF_CHNLBW, RFREG_OFFSET_MASK);
  793. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  794. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  795. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  796. _rtl92ce_hw_configure(hw);
  797. rtl_cam_reset_all_entry(hw);
  798. rtl92ce_enable_hw_security_config(hw);
  799. ppsc->rfpwr_state = ERFON;
  800. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  801. _rtl92ce_enable_aspm_back_door(hw);
  802. rtlpriv->intf_ops->enable_aspm(hw);
  803. if (ppsc->rfpwr_state == ERFON) {
  804. rtl92c_phy_set_rfpath_switch(hw, 1);
  805. if (iqk_initialized)
  806. rtl92c_phy_iq_calibrate(hw, true);
  807. else {
  808. rtl92c_phy_iq_calibrate(hw, false);
  809. iqk_initialized = true;
  810. }
  811. rtl92c_dm_check_txpower_tracking(hw);
  812. rtl92c_phy_lc_calibrate(hw);
  813. }
  814. is92c = IS_92C_SERIAL(rtlhal->version);
  815. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  816. if (!(tmp_u1b & BIT(0))) {
  817. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  818. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
  819. }
  820. if (!(tmp_u1b & BIT(1)) && is92c) {
  821. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
  822. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
  823. }
  824. if (!(tmp_u1b & BIT(4))) {
  825. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  826. tmp_u1b &= 0x0F;
  827. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  828. udelay(10);
  829. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  830. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
  831. }
  832. rtl92c_dm_init(hw);
  833. rtlpci->being_init_adapter = false;
  834. return err;
  835. }
  836. static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
  837. {
  838. struct rtl_priv *rtlpriv = rtl_priv(hw);
  839. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  840. enum version_8192c version = VERSION_UNKNOWN;
  841. u32 value32;
  842. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  843. if (value32 & TRP_VAUX_EN) {
  844. version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
  845. VERSION_A_CHIP_88C;
  846. } else {
  847. version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
  848. VERSION_B_CHIP_88C;
  849. }
  850. switch (version) {
  851. case VERSION_B_CHIP_92C:
  852. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  853. ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
  854. break;
  855. case VERSION_B_CHIP_88C:
  856. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  857. ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
  858. break;
  859. case VERSION_A_CHIP_92C:
  860. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  861. ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
  862. break;
  863. case VERSION_A_CHIP_88C:
  864. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  865. ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
  866. break;
  867. default:
  868. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  869. ("Chip Version ID: Unknown. Bug?\n"));
  870. break;
  871. }
  872. switch (version & 0x3) {
  873. case CHIP_88C:
  874. rtlphy->rf_type = RF_1T1R;
  875. break;
  876. case CHIP_92C:
  877. rtlphy->rf_type = RF_2T2R;
  878. break;
  879. case CHIP_92C_1T2R:
  880. rtlphy->rf_type = RF_1T2R;
  881. break;
  882. default:
  883. rtlphy->rf_type = RF_1T1R;
  884. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  885. ("ERROR RF_Type is set!!"));
  886. break;
  887. }
  888. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  889. ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  890. "RF_2T2R" : "RF_1T1R"));
  891. return version;
  892. }
  893. static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
  894. enum nl80211_iftype type)
  895. {
  896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  897. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  898. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  899. bt_msr &= 0xfc;
  900. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  901. type == NL80211_IFTYPE_STATION) {
  902. _rtl92ce_stop_tx_beacon(hw);
  903. _rtl92ce_enable_bcn_sub_func(hw);
  904. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  905. _rtl92ce_resume_tx_beacon(hw);
  906. _rtl92ce_disable_bcn_sub_func(hw);
  907. } else {
  908. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  909. ("Set HW_VAR_MEDIA_STATUS: "
  910. "No such media status(%x).\n", type));
  911. }
  912. switch (type) {
  913. case NL80211_IFTYPE_UNSPECIFIED:
  914. bt_msr |= MSR_NOLINK;
  915. ledaction = LED_CTL_LINK;
  916. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  917. ("Set Network type to NO LINK!\n"));
  918. break;
  919. case NL80211_IFTYPE_ADHOC:
  920. bt_msr |= MSR_ADHOC;
  921. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  922. ("Set Network type to Ad Hoc!\n"));
  923. break;
  924. case NL80211_IFTYPE_STATION:
  925. bt_msr |= MSR_INFRA;
  926. ledaction = LED_CTL_LINK;
  927. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  928. ("Set Network type to STA!\n"));
  929. break;
  930. case NL80211_IFTYPE_AP:
  931. bt_msr |= MSR_AP;
  932. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  933. ("Set Network type to AP!\n"));
  934. break;
  935. default:
  936. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  937. ("Network type %d not support!\n", type));
  938. return 1;
  939. break;
  940. }
  941. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  942. rtlpriv->cfg->ops->led_control(hw, ledaction);
  943. if ((bt_msr & 0xfc) == MSR_AP)
  944. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  945. else
  946. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  947. return 0;
  948. }
  949. static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
  950. enum nl80211_iftype type)
  951. {
  952. struct rtl_priv *rtlpriv = rtl_priv(hw);
  953. u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  954. u8 filterout_non_associated_bssid = false;
  955. switch (type) {
  956. case NL80211_IFTYPE_ADHOC:
  957. case NL80211_IFTYPE_STATION:
  958. filterout_non_associated_bssid = true;
  959. break;
  960. case NL80211_IFTYPE_UNSPECIFIED:
  961. case NL80211_IFTYPE_AP:
  962. default:
  963. break;
  964. }
  965. if (filterout_non_associated_bssid == true) {
  966. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  967. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  968. (u8 *) (&reg_rcr));
  969. _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
  970. } else if (filterout_non_associated_bssid == false) {
  971. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  972. _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
  973. rtlpriv->cfg->ops->set_hw_reg(hw,
  974. HW_VAR_RCR, (u8 *) (&reg_rcr));
  975. }
  976. }
  977. int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  978. {
  979. if (_rtl92ce_set_media_status(hw, type))
  980. return -EOPNOTSUPP;
  981. _rtl92ce_set_check_bssid(hw, type);
  982. return 0;
  983. }
  984. void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
  985. {
  986. struct rtl_priv *rtlpriv = rtl_priv(hw);
  987. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  988. u32 u4b_ac_param;
  989. rtl92c_dm_init_edca_turbo(hw);
  990. u4b_ac_param = (u32) mac->ac[aci].aifs;
  991. u4b_ac_param |=
  992. ((u32) mac->ac[aci].cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
  993. u4b_ac_param |=
  994. ((u32) mac->ac[aci].cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET;
  995. u4b_ac_param |= (u32) mac->ac[aci].tx_op << AC_PARAM_TXOP_LIMIT_OFFSET;
  996. RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
  997. ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
  998. aci, u4b_ac_param, mac->ac[aci].aifs, mac->ac[aci].cw_min,
  999. mac->ac[aci].cw_max, mac->ac[aci].tx_op));
  1000. switch (aci) {
  1001. case AC1_BK:
  1002. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
  1003. break;
  1004. case AC0_BE:
  1005. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
  1006. break;
  1007. case AC2_VI:
  1008. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
  1009. break;
  1010. case AC3_VO:
  1011. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
  1012. break;
  1013. default:
  1014. RT_ASSERT(false, ("invalid aci: %d !\n", aci));
  1015. break;
  1016. }
  1017. }
  1018. void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
  1019. {
  1020. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1021. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1022. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1023. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1024. rtlpci->irq_enabled = true;
  1025. }
  1026. void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
  1027. {
  1028. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1029. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1030. rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
  1031. rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
  1032. rtlpci->irq_enabled = false;
  1033. }
  1034. static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
  1035. {
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1038. u8 u1b_tmp;
  1039. rtlpriv->intf_ops->enable_aspm(hw);
  1040. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1041. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1042. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1043. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1044. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1045. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
  1046. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1047. rtl92c_firmware_selfreset(hw);
  1048. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
  1049. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1050. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
  1051. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
  1052. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
  1053. (u1b_tmp << 8));
  1054. rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
  1055. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1056. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1057. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1058. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
  1059. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1060. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
  1061. }
  1062. void rtl92ce_card_disable(struct ieee80211_hw *hw)
  1063. {
  1064. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1065. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1066. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1067. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1068. enum nl80211_iftype opmode;
  1069. mac->link_state = MAC80211_NOLINK;
  1070. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1071. _rtl92ce_set_media_status(hw, opmode);
  1072. if (rtlpci->driver_is_goingto_unload ||
  1073. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1074. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1075. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1076. _rtl92ce_poweroff_adapter(hw);
  1077. }
  1078. void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
  1079. u32 *p_inta, u32 *p_intb)
  1080. {
  1081. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1082. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1083. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1084. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1085. /*
  1086. * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1087. * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
  1088. */
  1089. }
  1090. void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
  1091. {
  1092. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1093. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1094. u16 bcn_interval, atim_window;
  1095. bcn_interval = mac->beacon_interval;
  1096. atim_window = 2; /*FIX MERGE */
  1097. rtl92ce_disable_interrupt(hw);
  1098. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1099. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1100. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1101. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1102. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1103. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1104. rtl92ce_enable_interrupt(hw);
  1105. }
  1106. void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
  1107. {
  1108. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1109. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1110. u16 bcn_interval = mac->beacon_interval;
  1111. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1112. ("beacon_interval:%d\n", bcn_interval));
  1113. rtl92ce_disable_interrupt(hw);
  1114. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1115. rtl92ce_enable_interrupt(hw);
  1116. }
  1117. void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
  1118. u32 add_msr, u32 rm_msr)
  1119. {
  1120. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1121. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1122. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1123. ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
  1124. if (add_msr)
  1125. rtlpci->irq_mask[0] |= add_msr;
  1126. if (rm_msr)
  1127. rtlpci->irq_mask[0] &= (~rm_msr);
  1128. rtl92ce_disable_interrupt(hw);
  1129. rtl92ce_enable_interrupt(hw);
  1130. }
  1131. static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1132. bool autoload_fail,
  1133. u8 *hwinfo)
  1134. {
  1135. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1136. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1137. u8 rf_path, index, tempval;
  1138. u16 i;
  1139. for (rf_path = 0; rf_path < 2; rf_path++) {
  1140. for (i = 0; i < 3; i++) {
  1141. if (!autoload_fail) {
  1142. rtlefuse->
  1143. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1144. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1145. rtlefuse->
  1146. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1147. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  1148. i];
  1149. } else {
  1150. rtlefuse->
  1151. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1152. EEPROM_DEFAULT_TXPOWERLEVEL;
  1153. rtlefuse->
  1154. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1155. EEPROM_DEFAULT_TXPOWERLEVEL;
  1156. }
  1157. }
  1158. }
  1159. for (i = 0; i < 3; i++) {
  1160. if (!autoload_fail)
  1161. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1162. else
  1163. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1164. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
  1165. (tempval & 0xf);
  1166. rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
  1167. ((tempval & 0xf0) >> 4);
  1168. }
  1169. for (rf_path = 0; rf_path < 2; rf_path++)
  1170. for (i = 0; i < 3; i++)
  1171. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1172. ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1173. i,
  1174. rtlefuse->
  1175. eeprom_chnlarea_txpwr_cck[rf_path][i]));
  1176. for (rf_path = 0; rf_path < 2; rf_path++)
  1177. for (i = 0; i < 3; i++)
  1178. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1179. ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1180. rf_path, i,
  1181. rtlefuse->
  1182. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
  1183. for (rf_path = 0; rf_path < 2; rf_path++)
  1184. for (i = 0; i < 3; i++)
  1185. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1186. ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1187. rf_path, i,
  1188. rtlefuse->
  1189. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1190. [i]));
  1191. for (rf_path = 0; rf_path < 2; rf_path++) {
  1192. for (i = 0; i < 14; i++) {
  1193. index = _rtl92c_get_chnl_group((u8) i);
  1194. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1195. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  1196. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1197. rtlefuse->
  1198. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  1199. if ((rtlefuse->
  1200. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  1201. rtlefuse->
  1202. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
  1203. > 0) {
  1204. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1205. rtlefuse->
  1206. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  1207. [index] -
  1208. rtlefuse->
  1209. eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
  1210. [index];
  1211. } else {
  1212. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1213. }
  1214. }
  1215. for (i = 0; i < 14; i++) {
  1216. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1217. ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1218. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1219. rtlefuse->txpwrlevel_cck[rf_path][i],
  1220. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1221. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
  1222. }
  1223. }
  1224. for (i = 0; i < 3; i++) {
  1225. if (!autoload_fail) {
  1226. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1227. hwinfo[EEPROM_TXPWR_GROUP + i];
  1228. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1229. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1230. } else {
  1231. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1232. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1233. }
  1234. }
  1235. for (rf_path = 0; rf_path < 2; rf_path++) {
  1236. for (i = 0; i < 14; i++) {
  1237. index = _rtl92c_get_chnl_group((u8) i);
  1238. if (rf_path == RF90_PATH_A) {
  1239. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1240. (rtlefuse->eeprom_pwrlimit_ht20[index]
  1241. & 0xf);
  1242. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1243. (rtlefuse->eeprom_pwrlimit_ht40[index]
  1244. & 0xf);
  1245. } else if (rf_path == RF90_PATH_B) {
  1246. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1247. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  1248. & 0xf0) >> 4);
  1249. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1250. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  1251. & 0xf0) >> 4);
  1252. }
  1253. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1254. ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  1255. rf_path, i,
  1256. rtlefuse->pwrgroup_ht20[rf_path][i]));
  1257. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1258. ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  1259. rf_path, i,
  1260. rtlefuse->pwrgroup_ht40[rf_path][i]));
  1261. }
  1262. }
  1263. for (i = 0; i < 14; i++) {
  1264. index = _rtl92c_get_chnl_group((u8) i);
  1265. if (!autoload_fail)
  1266. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1267. else
  1268. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1269. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1270. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1271. ((tempval >> 4) & 0xF);
  1272. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1273. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1274. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1275. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1276. index = _rtl92c_get_chnl_group((u8) i);
  1277. if (!autoload_fail)
  1278. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1279. else
  1280. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1281. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1282. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1283. ((tempval >> 4) & 0xF);
  1284. }
  1285. rtlefuse->legacy_ht_txpowerdiff =
  1286. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1287. for (i = 0; i < 14; i++)
  1288. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1289. ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1290. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
  1291. for (i = 0; i < 14; i++)
  1292. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1293. ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1294. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
  1295. for (i = 0; i < 14; i++)
  1296. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1297. ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1298. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
  1299. for (i = 0; i < 14; i++)
  1300. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1301. ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1302. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
  1303. if (!autoload_fail)
  1304. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1305. else
  1306. rtlefuse->eeprom_regulatory = 0;
  1307. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1308. ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
  1309. if (!autoload_fail) {
  1310. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1311. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  1312. } else {
  1313. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1314. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  1315. }
  1316. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1317. ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1318. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1319. rtlefuse->eeprom_tssi[RF90_PATH_B]));
  1320. if (!autoload_fail)
  1321. tempval = hwinfo[EEPROM_THERMAL_METER];
  1322. else
  1323. tempval = EEPROM_DEFAULT_THERMALMETER;
  1324. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1325. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1326. rtlefuse->apk_thermalmeterignore = true;
  1327. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1328. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1329. ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
  1330. }
  1331. static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
  1332. {
  1333. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1334. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1335. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1336. u16 i, usvalue;
  1337. u8 hwinfo[HWSET_MAX_SIZE];
  1338. u16 eeprom_id;
  1339. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1340. rtl_efuse_shadow_map_update(hw);
  1341. memcpy((void *)hwinfo,
  1342. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1343. HWSET_MAX_SIZE);
  1344. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1345. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1346. ("RTL819X Not boot from eeprom, check it !!"));
  1347. }
  1348. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
  1349. hwinfo, HWSET_MAX_SIZE);
  1350. eeprom_id = *((u16 *)&hwinfo[0]);
  1351. if (eeprom_id != RTL8190_EEPROM_ID) {
  1352. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1353. ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
  1354. rtlefuse->autoload_failflag = true;
  1355. } else {
  1356. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1357. rtlefuse->autoload_failflag = false;
  1358. }
  1359. if (rtlefuse->autoload_failflag == true)
  1360. return;
  1361. for (i = 0; i < 6; i += 2) {
  1362. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1363. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1364. }
  1365. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1366. (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
  1367. _rtl92ce_read_txpower_info_from_hwpg(hw,
  1368. rtlefuse->autoload_failflag,
  1369. hwinfo);
  1370. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1371. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1372. rtlefuse->txpwr_fromeprom = true;
  1373. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1374. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1375. ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
  1376. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1377. switch (rtlefuse->eeprom_oemid) {
  1378. case EEPROM_CID_DEFAULT:
  1379. if (rtlefuse->eeprom_did == 0x8176) {
  1380. if ((rtlefuse->eeprom_svid == 0x103C &&
  1381. rtlefuse->eeprom_smid == 0x1629))
  1382. rtlhal->oem_id = RT_CID_819x_HP;
  1383. else
  1384. rtlhal->oem_id = RT_CID_DEFAULT;
  1385. } else {
  1386. rtlhal->oem_id = RT_CID_DEFAULT;
  1387. }
  1388. break;
  1389. case EEPROM_CID_TOSHIBA:
  1390. rtlhal->oem_id = RT_CID_TOSHIBA;
  1391. break;
  1392. case EEPROM_CID_QMI:
  1393. rtlhal->oem_id = RT_CID_819x_QMI;
  1394. break;
  1395. case EEPROM_CID_WHQL:
  1396. default:
  1397. rtlhal->oem_id = RT_CID_DEFAULT;
  1398. break;
  1399. }
  1400. }
  1401. }
  1402. static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
  1403. {
  1404. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1405. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1406. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1407. switch (rtlhal->oem_id) {
  1408. case RT_CID_819x_HP:
  1409. pcipriv->ledctl.led_opendrain = true;
  1410. break;
  1411. case RT_CID_819x_Lenovo:
  1412. case RT_CID_DEFAULT:
  1413. case RT_CID_TOSHIBA:
  1414. case RT_CID_CCX:
  1415. case RT_CID_819x_Acer:
  1416. case RT_CID_WHQL:
  1417. default:
  1418. break;
  1419. }
  1420. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1421. ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
  1422. }
  1423. void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
  1424. {
  1425. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1426. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1427. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1428. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1429. u8 tmp_u1b;
  1430. rtlhal->version = _rtl92ce_read_chip_version(hw);
  1431. if (get_rf_type(rtlphy) == RF_1T1R)
  1432. rtlpriv->dm.rfpath_rxenable[0] = true;
  1433. else
  1434. rtlpriv->dm.rfpath_rxenable[0] =
  1435. rtlpriv->dm.rfpath_rxenable[1] = true;
  1436. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
  1437. rtlhal->version));
  1438. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1439. if (tmp_u1b & BIT(4)) {
  1440. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
  1441. rtlefuse->epromtype = EEPROM_93C46;
  1442. } else {
  1443. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
  1444. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1445. }
  1446. if (tmp_u1b & BIT(5)) {
  1447. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
  1448. rtlefuse->autoload_failflag = false;
  1449. _rtl92ce_read_adapter_info(hw);
  1450. } else {
  1451. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
  1452. }
  1453. _rtl92ce_hal_customized_behavior(hw);
  1454. }
  1455. void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
  1456. {
  1457. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1458. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1459. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1460. u32 ratr_value = (u32) mac->basic_rates;
  1461. u8 *p_mcsrate = mac->mcs;
  1462. u8 ratr_index = 0;
  1463. u8 nmode = mac->ht_enable;
  1464. u8 mimo_ps = 1;
  1465. u16 shortgi_rate;
  1466. u32 tmp_ratr_value;
  1467. u8 curtxbw_40mhz = mac->bw_40;
  1468. u8 curshortgi_40mhz = mac->sgi_40;
  1469. u8 curshortgi_20mhz = mac->sgi_20;
  1470. enum wireless_mode wirelessmode = mac->mode;
  1471. ratr_value |= EF2BYTE((*(u16 *) (p_mcsrate))) << 12;
  1472. switch (wirelessmode) {
  1473. case WIRELESS_MODE_B:
  1474. if (ratr_value & 0x0000000c)
  1475. ratr_value &= 0x0000000d;
  1476. else
  1477. ratr_value &= 0x0000000f;
  1478. break;
  1479. case WIRELESS_MODE_G:
  1480. ratr_value &= 0x00000FF5;
  1481. break;
  1482. case WIRELESS_MODE_N_24G:
  1483. case WIRELESS_MODE_N_5G:
  1484. nmode = 1;
  1485. if (mimo_ps == 0) {
  1486. ratr_value &= 0x0007F005;
  1487. } else {
  1488. u32 ratr_mask;
  1489. if (get_rf_type(rtlphy) == RF_1T2R ||
  1490. get_rf_type(rtlphy) == RF_1T1R)
  1491. ratr_mask = 0x000ff005;
  1492. else
  1493. ratr_mask = 0x0f0ff005;
  1494. ratr_value &= ratr_mask;
  1495. }
  1496. break;
  1497. default:
  1498. if (rtlphy->rf_type == RF_1T2R)
  1499. ratr_value &= 0x000ff0ff;
  1500. else
  1501. ratr_value &= 0x0f0ff0ff;
  1502. break;
  1503. }
  1504. ratr_value &= 0x0FFFFFFF;
  1505. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) || (!curtxbw_40mhz &&
  1506. curshortgi_20mhz))) {
  1507. ratr_value |= 0x10000000;
  1508. tmp_ratr_value = (ratr_value >> 12);
  1509. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1510. if ((1 << shortgi_rate) & tmp_ratr_value)
  1511. break;
  1512. }
  1513. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1514. (shortgi_rate << 4) | (shortgi_rate);
  1515. }
  1516. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1517. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1518. ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
  1519. }
  1520. void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
  1521. {
  1522. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1523. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1524. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1525. u32 ratr_bitmap = (u32) mac->basic_rates;
  1526. u8 *p_mcsrate = mac->mcs;
  1527. u8 ratr_index;
  1528. u8 curtxbw_40mhz = mac->bw_40;
  1529. u8 curshortgi_40mhz = mac->sgi_40;
  1530. u8 curshortgi_20mhz = mac->sgi_20;
  1531. enum wireless_mode wirelessmode = mac->mode;
  1532. bool shortgi = false;
  1533. u8 rate_mask[5];
  1534. u8 macid = 0;
  1535. u8 mimops = 1;
  1536. ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
  1537. switch (wirelessmode) {
  1538. case WIRELESS_MODE_B:
  1539. ratr_index = RATR_INX_WIRELESS_B;
  1540. if (ratr_bitmap & 0x0000000c)
  1541. ratr_bitmap &= 0x0000000d;
  1542. else
  1543. ratr_bitmap &= 0x0000000f;
  1544. break;
  1545. case WIRELESS_MODE_G:
  1546. ratr_index = RATR_INX_WIRELESS_GB;
  1547. if (rssi_level == 1)
  1548. ratr_bitmap &= 0x00000f00;
  1549. else if (rssi_level == 2)
  1550. ratr_bitmap &= 0x00000ff0;
  1551. else
  1552. ratr_bitmap &= 0x00000ff5;
  1553. break;
  1554. case WIRELESS_MODE_A:
  1555. ratr_index = RATR_INX_WIRELESS_A;
  1556. ratr_bitmap &= 0x00000ff0;
  1557. break;
  1558. case WIRELESS_MODE_N_24G:
  1559. case WIRELESS_MODE_N_5G:
  1560. ratr_index = RATR_INX_WIRELESS_NGB;
  1561. if (mimops == 0) {
  1562. if (rssi_level == 1)
  1563. ratr_bitmap &= 0x00070000;
  1564. else if (rssi_level == 2)
  1565. ratr_bitmap &= 0x0007f000;
  1566. else
  1567. ratr_bitmap &= 0x0007f005;
  1568. } else {
  1569. if (rtlphy->rf_type == RF_1T2R ||
  1570. rtlphy->rf_type == RF_1T1R) {
  1571. if (curtxbw_40mhz) {
  1572. if (rssi_level == 1)
  1573. ratr_bitmap &= 0x000f0000;
  1574. else if (rssi_level == 2)
  1575. ratr_bitmap &= 0x000ff000;
  1576. else
  1577. ratr_bitmap &= 0x000ff015;
  1578. } else {
  1579. if (rssi_level == 1)
  1580. ratr_bitmap &= 0x000f0000;
  1581. else if (rssi_level == 2)
  1582. ratr_bitmap &= 0x000ff000;
  1583. else
  1584. ratr_bitmap &= 0x000ff005;
  1585. }
  1586. } else {
  1587. if (curtxbw_40mhz) {
  1588. if (rssi_level == 1)
  1589. ratr_bitmap &= 0x0f0f0000;
  1590. else if (rssi_level == 2)
  1591. ratr_bitmap &= 0x0f0ff000;
  1592. else
  1593. ratr_bitmap &= 0x0f0ff015;
  1594. } else {
  1595. if (rssi_level == 1)
  1596. ratr_bitmap &= 0x0f0f0000;
  1597. else if (rssi_level == 2)
  1598. ratr_bitmap &= 0x0f0ff000;
  1599. else
  1600. ratr_bitmap &= 0x0f0ff005;
  1601. }
  1602. }
  1603. }
  1604. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1605. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1606. if (macid == 0)
  1607. shortgi = true;
  1608. else if (macid == 1)
  1609. shortgi = false;
  1610. }
  1611. break;
  1612. default:
  1613. ratr_index = RATR_INX_WIRELESS_NGB;
  1614. if (rtlphy->rf_type == RF_1T2R)
  1615. ratr_bitmap &= 0x000ff0ff;
  1616. else
  1617. ratr_bitmap &= 0x0f0ff0ff;
  1618. break;
  1619. }
  1620. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1621. ("ratr_bitmap :%x\n", ratr_bitmap));
  1622. *(u32 *)&rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
  1623. (ratr_index << 28));
  1624. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1625. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
  1626. "ratr_val:%x, %x:%x:%x:%x:%x\n",
  1627. ratr_index, ratr_bitmap,
  1628. rate_mask[0], rate_mask[1],
  1629. rate_mask[2], rate_mask[3],
  1630. rate_mask[4]));
  1631. rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1632. }
  1633. void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
  1634. {
  1635. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1636. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1637. u16 sifs_timer;
  1638. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1639. (u8 *)&mac->slot_time);
  1640. if (!mac->ht_enable)
  1641. sifs_timer = 0x0a0a;
  1642. else
  1643. sifs_timer = 0x1010;
  1644. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1645. }
  1646. bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  1647. {
  1648. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1649. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1650. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1651. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1652. u8 u1tmp;
  1653. bool actuallyset = false;
  1654. unsigned long flag;
  1655. if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
  1656. return false;
  1657. if (ppsc->swrf_processing)
  1658. return false;
  1659. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1660. if (ppsc->rfchange_inprogress) {
  1661. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1662. return false;
  1663. } else {
  1664. ppsc->rfchange_inprogress = true;
  1665. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1666. }
  1667. cur_rfstate = ppsc->rfpwr_state;
  1668. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1669. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1670. rtlpriv->intf_ops->disable_aspm(hw);
  1671. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1672. }
  1673. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
  1674. REG_MAC_PINMUX_CFG)&~(BIT(3)));
  1675. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1676. e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
  1677. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1678. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1679. ("GPIOChangeRF - HW Radio ON, RF ON\n"));
  1680. e_rfpowerstate_toset = ERFON;
  1681. ppsc->hwradiooff = false;
  1682. actuallyset = true;
  1683. } else if ((ppsc->hwradiooff == false)
  1684. && (e_rfpowerstate_toset == ERFOFF)) {
  1685. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1686. ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
  1687. e_rfpowerstate_toset = ERFOFF;
  1688. ppsc->hwradiooff = true;
  1689. actuallyset = true;
  1690. }
  1691. if (actuallyset) {
  1692. if (e_rfpowerstate_toset == ERFON) {
  1693. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  1694. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
  1695. rtlpriv->intf_ops->disable_aspm(hw);
  1696. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1697. }
  1698. }
  1699. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1700. ppsc->rfchange_inprogress = false;
  1701. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1702. if (e_rfpowerstate_toset == ERFOFF) {
  1703. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1704. rtlpriv->intf_ops->enable_aspm(hw);
  1705. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1706. }
  1707. }
  1708. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  1709. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1710. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1711. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
  1712. rtlpriv->intf_ops->enable_aspm(hw);
  1713. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  1714. }
  1715. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1716. ppsc->rfchange_inprogress = false;
  1717. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1718. } else {
  1719. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  1720. ppsc->rfchange_inprogress = false;
  1721. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  1722. }
  1723. *valid = 1;
  1724. return !ppsc->hwradiooff;
  1725. }
  1726. void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
  1727. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1728. bool is_wepkey, bool clear_all)
  1729. {
  1730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1731. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1732. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1733. u8 *macaddr = p_macaddr;
  1734. u32 entry_id = 0;
  1735. bool is_pairwise = false;
  1736. static u8 cam_const_addr[4][6] = {
  1737. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1738. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1739. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1740. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1741. };
  1742. static u8 cam_const_broad[] = {
  1743. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1744. };
  1745. if (clear_all) {
  1746. u8 idx = 0;
  1747. u8 cam_offset = 0;
  1748. u8 clear_number = 5;
  1749. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
  1750. for (idx = 0; idx < clear_number; idx++) {
  1751. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1752. rtl_cam_empty_entry(hw, cam_offset + idx);
  1753. if (idx < 5) {
  1754. memset(rtlpriv->sec.key_buf[idx], 0,
  1755. MAX_KEY_LEN);
  1756. rtlpriv->sec.key_len[idx] = 0;
  1757. }
  1758. }
  1759. } else {
  1760. switch (enc_algo) {
  1761. case WEP40_ENCRYPTION:
  1762. enc_algo = CAM_WEP40;
  1763. break;
  1764. case WEP104_ENCRYPTION:
  1765. enc_algo = CAM_WEP104;
  1766. break;
  1767. case TKIP_ENCRYPTION:
  1768. enc_algo = CAM_TKIP;
  1769. break;
  1770. case AESCCMP_ENCRYPTION:
  1771. enc_algo = CAM_AES;
  1772. break;
  1773. default:
  1774. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
  1775. "not process\n"));
  1776. enc_algo = CAM_TKIP;
  1777. break;
  1778. }
  1779. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1780. macaddr = cam_const_addr[key_index];
  1781. entry_id = key_index;
  1782. } else {
  1783. if (is_group) {
  1784. macaddr = cam_const_broad;
  1785. entry_id = key_index;
  1786. } else {
  1787. key_index = PAIRWISE_KEYIDX;
  1788. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1789. is_pairwise = true;
  1790. }
  1791. }
  1792. if (rtlpriv->sec.key_len[key_index] == 0) {
  1793. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1794. ("delete one entry\n"));
  1795. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1796. } else {
  1797. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1798. ("The insert KEY length is %d\n",
  1799. rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
  1800. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
  1801. ("The insert KEY is %x %x\n",
  1802. rtlpriv->sec.key_buf[0][0],
  1803. rtlpriv->sec.key_buf[0][1]));
  1804. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1805. ("add one entry\n"));
  1806. if (is_pairwise) {
  1807. RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
  1808. "Pairwiase Key content :",
  1809. rtlpriv->sec.pairwise_key,
  1810. rtlpriv->sec.
  1811. key_len[PAIRWISE_KEYIDX]);
  1812. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1813. ("set Pairwiase key\n"));
  1814. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1815. entry_id, enc_algo,
  1816. CAM_CONFIG_NO_USEDK,
  1817. rtlpriv->sec.
  1818. key_buf[key_index]);
  1819. } else {
  1820. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1821. ("set group key\n"));
  1822. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1823. rtl_cam_add_one_entry(hw,
  1824. rtlefuse->dev_addr,
  1825. PAIRWISE_KEYIDX,
  1826. CAM_PAIRWISE_KEY_POSITION,
  1827. enc_algo,
  1828. CAM_CONFIG_NO_USEDK,
  1829. rtlpriv->sec.key_buf
  1830. [entry_id]);
  1831. }
  1832. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1833. entry_id, enc_algo,
  1834. CAM_CONFIG_NO_USEDK,
  1835. rtlpriv->sec.key_buf[entry_id]);
  1836. }
  1837. }
  1838. }
  1839. }