3945.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "common.h"
  41. #include "commands.h"
  42. #include "iwl-eeprom.h"
  43. #include "iwl-led.h"
  44. #include "3945.h"
  45. /* Send led command */
  46. static int il3945_send_led_cmd(struct il_priv *il,
  47. struct il_led_cmd *led_cmd)
  48. {
  49. struct il_host_cmd cmd = {
  50. .id = C_LEDS,
  51. .len = sizeof(struct il_led_cmd),
  52. .data = led_cmd,
  53. .flags = CMD_ASYNC,
  54. .callback = NULL,
  55. };
  56. return il_send_cmd(il, &cmd);
  57. }
  58. const struct il_led_ops il3945_led_ops = {
  59. .cmd = il3945_send_led_cmd,
  60. };
  61. #define IL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  62. [RATE_##r##M_IDX] = { RATE_##r##M_PLCP, \
  63. RATE_##r##M_IEEE, \
  64. RATE_##ip##M_IDX, \
  65. RATE_##in##M_IDX, \
  66. RATE_##rp##M_IDX, \
  67. RATE_##rn##M_IDX, \
  68. RATE_##pp##M_IDX, \
  69. RATE_##np##M_IDX, \
  70. RATE_##r##M_IDX_TBL, \
  71. RATE_##ip##M_IDX_TBL }
  72. /*
  73. * Parameter order:
  74. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  75. *
  76. * If there isn't a valid next or previous rate then INV is used which
  77. * maps to RATE_INVALID
  78. *
  79. */
  80. const struct il3945_rate_info il3945_rates[RATE_COUNT_3945] = {
  81. IL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  82. IL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  83. IL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  84. IL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  85. IL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  86. IL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  87. IL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  88. IL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  89. IL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  90. IL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  91. IL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  92. IL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  93. };
  94. static inline u8 il3945_get_prev_ieee_rate(u8 rate_idx)
  95. {
  96. u8 rate = il3945_rates[rate_idx].prev_ieee;
  97. if (rate == RATE_INVALID)
  98. rate = rate_idx;
  99. return rate;
  100. }
  101. /* 1 = enable the il3945_disable_events() function */
  102. #define IL_EVT_DISABLE (0)
  103. #define IL_EVT_DISABLE_SIZE (1532/32)
  104. /**
  105. * il3945_disable_events - Disable selected events in uCode event log
  106. *
  107. * Disable an event by writing "1"s into "disable"
  108. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  109. * Default values of 0 enable uCode events to be logged.
  110. * Use for only special debugging. This function is just a placeholder as-is,
  111. * you'll need to provide the special bits! ...
  112. * ... and set IL_EVT_DISABLE to 1. */
  113. void il3945_disable_events(struct il_priv *il)
  114. {
  115. int i;
  116. u32 base; /* SRAM address of event log header */
  117. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  118. u32 array_size; /* # of u32 entries in array */
  119. static const u32 evt_disable[IL_EVT_DISABLE_SIZE] = {
  120. 0x00000000, /* 31 - 0 Event id numbers */
  121. 0x00000000, /* 63 - 32 */
  122. 0x00000000, /* 95 - 64 */
  123. 0x00000000, /* 127 - 96 */
  124. 0x00000000, /* 159 - 128 */
  125. 0x00000000, /* 191 - 160 */
  126. 0x00000000, /* 223 - 192 */
  127. 0x00000000, /* 255 - 224 */
  128. 0x00000000, /* 287 - 256 */
  129. 0x00000000, /* 319 - 288 */
  130. 0x00000000, /* 351 - 320 */
  131. 0x00000000, /* 383 - 352 */
  132. 0x00000000, /* 415 - 384 */
  133. 0x00000000, /* 447 - 416 */
  134. 0x00000000, /* 479 - 448 */
  135. 0x00000000, /* 511 - 480 */
  136. 0x00000000, /* 543 - 512 */
  137. 0x00000000, /* 575 - 544 */
  138. 0x00000000, /* 607 - 576 */
  139. 0x00000000, /* 639 - 608 */
  140. 0x00000000, /* 671 - 640 */
  141. 0x00000000, /* 703 - 672 */
  142. 0x00000000, /* 735 - 704 */
  143. 0x00000000, /* 767 - 736 */
  144. 0x00000000, /* 799 - 768 */
  145. 0x00000000, /* 831 - 800 */
  146. 0x00000000, /* 863 - 832 */
  147. 0x00000000, /* 895 - 864 */
  148. 0x00000000, /* 927 - 896 */
  149. 0x00000000, /* 959 - 928 */
  150. 0x00000000, /* 991 - 960 */
  151. 0x00000000, /* 1023 - 992 */
  152. 0x00000000, /* 1055 - 1024 */
  153. 0x00000000, /* 1087 - 1056 */
  154. 0x00000000, /* 1119 - 1088 */
  155. 0x00000000, /* 1151 - 1120 */
  156. 0x00000000, /* 1183 - 1152 */
  157. 0x00000000, /* 1215 - 1184 */
  158. 0x00000000, /* 1247 - 1216 */
  159. 0x00000000, /* 1279 - 1248 */
  160. 0x00000000, /* 1311 - 1280 */
  161. 0x00000000, /* 1343 - 1312 */
  162. 0x00000000, /* 1375 - 1344 */
  163. 0x00000000, /* 1407 - 1376 */
  164. 0x00000000, /* 1439 - 1408 */
  165. 0x00000000, /* 1471 - 1440 */
  166. 0x00000000, /* 1503 - 1472 */
  167. };
  168. base = le32_to_cpu(il->card_alive.log_event_table_ptr);
  169. if (!il3945_hw_valid_rtc_data_addr(base)) {
  170. IL_ERR("Invalid event log pointer 0x%08X\n", base);
  171. return;
  172. }
  173. disable_ptr = il_read_targ_mem(il, base + (4 * sizeof(u32)));
  174. array_size = il_read_targ_mem(il, base + (5 * sizeof(u32)));
  175. if (IL_EVT_DISABLE && array_size == IL_EVT_DISABLE_SIZE) {
  176. D_INFO("Disabling selected uCode log events at 0x%x\n",
  177. disable_ptr);
  178. for (i = 0; i < IL_EVT_DISABLE_SIZE; i++)
  179. il_write_targ_mem(il,
  180. disable_ptr + (i * sizeof(u32)),
  181. evt_disable[i]);
  182. } else {
  183. D_INFO("Selected uCode log events may be disabled\n");
  184. D_INFO(" by writing \"1\"s into disable bitmap\n");
  185. D_INFO(" in SRAM at 0x%x, size %d u32s\n",
  186. disable_ptr, array_size);
  187. }
  188. }
  189. static int il3945_hwrate_to_plcp_idx(u8 plcp)
  190. {
  191. int idx;
  192. for (idx = 0; idx < RATE_COUNT_3945; idx++)
  193. if (il3945_rates[idx].plcp == plcp)
  194. return idx;
  195. return -1;
  196. }
  197. #ifdef CONFIG_IWLEGACY_DEBUG
  198. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  199. static const char *il3945_get_tx_fail_reason(u32 status)
  200. {
  201. switch (status & TX_STATUS_MSK) {
  202. case TX_3945_STATUS_SUCCESS:
  203. return "SUCCESS";
  204. TX_STATUS_ENTRY(SHORT_LIMIT);
  205. TX_STATUS_ENTRY(LONG_LIMIT);
  206. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  207. TX_STATUS_ENTRY(MGMNT_ABORT);
  208. TX_STATUS_ENTRY(NEXT_FRAG);
  209. TX_STATUS_ENTRY(LIFE_EXPIRE);
  210. TX_STATUS_ENTRY(DEST_PS);
  211. TX_STATUS_ENTRY(ABORTED);
  212. TX_STATUS_ENTRY(BT_RETRY);
  213. TX_STATUS_ENTRY(STA_INVALID);
  214. TX_STATUS_ENTRY(FRAG_DROPPED);
  215. TX_STATUS_ENTRY(TID_DISABLE);
  216. TX_STATUS_ENTRY(FRAME_FLUSHED);
  217. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  218. TX_STATUS_ENTRY(TX_LOCKED);
  219. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  220. }
  221. return "UNKNOWN";
  222. }
  223. #else
  224. static inline const char *il3945_get_tx_fail_reason(u32 status)
  225. {
  226. return "";
  227. }
  228. #endif
  229. /*
  230. * get ieee prev rate from rate scale table.
  231. * for A and B mode we need to overright prev
  232. * value
  233. */
  234. int il3945_rs_next_rate(struct il_priv *il, int rate)
  235. {
  236. int next_rate = il3945_get_prev_ieee_rate(rate);
  237. switch (il->band) {
  238. case IEEE80211_BAND_5GHZ:
  239. if (rate == RATE_12M_IDX)
  240. next_rate = RATE_9M_IDX;
  241. else if (rate == RATE_6M_IDX)
  242. next_rate = RATE_6M_IDX;
  243. break;
  244. case IEEE80211_BAND_2GHZ:
  245. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  246. il_is_associated(il)) {
  247. if (rate == RATE_11M_IDX)
  248. next_rate = RATE_5M_IDX;
  249. }
  250. break;
  251. default:
  252. break;
  253. }
  254. return next_rate;
  255. }
  256. /**
  257. * il3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  258. *
  259. * When FW advances 'R' idx, all entries between old and new 'R' idx
  260. * need to be reclaimed. As result, some free space forms. If there is
  261. * enough free space (> low mark), wake the stack that feeds us.
  262. */
  263. static void il3945_tx_queue_reclaim(struct il_priv *il,
  264. int txq_id, int idx)
  265. {
  266. struct il_tx_queue *txq = &il->txq[txq_id];
  267. struct il_queue *q = &txq->q;
  268. struct il_tx_info *tx_info;
  269. BUG_ON(txq_id == IL39_CMD_QUEUE_NUM);
  270. for (idx = il_queue_inc_wrap(idx, q->n_bd);
  271. q->read_ptr != idx;
  272. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  273. tx_info = &txq->txb[txq->q.read_ptr];
  274. ieee80211_tx_status_irqsafe(il->hw, tx_info->skb);
  275. tx_info->skb = NULL;
  276. il->cfg->ops->lib->txq_free_tfd(il, txq);
  277. }
  278. if (il_queue_space(q) > q->low_mark && txq_id >= 0 &&
  279. txq_id != IL39_CMD_QUEUE_NUM && il->mac80211_registered)
  280. il_wake_queue(il, txq);
  281. }
  282. /**
  283. * il3945_hdl_tx - Handle Tx response
  284. */
  285. static void il3945_hdl_tx(struct il_priv *il,
  286. struct il_rx_buf *rxb)
  287. {
  288. struct il_rx_pkt *pkt = rxb_addr(rxb);
  289. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  290. int txq_id = SEQ_TO_QUEUE(sequence);
  291. int idx = SEQ_TO_IDX(sequence);
  292. struct il_tx_queue *txq = &il->txq[txq_id];
  293. struct ieee80211_tx_info *info;
  294. struct il3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  295. u32 status = le32_to_cpu(tx_resp->status);
  296. int rate_idx;
  297. int fail;
  298. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  299. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  300. "is out of range [0-%d] %d %d\n", txq_id,
  301. idx, txq->q.n_bd, txq->q.write_ptr,
  302. txq->q.read_ptr);
  303. return;
  304. }
  305. txq->time_stamp = jiffies;
  306. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  307. ieee80211_tx_info_clear_status(info);
  308. /* Fill the MRR chain with some info about on-chip retransmissions */
  309. rate_idx = il3945_hwrate_to_plcp_idx(tx_resp->rate);
  310. if (info->band == IEEE80211_BAND_5GHZ)
  311. rate_idx -= IL_FIRST_OFDM_RATE;
  312. fail = tx_resp->failure_frame;
  313. info->status.rates[0].idx = rate_idx;
  314. info->status.rates[0].count = fail + 1; /* add final attempt */
  315. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  316. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  317. IEEE80211_TX_STAT_ACK : 0;
  318. D_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  319. txq_id, il3945_get_tx_fail_reason(status), status,
  320. tx_resp->rate, tx_resp->failure_frame);
  321. D_TX_REPLY("Tx queue reclaim %d\n", idx);
  322. il3945_tx_queue_reclaim(il, txq_id, idx);
  323. if (status & TX_ABORT_REQUIRED_MSK)
  324. IL_ERR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  325. }
  326. /*****************************************************************************
  327. *
  328. * Intel PRO/Wireless 3945ABG/BG Network Connection
  329. *
  330. * RX handler implementations
  331. *
  332. *****************************************************************************/
  333. #ifdef CONFIG_IWLEGACY_DEBUGFS
  334. static void il3945_accumulative_stats(struct il_priv *il,
  335. __le32 *stats)
  336. {
  337. int i;
  338. __le32 *prev_stats;
  339. u32 *accum_stats;
  340. u32 *delta, *max_delta;
  341. prev_stats = (__le32 *)&il->_3945.stats;
  342. accum_stats = (u32 *)&il->_3945.accum_stats;
  343. delta = (u32 *)&il->_3945.delta_stats;
  344. max_delta = (u32 *)&il->_3945.max_delta;
  345. for (i = sizeof(__le32); i < sizeof(struct il3945_notif_stats);
  346. i += sizeof(__le32), stats++, prev_stats++, delta++,
  347. max_delta++, accum_stats++) {
  348. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  349. *delta = (le32_to_cpu(*stats) -
  350. le32_to_cpu(*prev_stats));
  351. *accum_stats += *delta;
  352. if (*delta > *max_delta)
  353. *max_delta = *delta;
  354. }
  355. }
  356. /* reset accumulative stats for "no-counter" type stats */
  357. il->_3945.accum_stats.general.temperature =
  358. il->_3945.stats.general.temperature;
  359. il->_3945.accum_stats.general.ttl_timestamp =
  360. il->_3945.stats.general.ttl_timestamp;
  361. }
  362. #endif
  363. void il3945_hdl_stats(struct il_priv *il,
  364. struct il_rx_buf *rxb)
  365. {
  366. struct il_rx_pkt *pkt = rxb_addr(rxb);
  367. D_RX("Statistics notification received (%d vs %d).\n",
  368. (int)sizeof(struct il3945_notif_stats),
  369. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  370. #ifdef CONFIG_IWLEGACY_DEBUGFS
  371. il3945_accumulative_stats(il, (__le32 *)&pkt->u.raw);
  372. #endif
  373. memcpy(&il->_3945.stats, pkt->u.raw, sizeof(il->_3945.stats));
  374. }
  375. void il3945_hdl_c_stats(struct il_priv *il,
  376. struct il_rx_buf *rxb)
  377. {
  378. struct il_rx_pkt *pkt = rxb_addr(rxb);
  379. __le32 *flag = (__le32 *)&pkt->u.raw;
  380. if (le32_to_cpu(*flag) & UCODE_STATS_CLEAR_MSK) {
  381. #ifdef CONFIG_IWLEGACY_DEBUGFS
  382. memset(&il->_3945.accum_stats, 0,
  383. sizeof(struct il3945_notif_stats));
  384. memset(&il->_3945.delta_stats, 0,
  385. sizeof(struct il3945_notif_stats));
  386. memset(&il->_3945.max_delta, 0,
  387. sizeof(struct il3945_notif_stats));
  388. #endif
  389. D_RX("Statistics have been cleared\n");
  390. }
  391. il3945_hdl_stats(il, rxb);
  392. }
  393. /******************************************************************************
  394. *
  395. * Misc. internal state and helper functions
  396. *
  397. ******************************************************************************/
  398. /* This is necessary only for a number of stats, see the caller. */
  399. static int il3945_is_network_packet(struct il_priv *il,
  400. struct ieee80211_hdr *header)
  401. {
  402. /* Filter incoming packets to determine if they are targeted toward
  403. * this network, discarding packets coming from ourselves */
  404. switch (il->iw_mode) {
  405. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  406. /* packets to our IBSS update information */
  407. return !compare_ether_addr(header->addr3, il->bssid);
  408. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  409. /* packets to our IBSS update information */
  410. return !compare_ether_addr(header->addr2, il->bssid);
  411. default:
  412. return 1;
  413. }
  414. }
  415. static void il3945_pass_packet_to_mac80211(struct il_priv *il,
  416. struct il_rx_buf *rxb,
  417. struct ieee80211_rx_status *stats)
  418. {
  419. struct il_rx_pkt *pkt = rxb_addr(rxb);
  420. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  421. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  422. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  423. u16 len = le16_to_cpu(rx_hdr->len);
  424. struct sk_buff *skb;
  425. __le16 fc = hdr->frame_control;
  426. /* We received data from the HW, so stop the watchdog */
  427. if (unlikely(len + IL39_RX_FRAME_SIZE >
  428. PAGE_SIZE << il->hw_params.rx_page_order)) {
  429. D_DROP("Corruption detected!\n");
  430. return;
  431. }
  432. /* We only process data packets if the interface is open */
  433. if (unlikely(!il->is_open)) {
  434. D_DROP(
  435. "Dropping packet while interface is not open.\n");
  436. return;
  437. }
  438. skb = dev_alloc_skb(128);
  439. if (!skb) {
  440. IL_ERR("dev_alloc_skb failed\n");
  441. return;
  442. }
  443. if (!il3945_mod_params.sw_crypto)
  444. il_set_decrypted_flag(il,
  445. (struct ieee80211_hdr *)rxb_addr(rxb),
  446. le32_to_cpu(rx_end->status), stats);
  447. skb_add_rx_frag(skb, 0, rxb->page,
  448. (void *)rx_hdr->payload - (void *)pkt, len);
  449. il_update_stats(il, false, fc, len);
  450. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  451. ieee80211_rx(il->hw, skb);
  452. il->alloc_rxb_page--;
  453. rxb->page = NULL;
  454. }
  455. #define IL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  456. static void il3945_hdl_rx(struct il_priv *il,
  457. struct il_rx_buf *rxb)
  458. {
  459. struct ieee80211_hdr *header;
  460. struct ieee80211_rx_status rx_status;
  461. struct il_rx_pkt *pkt = rxb_addr(rxb);
  462. struct il3945_rx_frame_stats *rx_stats = IL_RX_STATS(pkt);
  463. struct il3945_rx_frame_hdr *rx_hdr = IL_RX_HDR(pkt);
  464. struct il3945_rx_frame_end *rx_end = IL_RX_END(pkt);
  465. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  466. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  467. u8 network_packet;
  468. rx_status.flag = 0;
  469. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  470. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  471. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  472. rx_status.freq =
  473. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  474. rx_status.band);
  475. rx_status.rate_idx = il3945_hwrate_to_plcp_idx(rx_hdr->rate);
  476. if (rx_status.band == IEEE80211_BAND_5GHZ)
  477. rx_status.rate_idx -= IL_FIRST_OFDM_RATE;
  478. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  479. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  480. /* set the preamble flag if appropriate */
  481. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  482. rx_status.flag |= RX_FLAG_SHORTPRE;
  483. if ((unlikely(rx_stats->phy_count > 20))) {
  484. D_DROP("dsp size out of range [0,20]: %d/n",
  485. rx_stats->phy_count);
  486. return;
  487. }
  488. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  489. !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  490. D_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  491. return;
  492. }
  493. /* Convert 3945's rssi indicator to dBm */
  494. rx_status.signal = rx_stats->rssi - IL39_RSSI_OFFSET;
  495. D_STATS("Rssi %d sig_avg %d noise_diff %d\n",
  496. rx_status.signal, rx_stats_sig_avg,
  497. rx_stats_noise_diff);
  498. header = (struct ieee80211_hdr *)IL_RX_DATA(pkt);
  499. network_packet = il3945_is_network_packet(il, header);
  500. D_STATS("[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  501. network_packet ? '*' : ' ',
  502. le16_to_cpu(rx_hdr->channel),
  503. rx_status.signal, rx_status.signal,
  504. rx_status.rate_idx);
  505. il_dbg_log_rx_data_frame(il, le16_to_cpu(rx_hdr->len),
  506. header);
  507. if (network_packet) {
  508. il->_3945.last_beacon_time =
  509. le32_to_cpu(rx_end->beacon_timestamp);
  510. il->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  511. il->_3945.last_rx_rssi = rx_status.signal;
  512. }
  513. il3945_pass_packet_to_mac80211(il, rxb, &rx_status);
  514. }
  515. int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il,
  516. struct il_tx_queue *txq,
  517. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  518. {
  519. int count;
  520. struct il_queue *q;
  521. struct il3945_tfd *tfd, *tfd_tmp;
  522. q = &txq->q;
  523. tfd_tmp = (struct il3945_tfd *)txq->tfds;
  524. tfd = &tfd_tmp[q->write_ptr];
  525. if (reset)
  526. memset(tfd, 0, sizeof(*tfd));
  527. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  528. if (count >= NUM_TFD_CHUNKS || count < 0) {
  529. IL_ERR("Error can not send more than %d chunks\n",
  530. NUM_TFD_CHUNKS);
  531. return -EINVAL;
  532. }
  533. tfd->tbs[count].addr = cpu_to_le32(addr);
  534. tfd->tbs[count].len = cpu_to_le32(len);
  535. count++;
  536. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  537. TFD_CTL_PAD_SET(pad));
  538. return 0;
  539. }
  540. /**
  541. * il3945_hw_txq_free_tfd - Free one TFD, those at idx [txq->q.read_ptr]
  542. *
  543. * Does NOT advance any idxes
  544. */
  545. void il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  546. {
  547. struct il3945_tfd *tfd_tmp = (struct il3945_tfd *)txq->tfds;
  548. int idx = txq->q.read_ptr;
  549. struct il3945_tfd *tfd = &tfd_tmp[idx];
  550. struct pci_dev *dev = il->pci_dev;
  551. int i;
  552. int counter;
  553. /* sanity check */
  554. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  555. if (counter > NUM_TFD_CHUNKS) {
  556. IL_ERR("Too many chunks: %i\n", counter);
  557. /* @todo issue fatal error, it is quite serious situation */
  558. return;
  559. }
  560. /* Unmap tx_cmd */
  561. if (counter)
  562. pci_unmap_single(dev,
  563. dma_unmap_addr(&txq->meta[idx], mapping),
  564. dma_unmap_len(&txq->meta[idx], len),
  565. PCI_DMA_TODEVICE);
  566. /* unmap chunks if any */
  567. for (i = 1; i < counter; i++)
  568. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  569. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  570. /* free SKB */
  571. if (txq->txb) {
  572. struct sk_buff *skb;
  573. skb = txq->txb[txq->q.read_ptr].skb;
  574. /* can be called from irqs-disabled context */
  575. if (skb) {
  576. dev_kfree_skb_any(skb);
  577. txq->txb[txq->q.read_ptr].skb = NULL;
  578. }
  579. }
  580. }
  581. /**
  582. * il3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  583. *
  584. */
  585. void il3945_hw_build_tx_cmd_rate(struct il_priv *il,
  586. struct il_device_cmd *cmd,
  587. struct ieee80211_tx_info *info,
  588. struct ieee80211_hdr *hdr,
  589. int sta_id, int tx_id)
  590. {
  591. u16 hw_value = ieee80211_get_tx_rate(il->hw, info)->hw_value;
  592. u16 rate_idx = min(hw_value & 0xffff, RATE_COUNT_3945);
  593. u16 rate_mask;
  594. int rate;
  595. u8 rts_retry_limit;
  596. u8 data_retry_limit;
  597. __le32 tx_flags;
  598. __le16 fc = hdr->frame_control;
  599. struct il3945_tx_cmd *tx_cmd = (struct il3945_tx_cmd *)cmd->cmd.payload;
  600. rate = il3945_rates[rate_idx].plcp;
  601. tx_flags = tx_cmd->tx_flags;
  602. /* We need to figure out how to get the sta->supp_rates while
  603. * in this running context */
  604. rate_mask = RATES_MASK_3945;
  605. /* Set retry limit on DATA packets and Probe Responses*/
  606. if (ieee80211_is_probe_resp(fc))
  607. data_retry_limit = 3;
  608. else
  609. data_retry_limit = IL_DEFAULT_TX_RETRY;
  610. tx_cmd->data_retry_limit = data_retry_limit;
  611. if (tx_id >= IL39_CMD_QUEUE_NUM)
  612. rts_retry_limit = 3;
  613. else
  614. rts_retry_limit = 7;
  615. if (data_retry_limit < rts_retry_limit)
  616. rts_retry_limit = data_retry_limit;
  617. tx_cmd->rts_retry_limit = rts_retry_limit;
  618. tx_cmd->rate = rate;
  619. tx_cmd->tx_flags = tx_flags;
  620. /* OFDM */
  621. tx_cmd->supp_rates[0] =
  622. ((rate_mask & IL_OFDM_RATES_MASK) >> IL_FIRST_OFDM_RATE) & 0xFF;
  623. /* CCK */
  624. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  625. D_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  626. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  627. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  628. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  629. }
  630. static u8 il3945_sync_sta(struct il_priv *il, int sta_id, u16 tx_rate)
  631. {
  632. unsigned long flags_spin;
  633. struct il_station_entry *station;
  634. if (sta_id == IL_INVALID_STATION)
  635. return IL_INVALID_STATION;
  636. spin_lock_irqsave(&il->sta_lock, flags_spin);
  637. station = &il->stations[sta_id];
  638. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  639. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  640. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  641. il_send_add_sta(il, &station->sta, CMD_ASYNC);
  642. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  643. D_RATE("SCALE sync station %d to rate %d\n",
  644. sta_id, tx_rate);
  645. return sta_id;
  646. }
  647. static void il3945_set_pwr_vmain(struct il_priv *il)
  648. {
  649. /*
  650. * (for documentation purposes)
  651. * to set power to V_AUX, do
  652. if (pci_pme_capable(il->pci_dev, PCI_D3cold)) {
  653. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  654. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  655. ~APMG_PS_CTRL_MSK_PWR_SRC);
  656. _il_poll_bit(il, CSR_GPIO_IN,
  657. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  658. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  659. }
  660. */
  661. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  662. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  663. ~APMG_PS_CTRL_MSK_PWR_SRC);
  664. _il_poll_bit(il, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  665. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  666. }
  667. static int il3945_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  668. {
  669. il_wr(il, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  670. il_wr(il, FH39_RCSR_RPTR_ADDR(0),
  671. rxq->rb_stts_dma);
  672. il_wr(il, FH39_RCSR_WPTR(0), 0);
  673. il_wr(il, FH39_RCSR_CONFIG(0),
  674. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  675. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  676. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  677. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  678. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  679. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  680. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  681. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  682. /* fake read to flush all prev I/O */
  683. il_rd(il, FH39_RSSR_CTRL);
  684. return 0;
  685. }
  686. static int il3945_tx_reset(struct il_priv *il)
  687. {
  688. /* bypass mode */
  689. il_wr_prph(il, ALM_SCD_MODE_REG, 0x2);
  690. /* RA 0 is active */
  691. il_wr_prph(il, ALM_SCD_ARASTAT_REG, 0x01);
  692. /* all 6 fifo are active */
  693. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0x3f);
  694. il_wr_prph(il, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  695. il_wr_prph(il, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  696. il_wr_prph(il, ALM_SCD_TXF4MF_REG, 0x000004);
  697. il_wr_prph(il, ALM_SCD_TXF5MF_REG, 0x000005);
  698. il_wr(il, FH39_TSSR_CBB_BASE,
  699. il->_3945.shared_phys);
  700. il_wr(il, FH39_TSSR_MSG_CONFIG,
  701. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  702. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  703. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  704. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  705. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  706. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  707. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  708. return 0;
  709. }
  710. /**
  711. * il3945_txq_ctx_reset - Reset TX queue context
  712. *
  713. * Destroys all DMA structures and initialize them again
  714. */
  715. static int il3945_txq_ctx_reset(struct il_priv *il)
  716. {
  717. int rc;
  718. int txq_id, slots_num;
  719. il3945_hw_txq_ctx_free(il);
  720. /* allocate tx queue structure */
  721. rc = il_alloc_txq_mem(il);
  722. if (rc)
  723. return rc;
  724. /* Tx CMD queue */
  725. rc = il3945_tx_reset(il);
  726. if (rc)
  727. goto error;
  728. /* Tx queue(s) */
  729. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  730. slots_num = (txq_id == IL39_CMD_QUEUE_NUM) ?
  731. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  732. rc = il_tx_queue_init(il, &il->txq[txq_id],
  733. slots_num, txq_id);
  734. if (rc) {
  735. IL_ERR("Tx %d queue init failed\n", txq_id);
  736. goto error;
  737. }
  738. }
  739. return rc;
  740. error:
  741. il3945_hw_txq_ctx_free(il);
  742. return rc;
  743. }
  744. /*
  745. * Start up 3945's basic functionality after it has been reset
  746. * (e.g. after platform boot, or shutdown via il_apm_stop())
  747. * NOTE: This does not load uCode nor start the embedded processor
  748. */
  749. static int il3945_apm_init(struct il_priv *il)
  750. {
  751. int ret = il_apm_init(il);
  752. /* Clear APMG (NIC's internal power management) interrupts */
  753. il_wr_prph(il, APMG_RTC_INT_MSK_REG, 0x0);
  754. il_wr_prph(il, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  755. /* Reset radio chip */
  756. il_set_bits_prph(il, APMG_PS_CTRL_REG,
  757. APMG_PS_CTRL_VAL_RESET_REQ);
  758. udelay(5);
  759. il_clear_bits_prph(il, APMG_PS_CTRL_REG,
  760. APMG_PS_CTRL_VAL_RESET_REQ);
  761. return ret;
  762. }
  763. static void il3945_nic_config(struct il_priv *il)
  764. {
  765. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  766. unsigned long flags;
  767. u8 rev_id = il->pci_dev->revision;
  768. spin_lock_irqsave(&il->lock, flags);
  769. /* Determine HW type */
  770. D_INFO("HW Revision ID = 0x%X\n", rev_id);
  771. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  772. D_INFO("RTP type\n");
  773. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  774. D_INFO("3945 RADIO-MB type\n");
  775. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  776. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  777. } else {
  778. D_INFO("3945 RADIO-MM type\n");
  779. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  780. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  781. }
  782. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  783. D_INFO("SKU OP mode is mrc\n");
  784. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  785. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  786. } else
  787. D_INFO("SKU OP mode is basic\n");
  788. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  789. D_INFO("3945ABG revision is 0x%X\n",
  790. eeprom->board_revision);
  791. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  792. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  793. } else {
  794. D_INFO("3945ABG revision is 0x%X\n",
  795. eeprom->board_revision);
  796. il_clear_bit(il, CSR_HW_IF_CONFIG_REG,
  797. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  798. }
  799. if (eeprom->almgor_m_version <= 1) {
  800. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  801. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  802. D_INFO("Card M type A version is 0x%X\n",
  803. eeprom->almgor_m_version);
  804. } else {
  805. D_INFO("Card M type B version is 0x%X\n",
  806. eeprom->almgor_m_version);
  807. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  808. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  809. }
  810. spin_unlock_irqrestore(&il->lock, flags);
  811. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  812. D_RF_KILL("SW RF KILL supported in EEPROM.\n");
  813. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  814. D_RF_KILL("HW RF KILL supported in EEPROM.\n");
  815. }
  816. int il3945_hw_nic_init(struct il_priv *il)
  817. {
  818. int rc;
  819. unsigned long flags;
  820. struct il_rx_queue *rxq = &il->rxq;
  821. spin_lock_irqsave(&il->lock, flags);
  822. il->cfg->ops->lib->apm_ops.init(il);
  823. spin_unlock_irqrestore(&il->lock, flags);
  824. il3945_set_pwr_vmain(il);
  825. il->cfg->ops->lib->apm_ops.config(il);
  826. /* Allocate the RX queue, or reset if it is already allocated */
  827. if (!rxq->bd) {
  828. rc = il_rx_queue_alloc(il);
  829. if (rc) {
  830. IL_ERR("Unable to initialize Rx queue\n");
  831. return -ENOMEM;
  832. }
  833. } else
  834. il3945_rx_queue_reset(il, rxq);
  835. il3945_rx_replenish(il);
  836. il3945_rx_init(il, rxq);
  837. /* Look at using this instead:
  838. rxq->need_update = 1;
  839. il_rx_queue_update_write_ptr(il, rxq);
  840. */
  841. il_wr(il, FH39_RCSR_WPTR(0), rxq->write & ~7);
  842. rc = il3945_txq_ctx_reset(il);
  843. if (rc)
  844. return rc;
  845. set_bit(S_INIT, &il->status);
  846. return 0;
  847. }
  848. /**
  849. * il3945_hw_txq_ctx_free - Free TXQ Context
  850. *
  851. * Destroy all TX DMA queues and structures
  852. */
  853. void il3945_hw_txq_ctx_free(struct il_priv *il)
  854. {
  855. int txq_id;
  856. /* Tx queues */
  857. if (il->txq)
  858. for (txq_id = 0; txq_id < il->hw_params.max_txq_num;
  859. txq_id++)
  860. if (txq_id == IL39_CMD_QUEUE_NUM)
  861. il_cmd_queue_free(il);
  862. else
  863. il_tx_queue_free(il, txq_id);
  864. /* free tx queue structure */
  865. il_txq_mem(il);
  866. }
  867. void il3945_hw_txq_ctx_stop(struct il_priv *il)
  868. {
  869. int txq_id;
  870. /* stop SCD */
  871. il_wr_prph(il, ALM_SCD_MODE_REG, 0);
  872. il_wr_prph(il, ALM_SCD_TXFACT_REG, 0);
  873. /* reset TFD queues */
  874. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  875. il_wr(il, FH39_TCSR_CONFIG(txq_id), 0x0);
  876. il_poll_bit(il, FH39_TSSR_TX_STATUS,
  877. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  878. 1000);
  879. }
  880. il3945_hw_txq_ctx_free(il);
  881. }
  882. /**
  883. * il3945_hw_reg_adjust_power_by_temp
  884. * return idx delta into power gain settings table
  885. */
  886. static int il3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  887. {
  888. return (new_reading - old_reading) * (-11) / 100;
  889. }
  890. /**
  891. * il3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  892. */
  893. static inline int il3945_hw_reg_temp_out_of_range(int temperature)
  894. {
  895. return (temperature < -260 || temperature > 25) ? 1 : 0;
  896. }
  897. int il3945_hw_get_temperature(struct il_priv *il)
  898. {
  899. return _il_rd(il, CSR_UCODE_DRV_GP2);
  900. }
  901. /**
  902. * il3945_hw_reg_txpower_get_temperature
  903. * get the current temperature by reading from NIC
  904. */
  905. static int il3945_hw_reg_txpower_get_temperature(struct il_priv *il)
  906. {
  907. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  908. int temperature;
  909. temperature = il3945_hw_get_temperature(il);
  910. /* driver's okay range is -260 to +25.
  911. * human readable okay range is 0 to +285 */
  912. D_INFO("Temperature: %d\n", temperature + IL_TEMP_CONVERT);
  913. /* handle insane temp reading */
  914. if (il3945_hw_reg_temp_out_of_range(temperature)) {
  915. IL_ERR("Error bad temperature value %d\n", temperature);
  916. /* if really really hot(?),
  917. * substitute the 3rd band/group's temp measured at factory */
  918. if (il->last_temperature > 100)
  919. temperature = eeprom->groups[2].temperature;
  920. else /* else use most recent "sane" value from driver */
  921. temperature = il->last_temperature;
  922. }
  923. return temperature; /* raw, not "human readable" */
  924. }
  925. /* Adjust Txpower only if temperature variance is greater than threshold.
  926. *
  927. * Both are lower than older versions' 9 degrees */
  928. #define IL_TEMPERATURE_LIMIT_TIMER 6
  929. /**
  930. * il3945_is_temp_calib_needed - determines if new calibration is needed
  931. *
  932. * records new temperature in tx_mgr->temperature.
  933. * replaces tx_mgr->last_temperature *only* if calib needed
  934. * (assumes caller will actually do the calibration!). */
  935. static int il3945_is_temp_calib_needed(struct il_priv *il)
  936. {
  937. int temp_diff;
  938. il->temperature = il3945_hw_reg_txpower_get_temperature(il);
  939. temp_diff = il->temperature - il->last_temperature;
  940. /* get absolute value */
  941. if (temp_diff < 0) {
  942. D_POWER("Getting cooler, delta %d,\n", temp_diff);
  943. temp_diff = -temp_diff;
  944. } else if (temp_diff == 0)
  945. D_POWER("Same temp,\n");
  946. else
  947. D_POWER("Getting warmer, delta %d,\n", temp_diff);
  948. /* if we don't need calibration, *don't* update last_temperature */
  949. if (temp_diff < IL_TEMPERATURE_LIMIT_TIMER) {
  950. D_POWER("Timed thermal calib not needed\n");
  951. return 0;
  952. }
  953. D_POWER("Timed thermal calib needed\n");
  954. /* assume that caller will actually do calib ...
  955. * update the "last temperature" value */
  956. il->last_temperature = il->temperature;
  957. return 1;
  958. }
  959. #define IL_MAX_GAIN_ENTRIES 78
  960. #define IL_CCK_FROM_OFDM_POWER_DIFF -5
  961. #define IL_CCK_FROM_OFDM_IDX_DIFF (10)
  962. /* radio and DSP power table, each step is 1/2 dB.
  963. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  964. static struct il3945_tx_power power_gain_table[2][IL_MAX_GAIN_ENTRIES] = {
  965. {
  966. {251, 127}, /* 2.4 GHz, highest power */
  967. {251, 127},
  968. {251, 127},
  969. {251, 127},
  970. {251, 125},
  971. {251, 110},
  972. {251, 105},
  973. {251, 98},
  974. {187, 125},
  975. {187, 115},
  976. {187, 108},
  977. {187, 99},
  978. {243, 119},
  979. {243, 111},
  980. {243, 105},
  981. {243, 97},
  982. {243, 92},
  983. {211, 106},
  984. {211, 100},
  985. {179, 120},
  986. {179, 113},
  987. {179, 107},
  988. {147, 125},
  989. {147, 119},
  990. {147, 112},
  991. {147, 106},
  992. {147, 101},
  993. {147, 97},
  994. {147, 91},
  995. {115, 107},
  996. {235, 121},
  997. {235, 115},
  998. {235, 109},
  999. {203, 127},
  1000. {203, 121},
  1001. {203, 115},
  1002. {203, 108},
  1003. {203, 102},
  1004. {203, 96},
  1005. {203, 92},
  1006. {171, 110},
  1007. {171, 104},
  1008. {171, 98},
  1009. {139, 116},
  1010. {227, 125},
  1011. {227, 119},
  1012. {227, 113},
  1013. {227, 107},
  1014. {227, 101},
  1015. {227, 96},
  1016. {195, 113},
  1017. {195, 106},
  1018. {195, 102},
  1019. {195, 95},
  1020. {163, 113},
  1021. {163, 106},
  1022. {163, 102},
  1023. {163, 95},
  1024. {131, 113},
  1025. {131, 106},
  1026. {131, 102},
  1027. {131, 95},
  1028. {99, 113},
  1029. {99, 106},
  1030. {99, 102},
  1031. {99, 95},
  1032. {67, 113},
  1033. {67, 106},
  1034. {67, 102},
  1035. {67, 95},
  1036. {35, 113},
  1037. {35, 106},
  1038. {35, 102},
  1039. {35, 95},
  1040. {3, 113},
  1041. {3, 106},
  1042. {3, 102},
  1043. {3, 95} }, /* 2.4 GHz, lowest power */
  1044. {
  1045. {251, 127}, /* 5.x GHz, highest power */
  1046. {251, 120},
  1047. {251, 114},
  1048. {219, 119},
  1049. {219, 101},
  1050. {187, 113},
  1051. {187, 102},
  1052. {155, 114},
  1053. {155, 103},
  1054. {123, 117},
  1055. {123, 107},
  1056. {123, 99},
  1057. {123, 92},
  1058. {91, 108},
  1059. {59, 125},
  1060. {59, 118},
  1061. {59, 109},
  1062. {59, 102},
  1063. {59, 96},
  1064. {59, 90},
  1065. {27, 104},
  1066. {27, 98},
  1067. {27, 92},
  1068. {115, 118},
  1069. {115, 111},
  1070. {115, 104},
  1071. {83, 126},
  1072. {83, 121},
  1073. {83, 113},
  1074. {83, 105},
  1075. {83, 99},
  1076. {51, 118},
  1077. {51, 111},
  1078. {51, 104},
  1079. {51, 98},
  1080. {19, 116},
  1081. {19, 109},
  1082. {19, 102},
  1083. {19, 98},
  1084. {19, 93},
  1085. {171, 113},
  1086. {171, 107},
  1087. {171, 99},
  1088. {139, 120},
  1089. {139, 113},
  1090. {139, 107},
  1091. {139, 99},
  1092. {107, 120},
  1093. {107, 113},
  1094. {107, 107},
  1095. {107, 99},
  1096. {75, 120},
  1097. {75, 113},
  1098. {75, 107},
  1099. {75, 99},
  1100. {43, 120},
  1101. {43, 113},
  1102. {43, 107},
  1103. {43, 99},
  1104. {11, 120},
  1105. {11, 113},
  1106. {11, 107},
  1107. {11, 99},
  1108. {131, 107},
  1109. {131, 99},
  1110. {99, 120},
  1111. {99, 113},
  1112. {99, 107},
  1113. {99, 99},
  1114. {67, 120},
  1115. {67, 113},
  1116. {67, 107},
  1117. {67, 99},
  1118. {35, 120},
  1119. {35, 113},
  1120. {35, 107},
  1121. {35, 99},
  1122. {3, 120} } /* 5.x GHz, lowest power */
  1123. };
  1124. static inline u8 il3945_hw_reg_fix_power_idx(int idx)
  1125. {
  1126. if (idx < 0)
  1127. return 0;
  1128. if (idx >= IL_MAX_GAIN_ENTRIES)
  1129. return IL_MAX_GAIN_ENTRIES - 1;
  1130. return (u8) idx;
  1131. }
  1132. /* Kick off thermal recalibration check every 60 seconds */
  1133. #define REG_RECALIB_PERIOD (60)
  1134. /**
  1135. * il3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1136. *
  1137. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1138. * or 6 Mbit (OFDM) rates.
  1139. */
  1140. static void il3945_hw_reg_set_scan_power(struct il_priv *il, u32 scan_tbl_idx,
  1141. s32 rate_idx, const s8 *clip_pwrs,
  1142. struct il_channel_info *ch_info,
  1143. int band_idx)
  1144. {
  1145. struct il3945_scan_power_info *scan_power_info;
  1146. s8 power;
  1147. u8 power_idx;
  1148. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_idx];
  1149. /* use this channel group's 6Mbit clipping/saturation pwr,
  1150. * but cap at regulatory scan power restriction (set during init
  1151. * based on eeprom channel data) for this channel. */
  1152. power = min(ch_info->scan_power, clip_pwrs[RATE_6M_IDX_TBL]);
  1153. power = min(power, il->tx_power_user_lmt);
  1154. scan_power_info->requested_power = power;
  1155. /* find difference between new scan *power* and current "normal"
  1156. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1157. * current "normal" temperature-compensated Tx power *idx* for
  1158. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1159. * *idx*. */
  1160. power_idx = ch_info->power_info[rate_idx].power_table_idx
  1161. - (power - ch_info->power_info
  1162. [RATE_6M_IDX_TBL].requested_power) * 2;
  1163. /* store reference idx that we use when adjusting *all* scan
  1164. * powers. So we can accommodate user (all channel) or spectrum
  1165. * management (single channel) power changes "between" temperature
  1166. * feedback compensation procedures.
  1167. * don't force fit this reference idx into gain table; it may be a
  1168. * negative number. This will help avoid errors when we're at
  1169. * the lower bounds (highest gains, for warmest temperatures)
  1170. * of the table. */
  1171. /* don't exceed table bounds for "real" setting */
  1172. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1173. scan_power_info->power_table_idx = power_idx;
  1174. scan_power_info->tpc.tx_gain =
  1175. power_gain_table[band_idx][power_idx].tx_gain;
  1176. scan_power_info->tpc.dsp_atten =
  1177. power_gain_table[band_idx][power_idx].dsp_atten;
  1178. }
  1179. /**
  1180. * il3945_send_tx_power - fill in Tx Power command with gain settings
  1181. *
  1182. * Configures power settings for all rates for the current channel,
  1183. * using values from channel info struct, and send to NIC
  1184. */
  1185. static int il3945_send_tx_power(struct il_priv *il)
  1186. {
  1187. int rate_idx, i;
  1188. const struct il_channel_info *ch_info = NULL;
  1189. struct il3945_txpowertable_cmd txpower = {
  1190. .channel = il->ctx.active.channel,
  1191. };
  1192. u16 chan;
  1193. if (WARN_ONCE(test_bit(S_SCAN_HW, &il->status),
  1194. "TX Power requested while scanning!\n"))
  1195. return -EAGAIN;
  1196. chan = le16_to_cpu(il->ctx.active.channel);
  1197. txpower.band = (il->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1198. ch_info = il_get_channel_info(il, il->band, chan);
  1199. if (!ch_info) {
  1200. IL_ERR(
  1201. "Failed to get channel info for channel %d [%d]\n",
  1202. chan, il->band);
  1203. return -EINVAL;
  1204. }
  1205. if (!il_is_channel_valid(ch_info)) {
  1206. D_POWER("Not calling TX_PWR_TBL_CMD on "
  1207. "non-Tx channel.\n");
  1208. return 0;
  1209. }
  1210. /* fill cmd with power settings for all rates for current channel */
  1211. /* Fill OFDM rate */
  1212. for (rate_idx = IL_FIRST_OFDM_RATE, i = 0;
  1213. rate_idx <= IL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1214. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1215. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1216. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1217. le16_to_cpu(txpower.channel),
  1218. txpower.band,
  1219. txpower.power[i].tpc.tx_gain,
  1220. txpower.power[i].tpc.dsp_atten,
  1221. txpower.power[i].rate);
  1222. }
  1223. /* Fill CCK rates */
  1224. for (rate_idx = IL_FIRST_CCK_RATE;
  1225. rate_idx <= IL_LAST_CCK_RATE; rate_idx++, i++) {
  1226. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1227. txpower.power[i].rate = il3945_rates[rate_idx].plcp;
  1228. D_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1229. le16_to_cpu(txpower.channel),
  1230. txpower.band,
  1231. txpower.power[i].tpc.tx_gain,
  1232. txpower.power[i].tpc.dsp_atten,
  1233. txpower.power[i].rate);
  1234. }
  1235. return il_send_cmd_pdu(il, C_TX_PWR_TBL,
  1236. sizeof(struct il3945_txpowertable_cmd),
  1237. &txpower);
  1238. }
  1239. /**
  1240. * il3945_hw_reg_set_new_power - Configures power tables at new levels
  1241. * @ch_info: Channel to update. Uses power_info.requested_power.
  1242. *
  1243. * Replace requested_power and base_power_idx ch_info fields for
  1244. * one channel.
  1245. *
  1246. * Called if user or spectrum management changes power preferences.
  1247. * Takes into account h/w and modulation limitations (clip power).
  1248. *
  1249. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1250. *
  1251. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1252. * properly fill out the scan powers, and actual h/w gain settings,
  1253. * and send changes to NIC
  1254. */
  1255. static int il3945_hw_reg_set_new_power(struct il_priv *il,
  1256. struct il_channel_info *ch_info)
  1257. {
  1258. struct il3945_channel_power_info *power_info;
  1259. int power_changed = 0;
  1260. int i;
  1261. const s8 *clip_pwrs;
  1262. int power;
  1263. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1264. clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1265. /* Get this channel's rate-to-current-power settings table */
  1266. power_info = ch_info->power_info;
  1267. /* update OFDM Txpower settings */
  1268. for (i = RATE_6M_IDX_TBL; i <= RATE_54M_IDX_TBL;
  1269. i++, ++power_info) {
  1270. int delta_idx;
  1271. /* limit new power to be no more than h/w capability */
  1272. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1273. if (power == power_info->requested_power)
  1274. continue;
  1275. /* find difference between old and new requested powers,
  1276. * update base (non-temp-compensated) power idx */
  1277. delta_idx = (power - power_info->requested_power) * 2;
  1278. power_info->base_power_idx -= delta_idx;
  1279. /* save new requested power value */
  1280. power_info->requested_power = power;
  1281. power_changed = 1;
  1282. }
  1283. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1284. * ... all CCK power settings for a given channel are the *same*. */
  1285. if (power_changed) {
  1286. power =
  1287. ch_info->power_info[RATE_12M_IDX_TBL].
  1288. requested_power + IL_CCK_FROM_OFDM_POWER_DIFF;
  1289. /* do all CCK rates' il3945_channel_power_info structures */
  1290. for (i = RATE_1M_IDX_TBL; i <= RATE_11M_IDX_TBL; i++) {
  1291. power_info->requested_power = power;
  1292. power_info->base_power_idx =
  1293. ch_info->power_info[RATE_12M_IDX_TBL].
  1294. base_power_idx + IL_CCK_FROM_OFDM_IDX_DIFF;
  1295. ++power_info;
  1296. }
  1297. }
  1298. return 0;
  1299. }
  1300. /**
  1301. * il3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1302. *
  1303. * NOTE: Returned power limit may be less (but not more) than requested,
  1304. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1305. * (no consideration for h/w clipping limitations).
  1306. */
  1307. static int il3945_hw_reg_get_ch_txpower_limit(struct il_channel_info *ch_info)
  1308. {
  1309. s8 max_power;
  1310. #if 0
  1311. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1312. if (ch_info->tgd_data.max_power != 0)
  1313. max_power = min(ch_info->tgd_data.max_power,
  1314. ch_info->eeprom.max_power_avg);
  1315. /* else just use EEPROM limits */
  1316. else
  1317. #endif
  1318. max_power = ch_info->eeprom.max_power_avg;
  1319. return min(max_power, ch_info->max_power_avg);
  1320. }
  1321. /**
  1322. * il3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1323. *
  1324. * Compensate txpower settings of *all* channels for temperature.
  1325. * This only accounts for the difference between current temperature
  1326. * and the factory calibration temperatures, and bases the new settings
  1327. * on the channel's base_power_idx.
  1328. *
  1329. * If RxOn is "associated", this sends the new Txpower to NIC!
  1330. */
  1331. static int il3945_hw_reg_comp_txpower_temp(struct il_priv *il)
  1332. {
  1333. struct il_channel_info *ch_info = NULL;
  1334. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1335. int delta_idx;
  1336. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1337. u8 a_band;
  1338. u8 rate_idx;
  1339. u8 scan_tbl_idx;
  1340. u8 i;
  1341. int ref_temp;
  1342. int temperature = il->temperature;
  1343. if (il->disable_tx_power_cal ||
  1344. test_bit(S_SCANNING, &il->status)) {
  1345. /* do not perform tx power calibration */
  1346. return 0;
  1347. }
  1348. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1349. for (i = 0; i < il->channel_count; i++) {
  1350. ch_info = &il->channel_info[i];
  1351. a_band = il_is_channel_a_band(ch_info);
  1352. /* Get this chnlgrp's factory calibration temperature */
  1353. ref_temp = (s16)eeprom->groups[ch_info->group_idx].
  1354. temperature;
  1355. /* get power idx adjustment based on current and factory
  1356. * temps */
  1357. delta_idx = il3945_hw_reg_adjust_power_by_temp(temperature,
  1358. ref_temp);
  1359. /* set tx power value for all rates, OFDM and CCK */
  1360. for (rate_idx = 0; rate_idx < RATE_COUNT_3945;
  1361. rate_idx++) {
  1362. int power_idx =
  1363. ch_info->power_info[rate_idx].base_power_idx;
  1364. /* temperature compensate */
  1365. power_idx += delta_idx;
  1366. /* stay within table range */
  1367. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1368. ch_info->power_info[rate_idx].
  1369. power_table_idx = (u8) power_idx;
  1370. ch_info->power_info[rate_idx].tpc =
  1371. power_gain_table[a_band][power_idx];
  1372. }
  1373. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1374. clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1375. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1376. for (scan_tbl_idx = 0;
  1377. scan_tbl_idx < IL_NUM_SCAN_RATES; scan_tbl_idx++) {
  1378. s32 actual_idx = (scan_tbl_idx == 0) ?
  1379. RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1380. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1381. actual_idx, clip_pwrs,
  1382. ch_info, a_band);
  1383. }
  1384. }
  1385. /* send Txpower command for current channel to ucode */
  1386. return il->cfg->ops->lib->send_tx_power(il);
  1387. }
  1388. int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power)
  1389. {
  1390. struct il_channel_info *ch_info;
  1391. s8 max_power;
  1392. u8 a_band;
  1393. u8 i;
  1394. if (il->tx_power_user_lmt == power) {
  1395. D_POWER("Requested Tx power same as current "
  1396. "limit: %ddBm.\n", power);
  1397. return 0;
  1398. }
  1399. D_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1400. il->tx_power_user_lmt = power;
  1401. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1402. for (i = 0; i < il->channel_count; i++) {
  1403. ch_info = &il->channel_info[i];
  1404. a_band = il_is_channel_a_band(ch_info);
  1405. /* find minimum power of all user and regulatory constraints
  1406. * (does not consider h/w clipping limitations) */
  1407. max_power = il3945_hw_reg_get_ch_txpower_limit(ch_info);
  1408. max_power = min(power, max_power);
  1409. if (max_power != ch_info->curr_txpow) {
  1410. ch_info->curr_txpow = max_power;
  1411. /* this considers the h/w clipping limitations */
  1412. il3945_hw_reg_set_new_power(il, ch_info);
  1413. }
  1414. }
  1415. /* update txpower settings for all channels,
  1416. * send to NIC if associated. */
  1417. il3945_is_temp_calib_needed(il);
  1418. il3945_hw_reg_comp_txpower_temp(il);
  1419. return 0;
  1420. }
  1421. static int il3945_send_rxon_assoc(struct il_priv *il,
  1422. struct il_rxon_context *ctx)
  1423. {
  1424. int rc = 0;
  1425. struct il_rx_pkt *pkt;
  1426. struct il3945_rxon_assoc_cmd rxon_assoc;
  1427. struct il_host_cmd cmd = {
  1428. .id = C_RXON_ASSOC,
  1429. .len = sizeof(rxon_assoc),
  1430. .flags = CMD_WANT_SKB,
  1431. .data = &rxon_assoc,
  1432. };
  1433. const struct il_rxon_cmd *rxon1 = &ctx->staging;
  1434. const struct il_rxon_cmd *rxon2 = &ctx->active;
  1435. if (rxon1->flags == rxon2->flags &&
  1436. rxon1->filter_flags == rxon2->filter_flags &&
  1437. rxon1->cck_basic_rates == rxon2->cck_basic_rates &&
  1438. rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates) {
  1439. D_INFO("Using current RXON_ASSOC. Not resending.\n");
  1440. return 0;
  1441. }
  1442. rxon_assoc.flags = ctx->staging.flags;
  1443. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1444. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1445. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1446. rxon_assoc.reserved = 0;
  1447. rc = il_send_cmd_sync(il, &cmd);
  1448. if (rc)
  1449. return rc;
  1450. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1451. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1452. IL_ERR("Bad return from C_RXON_ASSOC command\n");
  1453. rc = -EIO;
  1454. }
  1455. il_free_pages(il, cmd.reply_page);
  1456. return rc;
  1457. }
  1458. /**
  1459. * il3945_commit_rxon - commit staging_rxon to hardware
  1460. *
  1461. * The RXON command in staging_rxon is committed to the hardware and
  1462. * the active_rxon structure is updated with the new data. This
  1463. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1464. * a HW tune is required based on the RXON structure changes.
  1465. */
  1466. int il3945_commit_rxon(struct il_priv *il, struct il_rxon_context *ctx)
  1467. {
  1468. /* cast away the const for active_rxon in this function */
  1469. struct il3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1470. struct il3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1471. int rc = 0;
  1472. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1473. if (test_bit(S_EXIT_PENDING, &il->status))
  1474. return -EINVAL;
  1475. if (!il_is_alive(il))
  1476. return -1;
  1477. /* always get timestamp with Rx frame */
  1478. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1479. /* select antenna */
  1480. staging_rxon->flags &=
  1481. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1482. staging_rxon->flags |= il3945_get_antenna_flags(il);
  1483. rc = il_check_rxon_cmd(il, ctx);
  1484. if (rc) {
  1485. IL_ERR("Invalid RXON configuration. Not committing.\n");
  1486. return -EINVAL;
  1487. }
  1488. /* If we don't need to send a full RXON, we can use
  1489. * il3945_rxon_assoc_cmd which is used to reconfigure filter
  1490. * and other flags for the current radio configuration. */
  1491. if (!il_full_rxon_required(il,
  1492. &il->ctx)) {
  1493. rc = il_send_rxon_assoc(il,
  1494. &il->ctx);
  1495. if (rc) {
  1496. IL_ERR("Error setting RXON_ASSOC "
  1497. "configuration (%d).\n", rc);
  1498. return rc;
  1499. }
  1500. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1501. /*
  1502. * We do not commit tx power settings while channel changing,
  1503. * do it now if tx power changed.
  1504. */
  1505. il_set_tx_power(il, il->tx_power_next, false);
  1506. return 0;
  1507. }
  1508. /* If we are currently associated and the new config requires
  1509. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1510. * we must clear the associated from the active configuration
  1511. * before we apply the new config */
  1512. if (il_is_associated(il) && new_assoc) {
  1513. D_INFO("Toggling associated bit on current RXON\n");
  1514. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1515. /*
  1516. * reserved4 and 5 could have been filled by the iwlcore code.
  1517. * Let's clear them before pushing to the 3945.
  1518. */
  1519. active_rxon->reserved4 = 0;
  1520. active_rxon->reserved5 = 0;
  1521. rc = il_send_cmd_pdu(il, C_RXON,
  1522. sizeof(struct il3945_rxon_cmd),
  1523. &il->ctx.active);
  1524. /* If the mask clearing failed then we set
  1525. * active_rxon back to what it was previously */
  1526. if (rc) {
  1527. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1528. IL_ERR("Error clearing ASSOC_MSK on current "
  1529. "configuration (%d).\n", rc);
  1530. return rc;
  1531. }
  1532. il_clear_ucode_stations(il,
  1533. &il->ctx);
  1534. il_restore_stations(il,
  1535. &il->ctx);
  1536. }
  1537. D_INFO("Sending RXON\n"
  1538. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1539. "* channel = %d\n"
  1540. "* bssid = %pM\n",
  1541. (new_assoc ? "" : "out"),
  1542. le16_to_cpu(staging_rxon->channel),
  1543. staging_rxon->bssid_addr);
  1544. /*
  1545. * reserved4 and 5 could have been filled by the iwlcore code.
  1546. * Let's clear them before pushing to the 3945.
  1547. */
  1548. staging_rxon->reserved4 = 0;
  1549. staging_rxon->reserved5 = 0;
  1550. il_set_rxon_hwcrypto(il, ctx, !il3945_mod_params.sw_crypto);
  1551. /* Apply the new configuration */
  1552. rc = il_send_cmd_pdu(il, C_RXON,
  1553. sizeof(struct il3945_rxon_cmd),
  1554. staging_rxon);
  1555. if (rc) {
  1556. IL_ERR("Error setting new configuration (%d).\n", rc);
  1557. return rc;
  1558. }
  1559. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1560. if (!new_assoc) {
  1561. il_clear_ucode_stations(il,
  1562. &il->ctx);
  1563. il_restore_stations(il,
  1564. &il->ctx);
  1565. }
  1566. /* If we issue a new RXON command which required a tune then we must
  1567. * send a new TXPOWER command or we won't be able to Tx any frames */
  1568. rc = il_set_tx_power(il, il->tx_power_next, true);
  1569. if (rc) {
  1570. IL_ERR("Error setting Tx power (%d).\n", rc);
  1571. return rc;
  1572. }
  1573. /* Init the hardware's rate fallback order based on the band */
  1574. rc = il3945_init_hw_rate_table(il);
  1575. if (rc) {
  1576. IL_ERR("Error setting HW rate table: %02X\n", rc);
  1577. return -EIO;
  1578. }
  1579. return 0;
  1580. }
  1581. /**
  1582. * il3945_reg_txpower_periodic - called when time to check our temperature.
  1583. *
  1584. * -- reset periodic timer
  1585. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1586. * -- correct coeffs for temp (can reset temp timer)
  1587. * -- save this temp as "last",
  1588. * -- send new set of gain settings to NIC
  1589. * NOTE: This should continue working, even when we're not associated,
  1590. * so we can keep our internal table of scan powers current. */
  1591. void il3945_reg_txpower_periodic(struct il_priv *il)
  1592. {
  1593. /* This will kick in the "brute force"
  1594. * il3945_hw_reg_comp_txpower_temp() below */
  1595. if (!il3945_is_temp_calib_needed(il))
  1596. goto reschedule;
  1597. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1598. * This is based *only* on current temperature,
  1599. * ignoring any previous power measurements */
  1600. il3945_hw_reg_comp_txpower_temp(il);
  1601. reschedule:
  1602. queue_delayed_work(il->workqueue,
  1603. &il->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1604. }
  1605. static void il3945_bg_reg_txpower_periodic(struct work_struct *work)
  1606. {
  1607. struct il_priv *il = container_of(work, struct il_priv,
  1608. _3945.thermal_periodic.work);
  1609. if (test_bit(S_EXIT_PENDING, &il->status))
  1610. return;
  1611. mutex_lock(&il->mutex);
  1612. il3945_reg_txpower_periodic(il);
  1613. mutex_unlock(&il->mutex);
  1614. }
  1615. /**
  1616. * il3945_hw_reg_get_ch_grp_idx - find the channel-group idx (0-4)
  1617. * for the channel.
  1618. *
  1619. * This function is used when initializing channel-info structs.
  1620. *
  1621. * NOTE: These channel groups do *NOT* match the bands above!
  1622. * These channel groups are based on factory-tested channels;
  1623. * on A-band, EEPROM's "group frequency" entries represent the top
  1624. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1625. */
  1626. static u16 il3945_hw_reg_get_ch_grp_idx(struct il_priv *il,
  1627. const struct il_channel_info *ch_info)
  1628. {
  1629. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1630. struct il3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1631. u8 group;
  1632. u16 group_idx = 0; /* based on factory calib frequencies */
  1633. u8 grp_channel;
  1634. /* Find the group idx for the channel ... don't use idx 1(?) */
  1635. if (il_is_channel_a_band(ch_info)) {
  1636. for (group = 1; group < 5; group++) {
  1637. grp_channel = ch_grp[group].group_channel;
  1638. if (ch_info->channel <= grp_channel) {
  1639. group_idx = group;
  1640. break;
  1641. }
  1642. }
  1643. /* group 4 has a few channels *above* its factory cal freq */
  1644. if (group == 5)
  1645. group_idx = 4;
  1646. } else
  1647. group_idx = 0; /* 2.4 GHz, group 0 */
  1648. D_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1649. group_idx);
  1650. return group_idx;
  1651. }
  1652. /**
  1653. * il3945_hw_reg_get_matched_power_idx - Interpolate to get nominal idx
  1654. *
  1655. * Interpolate to get nominal (i.e. at factory calibration temperature) idx
  1656. * into radio/DSP gain settings table for requested power.
  1657. */
  1658. static int il3945_hw_reg_get_matched_power_idx(struct il_priv *il,
  1659. s8 requested_power,
  1660. s32 setting_idx, s32 *new_idx)
  1661. {
  1662. const struct il3945_eeprom_txpower_group *chnl_grp = NULL;
  1663. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1664. s32 idx0, idx1;
  1665. s32 power = 2 * requested_power;
  1666. s32 i;
  1667. const struct il3945_eeprom_txpower_sample *samples;
  1668. s32 gains0, gains1;
  1669. s32 res;
  1670. s32 denominator;
  1671. chnl_grp = &eeprom->groups[setting_idx];
  1672. samples = chnl_grp->samples;
  1673. for (i = 0; i < 5; i++) {
  1674. if (power == samples[i].power) {
  1675. *new_idx = samples[i].gain_idx;
  1676. return 0;
  1677. }
  1678. }
  1679. if (power > samples[1].power) {
  1680. idx0 = 0;
  1681. idx1 = 1;
  1682. } else if (power > samples[2].power) {
  1683. idx0 = 1;
  1684. idx1 = 2;
  1685. } else if (power > samples[3].power) {
  1686. idx0 = 2;
  1687. idx1 = 3;
  1688. } else {
  1689. idx0 = 3;
  1690. idx1 = 4;
  1691. }
  1692. denominator = (s32) samples[idx1].power - (s32) samples[idx0].power;
  1693. if (denominator == 0)
  1694. return -EINVAL;
  1695. gains0 = (s32) samples[idx0].gain_idx * (1 << 19);
  1696. gains1 = (s32) samples[idx1].gain_idx * (1 << 19);
  1697. res = gains0 + (gains1 - gains0) *
  1698. ((s32) power - (s32) samples[idx0].power) / denominator +
  1699. (1 << 18);
  1700. *new_idx = res >> 19;
  1701. return 0;
  1702. }
  1703. static void il3945_hw_reg_init_channel_groups(struct il_priv *il)
  1704. {
  1705. u32 i;
  1706. s32 rate_idx;
  1707. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1708. const struct il3945_eeprom_txpower_group *group;
  1709. D_POWER("Initializing factory calib info from EEPROM\n");
  1710. for (i = 0; i < IL_NUM_TX_CALIB_GROUPS; i++) {
  1711. s8 *clip_pwrs; /* table of power levels for each rate */
  1712. s8 satur_pwr; /* saturation power for each chnl group */
  1713. group = &eeprom->groups[i];
  1714. /* sanity check on factory saturation power value */
  1715. if (group->saturation_power < 40) {
  1716. IL_WARN("Error: saturation power is %d, "
  1717. "less than minimum expected 40\n",
  1718. group->saturation_power);
  1719. return;
  1720. }
  1721. /*
  1722. * Derive requested power levels for each rate, based on
  1723. * hardware capabilities (saturation power for band).
  1724. * Basic value is 3dB down from saturation, with further
  1725. * power reductions for highest 3 data rates. These
  1726. * backoffs provide headroom for high rate modulation
  1727. * power peaks, without too much distortion (clipping).
  1728. */
  1729. /* we'll fill in this array with h/w max power levels */
  1730. clip_pwrs = (s8 *) il->_3945.clip_groups[i].clip_powers;
  1731. /* divide factory saturation power by 2 to find -3dB level */
  1732. satur_pwr = (s8) (group->saturation_power >> 1);
  1733. /* fill in channel group's nominal powers for each rate */
  1734. for (rate_idx = 0;
  1735. rate_idx < RATE_COUNT_3945; rate_idx++, clip_pwrs++) {
  1736. switch (rate_idx) {
  1737. case RATE_36M_IDX_TBL:
  1738. if (i == 0) /* B/G */
  1739. *clip_pwrs = satur_pwr;
  1740. else /* A */
  1741. *clip_pwrs = satur_pwr - 5;
  1742. break;
  1743. case RATE_48M_IDX_TBL:
  1744. if (i == 0)
  1745. *clip_pwrs = satur_pwr - 7;
  1746. else
  1747. *clip_pwrs = satur_pwr - 10;
  1748. break;
  1749. case RATE_54M_IDX_TBL:
  1750. if (i == 0)
  1751. *clip_pwrs = satur_pwr - 9;
  1752. else
  1753. *clip_pwrs = satur_pwr - 12;
  1754. break;
  1755. default:
  1756. *clip_pwrs = satur_pwr;
  1757. break;
  1758. }
  1759. }
  1760. }
  1761. }
  1762. /**
  1763. * il3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1764. *
  1765. * Second pass (during init) to set up il->channel_info
  1766. *
  1767. * Set up Tx-power settings in our channel info database for each VALID
  1768. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1769. * and current temperature.
  1770. *
  1771. * Since this is based on current temperature (at init time), these values may
  1772. * not be valid for very long, but it gives us a starting/default point,
  1773. * and allows us to active (i.e. using Tx) scan.
  1774. *
  1775. * This does *not* write values to NIC, just sets up our internal table.
  1776. */
  1777. int il3945_txpower_set_from_eeprom(struct il_priv *il)
  1778. {
  1779. struct il_channel_info *ch_info = NULL;
  1780. struct il3945_channel_power_info *pwr_info;
  1781. struct il3945_eeprom *eeprom = (struct il3945_eeprom *)il->eeprom;
  1782. int delta_idx;
  1783. u8 rate_idx;
  1784. u8 scan_tbl_idx;
  1785. const s8 *clip_pwrs; /* array of power levels for each rate */
  1786. u8 gain, dsp_atten;
  1787. s8 power;
  1788. u8 pwr_idx, base_pwr_idx, a_band;
  1789. u8 i;
  1790. int temperature;
  1791. /* save temperature reference,
  1792. * so we can determine next time to calibrate */
  1793. temperature = il3945_hw_reg_txpower_get_temperature(il);
  1794. il->last_temperature = temperature;
  1795. il3945_hw_reg_init_channel_groups(il);
  1796. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1797. for (i = 0, ch_info = il->channel_info; i < il->channel_count;
  1798. i++, ch_info++) {
  1799. a_band = il_is_channel_a_band(ch_info);
  1800. if (!il_is_channel_valid(ch_info))
  1801. continue;
  1802. /* find this channel's channel group (*not* "band") idx */
  1803. ch_info->group_idx =
  1804. il3945_hw_reg_get_ch_grp_idx(il, ch_info);
  1805. /* Get this chnlgrp's rate->max/clip-powers table */
  1806. clip_pwrs = il->_3945.clip_groups[ch_info->group_idx].clip_powers;
  1807. /* calculate power idx *adjustment* value according to
  1808. * diff between current temperature and factory temperature */
  1809. delta_idx = il3945_hw_reg_adjust_power_by_temp(temperature,
  1810. eeprom->groups[ch_info->group_idx].
  1811. temperature);
  1812. D_POWER("Delta idx for channel %d: %d [%d]\n",
  1813. ch_info->channel, delta_idx, temperature +
  1814. IL_TEMP_CONVERT);
  1815. /* set tx power value for all OFDM rates */
  1816. for (rate_idx = 0; rate_idx < IL_OFDM_RATES;
  1817. rate_idx++) {
  1818. s32 uninitialized_var(power_idx);
  1819. int rc;
  1820. /* use channel group's clip-power table,
  1821. * but don't exceed channel's max power */
  1822. s8 pwr = min(ch_info->max_power_avg,
  1823. clip_pwrs[rate_idx]);
  1824. pwr_info = &ch_info->power_info[rate_idx];
  1825. /* get base (i.e. at factory-measured temperature)
  1826. * power table idx for this rate's power */
  1827. rc = il3945_hw_reg_get_matched_power_idx(il, pwr,
  1828. ch_info->group_idx,
  1829. &power_idx);
  1830. if (rc) {
  1831. IL_ERR("Invalid power idx\n");
  1832. return rc;
  1833. }
  1834. pwr_info->base_power_idx = (u8) power_idx;
  1835. /* temperature compensate */
  1836. power_idx += delta_idx;
  1837. /* stay within range of gain table */
  1838. power_idx = il3945_hw_reg_fix_power_idx(power_idx);
  1839. /* fill 1 OFDM rate's il3945_channel_power_info struct */
  1840. pwr_info->requested_power = pwr;
  1841. pwr_info->power_table_idx = (u8) power_idx;
  1842. pwr_info->tpc.tx_gain =
  1843. power_gain_table[a_band][power_idx].tx_gain;
  1844. pwr_info->tpc.dsp_atten =
  1845. power_gain_table[a_band][power_idx].dsp_atten;
  1846. }
  1847. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1848. pwr_info = &ch_info->power_info[RATE_12M_IDX_TBL];
  1849. power = pwr_info->requested_power +
  1850. IL_CCK_FROM_OFDM_POWER_DIFF;
  1851. pwr_idx = pwr_info->power_table_idx +
  1852. IL_CCK_FROM_OFDM_IDX_DIFF;
  1853. base_pwr_idx = pwr_info->base_power_idx +
  1854. IL_CCK_FROM_OFDM_IDX_DIFF;
  1855. /* stay within table range */
  1856. pwr_idx = il3945_hw_reg_fix_power_idx(pwr_idx);
  1857. gain = power_gain_table[a_band][pwr_idx].tx_gain;
  1858. dsp_atten = power_gain_table[a_band][pwr_idx].dsp_atten;
  1859. /* fill each CCK rate's il3945_channel_power_info structure
  1860. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1861. * NOTE: CCK rates start at end of OFDM rates! */
  1862. for (rate_idx = 0;
  1863. rate_idx < IL_CCK_RATES; rate_idx++) {
  1864. pwr_info = &ch_info->power_info[rate_idx+IL_OFDM_RATES];
  1865. pwr_info->requested_power = power;
  1866. pwr_info->power_table_idx = pwr_idx;
  1867. pwr_info->base_power_idx = base_pwr_idx;
  1868. pwr_info->tpc.tx_gain = gain;
  1869. pwr_info->tpc.dsp_atten = dsp_atten;
  1870. }
  1871. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1872. for (scan_tbl_idx = 0;
  1873. scan_tbl_idx < IL_NUM_SCAN_RATES; scan_tbl_idx++) {
  1874. s32 actual_idx = (scan_tbl_idx == 0) ?
  1875. RATE_1M_IDX_TBL : RATE_6M_IDX_TBL;
  1876. il3945_hw_reg_set_scan_power(il, scan_tbl_idx,
  1877. actual_idx, clip_pwrs, ch_info, a_band);
  1878. }
  1879. }
  1880. return 0;
  1881. }
  1882. int il3945_hw_rxq_stop(struct il_priv *il)
  1883. {
  1884. int rc;
  1885. il_wr(il, FH39_RCSR_CONFIG(0), 0);
  1886. rc = il_poll_bit(il, FH39_RSSR_STATUS,
  1887. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1888. if (rc < 0)
  1889. IL_ERR("Can't stop Rx DMA.\n");
  1890. return 0;
  1891. }
  1892. int il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  1893. {
  1894. int txq_id = txq->q.id;
  1895. struct il3945_shared *shared_data = il->_3945.shared_virt;
  1896. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1897. il_wr(il, FH39_CBCC_CTRL(txq_id), 0);
  1898. il_wr(il, FH39_CBCC_BASE(txq_id), 0);
  1899. il_wr(il, FH39_TCSR_CONFIG(txq_id),
  1900. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1901. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1902. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1903. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1904. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1905. /* fake read to flush all prev. writes */
  1906. _il_rd(il, FH39_TSSR_CBB_BASE);
  1907. return 0;
  1908. }
  1909. /*
  1910. * HCMD utils
  1911. */
  1912. static u16 il3945_get_hcmd_size(u8 cmd_id, u16 len)
  1913. {
  1914. switch (cmd_id) {
  1915. case C_RXON:
  1916. return sizeof(struct il3945_rxon_cmd);
  1917. case C_POWER_TBL:
  1918. return sizeof(struct il3945_powertable_cmd);
  1919. default:
  1920. return len;
  1921. }
  1922. }
  1923. static u16 il3945_build_addsta_hcmd(const struct il_addsta_cmd *cmd,
  1924. u8 *data)
  1925. {
  1926. struct il3945_addsta_cmd *addsta = (struct il3945_addsta_cmd *)data;
  1927. addsta->mode = cmd->mode;
  1928. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1929. memcpy(&addsta->key, &cmd->key, sizeof(struct il4965_keyinfo));
  1930. addsta->station_flags = cmd->station_flags;
  1931. addsta->station_flags_msk = cmd->station_flags_msk;
  1932. addsta->tid_disable_tx = cpu_to_le16(0);
  1933. addsta->rate_n_flags = cmd->rate_n_flags;
  1934. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1935. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1936. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1937. return (u16)sizeof(struct il3945_addsta_cmd);
  1938. }
  1939. static int il3945_add_bssid_station(struct il_priv *il,
  1940. const u8 *addr, u8 *sta_id_r)
  1941. {
  1942. struct il_rxon_context *ctx = &il->ctx;
  1943. int ret;
  1944. u8 sta_id;
  1945. unsigned long flags;
  1946. if (sta_id_r)
  1947. *sta_id_r = IL_INVALID_STATION;
  1948. ret = il_add_station_common(il, ctx, addr, 0, NULL, &sta_id);
  1949. if (ret) {
  1950. IL_ERR("Unable to add station %pM\n", addr);
  1951. return ret;
  1952. }
  1953. if (sta_id_r)
  1954. *sta_id_r = sta_id;
  1955. spin_lock_irqsave(&il->sta_lock, flags);
  1956. il->stations[sta_id].used |= IL_STA_LOCAL;
  1957. spin_unlock_irqrestore(&il->sta_lock, flags);
  1958. return 0;
  1959. }
  1960. static int il3945_manage_ibss_station(struct il_priv *il,
  1961. struct ieee80211_vif *vif, bool add)
  1962. {
  1963. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  1964. int ret;
  1965. if (add) {
  1966. ret = il3945_add_bssid_station(il, vif->bss_conf.bssid,
  1967. &vif_priv->ibss_bssid_sta_id);
  1968. if (ret)
  1969. return ret;
  1970. il3945_sync_sta(il, vif_priv->ibss_bssid_sta_id,
  1971. (il->band == IEEE80211_BAND_5GHZ) ?
  1972. RATE_6M_PLCP : RATE_1M_PLCP);
  1973. il3945_rate_scale_init(il->hw, vif_priv->ibss_bssid_sta_id);
  1974. return 0;
  1975. }
  1976. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  1977. vif->bss_conf.bssid);
  1978. }
  1979. /**
  1980. * il3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1981. */
  1982. int il3945_init_hw_rate_table(struct il_priv *il)
  1983. {
  1984. int rc, i, idx, prev_idx;
  1985. struct il3945_rate_scaling_cmd rate_cmd = {
  1986. .reserved = {0, 0, 0},
  1987. };
  1988. struct il3945_rate_scaling_info *table = rate_cmd.table;
  1989. for (i = 0; i < ARRAY_SIZE(il3945_rates); i++) {
  1990. idx = il3945_rates[i].table_rs_idx;
  1991. table[idx].rate_n_flags =
  1992. il3945_hw_set_rate_n_flags(il3945_rates[i].plcp, 0);
  1993. table[idx].try_cnt = il->retry_rate;
  1994. prev_idx = il3945_get_prev_ieee_rate(i);
  1995. table[idx].next_rate_idx =
  1996. il3945_rates[prev_idx].table_rs_idx;
  1997. }
  1998. switch (il->band) {
  1999. case IEEE80211_BAND_5GHZ:
  2000. D_RATE("Select A mode rate scale\n");
  2001. /* If one of the following CCK rates is used,
  2002. * have it fall back to the 6M OFDM rate */
  2003. for (i = RATE_1M_IDX_TBL;
  2004. i <= RATE_11M_IDX_TBL; i++)
  2005. table[i].next_rate_idx =
  2006. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2007. /* Don't fall back to CCK rates */
  2008. table[RATE_12M_IDX_TBL].next_rate_idx =
  2009. RATE_9M_IDX_TBL;
  2010. /* Don't drop out of OFDM rates */
  2011. table[RATE_6M_IDX_TBL].next_rate_idx =
  2012. il3945_rates[IL_FIRST_OFDM_RATE].table_rs_idx;
  2013. break;
  2014. case IEEE80211_BAND_2GHZ:
  2015. D_RATE("Select B/G mode rate scale\n");
  2016. /* If an OFDM rate is used, have it fall back to the
  2017. * 1M CCK rates */
  2018. if (!(il->_3945.sta_supp_rates & IL_OFDM_RATES_MASK) &&
  2019. il_is_associated(il)) {
  2020. idx = IL_FIRST_CCK_RATE;
  2021. for (i = RATE_6M_IDX_TBL;
  2022. i <= RATE_54M_IDX_TBL; i++)
  2023. table[i].next_rate_idx =
  2024. il3945_rates[idx].table_rs_idx;
  2025. idx = RATE_11M_IDX_TBL;
  2026. /* CCK shouldn't fall back to OFDM... */
  2027. table[idx].next_rate_idx = RATE_5M_IDX_TBL;
  2028. }
  2029. break;
  2030. default:
  2031. WARN_ON(1);
  2032. break;
  2033. }
  2034. /* Update the rate scaling for control frame Tx */
  2035. rate_cmd.table_id = 0;
  2036. rc = il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd),
  2037. &rate_cmd);
  2038. if (rc)
  2039. return rc;
  2040. /* Update the rate scaling for data frame Tx */
  2041. rate_cmd.table_id = 1;
  2042. return il_send_cmd_pdu(il, C_RATE_SCALE, sizeof(rate_cmd),
  2043. &rate_cmd);
  2044. }
  2045. /* Called when initializing driver */
  2046. int il3945_hw_set_hw_params(struct il_priv *il)
  2047. {
  2048. memset((void *)&il->hw_params, 0,
  2049. sizeof(struct il_hw_params));
  2050. il->_3945.shared_virt =
  2051. dma_alloc_coherent(&il->pci_dev->dev,
  2052. sizeof(struct il3945_shared),
  2053. &il->_3945.shared_phys, GFP_KERNEL);
  2054. if (!il->_3945.shared_virt) {
  2055. IL_ERR("failed to allocate pci memory\n");
  2056. return -ENOMEM;
  2057. }
  2058. /* Assign number of Usable TX queues */
  2059. il->hw_params.max_txq_num = il->cfg->base_params->num_of_queues;
  2060. il->hw_params.tfd_size = sizeof(struct il3945_tfd);
  2061. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_3K);
  2062. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2063. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2064. il->hw_params.max_stations = IL3945_STATION_COUNT;
  2065. il->ctx.bcast_sta_id = IL3945_BROADCAST_ID;
  2066. il->sta_key_max_num = STA_KEY_MAX_NUM;
  2067. il->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2068. il->hw_params.max_beacon_itrvl = IL39_MAX_UCODE_BEACON_INTERVAL;
  2069. il->hw_params.beacon_time_tsf_bits = IL3945_EXT_BEACON_TIME_POS;
  2070. return 0;
  2071. }
  2072. unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
  2073. struct il3945_frame *frame, u8 rate)
  2074. {
  2075. struct il3945_tx_beacon_cmd *tx_beacon_cmd;
  2076. unsigned int frame_size;
  2077. tx_beacon_cmd = (struct il3945_tx_beacon_cmd *)&frame->u;
  2078. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2079. tx_beacon_cmd->tx.sta_id =
  2080. il->ctx.bcast_sta_id;
  2081. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2082. frame_size = il3945_fill_beacon_frame(il,
  2083. tx_beacon_cmd->frame,
  2084. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2085. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2086. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2087. tx_beacon_cmd->tx.rate = rate;
  2088. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2089. TX_CMD_FLG_TSF_MSK);
  2090. /* supp_rates[0] == OFDM start at IL_FIRST_OFDM_RATE*/
  2091. tx_beacon_cmd->tx.supp_rates[0] =
  2092. (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  2093. tx_beacon_cmd->tx.supp_rates[1] =
  2094. (IL_CCK_BASIC_RATES_MASK & 0xF);
  2095. return sizeof(struct il3945_tx_beacon_cmd) + frame_size;
  2096. }
  2097. void il3945_hw_handler_setup(struct il_priv *il)
  2098. {
  2099. il->handlers[C_TX] = il3945_hdl_tx;
  2100. il->handlers[N_3945_RX] = il3945_hdl_rx;
  2101. }
  2102. void il3945_hw_setup_deferred_work(struct il_priv *il)
  2103. {
  2104. INIT_DELAYED_WORK(&il->_3945.thermal_periodic,
  2105. il3945_bg_reg_txpower_periodic);
  2106. }
  2107. void il3945_hw_cancel_deferred_work(struct il_priv *il)
  2108. {
  2109. cancel_delayed_work(&il->_3945.thermal_periodic);
  2110. }
  2111. /* check contents of special bootstrap uCode SRAM */
  2112. static int il3945_verify_bsm(struct il_priv *il)
  2113. {
  2114. __le32 *image = il->ucode_boot.v_addr;
  2115. u32 len = il->ucode_boot.len;
  2116. u32 reg;
  2117. u32 val;
  2118. D_INFO("Begin verify bsm\n");
  2119. /* verify BSM SRAM contents */
  2120. val = il_rd_prph(il, BSM_WR_DWCOUNT_REG);
  2121. for (reg = BSM_SRAM_LOWER_BOUND;
  2122. reg < BSM_SRAM_LOWER_BOUND + len;
  2123. reg += sizeof(u32), image++) {
  2124. val = il_rd_prph(il, reg);
  2125. if (val != le32_to_cpu(*image)) {
  2126. IL_ERR("BSM uCode verification failed at "
  2127. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2128. BSM_SRAM_LOWER_BOUND,
  2129. reg - BSM_SRAM_LOWER_BOUND, len,
  2130. val, le32_to_cpu(*image));
  2131. return -EIO;
  2132. }
  2133. }
  2134. D_INFO("BSM bootstrap uCode image OK\n");
  2135. return 0;
  2136. }
  2137. /******************************************************************************
  2138. *
  2139. * EEPROM related functions
  2140. *
  2141. ******************************************************************************/
  2142. /*
  2143. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2144. * embedded controller) as EEPROM reader; each read is a series of pulses
  2145. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2146. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2147. * simply claims ownership, which should be safe when this function is called
  2148. * (i.e. before loading uCode!).
  2149. */
  2150. static int il3945_eeprom_acquire_semaphore(struct il_priv *il)
  2151. {
  2152. _il_clear_bit(il, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2153. return 0;
  2154. }
  2155. static void il3945_eeprom_release_semaphore(struct il_priv *il)
  2156. {
  2157. return;
  2158. }
  2159. /**
  2160. * il3945_load_bsm - Load bootstrap instructions
  2161. *
  2162. * BSM operation:
  2163. *
  2164. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2165. * in special SRAM that does not power down during RFKILL. When powering back
  2166. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2167. * the bootstrap program into the on-board processor, and starts it.
  2168. *
  2169. * The bootstrap program loads (via DMA) instructions and data for a new
  2170. * program from host DRAM locations indicated by the host driver in the
  2171. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2172. * automatically.
  2173. *
  2174. * When initializing the NIC, the host driver points the BSM to the
  2175. * "initialize" uCode image. This uCode sets up some internal data, then
  2176. * notifies host via "initialize alive" that it is complete.
  2177. *
  2178. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2179. * normal runtime uCode instructions and a backup uCode data cache buffer
  2180. * (filled initially with starting data values for the on-board processor),
  2181. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2182. * which begins normal operation.
  2183. *
  2184. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2185. * the backup data cache in DRAM before SRAM is powered down.
  2186. *
  2187. * When powering back up, the BSM loads the bootstrap program. This reloads
  2188. * the runtime uCode instructions and the backup data cache into SRAM,
  2189. * and re-launches the runtime uCode from where it left off.
  2190. */
  2191. static int il3945_load_bsm(struct il_priv *il)
  2192. {
  2193. __le32 *image = il->ucode_boot.v_addr;
  2194. u32 len = il->ucode_boot.len;
  2195. dma_addr_t pinst;
  2196. dma_addr_t pdata;
  2197. u32 inst_len;
  2198. u32 data_len;
  2199. int rc;
  2200. int i;
  2201. u32 done;
  2202. u32 reg_offset;
  2203. D_INFO("Begin load bsm\n");
  2204. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2205. if (len > IL39_MAX_BSM_SIZE)
  2206. return -EINVAL;
  2207. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2208. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2209. * NOTE: il3945_initialize_alive_start() will replace these values,
  2210. * after the "initialize" uCode has run, to point to
  2211. * runtime/protocol instructions and backup data cache. */
  2212. pinst = il->ucode_init.p_addr;
  2213. pdata = il->ucode_init_data.p_addr;
  2214. inst_len = il->ucode_init.len;
  2215. data_len = il->ucode_init_data.len;
  2216. il_wr_prph(il, BSM_DRAM_INST_PTR_REG, pinst);
  2217. il_wr_prph(il, BSM_DRAM_DATA_PTR_REG, pdata);
  2218. il_wr_prph(il, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2219. il_wr_prph(il, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2220. /* Fill BSM memory with bootstrap instructions */
  2221. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2222. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2223. reg_offset += sizeof(u32), image++)
  2224. _il_wr_prph(il, reg_offset,
  2225. le32_to_cpu(*image));
  2226. rc = il3945_verify_bsm(il);
  2227. if (rc)
  2228. return rc;
  2229. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2230. il_wr_prph(il, BSM_WR_MEM_SRC_REG, 0x0);
  2231. il_wr_prph(il, BSM_WR_MEM_DST_REG,
  2232. IL39_RTC_INST_LOWER_BOUND);
  2233. il_wr_prph(il, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2234. /* Load bootstrap code into instruction SRAM now,
  2235. * to prepare to load "initialize" uCode */
  2236. il_wr_prph(il, BSM_WR_CTRL_REG,
  2237. BSM_WR_CTRL_REG_BIT_START);
  2238. /* Wait for load of bootstrap uCode to finish */
  2239. for (i = 0; i < 100; i++) {
  2240. done = il_rd_prph(il, BSM_WR_CTRL_REG);
  2241. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2242. break;
  2243. udelay(10);
  2244. }
  2245. if (i < 100)
  2246. D_INFO("BSM write complete, poll %d iterations\n", i);
  2247. else {
  2248. IL_ERR("BSM write did not complete!\n");
  2249. return -EIO;
  2250. }
  2251. /* Enable future boot loads whenever power management unit triggers it
  2252. * (e.g. when powering back up after power-save shutdown) */
  2253. il_wr_prph(il, BSM_WR_CTRL_REG,
  2254. BSM_WR_CTRL_REG_BIT_START_EN);
  2255. return 0;
  2256. }
  2257. static struct il_hcmd_ops il3945_hcmd = {
  2258. .rxon_assoc = il3945_send_rxon_assoc,
  2259. .commit_rxon = il3945_commit_rxon,
  2260. };
  2261. static struct il_lib_ops il3945_lib = {
  2262. .txq_attach_buf_to_tfd = il3945_hw_txq_attach_buf_to_tfd,
  2263. .txq_free_tfd = il3945_hw_txq_free_tfd,
  2264. .txq_init = il3945_hw_tx_queue_init,
  2265. .load_ucode = il3945_load_bsm,
  2266. .dump_nic_error_log = il3945_dump_nic_error_log,
  2267. .apm_ops = {
  2268. .init = il3945_apm_init,
  2269. .config = il3945_nic_config,
  2270. },
  2271. .eeprom_ops = {
  2272. .regulatory_bands = {
  2273. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2274. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2275. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2276. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2277. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2278. EEPROM_REGULATORY_BAND_NO_HT40,
  2279. EEPROM_REGULATORY_BAND_NO_HT40,
  2280. },
  2281. .acquire_semaphore = il3945_eeprom_acquire_semaphore,
  2282. .release_semaphore = il3945_eeprom_release_semaphore,
  2283. },
  2284. .send_tx_power = il3945_send_tx_power,
  2285. .is_valid_rtc_data_addr = il3945_hw_valid_rtc_data_addr,
  2286. .debugfs_ops = {
  2287. .rx_stats_read = il3945_ucode_rx_stats_read,
  2288. .tx_stats_read = il3945_ucode_tx_stats_read,
  2289. .general_stats_read = il3945_ucode_general_stats_read,
  2290. },
  2291. };
  2292. static const struct il_legacy_ops il3945_legacy_ops = {
  2293. .post_associate = il3945_post_associate,
  2294. .config_ap = il3945_config_ap,
  2295. .manage_ibss_station = il3945_manage_ibss_station,
  2296. };
  2297. static struct il_hcmd_utils_ops il3945_hcmd_utils = {
  2298. .get_hcmd_size = il3945_get_hcmd_size,
  2299. .build_addsta_hcmd = il3945_build_addsta_hcmd,
  2300. .request_scan = il3945_request_scan,
  2301. .post_scan = il3945_post_scan,
  2302. };
  2303. static const struct il_ops il3945_ops = {
  2304. .lib = &il3945_lib,
  2305. .hcmd = &il3945_hcmd,
  2306. .utils = &il3945_hcmd_utils,
  2307. .led = &il3945_led_ops,
  2308. .legacy = &il3945_legacy_ops,
  2309. .ieee80211_ops = &il3945_hw_ops,
  2310. };
  2311. static struct il_base_params il3945_base_params = {
  2312. .eeprom_size = IL3945_EEPROM_IMG_SIZE,
  2313. .num_of_queues = IL39_NUM_QUEUES,
  2314. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2315. .set_l0s = false,
  2316. .use_bsm = true,
  2317. .led_compensation = 64,
  2318. .wd_timeout = IL_DEF_WD_TIMEOUT,
  2319. };
  2320. static struct il_cfg il3945_bg_cfg = {
  2321. .name = "3945BG",
  2322. .fw_name_pre = IL3945_FW_PRE,
  2323. .ucode_api_max = IL3945_UCODE_API_MAX,
  2324. .ucode_api_min = IL3945_UCODE_API_MIN,
  2325. .sku = IL_SKU_G,
  2326. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2327. .ops = &il3945_ops,
  2328. .mod_params = &il3945_mod_params,
  2329. .base_params = &il3945_base_params,
  2330. .led_mode = IL_LED_BLINK,
  2331. };
  2332. static struct il_cfg il3945_abg_cfg = {
  2333. .name = "3945ABG",
  2334. .fw_name_pre = IL3945_FW_PRE,
  2335. .ucode_api_max = IL3945_UCODE_API_MAX,
  2336. .ucode_api_min = IL3945_UCODE_API_MIN,
  2337. .sku = IL_SKU_A|IL_SKU_G,
  2338. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2339. .ops = &il3945_ops,
  2340. .mod_params = &il3945_mod_params,
  2341. .base_params = &il3945_base_params,
  2342. .led_mode = IL_LED_BLINK,
  2343. };
  2344. DEFINE_PCI_DEVICE_TABLE(il3945_hw_card_ids) = {
  2345. {IL_PCI_DEVICE(0x4222, 0x1005, il3945_bg_cfg)},
  2346. {IL_PCI_DEVICE(0x4222, 0x1034, il3945_bg_cfg)},
  2347. {IL_PCI_DEVICE(0x4222, 0x1044, il3945_bg_cfg)},
  2348. {IL_PCI_DEVICE(0x4227, 0x1014, il3945_bg_cfg)},
  2349. {IL_PCI_DEVICE(0x4222, PCI_ANY_ID, il3945_abg_cfg)},
  2350. {IL_PCI_DEVICE(0x4227, PCI_ANY_ID, il3945_abg_cfg)},
  2351. {0}
  2352. };
  2353. MODULE_DEVICE_TABLE(pci, il3945_hw_card_ids);