base.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/hardirq.h>
  46. #include <linux/if.h>
  47. #include <linux/io.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/cache.h>
  50. #include <linux/pci.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  59. /******************\
  60. * Internal defines *
  61. \******************/
  62. /* Module info */
  63. MODULE_AUTHOR("Jiri Slaby");
  64. MODULE_AUTHOR("Nick Kossifidis");
  65. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  66. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  67. MODULE_LICENSE("Dual BSD/GPL");
  68. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  69. /* Known PCI ids */
  70. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  71. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  72. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  73. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  74. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  75. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  76. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  77. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  79. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  86. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  87. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  88. { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
  89. { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
  90. { 0 }
  91. };
  92. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  93. /* Known SREVs */
  94. static struct ath5k_srev_name srev_names[] = {
  95. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  96. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  97. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  98. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  99. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  100. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  101. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  102. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  103. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  104. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  105. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  106. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  107. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  108. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  109. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  110. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  111. { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
  112. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  113. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  114. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  119. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  120. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  121. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  122. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  123. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  124. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  125. };
  126. /*
  127. * Prototypes - PCI stack related functions
  128. */
  129. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  130. const struct pci_device_id *id);
  131. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  132. #ifdef CONFIG_PM
  133. static int ath5k_pci_suspend(struct pci_dev *pdev,
  134. pm_message_t state);
  135. static int ath5k_pci_resume(struct pci_dev *pdev);
  136. #else
  137. #define ath5k_pci_suspend NULL
  138. #define ath5k_pci_resume NULL
  139. #endif /* CONFIG_PM */
  140. static struct pci_driver ath5k_pci_driver = {
  141. .name = "ath5k_pci",
  142. .id_table = ath5k_pci_id_table,
  143. .probe = ath5k_pci_probe,
  144. .remove = __devexit_p(ath5k_pci_remove),
  145. .suspend = ath5k_pci_suspend,
  146. .resume = ath5k_pci_resume,
  147. };
  148. /*
  149. * Prototypes - MAC 802.11 stack related functions
  150. */
  151. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  152. static int ath5k_reset(struct ieee80211_hw *hw);
  153. static int ath5k_start(struct ieee80211_hw *hw);
  154. static void ath5k_stop(struct ieee80211_hw *hw);
  155. static int ath5k_add_interface(struct ieee80211_hw *hw,
  156. struct ieee80211_if_init_conf *conf);
  157. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  158. struct ieee80211_if_init_conf *conf);
  159. static int ath5k_config(struct ieee80211_hw *hw,
  160. struct ieee80211_conf *conf);
  161. static int ath5k_config_interface(struct ieee80211_hw *hw,
  162. struct ieee80211_vif *vif,
  163. struct ieee80211_if_conf *conf);
  164. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  165. unsigned int changed_flags,
  166. unsigned int *new_flags,
  167. int mc_count, struct dev_mc_list *mclist);
  168. static int ath5k_set_key(struct ieee80211_hw *hw,
  169. enum set_key_cmd cmd,
  170. const u8 *local_addr, const u8 *addr,
  171. struct ieee80211_key_conf *key);
  172. static int ath5k_get_stats(struct ieee80211_hw *hw,
  173. struct ieee80211_low_level_stats *stats);
  174. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  175. struct ieee80211_tx_queue_stats *stats);
  176. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  177. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  178. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  179. struct sk_buff *skb);
  180. static struct ieee80211_ops ath5k_hw_ops = {
  181. .tx = ath5k_tx,
  182. .start = ath5k_start,
  183. .stop = ath5k_stop,
  184. .add_interface = ath5k_add_interface,
  185. .remove_interface = ath5k_remove_interface,
  186. .config = ath5k_config,
  187. .config_interface = ath5k_config_interface,
  188. .configure_filter = ath5k_configure_filter,
  189. .set_key = ath5k_set_key,
  190. .get_stats = ath5k_get_stats,
  191. .conf_tx = NULL,
  192. .get_tx_stats = ath5k_get_tx_stats,
  193. .get_tsf = ath5k_get_tsf,
  194. .reset_tsf = ath5k_reset_tsf,
  195. };
  196. /*
  197. * Prototypes - Internal functions
  198. */
  199. /* Attach detach */
  200. static int ath5k_attach(struct pci_dev *pdev,
  201. struct ieee80211_hw *hw);
  202. static void ath5k_detach(struct pci_dev *pdev,
  203. struct ieee80211_hw *hw);
  204. /* Channel/mode setup */
  205. static inline short ath5k_ieee2mhz(short chan);
  206. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  207. const struct ath5k_rate_table *rt,
  208. unsigned int max);
  209. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  210. struct ieee80211_channel *channels,
  211. unsigned int mode,
  212. unsigned int max);
  213. static int ath5k_getchannels(struct ieee80211_hw *hw);
  214. static int ath5k_chan_set(struct ath5k_softc *sc,
  215. struct ieee80211_channel *chan);
  216. static void ath5k_setcurmode(struct ath5k_softc *sc,
  217. unsigned int mode);
  218. static void ath5k_mode_setup(struct ath5k_softc *sc);
  219. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  220. /* Descriptor setup */
  221. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  222. struct pci_dev *pdev);
  223. static void ath5k_desc_free(struct ath5k_softc *sc,
  224. struct pci_dev *pdev);
  225. /* Buffers setup */
  226. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  227. struct ath5k_buf *bf);
  228. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  229. struct ath5k_buf *bf);
  230. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  231. struct ath5k_buf *bf)
  232. {
  233. BUG_ON(!bf);
  234. if (!bf->skb)
  235. return;
  236. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  237. PCI_DMA_TODEVICE);
  238. dev_kfree_skb(bf->skb);
  239. bf->skb = NULL;
  240. }
  241. /* Queues setup */
  242. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  243. int qtype, int subtype);
  244. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  245. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  246. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  247. struct ath5k_txq *txq);
  248. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  249. static void ath5k_txq_release(struct ath5k_softc *sc);
  250. /* Rx handling */
  251. static int ath5k_rx_start(struct ath5k_softc *sc);
  252. static void ath5k_rx_stop(struct ath5k_softc *sc);
  253. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  254. struct ath5k_desc *ds,
  255. struct sk_buff *skb,
  256. struct ath5k_rx_status *rs);
  257. static void ath5k_tasklet_rx(unsigned long data);
  258. /* Tx handling */
  259. static void ath5k_tx_processq(struct ath5k_softc *sc,
  260. struct ath5k_txq *txq);
  261. static void ath5k_tasklet_tx(unsigned long data);
  262. /* Beacon handling */
  263. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  264. struct ath5k_buf *bf);
  265. static void ath5k_beacon_send(struct ath5k_softc *sc);
  266. static void ath5k_beacon_config(struct ath5k_softc *sc);
  267. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  268. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  269. {
  270. u64 tsf = ath5k_hw_get_tsf64(ah);
  271. if ((tsf & 0x7fff) < rstamp)
  272. tsf -= 0x8000;
  273. return (tsf & ~0x7fff) | rstamp;
  274. }
  275. /* Interrupt handling */
  276. static int ath5k_init(struct ath5k_softc *sc);
  277. static int ath5k_stop_locked(struct ath5k_softc *sc);
  278. static int ath5k_stop_hw(struct ath5k_softc *sc);
  279. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  280. static void ath5k_tasklet_reset(unsigned long data);
  281. static void ath5k_calibrate(unsigned long data);
  282. /* LED functions */
  283. static int ath5k_init_leds(struct ath5k_softc *sc);
  284. static void ath5k_led_enable(struct ath5k_softc *sc);
  285. static void ath5k_led_off(struct ath5k_softc *sc);
  286. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  287. /*
  288. * Module init/exit functions
  289. */
  290. static int __init
  291. init_ath5k_pci(void)
  292. {
  293. int ret;
  294. ath5k_debug_init();
  295. ret = pci_register_driver(&ath5k_pci_driver);
  296. if (ret) {
  297. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  298. return ret;
  299. }
  300. return 0;
  301. }
  302. static void __exit
  303. exit_ath5k_pci(void)
  304. {
  305. pci_unregister_driver(&ath5k_pci_driver);
  306. ath5k_debug_finish();
  307. }
  308. module_init(init_ath5k_pci);
  309. module_exit(exit_ath5k_pci);
  310. /********************\
  311. * PCI Initialization *
  312. \********************/
  313. static const char *
  314. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  315. {
  316. const char *name = "xxxxx";
  317. unsigned int i;
  318. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  319. if (srev_names[i].sr_type != type)
  320. continue;
  321. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  322. name = srev_names[i].sr_name;
  323. break;
  324. }
  325. }
  326. return name;
  327. }
  328. static int __devinit
  329. ath5k_pci_probe(struct pci_dev *pdev,
  330. const struct pci_device_id *id)
  331. {
  332. void __iomem *mem;
  333. struct ath5k_softc *sc;
  334. struct ieee80211_hw *hw;
  335. int ret;
  336. u8 csz;
  337. ret = pci_enable_device(pdev);
  338. if (ret) {
  339. dev_err(&pdev->dev, "can't enable device\n");
  340. goto err;
  341. }
  342. /* XXX 32-bit addressing only */
  343. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  344. if (ret) {
  345. dev_err(&pdev->dev, "32-bit DMA not available\n");
  346. goto err_dis;
  347. }
  348. /*
  349. * Cache line size is used to size and align various
  350. * structures used to communicate with the hardware.
  351. */
  352. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  353. if (csz == 0) {
  354. /*
  355. * Linux 2.4.18 (at least) writes the cache line size
  356. * register as a 16-bit wide register which is wrong.
  357. * We must have this setup properly for rx buffer
  358. * DMA to work so force a reasonable value here if it
  359. * comes up zero.
  360. */
  361. csz = L1_CACHE_BYTES / sizeof(u32);
  362. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  363. }
  364. /*
  365. * The default setting of latency timer yields poor results,
  366. * set it to the value used by other systems. It may be worth
  367. * tweaking this setting more.
  368. */
  369. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  370. /* Enable bus mastering */
  371. pci_set_master(pdev);
  372. /*
  373. * Disable the RETRY_TIMEOUT register (0x41) to keep
  374. * PCI Tx retries from interfering with C3 CPU state.
  375. */
  376. pci_write_config_byte(pdev, 0x41, 0);
  377. ret = pci_request_region(pdev, 0, "ath5k");
  378. if (ret) {
  379. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  380. goto err_dis;
  381. }
  382. mem = pci_iomap(pdev, 0, 0);
  383. if (!mem) {
  384. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  385. ret = -EIO;
  386. goto err_reg;
  387. }
  388. /*
  389. * Allocate hw (mac80211 main struct)
  390. * and hw->priv (driver private data)
  391. */
  392. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  393. if (hw == NULL) {
  394. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  395. ret = -ENOMEM;
  396. goto err_map;
  397. }
  398. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  399. /* Initialize driver private data */
  400. SET_IEEE80211_DEV(hw, &pdev->dev);
  401. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  402. IEEE80211_HW_SIGNAL_DBM |
  403. IEEE80211_HW_NOISE_DBM;
  404. hw->extra_tx_headroom = 2;
  405. hw->channel_change_time = 5000;
  406. sc = hw->priv;
  407. sc->hw = hw;
  408. sc->pdev = pdev;
  409. ath5k_debug_init_device(sc);
  410. /*
  411. * Mark the device as detached to avoid processing
  412. * interrupts until setup is complete.
  413. */
  414. __set_bit(ATH_STAT_INVALID, sc->status);
  415. sc->iobase = mem; /* So we can unmap it on detach */
  416. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  417. sc->opmode = IEEE80211_IF_TYPE_STA;
  418. mutex_init(&sc->lock);
  419. spin_lock_init(&sc->rxbuflock);
  420. spin_lock_init(&sc->txbuflock);
  421. /* Set private data */
  422. pci_set_drvdata(pdev, hw);
  423. /* Setup interrupt handler */
  424. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  425. if (ret) {
  426. ATH5K_ERR(sc, "request_irq failed\n");
  427. goto err_free;
  428. }
  429. /* Initialize device */
  430. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  431. if (IS_ERR(sc->ah)) {
  432. ret = PTR_ERR(sc->ah);
  433. goto err_irq;
  434. }
  435. /* Finish private driver data initialization */
  436. ret = ath5k_attach(pdev, hw);
  437. if (ret)
  438. goto err_ah;
  439. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  440. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  441. sc->ah->ah_mac_srev,
  442. sc->ah->ah_phy_revision);
  443. if (!sc->ah->ah_single_chip) {
  444. /* Single chip radio (!RF5111) */
  445. if (sc->ah->ah_radio_5ghz_revision &&
  446. !sc->ah->ah_radio_2ghz_revision) {
  447. /* No 5GHz support -> report 2GHz radio */
  448. if (!test_bit(AR5K_MODE_11A,
  449. sc->ah->ah_capabilities.cap_mode)) {
  450. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  451. ath5k_chip_name(AR5K_VERSION_RAD,
  452. sc->ah->ah_radio_5ghz_revision),
  453. sc->ah->ah_radio_5ghz_revision);
  454. /* No 2GHz support (5110 and some
  455. * 5Ghz only cards) -> report 5Ghz radio */
  456. } else if (!test_bit(AR5K_MODE_11B,
  457. sc->ah->ah_capabilities.cap_mode)) {
  458. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  459. ath5k_chip_name(AR5K_VERSION_RAD,
  460. sc->ah->ah_radio_5ghz_revision),
  461. sc->ah->ah_radio_5ghz_revision);
  462. /* Multiband radio */
  463. } else {
  464. ATH5K_INFO(sc, "RF%s multiband radio found"
  465. " (0x%x)\n",
  466. ath5k_chip_name(AR5K_VERSION_RAD,
  467. sc->ah->ah_radio_5ghz_revision),
  468. sc->ah->ah_radio_5ghz_revision);
  469. }
  470. }
  471. /* Multi chip radio (RF5111 - RF2111) ->
  472. * report both 2GHz/5GHz radios */
  473. else if (sc->ah->ah_radio_5ghz_revision &&
  474. sc->ah->ah_radio_2ghz_revision){
  475. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  476. ath5k_chip_name(AR5K_VERSION_RAD,
  477. sc->ah->ah_radio_5ghz_revision),
  478. sc->ah->ah_radio_5ghz_revision);
  479. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  480. ath5k_chip_name(AR5K_VERSION_RAD,
  481. sc->ah->ah_radio_2ghz_revision),
  482. sc->ah->ah_radio_2ghz_revision);
  483. }
  484. }
  485. /* ready to process interrupts */
  486. __clear_bit(ATH_STAT_INVALID, sc->status);
  487. return 0;
  488. err_ah:
  489. ath5k_hw_detach(sc->ah);
  490. err_irq:
  491. free_irq(pdev->irq, sc);
  492. err_free:
  493. ieee80211_free_hw(hw);
  494. err_map:
  495. pci_iounmap(pdev, mem);
  496. err_reg:
  497. pci_release_region(pdev, 0);
  498. err_dis:
  499. pci_disable_device(pdev);
  500. err:
  501. return ret;
  502. }
  503. static void __devexit
  504. ath5k_pci_remove(struct pci_dev *pdev)
  505. {
  506. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  507. struct ath5k_softc *sc = hw->priv;
  508. ath5k_debug_finish_device(sc);
  509. ath5k_detach(pdev, hw);
  510. ath5k_hw_detach(sc->ah);
  511. free_irq(pdev->irq, sc);
  512. pci_iounmap(pdev, sc->iobase);
  513. pci_release_region(pdev, 0);
  514. pci_disable_device(pdev);
  515. ieee80211_free_hw(hw);
  516. }
  517. #ifdef CONFIG_PM
  518. static int
  519. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  520. {
  521. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  522. struct ath5k_softc *sc = hw->priv;
  523. ath5k_led_off(sc);
  524. ath5k_stop_hw(sc);
  525. free_irq(pdev->irq, sc);
  526. pci_disable_msi(pdev);
  527. pci_save_state(pdev);
  528. pci_disable_device(pdev);
  529. pci_set_power_state(pdev, PCI_D3hot);
  530. return 0;
  531. }
  532. static int
  533. ath5k_pci_resume(struct pci_dev *pdev)
  534. {
  535. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  536. struct ath5k_softc *sc = hw->priv;
  537. struct ath5k_hw *ah = sc->ah;
  538. int i, err;
  539. pci_restore_state(pdev);
  540. err = pci_enable_device(pdev);
  541. if (err)
  542. return err;
  543. /*
  544. * Suspend/Resume resets the PCI configuration space, so we have to
  545. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  546. * PCI Tx retries from interfering with C3 CPU state
  547. */
  548. pci_write_config_byte(pdev, 0x41, 0);
  549. pci_enable_msi(pdev);
  550. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  551. if (err) {
  552. ATH5K_ERR(sc, "request_irq failed\n");
  553. goto err_msi;
  554. }
  555. err = ath5k_init(sc);
  556. if (err)
  557. goto err_irq;
  558. ath5k_led_enable(sc);
  559. /*
  560. * Reset the key cache since some parts do not
  561. * reset the contents on initial power up or resume.
  562. *
  563. * FIXME: This may need to be revisited when mac80211 becomes
  564. * aware of suspend/resume.
  565. */
  566. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  567. ath5k_hw_reset_key(ah, i);
  568. return 0;
  569. err_irq:
  570. free_irq(pdev->irq, sc);
  571. err_msi:
  572. pci_disable_msi(pdev);
  573. pci_disable_device(pdev);
  574. return err;
  575. }
  576. #endif /* CONFIG_PM */
  577. /***********************\
  578. * Driver Initialization *
  579. \***********************/
  580. static int
  581. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  582. {
  583. struct ath5k_softc *sc = hw->priv;
  584. struct ath5k_hw *ah = sc->ah;
  585. u8 mac[ETH_ALEN];
  586. unsigned int i;
  587. int ret;
  588. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  589. /*
  590. * Check if the MAC has multi-rate retry support.
  591. * We do this by trying to setup a fake extended
  592. * descriptor. MAC's that don't have support will
  593. * return false w/o doing anything. MAC's that do
  594. * support it will return true w/o doing anything.
  595. */
  596. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  597. if (ret < 0)
  598. goto err;
  599. if (ret > 0)
  600. __set_bit(ATH_STAT_MRRETRY, sc->status);
  601. /*
  602. * Reset the key cache since some parts do not
  603. * reset the contents on initial power up.
  604. */
  605. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  606. ath5k_hw_reset_key(ah, i);
  607. /*
  608. * Collect the channel list. The 802.11 layer
  609. * is resposible for filtering this list based
  610. * on settings like the phy mode and regulatory
  611. * domain restrictions.
  612. */
  613. ret = ath5k_getchannels(hw);
  614. if (ret) {
  615. ATH5K_ERR(sc, "can't get channels\n");
  616. goto err;
  617. }
  618. /* Set *_rates so we can map hw rate index */
  619. ath5k_set_total_hw_rates(sc);
  620. /* NB: setup here so ath5k_rate_update is happy */
  621. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  622. ath5k_setcurmode(sc, AR5K_MODE_11A);
  623. else
  624. ath5k_setcurmode(sc, AR5K_MODE_11B);
  625. /*
  626. * Allocate tx+rx descriptors and populate the lists.
  627. */
  628. ret = ath5k_desc_alloc(sc, pdev);
  629. if (ret) {
  630. ATH5K_ERR(sc, "can't allocate descriptors\n");
  631. goto err;
  632. }
  633. /*
  634. * Allocate hardware transmit queues: one queue for
  635. * beacon frames and one data queue for each QoS
  636. * priority. Note that hw functions handle reseting
  637. * these queues at the needed time.
  638. */
  639. ret = ath5k_beaconq_setup(ah);
  640. if (ret < 0) {
  641. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  642. goto err_desc;
  643. }
  644. sc->bhalq = ret;
  645. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  646. if (IS_ERR(sc->txq)) {
  647. ATH5K_ERR(sc, "can't setup xmit queue\n");
  648. ret = PTR_ERR(sc->txq);
  649. goto err_bhal;
  650. }
  651. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  652. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  653. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  654. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  655. ath5k_hw_get_lladdr(ah, mac);
  656. SET_IEEE80211_PERM_ADDR(hw, mac);
  657. /* All MAC address bits matter for ACKs */
  658. memset(sc->bssidmask, 0xff, ETH_ALEN);
  659. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  660. ret = ieee80211_register_hw(hw);
  661. if (ret) {
  662. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  663. goto err_queues;
  664. }
  665. ath5k_init_leds(sc);
  666. return 0;
  667. err_queues:
  668. ath5k_txq_release(sc);
  669. err_bhal:
  670. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  671. err_desc:
  672. ath5k_desc_free(sc, pdev);
  673. err:
  674. return ret;
  675. }
  676. static void
  677. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  678. {
  679. struct ath5k_softc *sc = hw->priv;
  680. /*
  681. * NB: the order of these is important:
  682. * o call the 802.11 layer before detaching ath5k_hw to
  683. * insure callbacks into the driver to delete global
  684. * key cache entries can be handled
  685. * o reclaim the tx queue data structures after calling
  686. * the 802.11 layer as we'll get called back to reclaim
  687. * node state and potentially want to use them
  688. * o to cleanup the tx queues the hal is called, so detach
  689. * it last
  690. * XXX: ??? detach ath5k_hw ???
  691. * Other than that, it's straightforward...
  692. */
  693. ieee80211_unregister_hw(hw);
  694. ath5k_desc_free(sc, pdev);
  695. ath5k_txq_release(sc);
  696. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  697. ath5k_unregister_leds(sc);
  698. /*
  699. * NB: can't reclaim these until after ieee80211_ifdetach
  700. * returns because we'll get called back to reclaim node
  701. * state and potentially want to use them.
  702. */
  703. }
  704. /********************\
  705. * Channel/mode setup *
  706. \********************/
  707. /*
  708. * Convert IEEE channel number to MHz frequency.
  709. */
  710. static inline short
  711. ath5k_ieee2mhz(short chan)
  712. {
  713. if (chan <= 14 || chan >= 27)
  714. return ieee80211chan2mhz(chan);
  715. else
  716. return 2212 + chan * 20;
  717. }
  718. static unsigned int
  719. ath5k_copy_rates(struct ieee80211_rate *rates,
  720. const struct ath5k_rate_table *rt,
  721. unsigned int max)
  722. {
  723. unsigned int i, count;
  724. if (rt == NULL)
  725. return 0;
  726. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  727. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  728. rates[count].hw_value = rt->rates[i].rate_code;
  729. rates[count].flags = rt->rates[i].modulation;
  730. count++;
  731. max--;
  732. }
  733. return count;
  734. }
  735. static unsigned int
  736. ath5k_copy_channels(struct ath5k_hw *ah,
  737. struct ieee80211_channel *channels,
  738. unsigned int mode,
  739. unsigned int max)
  740. {
  741. unsigned int i, count, size, chfreq, freq, ch;
  742. if (!test_bit(mode, ah->ah_modes))
  743. return 0;
  744. switch (mode) {
  745. case AR5K_MODE_11A:
  746. case AR5K_MODE_11A_TURBO:
  747. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  748. size = 220 ;
  749. chfreq = CHANNEL_5GHZ;
  750. break;
  751. case AR5K_MODE_11B:
  752. case AR5K_MODE_11G:
  753. case AR5K_MODE_11G_TURBO:
  754. size = 26;
  755. chfreq = CHANNEL_2GHZ;
  756. break;
  757. default:
  758. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  759. return 0;
  760. }
  761. for (i = 0, count = 0; i < size && max > 0; i++) {
  762. ch = i + 1 ;
  763. freq = ath5k_ieee2mhz(ch);
  764. /* Check if channel is supported by the chipset */
  765. if (!ath5k_channel_ok(ah, freq, chfreq))
  766. continue;
  767. /* Write channel info and increment counter */
  768. channels[count].center_freq = freq;
  769. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  770. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  771. switch (mode) {
  772. case AR5K_MODE_11A:
  773. case AR5K_MODE_11G:
  774. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  775. break;
  776. case AR5K_MODE_11A_TURBO:
  777. case AR5K_MODE_11G_TURBO:
  778. channels[count].hw_value = chfreq |
  779. CHANNEL_OFDM | CHANNEL_TURBO;
  780. break;
  781. case AR5K_MODE_11B:
  782. channels[count].hw_value = CHANNEL_B;
  783. }
  784. count++;
  785. max--;
  786. }
  787. return count;
  788. }
  789. static int
  790. ath5k_getchannels(struct ieee80211_hw *hw)
  791. {
  792. struct ath5k_softc *sc = hw->priv;
  793. struct ath5k_hw *ah = sc->ah;
  794. struct ieee80211_supported_band *sbands = sc->sbands;
  795. const struct ath5k_rate_table *hw_rates;
  796. unsigned int max_r, max_c, count_r, count_c;
  797. int mode2g = AR5K_MODE_11G;
  798. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  799. max_r = ARRAY_SIZE(sc->rates);
  800. max_c = ARRAY_SIZE(sc->channels);
  801. count_r = count_c = 0;
  802. /* 2GHz band */
  803. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  804. mode2g = AR5K_MODE_11B;
  805. if (!test_bit(AR5K_MODE_11B,
  806. sc->ah->ah_capabilities.cap_mode))
  807. mode2g = -1;
  808. }
  809. if (mode2g > 0) {
  810. struct ieee80211_supported_band *sband =
  811. &sbands[IEEE80211_BAND_2GHZ];
  812. sband->bitrates = sc->rates;
  813. sband->channels = sc->channels;
  814. sband->band = IEEE80211_BAND_2GHZ;
  815. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  816. mode2g, max_c);
  817. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  818. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  819. hw_rates, max_r);
  820. count_c = sband->n_channels;
  821. count_r = sband->n_bitrates;
  822. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  823. max_r -= count_r;
  824. max_c -= count_c;
  825. }
  826. /* 5GHz band */
  827. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  828. struct ieee80211_supported_band *sband =
  829. &sbands[IEEE80211_BAND_5GHZ];
  830. sband->bitrates = &sc->rates[count_r];
  831. sband->channels = &sc->channels[count_c];
  832. sband->band = IEEE80211_BAND_5GHZ;
  833. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  834. AR5K_MODE_11A, max_c);
  835. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  836. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  837. hw_rates, max_r);
  838. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  839. }
  840. ath5k_debug_dump_bands(sc);
  841. return 0;
  842. }
  843. /*
  844. * Set/change channels. If the channel is really being changed,
  845. * it's done by reseting the chip. To accomplish this we must
  846. * first cleanup any pending DMA, then restart stuff after a la
  847. * ath5k_init.
  848. */
  849. static int
  850. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  851. {
  852. struct ath5k_hw *ah = sc->ah;
  853. int ret;
  854. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  855. sc->curchan->center_freq, chan->center_freq);
  856. if (chan->center_freq != sc->curchan->center_freq ||
  857. chan->hw_value != sc->curchan->hw_value) {
  858. sc->curchan = chan;
  859. sc->curband = &sc->sbands[chan->band];
  860. /*
  861. * To switch channels clear any pending DMA operations;
  862. * wait long enough for the RX fifo to drain, reset the
  863. * hardware at the new frequency, and then re-enable
  864. * the relevant bits of the h/w.
  865. */
  866. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  867. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  868. ath5k_rx_stop(sc); /* turn off frame recv */
  869. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  870. if (ret) {
  871. ATH5K_ERR(sc, "%s: unable to reset channel "
  872. "(%u Mhz)\n", __func__, chan->center_freq);
  873. return ret;
  874. }
  875. ath5k_hw_set_txpower_limit(sc->ah, 0);
  876. /*
  877. * Re-enable rx framework.
  878. */
  879. ret = ath5k_rx_start(sc);
  880. if (ret) {
  881. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  882. __func__);
  883. return ret;
  884. }
  885. /*
  886. * Change channels and update the h/w rate map
  887. * if we're switching; e.g. 11a to 11b/g.
  888. *
  889. * XXX needed?
  890. */
  891. /* ath5k_chan_change(sc, chan); */
  892. ath5k_beacon_config(sc);
  893. /*
  894. * Re-enable interrupts.
  895. */
  896. ath5k_hw_set_intr(ah, sc->imask);
  897. }
  898. return 0;
  899. }
  900. static void
  901. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  902. {
  903. sc->curmode = mode;
  904. if (mode == AR5K_MODE_11A) {
  905. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  906. } else {
  907. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  908. }
  909. }
  910. static void
  911. ath5k_mode_setup(struct ath5k_softc *sc)
  912. {
  913. struct ath5k_hw *ah = sc->ah;
  914. u32 rfilt;
  915. /* configure rx filter */
  916. rfilt = sc->filter_flags;
  917. ath5k_hw_set_rx_filter(ah, rfilt);
  918. if (ath5k_hw_hasbssidmask(ah))
  919. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  920. /* configure operational mode */
  921. ath5k_hw_set_opmode(ah);
  922. ath5k_hw_set_mcast_filter(ah, 0, 0);
  923. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  924. }
  925. /*
  926. * Match the hw provided rate index (through descriptors)
  927. * to an index for sc->curband->bitrates, so it can be used
  928. * by the stack.
  929. *
  930. * This one is a little bit tricky but i think i'm right
  931. * about this...
  932. *
  933. * We have 4 rate tables in the following order:
  934. * XR (4 rates)
  935. * 802.11a (8 rates)
  936. * 802.11b (4 rates)
  937. * 802.11g (12 rates)
  938. * that make the hw rate table.
  939. *
  940. * Lets take a 5211 for example that supports a and b modes only.
  941. * First comes the 802.11a table and then 802.11b (total 12 rates).
  942. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  943. * if it returns 2 it points to the second 802.11a rate etc.
  944. *
  945. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  946. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  947. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  948. */
  949. static void
  950. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  951. struct ath5k_hw *ah = sc->ah;
  952. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  953. sc->a_rates = 8;
  954. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  955. sc->b_rates = 4;
  956. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  957. sc->g_rates = 12;
  958. /* XXX: Need to see what what happens when
  959. xr disable bits in eeprom are set */
  960. if (ah->ah_version >= AR5K_AR5212)
  961. sc->xr_rates = 4;
  962. }
  963. static inline int
  964. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  965. int mac80211_rix;
  966. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  967. /* We setup a g ratetable for both b/g modes */
  968. mac80211_rix =
  969. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  970. } else {
  971. mac80211_rix = hw_rix - sc->xr_rates;
  972. }
  973. /* Something went wrong, fallback to basic rate for this band */
  974. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  975. (mac80211_rix <= 0 ))
  976. mac80211_rix = 1;
  977. return mac80211_rix;
  978. }
  979. /***************\
  980. * Buffers setup *
  981. \***************/
  982. static int
  983. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  984. {
  985. struct ath5k_hw *ah = sc->ah;
  986. struct sk_buff *skb = bf->skb;
  987. struct ath5k_desc *ds;
  988. if (likely(skb == NULL)) {
  989. unsigned int off;
  990. /*
  991. * Allocate buffer with headroom_needed space for the
  992. * fake physical layer header at the start.
  993. */
  994. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  995. if (unlikely(skb == NULL)) {
  996. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  997. sc->rxbufsize + sc->cachelsz - 1);
  998. return -ENOMEM;
  999. }
  1000. /*
  1001. * Cache-line-align. This is important (for the
  1002. * 5210 at least) as not doing so causes bogus data
  1003. * in rx'd frames.
  1004. */
  1005. off = ((unsigned long)skb->data) % sc->cachelsz;
  1006. if (off != 0)
  1007. skb_reserve(skb, sc->cachelsz - off);
  1008. bf->skb = skb;
  1009. bf->skbaddr = pci_map_single(sc->pdev,
  1010. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1011. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  1012. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1013. dev_kfree_skb(skb);
  1014. bf->skb = NULL;
  1015. return -ENOMEM;
  1016. }
  1017. }
  1018. /*
  1019. * Setup descriptors. For receive we always terminate
  1020. * the descriptor list with a self-linked entry so we'll
  1021. * not get overrun under high load (as can happen with a
  1022. * 5212 when ANI processing enables PHY error frames).
  1023. *
  1024. * To insure the last descriptor is self-linked we create
  1025. * each descriptor as self-linked and add it to the end. As
  1026. * each additional descriptor is added the previous self-linked
  1027. * entry is ``fixed'' naturally. This should be safe even
  1028. * if DMA is happening. When processing RX interrupts we
  1029. * never remove/process the last, self-linked, entry on the
  1030. * descriptor list. This insures the hardware always has
  1031. * someplace to write a new frame.
  1032. */
  1033. ds = bf->desc;
  1034. ds->ds_link = bf->daddr; /* link to self */
  1035. ds->ds_data = bf->skbaddr;
  1036. ath5k_hw_setup_rx_desc(ah, ds,
  1037. skb_tailroom(skb), /* buffer size */
  1038. 0);
  1039. if (sc->rxlink != NULL)
  1040. *sc->rxlink = bf->daddr;
  1041. sc->rxlink = &ds->ds_link;
  1042. return 0;
  1043. }
  1044. static int
  1045. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1046. {
  1047. struct ath5k_hw *ah = sc->ah;
  1048. struct ath5k_txq *txq = sc->txq;
  1049. struct ath5k_desc *ds = bf->desc;
  1050. struct sk_buff *skb = bf->skb;
  1051. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1052. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1053. int ret;
  1054. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1055. /* XXX endianness */
  1056. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1057. PCI_DMA_TODEVICE);
  1058. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1059. flags |= AR5K_TXDESC_NOACK;
  1060. pktlen = skb->len;
  1061. if (info->control.hw_key) {
  1062. keyidx = info->control.hw_key->hw_key_idx;
  1063. pktlen += info->control.icv_len;
  1064. }
  1065. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1066. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1067. (sc->power_level * 2),
  1068. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1069. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1070. if (ret)
  1071. goto err_unmap;
  1072. ds->ds_link = 0;
  1073. ds->ds_data = bf->skbaddr;
  1074. spin_lock_bh(&txq->lock);
  1075. list_add_tail(&bf->list, &txq->q);
  1076. sc->tx_stats[txq->qnum].len++;
  1077. if (txq->link == NULL) /* is this first packet? */
  1078. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1079. else /* no, so only link it */
  1080. *txq->link = bf->daddr;
  1081. txq->link = &ds->ds_link;
  1082. ath5k_hw_tx_start(ah, txq->qnum);
  1083. mmiowb();
  1084. spin_unlock_bh(&txq->lock);
  1085. return 0;
  1086. err_unmap:
  1087. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1088. return ret;
  1089. }
  1090. /*******************\
  1091. * Descriptors setup *
  1092. \*******************/
  1093. static int
  1094. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1095. {
  1096. struct ath5k_desc *ds;
  1097. struct ath5k_buf *bf;
  1098. dma_addr_t da;
  1099. unsigned int i;
  1100. int ret;
  1101. /* allocate descriptors */
  1102. sc->desc_len = sizeof(struct ath5k_desc) *
  1103. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1104. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1105. if (sc->desc == NULL) {
  1106. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1107. ret = -ENOMEM;
  1108. goto err;
  1109. }
  1110. ds = sc->desc;
  1111. da = sc->desc_daddr;
  1112. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1113. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1114. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1115. sizeof(struct ath5k_buf), GFP_KERNEL);
  1116. if (bf == NULL) {
  1117. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1118. ret = -ENOMEM;
  1119. goto err_free;
  1120. }
  1121. sc->bufptr = bf;
  1122. INIT_LIST_HEAD(&sc->rxbuf);
  1123. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1124. bf->desc = ds;
  1125. bf->daddr = da;
  1126. list_add_tail(&bf->list, &sc->rxbuf);
  1127. }
  1128. INIT_LIST_HEAD(&sc->txbuf);
  1129. sc->txbuf_len = ATH_TXBUF;
  1130. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1131. da += sizeof(*ds)) {
  1132. bf->desc = ds;
  1133. bf->daddr = da;
  1134. list_add_tail(&bf->list, &sc->txbuf);
  1135. }
  1136. /* beacon buffer */
  1137. bf->desc = ds;
  1138. bf->daddr = da;
  1139. sc->bbuf = bf;
  1140. return 0;
  1141. err_free:
  1142. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1143. err:
  1144. sc->desc = NULL;
  1145. return ret;
  1146. }
  1147. static void
  1148. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1149. {
  1150. struct ath5k_buf *bf;
  1151. ath5k_txbuf_free(sc, sc->bbuf);
  1152. list_for_each_entry(bf, &sc->txbuf, list)
  1153. ath5k_txbuf_free(sc, bf);
  1154. list_for_each_entry(bf, &sc->rxbuf, list)
  1155. ath5k_txbuf_free(sc, bf);
  1156. /* Free memory associated with all descriptors */
  1157. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1158. kfree(sc->bufptr);
  1159. sc->bufptr = NULL;
  1160. }
  1161. /**************\
  1162. * Queues setup *
  1163. \**************/
  1164. static struct ath5k_txq *
  1165. ath5k_txq_setup(struct ath5k_softc *sc,
  1166. int qtype, int subtype)
  1167. {
  1168. struct ath5k_hw *ah = sc->ah;
  1169. struct ath5k_txq *txq;
  1170. struct ath5k_txq_info qi = {
  1171. .tqi_subtype = subtype,
  1172. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1173. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1174. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1175. };
  1176. int qnum;
  1177. /*
  1178. * Enable interrupts only for EOL and DESC conditions.
  1179. * We mark tx descriptors to receive a DESC interrupt
  1180. * when a tx queue gets deep; otherwise waiting for the
  1181. * EOL to reap descriptors. Note that this is done to
  1182. * reduce interrupt load and this only defers reaping
  1183. * descriptors, never transmitting frames. Aside from
  1184. * reducing interrupts this also permits more concurrency.
  1185. * The only potential downside is if the tx queue backs
  1186. * up in which case the top half of the kernel may backup
  1187. * due to a lack of tx descriptors.
  1188. */
  1189. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1190. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1191. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1192. if (qnum < 0) {
  1193. /*
  1194. * NB: don't print a message, this happens
  1195. * normally on parts with too few tx queues
  1196. */
  1197. return ERR_PTR(qnum);
  1198. }
  1199. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1200. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1201. qnum, ARRAY_SIZE(sc->txqs));
  1202. ath5k_hw_release_tx_queue(ah, qnum);
  1203. return ERR_PTR(-EINVAL);
  1204. }
  1205. txq = &sc->txqs[qnum];
  1206. if (!txq->setup) {
  1207. txq->qnum = qnum;
  1208. txq->link = NULL;
  1209. INIT_LIST_HEAD(&txq->q);
  1210. spin_lock_init(&txq->lock);
  1211. txq->setup = true;
  1212. }
  1213. return &sc->txqs[qnum];
  1214. }
  1215. static int
  1216. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1217. {
  1218. struct ath5k_txq_info qi = {
  1219. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1220. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1221. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1222. /* NB: for dynamic turbo, don't enable any other interrupts */
  1223. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1224. };
  1225. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1226. }
  1227. static int
  1228. ath5k_beaconq_config(struct ath5k_softc *sc)
  1229. {
  1230. struct ath5k_hw *ah = sc->ah;
  1231. struct ath5k_txq_info qi;
  1232. int ret;
  1233. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1234. if (ret)
  1235. return ret;
  1236. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1237. /*
  1238. * Always burst out beacon and CAB traffic
  1239. * (aifs = cwmin = cwmax = 0)
  1240. */
  1241. qi.tqi_aifs = 0;
  1242. qi.tqi_cw_min = 0;
  1243. qi.tqi_cw_max = 0;
  1244. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1245. /*
  1246. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1247. */
  1248. qi.tqi_aifs = 0;
  1249. qi.tqi_cw_min = 0;
  1250. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1251. }
  1252. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1253. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1254. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1255. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1256. if (ret) {
  1257. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1258. "hardware queue!\n", __func__);
  1259. return ret;
  1260. }
  1261. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1262. }
  1263. static void
  1264. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1265. {
  1266. struct ath5k_buf *bf, *bf0;
  1267. /*
  1268. * NB: this assumes output has been stopped and
  1269. * we do not need to block ath5k_tx_tasklet
  1270. */
  1271. spin_lock_bh(&txq->lock);
  1272. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1273. ath5k_debug_printtxbuf(sc, bf);
  1274. ath5k_txbuf_free(sc, bf);
  1275. spin_lock_bh(&sc->txbuflock);
  1276. sc->tx_stats[txq->qnum].len--;
  1277. list_move_tail(&bf->list, &sc->txbuf);
  1278. sc->txbuf_len++;
  1279. spin_unlock_bh(&sc->txbuflock);
  1280. }
  1281. txq->link = NULL;
  1282. spin_unlock_bh(&txq->lock);
  1283. }
  1284. /*
  1285. * Drain the transmit queues and reclaim resources.
  1286. */
  1287. static void
  1288. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1289. {
  1290. struct ath5k_hw *ah = sc->ah;
  1291. unsigned int i;
  1292. /* XXX return value */
  1293. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1294. /* don't touch the hardware if marked invalid */
  1295. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1296. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1297. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1298. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1299. if (sc->txqs[i].setup) {
  1300. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1301. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1302. "link %p\n",
  1303. sc->txqs[i].qnum,
  1304. ath5k_hw_get_tx_buf(ah,
  1305. sc->txqs[i].qnum),
  1306. sc->txqs[i].link);
  1307. }
  1308. }
  1309. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1310. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1311. if (sc->txqs[i].setup)
  1312. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1313. }
  1314. static void
  1315. ath5k_txq_release(struct ath5k_softc *sc)
  1316. {
  1317. struct ath5k_txq *txq = sc->txqs;
  1318. unsigned int i;
  1319. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1320. if (txq->setup) {
  1321. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1322. txq->setup = false;
  1323. }
  1324. }
  1325. /*************\
  1326. * RX Handling *
  1327. \*************/
  1328. /*
  1329. * Enable the receive h/w following a reset.
  1330. */
  1331. static int
  1332. ath5k_rx_start(struct ath5k_softc *sc)
  1333. {
  1334. struct ath5k_hw *ah = sc->ah;
  1335. struct ath5k_buf *bf;
  1336. int ret;
  1337. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1338. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1339. sc->cachelsz, sc->rxbufsize);
  1340. sc->rxlink = NULL;
  1341. spin_lock_bh(&sc->rxbuflock);
  1342. list_for_each_entry(bf, &sc->rxbuf, list) {
  1343. ret = ath5k_rxbuf_setup(sc, bf);
  1344. if (ret != 0) {
  1345. spin_unlock_bh(&sc->rxbuflock);
  1346. goto err;
  1347. }
  1348. }
  1349. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1350. spin_unlock_bh(&sc->rxbuflock);
  1351. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1352. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1353. ath5k_mode_setup(sc); /* set filters, etc. */
  1354. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1355. return 0;
  1356. err:
  1357. return ret;
  1358. }
  1359. /*
  1360. * Disable the receive h/w in preparation for a reset.
  1361. */
  1362. static void
  1363. ath5k_rx_stop(struct ath5k_softc *sc)
  1364. {
  1365. struct ath5k_hw *ah = sc->ah;
  1366. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1367. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1368. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1369. ath5k_debug_printrxbuffs(sc, ah);
  1370. sc->rxlink = NULL; /* just in case */
  1371. }
  1372. static unsigned int
  1373. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1374. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1375. {
  1376. struct ieee80211_hdr *hdr = (void *)skb->data;
  1377. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1378. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1379. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1380. return RX_FLAG_DECRYPTED;
  1381. /* Apparently when a default key is used to decrypt the packet
  1382. the hw does not set the index used to decrypt. In such cases
  1383. get the index from the packet. */
  1384. if (ieee80211_has_protected(hdr->frame_control) &&
  1385. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1386. skb->len >= hlen + 4) {
  1387. keyix = skb->data[hlen + 3] >> 6;
  1388. if (test_bit(keyix, sc->keymap))
  1389. return RX_FLAG_DECRYPTED;
  1390. }
  1391. return 0;
  1392. }
  1393. static void
  1394. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1395. struct ieee80211_rx_status *rxs)
  1396. {
  1397. u64 tsf, bc_tstamp;
  1398. u32 hw_tu;
  1399. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1400. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1401. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1402. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1403. /*
  1404. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1405. * have updated the local TSF. We have to work around various
  1406. * hardware bugs, though...
  1407. */
  1408. tsf = ath5k_hw_get_tsf64(sc->ah);
  1409. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1410. hw_tu = TSF_TO_TU(tsf);
  1411. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1412. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1413. (unsigned long long)bc_tstamp,
  1414. (unsigned long long)rxs->mactime,
  1415. (unsigned long long)(rxs->mactime - bc_tstamp),
  1416. (unsigned long long)tsf);
  1417. /*
  1418. * Sometimes the HW will give us a wrong tstamp in the rx
  1419. * status, causing the timestamp extension to go wrong.
  1420. * (This seems to happen especially with beacon frames bigger
  1421. * than 78 byte (incl. FCS))
  1422. * But we know that the receive timestamp must be later than the
  1423. * timestamp of the beacon since HW must have synced to that.
  1424. *
  1425. * NOTE: here we assume mactime to be after the frame was
  1426. * received, not like mac80211 which defines it at the start.
  1427. */
  1428. if (bc_tstamp > rxs->mactime) {
  1429. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1430. "fixing mactime from %llx to %llx\n",
  1431. (unsigned long long)rxs->mactime,
  1432. (unsigned long long)tsf);
  1433. rxs->mactime = tsf;
  1434. }
  1435. /*
  1436. * Local TSF might have moved higher than our beacon timers,
  1437. * in that case we have to update them to continue sending
  1438. * beacons. This also takes care of synchronizing beacon sending
  1439. * times with other stations.
  1440. */
  1441. if (hw_tu >= sc->nexttbtt)
  1442. ath5k_beacon_update_timers(sc, bc_tstamp);
  1443. }
  1444. }
  1445. static void
  1446. ath5k_tasklet_rx(unsigned long data)
  1447. {
  1448. struct ieee80211_rx_status rxs = {};
  1449. struct ath5k_rx_status rs = {};
  1450. struct sk_buff *skb;
  1451. struct ath5k_softc *sc = (void *)data;
  1452. struct ath5k_buf *bf, *bf_last;
  1453. struct ath5k_desc *ds;
  1454. int ret;
  1455. int hdrlen;
  1456. int pad;
  1457. spin_lock(&sc->rxbuflock);
  1458. if (list_empty(&sc->rxbuf)) {
  1459. ATH5K_WARN(sc, "empty rx buf pool\n");
  1460. goto unlock;
  1461. }
  1462. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1463. do {
  1464. rxs.flag = 0;
  1465. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1466. BUG_ON(bf->skb == NULL);
  1467. skb = bf->skb;
  1468. ds = bf->desc;
  1469. /*
  1470. * last buffer must not be freed to ensure proper hardware
  1471. * function. When the hardware finishes also a packet next to
  1472. * it, we are sure, it doesn't use it anymore and we can go on.
  1473. */
  1474. if (bf_last == bf)
  1475. bf->flags |= 1;
  1476. if (bf->flags) {
  1477. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1478. struct ath5k_buf, list);
  1479. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1480. &rs);
  1481. if (ret)
  1482. break;
  1483. bf->flags &= ~1;
  1484. /* skip the overwritten one (even status is martian) */
  1485. goto next;
  1486. }
  1487. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1488. if (unlikely(ret == -EINPROGRESS))
  1489. break;
  1490. else if (unlikely(ret)) {
  1491. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1492. spin_unlock(&sc->rxbuflock);
  1493. return;
  1494. }
  1495. if (unlikely(rs.rs_more)) {
  1496. ATH5K_WARN(sc, "unsupported jumbo\n");
  1497. goto next;
  1498. }
  1499. if (unlikely(rs.rs_status)) {
  1500. if (rs.rs_status & AR5K_RXERR_PHY)
  1501. goto next;
  1502. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1503. /*
  1504. * Decrypt error. If the error occurred
  1505. * because there was no hardware key, then
  1506. * let the frame through so the upper layers
  1507. * can process it. This is necessary for 5210
  1508. * parts which have no way to setup a ``clear''
  1509. * key cache entry.
  1510. *
  1511. * XXX do key cache faulting
  1512. */
  1513. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1514. !(rs.rs_status & AR5K_RXERR_CRC))
  1515. goto accept;
  1516. }
  1517. if (rs.rs_status & AR5K_RXERR_MIC) {
  1518. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1519. goto accept;
  1520. }
  1521. /* let crypto-error packets fall through in MNTR */
  1522. if ((rs.rs_status &
  1523. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1524. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1525. goto next;
  1526. }
  1527. accept:
  1528. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1529. PCI_DMA_FROMDEVICE);
  1530. bf->skb = NULL;
  1531. skb_put(skb, rs.rs_datalen);
  1532. /*
  1533. * the hardware adds a padding to 4 byte boundaries between
  1534. * the header and the payload data if the header length is
  1535. * not multiples of 4 - remove it
  1536. */
  1537. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1538. if (hdrlen & 3) {
  1539. pad = hdrlen % 4;
  1540. memmove(skb->data + pad, skb->data, hdrlen);
  1541. skb_pull(skb, pad);
  1542. }
  1543. /*
  1544. * always extend the mac timestamp, since this information is
  1545. * also needed for proper IBSS merging.
  1546. *
  1547. * XXX: it might be too late to do it here, since rs_tstamp is
  1548. * 15bit only. that means TSF extension has to be done within
  1549. * 32768usec (about 32ms). it might be necessary to move this to
  1550. * the interrupt handler, like it is done in madwifi.
  1551. *
  1552. * Unfortunately we don't know when the hardware takes the rx
  1553. * timestamp (beginning of phy frame, data frame, end of rx?).
  1554. * The only thing we know is that it is hardware specific...
  1555. * On AR5213 it seems the rx timestamp is at the end of the
  1556. * frame, but i'm not sure.
  1557. *
  1558. * NOTE: mac80211 defines mactime at the beginning of the first
  1559. * data symbol. Since we don't have any time references it's
  1560. * impossible to comply to that. This affects IBSS merge only
  1561. * right now, so it's not too bad...
  1562. */
  1563. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1564. rxs.flag |= RX_FLAG_TSFT;
  1565. rxs.freq = sc->curchan->center_freq;
  1566. rxs.band = sc->curband->band;
  1567. rxs.noise = sc->ah->ah_noise_floor;
  1568. rxs.signal = rxs.noise + rs.rs_rssi;
  1569. rxs.qual = rs.rs_rssi * 100 / 64;
  1570. rxs.antenna = rs.rs_antenna;
  1571. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1572. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1573. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1574. /* check beacons in IBSS mode */
  1575. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1576. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1577. __ieee80211_rx(sc->hw, skb, &rxs);
  1578. next:
  1579. list_move_tail(&bf->list, &sc->rxbuf);
  1580. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1581. unlock:
  1582. spin_unlock(&sc->rxbuflock);
  1583. }
  1584. /*************\
  1585. * TX Handling *
  1586. \*************/
  1587. static void
  1588. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1589. {
  1590. struct ath5k_tx_status ts = {};
  1591. struct ath5k_buf *bf, *bf0;
  1592. struct ath5k_desc *ds;
  1593. struct sk_buff *skb;
  1594. struct ieee80211_tx_info *info;
  1595. int ret;
  1596. spin_lock(&txq->lock);
  1597. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1598. ds = bf->desc;
  1599. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1600. if (unlikely(ret == -EINPROGRESS))
  1601. break;
  1602. else if (unlikely(ret)) {
  1603. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1604. ret, txq->qnum);
  1605. break;
  1606. }
  1607. skb = bf->skb;
  1608. info = IEEE80211_SKB_CB(skb);
  1609. bf->skb = NULL;
  1610. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1611. PCI_DMA_TODEVICE);
  1612. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1613. if (unlikely(ts.ts_status)) {
  1614. sc->ll_stats.dot11ACKFailureCount++;
  1615. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1616. info->status.excessive_retries = 1;
  1617. else if (ts.ts_status & AR5K_TXERR_FILT)
  1618. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1619. } else {
  1620. info->flags |= IEEE80211_TX_STAT_ACK;
  1621. info->status.ack_signal = ts.ts_rssi;
  1622. }
  1623. ieee80211_tx_status(sc->hw, skb);
  1624. sc->tx_stats[txq->qnum].count++;
  1625. spin_lock(&sc->txbuflock);
  1626. sc->tx_stats[txq->qnum].len--;
  1627. list_move_tail(&bf->list, &sc->txbuf);
  1628. sc->txbuf_len++;
  1629. spin_unlock(&sc->txbuflock);
  1630. }
  1631. if (likely(list_empty(&txq->q)))
  1632. txq->link = NULL;
  1633. spin_unlock(&txq->lock);
  1634. if (sc->txbuf_len > ATH_TXBUF / 5)
  1635. ieee80211_wake_queues(sc->hw);
  1636. }
  1637. static void
  1638. ath5k_tasklet_tx(unsigned long data)
  1639. {
  1640. struct ath5k_softc *sc = (void *)data;
  1641. ath5k_tx_processq(sc, sc->txq);
  1642. }
  1643. /*****************\
  1644. * Beacon handling *
  1645. \*****************/
  1646. /*
  1647. * Setup the beacon frame for transmit.
  1648. */
  1649. static int
  1650. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1651. {
  1652. struct sk_buff *skb = bf->skb;
  1653. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1654. struct ath5k_hw *ah = sc->ah;
  1655. struct ath5k_desc *ds;
  1656. int ret, antenna = 0;
  1657. u32 flags;
  1658. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1659. PCI_DMA_TODEVICE);
  1660. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1661. "skbaddr %llx\n", skb, skb->data, skb->len,
  1662. (unsigned long long)bf->skbaddr);
  1663. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1664. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1665. return -EIO;
  1666. }
  1667. ds = bf->desc;
  1668. flags = AR5K_TXDESC_NOACK;
  1669. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1670. ds->ds_link = bf->daddr; /* self-linked */
  1671. flags |= AR5K_TXDESC_VEOL;
  1672. /*
  1673. * Let hardware handle antenna switching if txantenna is not set
  1674. */
  1675. } else {
  1676. ds->ds_link = 0;
  1677. /*
  1678. * Switch antenna every 4 beacons if txantenna is not set
  1679. * XXX assumes two antennas
  1680. */
  1681. if (antenna == 0)
  1682. antenna = sc->bsent & 4 ? 2 : 1;
  1683. }
  1684. ds->ds_data = bf->skbaddr;
  1685. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1686. ieee80211_get_hdrlen_from_skb(skb),
  1687. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1688. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1689. 1, AR5K_TXKEYIX_INVALID,
  1690. antenna, flags, 0, 0);
  1691. if (ret)
  1692. goto err_unmap;
  1693. return 0;
  1694. err_unmap:
  1695. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1696. return ret;
  1697. }
  1698. /*
  1699. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1700. * frame contents are done as needed and the slot time is
  1701. * also adjusted based on current state.
  1702. *
  1703. * this is usually called from interrupt context (ath5k_intr())
  1704. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1705. * can be called from a tasklet and user context
  1706. */
  1707. static void
  1708. ath5k_beacon_send(struct ath5k_softc *sc)
  1709. {
  1710. struct ath5k_buf *bf = sc->bbuf;
  1711. struct ath5k_hw *ah = sc->ah;
  1712. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1713. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1714. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1715. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1716. return;
  1717. }
  1718. /*
  1719. * Check if the previous beacon has gone out. If
  1720. * not don't don't try to post another, skip this
  1721. * period and wait for the next. Missed beacons
  1722. * indicate a problem and should not occur. If we
  1723. * miss too many consecutive beacons reset the device.
  1724. */
  1725. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1726. sc->bmisscount++;
  1727. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1728. "missed %u consecutive beacons\n", sc->bmisscount);
  1729. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1730. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1731. "stuck beacon time (%u missed)\n",
  1732. sc->bmisscount);
  1733. tasklet_schedule(&sc->restq);
  1734. }
  1735. return;
  1736. }
  1737. if (unlikely(sc->bmisscount != 0)) {
  1738. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1739. "resume beacon xmit after %u misses\n",
  1740. sc->bmisscount);
  1741. sc->bmisscount = 0;
  1742. }
  1743. /*
  1744. * Stop any current dma and put the new frame on the queue.
  1745. * This should never fail since we check above that no frames
  1746. * are still pending on the queue.
  1747. */
  1748. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1749. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1750. /* NB: hw still stops DMA, so proceed */
  1751. }
  1752. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1753. ath5k_hw_tx_start(ah, sc->bhalq);
  1754. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1755. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1756. sc->bsent++;
  1757. }
  1758. /**
  1759. * ath5k_beacon_update_timers - update beacon timers
  1760. *
  1761. * @sc: struct ath5k_softc pointer we are operating on
  1762. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1763. * beacon timer update based on the current HW TSF.
  1764. *
  1765. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1766. * of a received beacon or the current local hardware TSF and write it to the
  1767. * beacon timer registers.
  1768. *
  1769. * This is called in a variety of situations, e.g. when a beacon is received,
  1770. * when a TSF update has been detected, but also when an new IBSS is created or
  1771. * when we otherwise know we have to update the timers, but we keep it in this
  1772. * function to have it all together in one place.
  1773. */
  1774. static void
  1775. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1776. {
  1777. struct ath5k_hw *ah = sc->ah;
  1778. u32 nexttbtt, intval, hw_tu, bc_tu;
  1779. u64 hw_tsf;
  1780. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1781. if (WARN_ON(!intval))
  1782. return;
  1783. /* beacon TSF converted to TU */
  1784. bc_tu = TSF_TO_TU(bc_tsf);
  1785. /* current TSF converted to TU */
  1786. hw_tsf = ath5k_hw_get_tsf64(ah);
  1787. hw_tu = TSF_TO_TU(hw_tsf);
  1788. #define FUDGE 3
  1789. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1790. if (bc_tsf == -1) {
  1791. /*
  1792. * no beacons received, called internally.
  1793. * just need to refresh timers based on HW TSF.
  1794. */
  1795. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1796. } else if (bc_tsf == 0) {
  1797. /*
  1798. * no beacon received, probably called by ath5k_reset_tsf().
  1799. * reset TSF to start with 0.
  1800. */
  1801. nexttbtt = intval;
  1802. intval |= AR5K_BEACON_RESET_TSF;
  1803. } else if (bc_tsf > hw_tsf) {
  1804. /*
  1805. * beacon received, SW merge happend but HW TSF not yet updated.
  1806. * not possible to reconfigure timers yet, but next time we
  1807. * receive a beacon with the same BSSID, the hardware will
  1808. * automatically update the TSF and then we need to reconfigure
  1809. * the timers.
  1810. */
  1811. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1812. "need to wait for HW TSF sync\n");
  1813. return;
  1814. } else {
  1815. /*
  1816. * most important case for beacon synchronization between STA.
  1817. *
  1818. * beacon received and HW TSF has been already updated by HW.
  1819. * update next TBTT based on the TSF of the beacon, but make
  1820. * sure it is ahead of our local TSF timer.
  1821. */
  1822. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1823. }
  1824. #undef FUDGE
  1825. sc->nexttbtt = nexttbtt;
  1826. intval |= AR5K_BEACON_ENA;
  1827. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1828. /*
  1829. * debugging output last in order to preserve the time critical aspect
  1830. * of this function
  1831. */
  1832. if (bc_tsf == -1)
  1833. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1834. "reconfigured timers based on HW TSF\n");
  1835. else if (bc_tsf == 0)
  1836. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1837. "reset HW TSF and timers\n");
  1838. else
  1839. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1840. "updated timers based on beacon TSF\n");
  1841. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1842. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1843. (unsigned long long) bc_tsf,
  1844. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1845. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1846. intval & AR5K_BEACON_PERIOD,
  1847. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1848. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1849. }
  1850. /**
  1851. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1852. *
  1853. * @sc: struct ath5k_softc pointer we are operating on
  1854. *
  1855. * When operating in station mode we want to receive a BMISS interrupt when we
  1856. * stop seeing beacons from the AP we've associated with so we can look for
  1857. * another AP to associate with.
  1858. *
  1859. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1860. * interrupts to detect TSF updates only.
  1861. *
  1862. * AP mode is missing.
  1863. */
  1864. static void
  1865. ath5k_beacon_config(struct ath5k_softc *sc)
  1866. {
  1867. struct ath5k_hw *ah = sc->ah;
  1868. ath5k_hw_set_intr(ah, 0);
  1869. sc->bmisscount = 0;
  1870. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1871. sc->imask |= AR5K_INT_BMISS;
  1872. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1873. /*
  1874. * In IBSS mode we use a self-linked tx descriptor and let the
  1875. * hardware send the beacons automatically. We have to load it
  1876. * only once here.
  1877. * We use the SWBA interrupt only to keep track of the beacon
  1878. * timers in order to detect automatic TSF updates.
  1879. */
  1880. ath5k_beaconq_config(sc);
  1881. sc->imask |= AR5K_INT_SWBA;
  1882. if (ath5k_hw_hasveol(ah))
  1883. ath5k_beacon_send(sc);
  1884. }
  1885. /* TODO else AP */
  1886. ath5k_hw_set_intr(ah, sc->imask);
  1887. }
  1888. /********************\
  1889. * Interrupt handling *
  1890. \********************/
  1891. static int
  1892. ath5k_init(struct ath5k_softc *sc)
  1893. {
  1894. int ret;
  1895. mutex_lock(&sc->lock);
  1896. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1897. /*
  1898. * Stop anything previously setup. This is safe
  1899. * no matter this is the first time through or not.
  1900. */
  1901. ath5k_stop_locked(sc);
  1902. /*
  1903. * The basic interface to setting the hardware in a good
  1904. * state is ``reset''. On return the hardware is known to
  1905. * be powered up and with interrupts disabled. This must
  1906. * be followed by initialization of the appropriate bits
  1907. * and then setup of the interrupt mask.
  1908. */
  1909. sc->curchan = sc->hw->conf.channel;
  1910. sc->curband = &sc->sbands[sc->curchan->band];
  1911. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1912. if (ret) {
  1913. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1914. goto done;
  1915. }
  1916. /*
  1917. * This is needed only to setup initial state
  1918. * but it's best done after a reset.
  1919. */
  1920. ath5k_hw_set_txpower_limit(sc->ah, 0);
  1921. /*
  1922. * Setup the hardware after reset: the key cache
  1923. * is filled as needed and the receive engine is
  1924. * set going. Frame transmit is handled entirely
  1925. * in the frame output path; there's nothing to do
  1926. * here except setup the interrupt mask.
  1927. */
  1928. ret = ath5k_rx_start(sc);
  1929. if (ret)
  1930. goto done;
  1931. /*
  1932. * Enable interrupts.
  1933. */
  1934. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1935. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1936. AR5K_INT_MIB;
  1937. ath5k_hw_set_intr(sc->ah, sc->imask);
  1938. /* Set ack to be sent at low bit-rates */
  1939. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1940. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1941. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1942. ret = 0;
  1943. done:
  1944. mmiowb();
  1945. mutex_unlock(&sc->lock);
  1946. return ret;
  1947. }
  1948. static int
  1949. ath5k_stop_locked(struct ath5k_softc *sc)
  1950. {
  1951. struct ath5k_hw *ah = sc->ah;
  1952. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1953. test_bit(ATH_STAT_INVALID, sc->status));
  1954. /*
  1955. * Shutdown the hardware and driver:
  1956. * stop output from above
  1957. * disable interrupts
  1958. * turn off timers
  1959. * turn off the radio
  1960. * clear transmit machinery
  1961. * clear receive machinery
  1962. * drain and release tx queues
  1963. * reclaim beacon resources
  1964. * power down hardware
  1965. *
  1966. * Note that some of this work is not possible if the
  1967. * hardware is gone (invalid).
  1968. */
  1969. ieee80211_stop_queues(sc->hw);
  1970. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1971. ath5k_led_off(sc);
  1972. ath5k_hw_set_intr(ah, 0);
  1973. synchronize_irq(sc->pdev->irq);
  1974. }
  1975. ath5k_txq_cleanup(sc);
  1976. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1977. ath5k_rx_stop(sc);
  1978. ath5k_hw_phy_disable(ah);
  1979. } else
  1980. sc->rxlink = NULL;
  1981. return 0;
  1982. }
  1983. /*
  1984. * Stop the device, grabbing the top-level lock to protect
  1985. * against concurrent entry through ath5k_init (which can happen
  1986. * if another thread does a system call and the thread doing the
  1987. * stop is preempted).
  1988. */
  1989. static int
  1990. ath5k_stop_hw(struct ath5k_softc *sc)
  1991. {
  1992. int ret;
  1993. mutex_lock(&sc->lock);
  1994. ret = ath5k_stop_locked(sc);
  1995. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1996. /*
  1997. * Set the chip in full sleep mode. Note that we are
  1998. * careful to do this only when bringing the interface
  1999. * completely to a stop. When the chip is in this state
  2000. * it must be carefully woken up or references to
  2001. * registers in the PCI clock domain may freeze the bus
  2002. * (and system). This varies by chip and is mostly an
  2003. * issue with newer parts that go to sleep more quickly.
  2004. */
  2005. if (sc->ah->ah_mac_srev >= 0x78) {
  2006. /*
  2007. * XXX
  2008. * don't put newer MAC revisions > 7.8 to sleep because
  2009. * of the above mentioned problems
  2010. */
  2011. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2012. "not putting device to sleep\n");
  2013. } else {
  2014. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2015. "putting device to full sleep\n");
  2016. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2017. }
  2018. }
  2019. ath5k_txbuf_free(sc, sc->bbuf);
  2020. mmiowb();
  2021. mutex_unlock(&sc->lock);
  2022. del_timer_sync(&sc->calib_tim);
  2023. tasklet_kill(&sc->rxtq);
  2024. tasklet_kill(&sc->txtq);
  2025. tasklet_kill(&sc->restq);
  2026. return ret;
  2027. }
  2028. static irqreturn_t
  2029. ath5k_intr(int irq, void *dev_id)
  2030. {
  2031. struct ath5k_softc *sc = dev_id;
  2032. struct ath5k_hw *ah = sc->ah;
  2033. enum ath5k_int status;
  2034. unsigned int counter = 1000;
  2035. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2036. !ath5k_hw_is_intr_pending(ah)))
  2037. return IRQ_NONE;
  2038. do {
  2039. /*
  2040. * Figure out the reason(s) for the interrupt. Note
  2041. * that get_isr returns a pseudo-ISR that may include
  2042. * bits we haven't explicitly enabled so we mask the
  2043. * value to insure we only process bits we requested.
  2044. */
  2045. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2046. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2047. status, sc->imask);
  2048. status &= sc->imask; /* discard unasked for bits */
  2049. if (unlikely(status & AR5K_INT_FATAL)) {
  2050. /*
  2051. * Fatal errors are unrecoverable.
  2052. * Typically these are caused by DMA errors.
  2053. */
  2054. tasklet_schedule(&sc->restq);
  2055. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2056. tasklet_schedule(&sc->restq);
  2057. } else {
  2058. if (status & AR5K_INT_SWBA) {
  2059. /*
  2060. * Software beacon alert--time to send a beacon.
  2061. * Handle beacon transmission directly; deferring
  2062. * this is too slow to meet timing constraints
  2063. * under load.
  2064. *
  2065. * In IBSS mode we use this interrupt just to
  2066. * keep track of the next TBTT (target beacon
  2067. * transmission time) in order to detect wether
  2068. * automatic TSF updates happened.
  2069. */
  2070. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2071. /* XXX: only if VEOL suppported */
  2072. u64 tsf = ath5k_hw_get_tsf64(ah);
  2073. sc->nexttbtt += sc->bintval;
  2074. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2075. "SWBA nexttbtt: %x hw_tu: %x "
  2076. "TSF: %llx\n",
  2077. sc->nexttbtt,
  2078. TSF_TO_TU(tsf),
  2079. (unsigned long long) tsf);
  2080. } else {
  2081. ath5k_beacon_send(sc);
  2082. }
  2083. }
  2084. if (status & AR5K_INT_RXEOL) {
  2085. /*
  2086. * NB: the hardware should re-read the link when
  2087. * RXE bit is written, but it doesn't work at
  2088. * least on older hardware revs.
  2089. */
  2090. sc->rxlink = NULL;
  2091. }
  2092. if (status & AR5K_INT_TXURN) {
  2093. /* bump tx trigger level */
  2094. ath5k_hw_update_tx_triglevel(ah, true);
  2095. }
  2096. if (status & AR5K_INT_RX)
  2097. tasklet_schedule(&sc->rxtq);
  2098. if (status & AR5K_INT_TX)
  2099. tasklet_schedule(&sc->txtq);
  2100. if (status & AR5K_INT_BMISS) {
  2101. }
  2102. if (status & AR5K_INT_MIB) {
  2103. /*
  2104. * These stats are also used for ANI i think
  2105. * so how about updating them more often ?
  2106. */
  2107. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2108. }
  2109. }
  2110. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2111. if (unlikely(!counter))
  2112. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2113. return IRQ_HANDLED;
  2114. }
  2115. static void
  2116. ath5k_tasklet_reset(unsigned long data)
  2117. {
  2118. struct ath5k_softc *sc = (void *)data;
  2119. ath5k_reset(sc->hw);
  2120. }
  2121. /*
  2122. * Periodically recalibrate the PHY to account
  2123. * for temperature/environment changes.
  2124. */
  2125. static void
  2126. ath5k_calibrate(unsigned long data)
  2127. {
  2128. struct ath5k_softc *sc = (void *)data;
  2129. struct ath5k_hw *ah = sc->ah;
  2130. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2131. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2132. sc->curchan->hw_value);
  2133. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2134. /*
  2135. * Rfgain is out of bounds, reset the chip
  2136. * to load new gain values.
  2137. */
  2138. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2139. ath5k_reset(sc->hw);
  2140. }
  2141. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2142. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2143. ieee80211_frequency_to_channel(
  2144. sc->curchan->center_freq));
  2145. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2146. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2147. }
  2148. /***************\
  2149. * LED functions *
  2150. \***************/
  2151. static void
  2152. ath5k_led_enable(struct ath5k_softc *sc)
  2153. {
  2154. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2155. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2156. ath5k_led_off(sc);
  2157. }
  2158. }
  2159. static void
  2160. ath5k_led_on(struct ath5k_softc *sc)
  2161. {
  2162. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2163. return;
  2164. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2165. }
  2166. static void
  2167. ath5k_led_off(struct ath5k_softc *sc)
  2168. {
  2169. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2170. return;
  2171. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2172. }
  2173. static void
  2174. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2175. enum led_brightness brightness)
  2176. {
  2177. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2178. led_dev);
  2179. if (brightness == LED_OFF)
  2180. ath5k_led_off(led->sc);
  2181. else
  2182. ath5k_led_on(led->sc);
  2183. }
  2184. static int
  2185. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2186. const char *name, char *trigger)
  2187. {
  2188. int err;
  2189. led->sc = sc;
  2190. strncpy(led->name, name, sizeof(led->name));
  2191. led->led_dev.name = led->name;
  2192. led->led_dev.default_trigger = trigger;
  2193. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2194. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2195. if (err)
  2196. {
  2197. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2198. led->sc = NULL;
  2199. }
  2200. return err;
  2201. }
  2202. static void
  2203. ath5k_unregister_led(struct ath5k_led *led)
  2204. {
  2205. if (!led->sc)
  2206. return;
  2207. led_classdev_unregister(&led->led_dev);
  2208. ath5k_led_off(led->sc);
  2209. led->sc = NULL;
  2210. }
  2211. static void
  2212. ath5k_unregister_leds(struct ath5k_softc *sc)
  2213. {
  2214. ath5k_unregister_led(&sc->rx_led);
  2215. ath5k_unregister_led(&sc->tx_led);
  2216. }
  2217. static int
  2218. ath5k_init_leds(struct ath5k_softc *sc)
  2219. {
  2220. int ret = 0;
  2221. struct ieee80211_hw *hw = sc->hw;
  2222. struct pci_dev *pdev = sc->pdev;
  2223. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2224. /*
  2225. * Auto-enable soft led processing for IBM cards and for
  2226. * 5211 minipci cards.
  2227. */
  2228. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2229. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2230. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2231. sc->led_pin = 0;
  2232. sc->led_on = 0; /* active low */
  2233. }
  2234. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2235. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2236. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2237. sc->led_pin = 1;
  2238. sc->led_on = 1; /* active high */
  2239. }
  2240. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2241. goto out;
  2242. ath5k_led_enable(sc);
  2243. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2244. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2245. ieee80211_get_rx_led_name(hw));
  2246. if (ret)
  2247. goto out;
  2248. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2249. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2250. ieee80211_get_tx_led_name(hw));
  2251. out:
  2252. return ret;
  2253. }
  2254. /********************\
  2255. * Mac80211 functions *
  2256. \********************/
  2257. static int
  2258. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2259. {
  2260. struct ath5k_softc *sc = hw->priv;
  2261. struct ath5k_buf *bf;
  2262. unsigned long flags;
  2263. int hdrlen;
  2264. int pad;
  2265. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2266. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2267. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2268. /*
  2269. * the hardware expects the header padded to 4 byte boundaries
  2270. * if this is not the case we add the padding after the header
  2271. */
  2272. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2273. if (hdrlen & 3) {
  2274. pad = hdrlen % 4;
  2275. if (skb_headroom(skb) < pad) {
  2276. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2277. " headroom to pad %d\n", hdrlen, pad);
  2278. return -1;
  2279. }
  2280. skb_push(skb, pad);
  2281. memmove(skb->data, skb->data+pad, hdrlen);
  2282. }
  2283. spin_lock_irqsave(&sc->txbuflock, flags);
  2284. if (list_empty(&sc->txbuf)) {
  2285. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2286. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2287. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2288. return -1;
  2289. }
  2290. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2291. list_del(&bf->list);
  2292. sc->txbuf_len--;
  2293. if (list_empty(&sc->txbuf))
  2294. ieee80211_stop_queues(hw);
  2295. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2296. bf->skb = skb;
  2297. if (ath5k_txbuf_setup(sc, bf)) {
  2298. bf->skb = NULL;
  2299. spin_lock_irqsave(&sc->txbuflock, flags);
  2300. list_add_tail(&bf->list, &sc->txbuf);
  2301. sc->txbuf_len++;
  2302. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2303. dev_kfree_skb_any(skb);
  2304. return 0;
  2305. }
  2306. return 0;
  2307. }
  2308. static int
  2309. ath5k_reset(struct ieee80211_hw *hw)
  2310. {
  2311. struct ath5k_softc *sc = hw->priv;
  2312. struct ath5k_hw *ah = sc->ah;
  2313. int ret;
  2314. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2315. ath5k_hw_set_intr(ah, 0);
  2316. ath5k_txq_cleanup(sc);
  2317. ath5k_rx_stop(sc);
  2318. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2319. if (unlikely(ret)) {
  2320. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2321. goto err;
  2322. }
  2323. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2324. ret = ath5k_rx_start(sc);
  2325. if (unlikely(ret)) {
  2326. ATH5K_ERR(sc, "can't start recv logic\n");
  2327. goto err;
  2328. }
  2329. /*
  2330. * We may be doing a reset in response to an ioctl
  2331. * that changes the channel so update any state that
  2332. * might change as a result.
  2333. *
  2334. * XXX needed?
  2335. */
  2336. /* ath5k_chan_change(sc, c); */
  2337. ath5k_beacon_config(sc);
  2338. /* intrs are started by ath5k_beacon_config */
  2339. ieee80211_wake_queues(hw);
  2340. return 0;
  2341. err:
  2342. return ret;
  2343. }
  2344. static int ath5k_start(struct ieee80211_hw *hw)
  2345. {
  2346. return ath5k_init(hw->priv);
  2347. }
  2348. static void ath5k_stop(struct ieee80211_hw *hw)
  2349. {
  2350. ath5k_stop_hw(hw->priv);
  2351. }
  2352. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2353. struct ieee80211_if_init_conf *conf)
  2354. {
  2355. struct ath5k_softc *sc = hw->priv;
  2356. int ret;
  2357. mutex_lock(&sc->lock);
  2358. if (sc->vif) {
  2359. ret = 0;
  2360. goto end;
  2361. }
  2362. sc->vif = conf->vif;
  2363. switch (conf->type) {
  2364. case IEEE80211_IF_TYPE_STA:
  2365. case IEEE80211_IF_TYPE_IBSS:
  2366. case IEEE80211_IF_TYPE_MNTR:
  2367. sc->opmode = conf->type;
  2368. break;
  2369. default:
  2370. ret = -EOPNOTSUPP;
  2371. goto end;
  2372. }
  2373. ret = 0;
  2374. end:
  2375. mutex_unlock(&sc->lock);
  2376. return ret;
  2377. }
  2378. static void
  2379. ath5k_remove_interface(struct ieee80211_hw *hw,
  2380. struct ieee80211_if_init_conf *conf)
  2381. {
  2382. struct ath5k_softc *sc = hw->priv;
  2383. mutex_lock(&sc->lock);
  2384. if (sc->vif != conf->vif)
  2385. goto end;
  2386. sc->vif = NULL;
  2387. end:
  2388. mutex_unlock(&sc->lock);
  2389. }
  2390. /*
  2391. * TODO: Phy disable/diversity etc
  2392. */
  2393. static int
  2394. ath5k_config(struct ieee80211_hw *hw,
  2395. struct ieee80211_conf *conf)
  2396. {
  2397. struct ath5k_softc *sc = hw->priv;
  2398. sc->bintval = conf->beacon_int;
  2399. sc->power_level = conf->power_level;
  2400. return ath5k_chan_set(sc, conf->channel);
  2401. }
  2402. static int
  2403. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2404. struct ieee80211_if_conf *conf)
  2405. {
  2406. struct ath5k_softc *sc = hw->priv;
  2407. struct ath5k_hw *ah = sc->ah;
  2408. int ret;
  2409. /* Set to a reasonable value. Note that this will
  2410. * be set to mac80211's value at ath5k_config(). */
  2411. sc->bintval = 1000;
  2412. mutex_lock(&sc->lock);
  2413. if (sc->vif != vif) {
  2414. ret = -EIO;
  2415. goto unlock;
  2416. }
  2417. if (conf->bssid) {
  2418. /* Cache for later use during resets */
  2419. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2420. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2421. * a clean way of letting us retrieve this yet. */
  2422. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2423. mmiowb();
  2424. }
  2425. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2426. vif->type == IEEE80211_IF_TYPE_IBSS) {
  2427. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2428. if (!beacon) {
  2429. ret = -ENOMEM;
  2430. goto unlock;
  2431. }
  2432. /* call old handler for now */
  2433. ath5k_beacon_update(hw, beacon);
  2434. }
  2435. mutex_unlock(&sc->lock);
  2436. return ath5k_reset(hw);
  2437. unlock:
  2438. mutex_unlock(&sc->lock);
  2439. return ret;
  2440. }
  2441. #define SUPPORTED_FIF_FLAGS \
  2442. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2443. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2444. FIF_BCN_PRBRESP_PROMISC
  2445. /*
  2446. * o always accept unicast, broadcast, and multicast traffic
  2447. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2448. * says it should be
  2449. * o maintain current state of phy ofdm or phy cck error reception.
  2450. * If the hardware detects any of these type of errors then
  2451. * ath5k_hw_get_rx_filter() will pass to us the respective
  2452. * hardware filters to be able to receive these type of frames.
  2453. * o probe request frames are accepted only when operating in
  2454. * hostap, adhoc, or monitor modes
  2455. * o enable promiscuous mode according to the interface state
  2456. * o accept beacons:
  2457. * - when operating in adhoc mode so the 802.11 layer creates
  2458. * node table entries for peers,
  2459. * - when operating in station mode for collecting rssi data when
  2460. * the station is otherwise quiet, or
  2461. * - when scanning
  2462. */
  2463. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2464. unsigned int changed_flags,
  2465. unsigned int *new_flags,
  2466. int mc_count, struct dev_mc_list *mclist)
  2467. {
  2468. struct ath5k_softc *sc = hw->priv;
  2469. struct ath5k_hw *ah = sc->ah;
  2470. u32 mfilt[2], val, rfilt;
  2471. u8 pos;
  2472. int i;
  2473. mfilt[0] = 0;
  2474. mfilt[1] = 0;
  2475. /* Only deal with supported flags */
  2476. changed_flags &= SUPPORTED_FIF_FLAGS;
  2477. *new_flags &= SUPPORTED_FIF_FLAGS;
  2478. /* If HW detects any phy or radar errors, leave those filters on.
  2479. * Also, always enable Unicast, Broadcasts and Multicast
  2480. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2481. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2482. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2483. AR5K_RX_FILTER_MCAST);
  2484. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2485. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2486. rfilt |= AR5K_RX_FILTER_PROM;
  2487. __set_bit(ATH_STAT_PROMISC, sc->status);
  2488. }
  2489. else
  2490. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2491. }
  2492. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2493. if (*new_flags & FIF_ALLMULTI) {
  2494. mfilt[0] = ~0;
  2495. mfilt[1] = ~0;
  2496. } else {
  2497. for (i = 0; i < mc_count; i++) {
  2498. if (!mclist)
  2499. break;
  2500. /* calculate XOR of eight 6-bit values */
  2501. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2502. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2503. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2504. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2505. pos &= 0x3f;
  2506. mfilt[pos / 32] |= (1 << (pos % 32));
  2507. /* XXX: we might be able to just do this instead,
  2508. * but not sure, needs testing, if we do use this we'd
  2509. * neet to inform below to not reset the mcast */
  2510. /* ath5k_hw_set_mcast_filterindex(ah,
  2511. * mclist->dmi_addr[5]); */
  2512. mclist = mclist->next;
  2513. }
  2514. }
  2515. /* This is the best we can do */
  2516. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2517. rfilt |= AR5K_RX_FILTER_PHYERR;
  2518. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2519. * and probes for any BSSID, this needs testing */
  2520. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2521. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2522. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2523. * set we should only pass on control frames for this
  2524. * station. This needs testing. I believe right now this
  2525. * enables *all* control frames, which is OK.. but
  2526. * but we should see if we can improve on granularity */
  2527. if (*new_flags & FIF_CONTROL)
  2528. rfilt |= AR5K_RX_FILTER_CONTROL;
  2529. /* Additional settings per mode -- this is per ath5k */
  2530. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2531. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2532. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2533. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2534. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2535. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2536. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2537. test_bit(ATH_STAT_PROMISC, sc->status))
  2538. rfilt |= AR5K_RX_FILTER_PROM;
  2539. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2540. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2541. rfilt |= AR5K_RX_FILTER_BEACON;
  2542. }
  2543. /* Set filters */
  2544. ath5k_hw_set_rx_filter(ah,rfilt);
  2545. /* Set multicast bits */
  2546. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2547. /* Set the cached hw filter flags, this will alter actually
  2548. * be set in HW */
  2549. sc->filter_flags = rfilt;
  2550. }
  2551. static int
  2552. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2553. const u8 *local_addr, const u8 *addr,
  2554. struct ieee80211_key_conf *key)
  2555. {
  2556. struct ath5k_softc *sc = hw->priv;
  2557. int ret = 0;
  2558. switch(key->alg) {
  2559. case ALG_WEP:
  2560. /* XXX: fix hardware encryption, its not working. For now
  2561. * allow software encryption */
  2562. /* break; */
  2563. case ALG_TKIP:
  2564. case ALG_CCMP:
  2565. return -EOPNOTSUPP;
  2566. default:
  2567. WARN_ON(1);
  2568. return -EINVAL;
  2569. }
  2570. mutex_lock(&sc->lock);
  2571. switch (cmd) {
  2572. case SET_KEY:
  2573. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2574. if (ret) {
  2575. ATH5K_ERR(sc, "can't set the key\n");
  2576. goto unlock;
  2577. }
  2578. __set_bit(key->keyidx, sc->keymap);
  2579. key->hw_key_idx = key->keyidx;
  2580. break;
  2581. case DISABLE_KEY:
  2582. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2583. __clear_bit(key->keyidx, sc->keymap);
  2584. break;
  2585. default:
  2586. ret = -EINVAL;
  2587. goto unlock;
  2588. }
  2589. unlock:
  2590. mmiowb();
  2591. mutex_unlock(&sc->lock);
  2592. return ret;
  2593. }
  2594. static int
  2595. ath5k_get_stats(struct ieee80211_hw *hw,
  2596. struct ieee80211_low_level_stats *stats)
  2597. {
  2598. struct ath5k_softc *sc = hw->priv;
  2599. struct ath5k_hw *ah = sc->ah;
  2600. /* Force update */
  2601. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2602. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2603. return 0;
  2604. }
  2605. static int
  2606. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2607. struct ieee80211_tx_queue_stats *stats)
  2608. {
  2609. struct ath5k_softc *sc = hw->priv;
  2610. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2611. return 0;
  2612. }
  2613. static u64
  2614. ath5k_get_tsf(struct ieee80211_hw *hw)
  2615. {
  2616. struct ath5k_softc *sc = hw->priv;
  2617. return ath5k_hw_get_tsf64(sc->ah);
  2618. }
  2619. static void
  2620. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2621. {
  2622. struct ath5k_softc *sc = hw->priv;
  2623. /*
  2624. * in IBSS mode we need to update the beacon timers too.
  2625. * this will also reset the TSF if we call it with 0
  2626. */
  2627. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2628. ath5k_beacon_update_timers(sc, 0);
  2629. else
  2630. ath5k_hw_reset_tsf(sc->ah);
  2631. }
  2632. static int
  2633. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2634. {
  2635. struct ath5k_softc *sc = hw->priv;
  2636. int ret;
  2637. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2638. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2639. ret = -EIO;
  2640. goto end;
  2641. }
  2642. ath5k_txbuf_free(sc, sc->bbuf);
  2643. sc->bbuf->skb = skb;
  2644. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2645. if (ret)
  2646. sc->bbuf->skb = NULL;
  2647. else {
  2648. ath5k_beacon_config(sc);
  2649. mmiowb();
  2650. }
  2651. end:
  2652. return ret;
  2653. }