ar9003_phy.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. #include "ar9003_phy.h"
  19. static const int firstep_table[] =
  20. /* level: 0 1 2 3 4 5 6 7 8 */
  21. { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
  22. static const int cycpwrThr1_table[] =
  23. /* level: 0 1 2 3 4 5 6 7 8 */
  24. { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
  25. /*
  26. * register values to turn OFDM weak signal detection OFF
  27. */
  28. static const int m1ThreshLow_off = 127;
  29. static const int m2ThreshLow_off = 127;
  30. static const int m1Thresh_off = 127;
  31. static const int m2Thresh_off = 127;
  32. static const int m2CountThr_off = 31;
  33. static const int m2CountThrLow_off = 63;
  34. static const int m1ThreshLowExt_off = 127;
  35. static const int m2ThreshLowExt_off = 127;
  36. static const int m1ThreshExt_off = 127;
  37. static const int m2ThreshExt_off = 127;
  38. /**
  39. * ar9003_hw_set_channel - set channel on single-chip device
  40. * @ah: atheros hardware structure
  41. * @chan:
  42. *
  43. * This is the function to change channel on single-chip devices, that is
  44. * for AR9300 family of chipsets.
  45. *
  46. * This function takes the channel value in MHz and sets
  47. * hardware channel value. Assumes writes have been enabled to analog bus.
  48. *
  49. * Actual Expression,
  50. *
  51. * For 2GHz channel,
  52. * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  53. * (freq_ref = 40MHz)
  54. *
  55. * For 5GHz channel,
  56. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
  57. * (freq_ref = 40MHz/(24>>amodeRefSel))
  58. *
  59. * For 5GHz channels which are 5MHz spaced,
  60. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  61. * (freq_ref = 40MHz)
  62. */
  63. static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  64. {
  65. u16 bMode, fracMode = 0, aModeRefSel = 0;
  66. u32 freq, chan_frac, div, channelSel = 0, reg32 = 0;
  67. struct chan_centers centers;
  68. int loadSynthChannel;
  69. ath9k_hw_get_channel_centers(ah, chan, &centers);
  70. freq = centers.synth_center;
  71. if (freq < 4800) { /* 2 GHz, fractional mode */
  72. if (AR_SREV_9330(ah)) {
  73. if (ah->is_clk_25mhz)
  74. div = 75;
  75. else
  76. div = 120;
  77. channelSel = (freq * 4) / div;
  78. chan_frac = (((freq * 4) % div) * 0x20000) / div;
  79. channelSel = (channelSel << 17) | chan_frac;
  80. } else if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  81. /*
  82. * freq_ref = 40 / (refdiva >> amoderefsel);
  83. * where refdiva=1 and amoderefsel=0
  84. * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
  85. * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
  86. */
  87. channelSel = (freq * 4) / 120;
  88. chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
  89. channelSel = (channelSel << 17) | chan_frac;
  90. } else if (AR_SREV_9340(ah)) {
  91. if (ah->is_clk_25mhz) {
  92. channelSel = (freq * 2) / 75;
  93. chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
  94. channelSel = (channelSel << 17) | chan_frac;
  95. } else {
  96. channelSel = CHANSEL_2G(freq) >> 1;
  97. }
  98. } else if (AR_SREV_9550(ah)) {
  99. if (ah->is_clk_25mhz)
  100. div = 75;
  101. else
  102. div = 120;
  103. channelSel = (freq * 4) / div;
  104. chan_frac = (((freq * 4) % div) * 0x20000) / div;
  105. channelSel = (channelSel << 17) | chan_frac;
  106. } else {
  107. channelSel = CHANSEL_2G(freq);
  108. }
  109. /* Set to 2G mode */
  110. bMode = 1;
  111. } else {
  112. if ((AR_SREV_9340(ah) || AR_SREV_9550(ah)) &&
  113. ah->is_clk_25mhz) {
  114. channelSel = freq / 75;
  115. chan_frac = ((freq % 75) * 0x20000) / 75;
  116. channelSel = (channelSel << 17) | chan_frac;
  117. } else {
  118. channelSel = CHANSEL_5G(freq);
  119. /* Doubler is ON, so, divide channelSel by 2. */
  120. channelSel >>= 1;
  121. }
  122. /* Set to 5G mode */
  123. bMode = 0;
  124. }
  125. /* Enable fractional mode for all channels */
  126. fracMode = 1;
  127. aModeRefSel = 0;
  128. loadSynthChannel = 0;
  129. reg32 = (bMode << 29);
  130. REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
  131. /* Enable Long shift Select for Synthesizer */
  132. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
  133. AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
  134. /* Program Synth. setting */
  135. reg32 = (channelSel << 2) | (fracMode << 30) |
  136. (aModeRefSel << 28) | (loadSynthChannel << 31);
  137. REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
  138. /* Toggle Load Synth channel bit */
  139. loadSynthChannel = 1;
  140. reg32 = (channelSel << 2) | (fracMode << 30) |
  141. (aModeRefSel << 28) | (loadSynthChannel << 31);
  142. REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
  143. ah->curchan = chan;
  144. return 0;
  145. }
  146. /**
  147. * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
  148. * @ah: atheros hardware structure
  149. * @chan:
  150. *
  151. * For single-chip solutions. Converts to baseband spur frequency given the
  152. * input channel frequency and compute register settings below.
  153. *
  154. * Spur mitigation for MRC CCK
  155. */
  156. static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
  157. struct ath9k_channel *chan)
  158. {
  159. static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
  160. int cur_bb_spur, negative = 0, cck_spur_freq;
  161. int i;
  162. int range, max_spur_cnts, synth_freq;
  163. u8 *spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah, IS_CHAN_2GHZ(chan));
  164. /*
  165. * Need to verify range +/- 10 MHz in control channel, otherwise spur
  166. * is out-of-band and can be ignored.
  167. */
  168. if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
  169. AR_SREV_9550(ah)) {
  170. if (spur_fbin_ptr[0] == 0) /* No spur */
  171. return;
  172. max_spur_cnts = 5;
  173. if (IS_CHAN_HT40(chan)) {
  174. range = 19;
  175. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  176. AR_PHY_GC_DYN2040_PRI_CH) == 0)
  177. synth_freq = chan->channel + 10;
  178. else
  179. synth_freq = chan->channel - 10;
  180. } else {
  181. range = 10;
  182. synth_freq = chan->channel;
  183. }
  184. } else {
  185. range = AR_SREV_9462(ah) ? 5 : 10;
  186. max_spur_cnts = 4;
  187. synth_freq = chan->channel;
  188. }
  189. for (i = 0; i < max_spur_cnts; i++) {
  190. if (AR_SREV_9462(ah) && (i == 0 || i == 3))
  191. continue;
  192. negative = 0;
  193. if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
  194. AR_SREV_9550(ah))
  195. cur_bb_spur = ath9k_hw_fbin2freq(spur_fbin_ptr[i],
  196. IS_CHAN_2GHZ(chan));
  197. else
  198. cur_bb_spur = spur_freq[i];
  199. cur_bb_spur -= synth_freq;
  200. if (cur_bb_spur < 0) {
  201. negative = 1;
  202. cur_bb_spur = -cur_bb_spur;
  203. }
  204. if (cur_bb_spur < range) {
  205. cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
  206. if (negative == 1)
  207. cck_spur_freq = -cck_spur_freq;
  208. cck_spur_freq = cck_spur_freq & 0xfffff;
  209. REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
  210. AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
  211. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  212. AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
  213. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  214. AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
  215. 0x2);
  216. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  217. AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
  218. 0x1);
  219. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  220. AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
  221. cck_spur_freq);
  222. return;
  223. }
  224. }
  225. REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
  226. AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
  227. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  228. AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
  229. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  230. AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
  231. }
  232. /* Clean all spur register fields */
  233. static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
  234. {
  235. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  236. AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
  237. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  238. AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
  239. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  240. AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
  241. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  242. AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
  243. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  244. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
  245. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  246. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
  247. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  248. AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
  249. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  250. AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
  251. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  252. AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
  253. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  254. AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
  255. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  256. AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
  257. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  258. AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
  259. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  260. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
  261. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  262. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
  263. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  264. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
  265. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  266. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
  267. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  268. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
  269. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  270. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
  271. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  272. AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
  273. }
  274. static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
  275. int freq_offset,
  276. int spur_freq_sd,
  277. int spur_delta_phase,
  278. int spur_subchannel_sd,
  279. int range,
  280. int synth_freq)
  281. {
  282. int mask_index = 0;
  283. /* OFDM Spur mitigation */
  284. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  285. AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
  286. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  287. AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
  288. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  289. AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
  290. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  291. AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
  292. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  293. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
  294. if (!(AR_SREV_9565(ah) && range == 10 && synth_freq == 2437))
  295. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  296. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
  297. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  298. AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
  299. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  300. AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
  301. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  302. AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
  303. if (REG_READ_FIELD(ah, AR_PHY_MODE,
  304. AR_PHY_MODE_DYNAMIC) == 0x1)
  305. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  306. AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
  307. mask_index = (freq_offset << 4) / 5;
  308. if (mask_index < 0)
  309. mask_index = mask_index - 1;
  310. mask_index = mask_index & 0x7f;
  311. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  312. AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
  313. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  314. AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
  315. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  316. AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
  317. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  318. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
  319. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  320. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
  321. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  322. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
  323. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  324. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
  325. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  326. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
  327. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  328. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
  329. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  330. AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
  331. }
  332. static void ar9003_hw_spur_ofdm_9565(struct ath_hw *ah,
  333. int freq_offset)
  334. {
  335. int mask_index = 0;
  336. mask_index = (freq_offset << 4) / 5;
  337. if (mask_index < 0)
  338. mask_index = mask_index - 1;
  339. mask_index = mask_index & 0x7f;
  340. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  341. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B,
  342. mask_index);
  343. /* A == B */
  344. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
  345. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A,
  346. mask_index);
  347. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  348. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B,
  349. mask_index);
  350. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  351. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B, 0xe);
  352. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  353. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B, 0xe);
  354. /* A == B */
  355. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_B,
  356. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
  357. }
  358. static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
  359. struct ath9k_channel *chan,
  360. int freq_offset,
  361. int range,
  362. int synth_freq)
  363. {
  364. int spur_freq_sd = 0;
  365. int spur_subchannel_sd = 0;
  366. int spur_delta_phase = 0;
  367. if (IS_CHAN_HT40(chan)) {
  368. if (freq_offset < 0) {
  369. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  370. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  371. spur_subchannel_sd = 1;
  372. else
  373. spur_subchannel_sd = 0;
  374. spur_freq_sd = ((freq_offset + 10) << 9) / 11;
  375. } else {
  376. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  377. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  378. spur_subchannel_sd = 0;
  379. else
  380. spur_subchannel_sd = 1;
  381. spur_freq_sd = ((freq_offset - 10) << 9) / 11;
  382. }
  383. spur_delta_phase = (freq_offset << 17) / 5;
  384. } else {
  385. spur_subchannel_sd = 0;
  386. spur_freq_sd = (freq_offset << 9) /11;
  387. spur_delta_phase = (freq_offset << 18) / 5;
  388. }
  389. spur_freq_sd = spur_freq_sd & 0x3ff;
  390. spur_delta_phase = spur_delta_phase & 0xfffff;
  391. ar9003_hw_spur_ofdm(ah,
  392. freq_offset,
  393. spur_freq_sd,
  394. spur_delta_phase,
  395. spur_subchannel_sd,
  396. range, synth_freq);
  397. }
  398. /* Spur mitigation for OFDM */
  399. static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
  400. struct ath9k_channel *chan)
  401. {
  402. int synth_freq;
  403. int range = 10;
  404. int freq_offset = 0;
  405. int mode;
  406. u8* spurChansPtr;
  407. unsigned int i;
  408. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  409. if (IS_CHAN_5GHZ(chan)) {
  410. spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
  411. mode = 0;
  412. }
  413. else {
  414. spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
  415. mode = 1;
  416. }
  417. if (spurChansPtr[0] == 0)
  418. return; /* No spur in the mode */
  419. if (IS_CHAN_HT40(chan)) {
  420. range = 19;
  421. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  422. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  423. synth_freq = chan->channel - 10;
  424. else
  425. synth_freq = chan->channel + 10;
  426. } else {
  427. range = 10;
  428. synth_freq = chan->channel;
  429. }
  430. ar9003_hw_spur_ofdm_clear(ah);
  431. for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
  432. freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i], mode);
  433. freq_offset -= synth_freq;
  434. if (abs(freq_offset) < range) {
  435. ar9003_hw_spur_ofdm_work(ah, chan, freq_offset,
  436. range, synth_freq);
  437. if (AR_SREV_9565(ah) && (i < 4)) {
  438. freq_offset = ath9k_hw_fbin2freq(spurChansPtr[i + 1],
  439. mode);
  440. freq_offset -= synth_freq;
  441. if (abs(freq_offset) < range)
  442. ar9003_hw_spur_ofdm_9565(ah, freq_offset);
  443. }
  444. break;
  445. }
  446. }
  447. }
  448. static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
  449. struct ath9k_channel *chan)
  450. {
  451. if (!AR_SREV_9565(ah))
  452. ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
  453. ar9003_hw_spur_mitigate_ofdm(ah, chan);
  454. }
  455. static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
  456. struct ath9k_channel *chan)
  457. {
  458. u32 pll;
  459. pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
  460. if (chan && IS_CHAN_HALF_RATE(chan))
  461. pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
  462. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  463. pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
  464. pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
  465. return pll;
  466. }
  467. static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
  468. struct ath9k_channel *chan)
  469. {
  470. u32 phymode;
  471. u32 enableDacFifo = 0;
  472. enableDacFifo =
  473. (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
  474. /* Enable 11n HT, 20 MHz */
  475. phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
  476. AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
  477. /* Configure baseband for dynamic 20/40 operation */
  478. if (IS_CHAN_HT40(chan)) {
  479. phymode |= AR_PHY_GC_DYN2040_EN;
  480. /* Configure control (primary) channel at +-10MHz */
  481. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  482. (chan->chanmode == CHANNEL_G_HT40PLUS))
  483. phymode |= AR_PHY_GC_DYN2040_PRI_CH;
  484. }
  485. /* make sure we preserve INI settings */
  486. phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
  487. /* turn off Green Field detection for STA for now */
  488. phymode &= ~AR_PHY_GC_GF_DETECT_EN;
  489. REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
  490. /* Configure MAC for 20/40 operation */
  491. ath9k_hw_set11nmac2040(ah);
  492. /* global transmit timeout (25 TUs default)*/
  493. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  494. /* carrier sense timeout */
  495. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  496. }
  497. static void ar9003_hw_init_bb(struct ath_hw *ah,
  498. struct ath9k_channel *chan)
  499. {
  500. u32 synthDelay;
  501. /*
  502. * Wait for the frequency synth to settle (synth goes on
  503. * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
  504. * Value is in 100ns increments.
  505. */
  506. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  507. /* Activate the PHY (includes baseband activate + synthesizer on) */
  508. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  509. ath9k_hw_synth_delay(ah, chan, synthDelay);
  510. }
  511. static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
  512. {
  513. switch (rx) {
  514. case 0x5:
  515. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  516. AR_PHY_SWAP_ALT_CHAIN);
  517. case 0x3:
  518. case 0x1:
  519. case 0x2:
  520. case 0x7:
  521. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
  522. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
  523. break;
  524. default:
  525. break;
  526. }
  527. if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
  528. REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
  529. else
  530. REG_WRITE(ah, AR_SELFGEN_MASK, tx);
  531. if (tx == 0x5) {
  532. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  533. AR_PHY_SWAP_ALT_CHAIN);
  534. }
  535. }
  536. /*
  537. * Override INI values with chip specific configuration.
  538. */
  539. static void ar9003_hw_override_ini(struct ath_hw *ah)
  540. {
  541. u32 val;
  542. /*
  543. * Set the RX_ABORT and RX_DIS and clear it only after
  544. * RXE is set for MAC. This prevents frames with
  545. * corrupted descriptor status.
  546. */
  547. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  548. /*
  549. * For AR9280 and above, there is a new feature that allows
  550. * Multicast search based on both MAC Address and Key ID. By default,
  551. * this feature is enabled. But since the driver is not using this
  552. * feature, we switch it off; otherwise multicast search based on
  553. * MAC addr only will fail.
  554. */
  555. val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
  556. REG_WRITE(ah, AR_PCU_MISC_MODE2,
  557. val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
  558. REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
  559. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  560. }
  561. static void ar9003_hw_prog_ini(struct ath_hw *ah,
  562. struct ar5416IniArray *iniArr,
  563. int column)
  564. {
  565. unsigned int i, regWrites = 0;
  566. /* New INI format: Array may be undefined (pre, core, post arrays) */
  567. if (!iniArr->ia_array)
  568. return;
  569. /*
  570. * New INI format: Pre, core, and post arrays for a given subsystem
  571. * may be modal (> 2 columns) or non-modal (2 columns). Determine if
  572. * the array is non-modal and force the column to 1.
  573. */
  574. if (column >= iniArr->ia_columns)
  575. column = 1;
  576. for (i = 0; i < iniArr->ia_rows; i++) {
  577. u32 reg = INI_RA(iniArr, i, 0);
  578. u32 val = INI_RA(iniArr, i, column);
  579. REG_WRITE(ah, reg, val);
  580. DO_DELAY(regWrites);
  581. }
  582. }
  583. static int ar9550_hw_get_modes_txgain_index(struct ath_hw *ah,
  584. struct ath9k_channel *chan)
  585. {
  586. int ret;
  587. switch (chan->chanmode) {
  588. case CHANNEL_A:
  589. case CHANNEL_A_HT20:
  590. if (chan->channel <= 5350)
  591. ret = 1;
  592. else if ((chan->channel > 5350) && (chan->channel <= 5600))
  593. ret = 3;
  594. else
  595. ret = 5;
  596. break;
  597. case CHANNEL_A_HT40PLUS:
  598. case CHANNEL_A_HT40MINUS:
  599. if (chan->channel <= 5350)
  600. ret = 2;
  601. else if ((chan->channel > 5350) && (chan->channel <= 5600))
  602. ret = 4;
  603. else
  604. ret = 6;
  605. break;
  606. case CHANNEL_G:
  607. case CHANNEL_G_HT20:
  608. case CHANNEL_B:
  609. ret = 8;
  610. break;
  611. case CHANNEL_G_HT40PLUS:
  612. case CHANNEL_G_HT40MINUS:
  613. ret = 7;
  614. break;
  615. default:
  616. ret = -EINVAL;
  617. }
  618. return ret;
  619. }
  620. static int ar9003_hw_process_ini(struct ath_hw *ah,
  621. struct ath9k_channel *chan)
  622. {
  623. unsigned int regWrites = 0, i;
  624. u32 modesIndex;
  625. switch (chan->chanmode) {
  626. case CHANNEL_A:
  627. case CHANNEL_A_HT20:
  628. modesIndex = 1;
  629. break;
  630. case CHANNEL_A_HT40PLUS:
  631. case CHANNEL_A_HT40MINUS:
  632. modesIndex = 2;
  633. break;
  634. case CHANNEL_G:
  635. case CHANNEL_G_HT20:
  636. case CHANNEL_B:
  637. modesIndex = 4;
  638. break;
  639. case CHANNEL_G_HT40PLUS:
  640. case CHANNEL_G_HT40MINUS:
  641. modesIndex = 3;
  642. break;
  643. default:
  644. return -EINVAL;
  645. }
  646. for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
  647. ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
  648. ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
  649. ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
  650. ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
  651. if (i == ATH_INI_POST && AR_SREV_9462_20(ah))
  652. ar9003_hw_prog_ini(ah,
  653. &ah->ini_radio_post_sys2ant,
  654. modesIndex);
  655. }
  656. REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
  657. if (AR_SREV_9550(ah))
  658. REG_WRITE_ARRAY(&ah->ini_modes_rx_gain_bounds, modesIndex,
  659. regWrites);
  660. if (AR_SREV_9550(ah)) {
  661. int modes_txgain_index;
  662. modes_txgain_index = ar9550_hw_get_modes_txgain_index(ah, chan);
  663. if (modes_txgain_index < 0)
  664. return -EINVAL;
  665. REG_WRITE_ARRAY(&ah->iniModesTxGain, modes_txgain_index,
  666. regWrites);
  667. } else {
  668. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  669. }
  670. /*
  671. * For 5GHz channels requiring Fast Clock, apply
  672. * different modal values.
  673. */
  674. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  675. REG_WRITE_ARRAY(&ah->iniModesFastClock,
  676. modesIndex, regWrites);
  677. REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
  678. if (chan->channel == 2484)
  679. ar9003_hw_prog_ini(ah, &ah->iniCckfirJapan2484, 1);
  680. if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  681. REG_WRITE(ah, AR_GLB_SWREG_DISCONT_MODE,
  682. AR_GLB_SWREG_DISCONT_EN_BT_WLAN);
  683. ah->modes_index = modesIndex;
  684. ar9003_hw_override_ini(ah);
  685. ar9003_hw_set_channel_regs(ah, chan);
  686. ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
  687. ath9k_hw_apply_txpower(ah, chan, false);
  688. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  689. if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
  690. AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
  691. ah->enabled_cals |= TX_IQ_CAL;
  692. else
  693. ah->enabled_cals &= ~TX_IQ_CAL;
  694. if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
  695. ah->enabled_cals |= TX_CL_CAL;
  696. else
  697. ah->enabled_cals &= ~TX_CL_CAL;
  698. }
  699. return 0;
  700. }
  701. static void ar9003_hw_set_rfmode(struct ath_hw *ah,
  702. struct ath9k_channel *chan)
  703. {
  704. u32 rfMode = 0;
  705. if (chan == NULL)
  706. return;
  707. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  708. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  709. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  710. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  711. if (IS_CHAN_QUARTER_RATE(chan))
  712. rfMode |= AR_PHY_MODE_QUARTER;
  713. if (IS_CHAN_HALF_RATE(chan))
  714. rfMode |= AR_PHY_MODE_HALF;
  715. if (rfMode & (AR_PHY_MODE_QUARTER | AR_PHY_MODE_HALF))
  716. REG_RMW_FIELD(ah, AR_PHY_FRAME_CTL,
  717. AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW, 3);
  718. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  719. }
  720. static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
  721. {
  722. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  723. }
  724. static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
  725. struct ath9k_channel *chan)
  726. {
  727. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  728. u32 clockMhzScaled = 0x64000000;
  729. struct chan_centers centers;
  730. /*
  731. * half and quarter rate can divide the scaled clock by 2 or 4
  732. * scale for selected channel bandwidth
  733. */
  734. if (IS_CHAN_HALF_RATE(chan))
  735. clockMhzScaled = clockMhzScaled >> 1;
  736. else if (IS_CHAN_QUARTER_RATE(chan))
  737. clockMhzScaled = clockMhzScaled >> 2;
  738. /*
  739. * ALGO -> coef = 1e8/fcarrier*fclock/40;
  740. * scaled coef to provide precision for this floating calculation
  741. */
  742. ath9k_hw_get_channel_centers(ah, chan, &centers);
  743. coef_scaled = clockMhzScaled / centers.synth_center;
  744. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  745. &ds_coef_exp);
  746. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  747. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  748. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  749. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  750. /*
  751. * For Short GI,
  752. * scaled coeff is 9/10 that of normal coeff
  753. */
  754. coef_scaled = (9 * coef_scaled) / 10;
  755. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  756. &ds_coef_exp);
  757. /* for short gi */
  758. REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
  759. AR_PHY_SGI_DSC_MAN, ds_coef_man);
  760. REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
  761. AR_PHY_SGI_DSC_EXP, ds_coef_exp);
  762. }
  763. static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
  764. {
  765. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  766. return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  767. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
  768. }
  769. /*
  770. * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
  771. * Read the phy active delay register. Value is in 100ns increments.
  772. */
  773. static void ar9003_hw_rfbus_done(struct ath_hw *ah)
  774. {
  775. u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  776. ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
  777. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  778. }
  779. static bool ar9003_hw_ani_control(struct ath_hw *ah,
  780. enum ath9k_ani_cmd cmd, int param)
  781. {
  782. struct ath_common *common = ath9k_hw_common(ah);
  783. struct ath9k_channel *chan = ah->curchan;
  784. struct ar5416AniState *aniState = &chan->ani;
  785. s32 value, value2;
  786. switch (cmd & ah->ani_function) {
  787. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  788. /*
  789. * on == 1 means ofdm weak signal detection is ON
  790. * on == 1 is the default, for less noise immunity
  791. *
  792. * on == 0 means ofdm weak signal detection is OFF
  793. * on == 0 means more noise imm
  794. */
  795. u32 on = param ? 1 : 0;
  796. if (on)
  797. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  798. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  799. else
  800. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  801. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  802. if (on != aniState->ofdmWeakSigDetect) {
  803. ath_dbg(common, ANI,
  804. "** ch %d: ofdm weak signal: %s=>%s\n",
  805. chan->channel,
  806. aniState->ofdmWeakSigDetect ?
  807. "on" : "off",
  808. on ? "on" : "off");
  809. if (on)
  810. ah->stats.ast_ani_ofdmon++;
  811. else
  812. ah->stats.ast_ani_ofdmoff++;
  813. aniState->ofdmWeakSigDetect = on;
  814. }
  815. break;
  816. }
  817. case ATH9K_ANI_FIRSTEP_LEVEL:{
  818. u32 level = param;
  819. if (level >= ARRAY_SIZE(firstep_table)) {
  820. ath_dbg(common, ANI,
  821. "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
  822. level, ARRAY_SIZE(firstep_table));
  823. return false;
  824. }
  825. /*
  826. * make register setting relative to default
  827. * from INI file & cap value
  828. */
  829. value = firstep_table[level] -
  830. firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
  831. aniState->iniDef.firstep;
  832. if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  833. value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  834. if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  835. value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  836. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  837. AR_PHY_FIND_SIG_FIRSTEP,
  838. value);
  839. /*
  840. * we need to set first step low register too
  841. * make register setting relative to default
  842. * from INI file & cap value
  843. */
  844. value2 = firstep_table[level] -
  845. firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
  846. aniState->iniDef.firstepLow;
  847. if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  848. value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  849. if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  850. value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  851. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
  852. AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
  853. if (level != aniState->firstepLevel) {
  854. ath_dbg(common, ANI,
  855. "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
  856. chan->channel,
  857. aniState->firstepLevel,
  858. level,
  859. ATH9K_ANI_FIRSTEP_LVL,
  860. value,
  861. aniState->iniDef.firstep);
  862. ath_dbg(common, ANI,
  863. "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
  864. chan->channel,
  865. aniState->firstepLevel,
  866. level,
  867. ATH9K_ANI_FIRSTEP_LVL,
  868. value2,
  869. aniState->iniDef.firstepLow);
  870. if (level > aniState->firstepLevel)
  871. ah->stats.ast_ani_stepup++;
  872. else if (level < aniState->firstepLevel)
  873. ah->stats.ast_ani_stepdown++;
  874. aniState->firstepLevel = level;
  875. }
  876. break;
  877. }
  878. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  879. u32 level = param;
  880. if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
  881. ath_dbg(common, ANI,
  882. "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
  883. level, ARRAY_SIZE(cycpwrThr1_table));
  884. return false;
  885. }
  886. /*
  887. * make register setting relative to default
  888. * from INI file & cap value
  889. */
  890. value = cycpwrThr1_table[level] -
  891. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
  892. aniState->iniDef.cycpwrThr1;
  893. if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  894. value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  895. if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  896. value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  897. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  898. AR_PHY_TIMING5_CYCPWR_THR1,
  899. value);
  900. /*
  901. * set AR_PHY_EXT_CCA for extension channel
  902. * make register setting relative to default
  903. * from INI file & cap value
  904. */
  905. value2 = cycpwrThr1_table[level] -
  906. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
  907. aniState->iniDef.cycpwrThr1Ext;
  908. if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  909. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  910. if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  911. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  912. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
  913. AR_PHY_EXT_CYCPWR_THR1, value2);
  914. if (level != aniState->spurImmunityLevel) {
  915. ath_dbg(common, ANI,
  916. "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
  917. chan->channel,
  918. aniState->spurImmunityLevel,
  919. level,
  920. ATH9K_ANI_SPUR_IMMUNE_LVL,
  921. value,
  922. aniState->iniDef.cycpwrThr1);
  923. ath_dbg(common, ANI,
  924. "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
  925. chan->channel,
  926. aniState->spurImmunityLevel,
  927. level,
  928. ATH9K_ANI_SPUR_IMMUNE_LVL,
  929. value2,
  930. aniState->iniDef.cycpwrThr1Ext);
  931. if (level > aniState->spurImmunityLevel)
  932. ah->stats.ast_ani_spurup++;
  933. else if (level < aniState->spurImmunityLevel)
  934. ah->stats.ast_ani_spurdown++;
  935. aniState->spurImmunityLevel = level;
  936. }
  937. break;
  938. }
  939. case ATH9K_ANI_MRC_CCK:{
  940. /*
  941. * is_on == 1 means MRC CCK ON (default, less noise imm)
  942. * is_on == 0 means MRC CCK is OFF (more noise imm)
  943. */
  944. bool is_on = param ? 1 : 0;
  945. REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
  946. AR_PHY_MRC_CCK_ENABLE, is_on);
  947. REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
  948. AR_PHY_MRC_CCK_MUX_REG, is_on);
  949. if (is_on != aniState->mrcCCK) {
  950. ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
  951. chan->channel,
  952. aniState->mrcCCK ? "on" : "off",
  953. is_on ? "on" : "off");
  954. if (is_on)
  955. ah->stats.ast_ani_ccklow++;
  956. else
  957. ah->stats.ast_ani_cckhigh++;
  958. aniState->mrcCCK = is_on;
  959. }
  960. break;
  961. }
  962. case ATH9K_ANI_PRESENT:
  963. break;
  964. default:
  965. ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
  966. return false;
  967. }
  968. ath_dbg(common, ANI,
  969. "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
  970. aniState->spurImmunityLevel,
  971. aniState->ofdmWeakSigDetect ? "on" : "off",
  972. aniState->firstepLevel,
  973. aniState->mrcCCK ? "on" : "off",
  974. aniState->listenTime,
  975. aniState->ofdmPhyErrCount,
  976. aniState->cckPhyErrCount);
  977. return true;
  978. }
  979. static void ar9003_hw_do_getnf(struct ath_hw *ah,
  980. int16_t nfarray[NUM_NF_READINGS])
  981. {
  982. #define AR_PHY_CH_MINCCA_PWR 0x1FF00000
  983. #define AR_PHY_CH_MINCCA_PWR_S 20
  984. #define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
  985. #define AR_PHY_CH_EXT_MINCCA_PWR_S 16
  986. int16_t nf;
  987. int i;
  988. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  989. if (ah->rxchainmask & BIT(i)) {
  990. nf = MS(REG_READ(ah, ah->nf_regs[i]),
  991. AR_PHY_CH_MINCCA_PWR);
  992. nfarray[i] = sign_extend32(nf, 8);
  993. if (IS_CHAN_HT40(ah->curchan)) {
  994. u8 ext_idx = AR9300_MAX_CHAINS + i;
  995. nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
  996. AR_PHY_CH_EXT_MINCCA_PWR);
  997. nfarray[ext_idx] = sign_extend32(nf, 8);
  998. }
  999. }
  1000. }
  1001. }
  1002. static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
  1003. {
  1004. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
  1005. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
  1006. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
  1007. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
  1008. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
  1009. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
  1010. if (AR_SREV_9330(ah))
  1011. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
  1012. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  1013. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
  1014. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
  1015. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
  1016. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
  1017. }
  1018. }
  1019. /*
  1020. * Initialize the ANI register values with default (ini) values.
  1021. * This routine is called during a (full) hardware reset after
  1022. * all the registers are initialised from the INI.
  1023. */
  1024. static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
  1025. {
  1026. struct ar5416AniState *aniState;
  1027. struct ath_common *common = ath9k_hw_common(ah);
  1028. struct ath9k_channel *chan = ah->curchan;
  1029. struct ath9k_ani_default *iniDef;
  1030. u32 val;
  1031. aniState = &ah->curchan->ani;
  1032. iniDef = &aniState->iniDef;
  1033. ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
  1034. ah->hw_version.macVersion,
  1035. ah->hw_version.macRev,
  1036. ah->opmode,
  1037. chan->channel,
  1038. chan->channelFlags);
  1039. val = REG_READ(ah, AR_PHY_SFCORR);
  1040. iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
  1041. iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
  1042. iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
  1043. val = REG_READ(ah, AR_PHY_SFCORR_LOW);
  1044. iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
  1045. iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
  1046. iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
  1047. val = REG_READ(ah, AR_PHY_SFCORR_EXT);
  1048. iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
  1049. iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
  1050. iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
  1051. iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
  1052. iniDef->firstep = REG_READ_FIELD(ah,
  1053. AR_PHY_FIND_SIG,
  1054. AR_PHY_FIND_SIG_FIRSTEP);
  1055. iniDef->firstepLow = REG_READ_FIELD(ah,
  1056. AR_PHY_FIND_SIG_LOW,
  1057. AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
  1058. iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
  1059. AR_PHY_TIMING5,
  1060. AR_PHY_TIMING5_CYCPWR_THR1);
  1061. iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
  1062. AR_PHY_EXT_CCA,
  1063. AR_PHY_EXT_CYCPWR_THR1);
  1064. /* these levels just got reset to defaults by the INI */
  1065. aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  1066. aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  1067. aniState->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
  1068. aniState->mrcCCK = true;
  1069. }
  1070. static void ar9003_hw_set_radar_params(struct ath_hw *ah,
  1071. struct ath_hw_radar_conf *conf)
  1072. {
  1073. u32 radar_0 = 0, radar_1 = 0;
  1074. if (!conf) {
  1075. REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
  1076. return;
  1077. }
  1078. radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
  1079. radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
  1080. radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
  1081. radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
  1082. radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
  1083. radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
  1084. radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
  1085. radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
  1086. radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
  1087. radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
  1088. radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
  1089. REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
  1090. REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
  1091. if (conf->ext_channel)
  1092. REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1093. else
  1094. REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1095. }
  1096. static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
  1097. {
  1098. struct ath_hw_radar_conf *conf = &ah->radar_conf;
  1099. conf->fir_power = -28;
  1100. conf->radar_rssi = 0;
  1101. conf->pulse_height = 10;
  1102. conf->pulse_rssi = 24;
  1103. conf->pulse_inband = 8;
  1104. conf->pulse_maxlen = 255;
  1105. conf->pulse_inband_step = 12;
  1106. conf->radar_inband = 8;
  1107. }
  1108. static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
  1109. struct ath_hw_antcomb_conf *antconf)
  1110. {
  1111. u32 regval;
  1112. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  1113. antconf->main_lna_conf = (regval & AR_PHY_ANT_DIV_MAIN_LNACONF) >>
  1114. AR_PHY_ANT_DIV_MAIN_LNACONF_S;
  1115. antconf->alt_lna_conf = (regval & AR_PHY_ANT_DIV_ALT_LNACONF) >>
  1116. AR_PHY_ANT_DIV_ALT_LNACONF_S;
  1117. antconf->fast_div_bias = (regval & AR_PHY_ANT_FAST_DIV_BIAS) >>
  1118. AR_PHY_ANT_FAST_DIV_BIAS_S;
  1119. if (AR_SREV_9330_11(ah)) {
  1120. antconf->lna1_lna2_delta = -9;
  1121. antconf->div_group = 1;
  1122. } else if (AR_SREV_9485(ah)) {
  1123. antconf->lna1_lna2_delta = -9;
  1124. antconf->div_group = 2;
  1125. } else if (AR_SREV_9565(ah)) {
  1126. antconf->lna1_lna2_delta = -3;
  1127. antconf->div_group = 3;
  1128. } else {
  1129. antconf->lna1_lna2_delta = -3;
  1130. antconf->div_group = 0;
  1131. }
  1132. }
  1133. static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
  1134. struct ath_hw_antcomb_conf *antconf)
  1135. {
  1136. u32 regval;
  1137. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  1138. regval &= ~(AR_PHY_ANT_DIV_MAIN_LNACONF |
  1139. AR_PHY_ANT_DIV_ALT_LNACONF |
  1140. AR_PHY_ANT_FAST_DIV_BIAS |
  1141. AR_PHY_ANT_DIV_MAIN_GAINTB |
  1142. AR_PHY_ANT_DIV_ALT_GAINTB);
  1143. regval |= ((antconf->main_lna_conf << AR_PHY_ANT_DIV_MAIN_LNACONF_S)
  1144. & AR_PHY_ANT_DIV_MAIN_LNACONF);
  1145. regval |= ((antconf->alt_lna_conf << AR_PHY_ANT_DIV_ALT_LNACONF_S)
  1146. & AR_PHY_ANT_DIV_ALT_LNACONF);
  1147. regval |= ((antconf->fast_div_bias << AR_PHY_ANT_FAST_DIV_BIAS_S)
  1148. & AR_PHY_ANT_FAST_DIV_BIAS);
  1149. regval |= ((antconf->main_gaintb << AR_PHY_ANT_DIV_MAIN_GAINTB_S)
  1150. & AR_PHY_ANT_DIV_MAIN_GAINTB);
  1151. regval |= ((antconf->alt_gaintb << AR_PHY_ANT_DIV_ALT_GAINTB_S)
  1152. & AR_PHY_ANT_DIV_ALT_GAINTB);
  1153. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  1154. }
  1155. static void ar9003_hw_antctrl_shared_chain_lnadiv(struct ath_hw *ah,
  1156. bool enable)
  1157. {
  1158. u8 ant_div_ctl1;
  1159. u32 regval;
  1160. if (!AR_SREV_9565(ah))
  1161. return;
  1162. ah->shared_chain_lnadiv = enable;
  1163. ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  1164. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  1165. regval &= (~AR_ANT_DIV_CTRL_ALL);
  1166. regval |= (ant_div_ctl1 & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
  1167. regval &= ~AR_PHY_ANT_DIV_LNADIV;
  1168. regval |= ((ant_div_ctl1 >> 6) & 0x1) << AR_PHY_ANT_DIV_LNADIV_S;
  1169. if (enable)
  1170. regval |= AR_ANT_DIV_ENABLE;
  1171. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  1172. regval = REG_READ(ah, AR_PHY_CCK_DETECT);
  1173. regval &= ~AR_FAST_DIV_ENABLE;
  1174. regval |= ((ant_div_ctl1 >> 7) & 0x1) << AR_FAST_DIV_ENABLE_S;
  1175. if (enable)
  1176. regval |= AR_FAST_DIV_ENABLE;
  1177. REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
  1178. if (enable) {
  1179. REG_SET_BIT(ah, AR_PHY_MC_GAIN_CTRL,
  1180. (1 << AR_PHY_ANT_SW_RX_PROT_S));
  1181. if (ah->curchan && IS_CHAN_2GHZ(ah->curchan))
  1182. REG_SET_BIT(ah, AR_PHY_RESTART,
  1183. AR_PHY_RESTART_ENABLE_DIV_M2FLAG);
  1184. REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV,
  1185. AR_BTCOEX_WL_LNADIV_FORCE_ON);
  1186. } else {
  1187. REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL, AR_ANT_DIV_ENABLE);
  1188. REG_CLR_BIT(ah, AR_PHY_MC_GAIN_CTRL,
  1189. (1 << AR_PHY_ANT_SW_RX_PROT_S));
  1190. REG_CLR_BIT(ah, AR_PHY_CCK_DETECT, AR_FAST_DIV_ENABLE);
  1191. REG_CLR_BIT(ah, AR_BTCOEX_WL_LNADIV,
  1192. AR_BTCOEX_WL_LNADIV_FORCE_ON);
  1193. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  1194. regval &= ~(AR_PHY_ANT_DIV_MAIN_LNACONF |
  1195. AR_PHY_ANT_DIV_ALT_LNACONF |
  1196. AR_PHY_ANT_DIV_MAIN_GAINTB |
  1197. AR_PHY_ANT_DIV_ALT_GAINTB);
  1198. regval |= (AR_PHY_ANT_DIV_LNA1 << AR_PHY_ANT_DIV_MAIN_LNACONF_S);
  1199. regval |= (AR_PHY_ANT_DIV_LNA2 << AR_PHY_ANT_DIV_ALT_LNACONF_S);
  1200. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  1201. }
  1202. }
  1203. static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
  1204. struct ath9k_channel *chan,
  1205. u8 *ini_reloaded)
  1206. {
  1207. unsigned int regWrites = 0;
  1208. u32 modesIndex;
  1209. switch (chan->chanmode) {
  1210. case CHANNEL_A:
  1211. case CHANNEL_A_HT20:
  1212. modesIndex = 1;
  1213. break;
  1214. case CHANNEL_A_HT40PLUS:
  1215. case CHANNEL_A_HT40MINUS:
  1216. modesIndex = 2;
  1217. break;
  1218. case CHANNEL_G:
  1219. case CHANNEL_G_HT20:
  1220. case CHANNEL_B:
  1221. modesIndex = 4;
  1222. break;
  1223. case CHANNEL_G_HT40PLUS:
  1224. case CHANNEL_G_HT40MINUS:
  1225. modesIndex = 3;
  1226. break;
  1227. default:
  1228. return -EINVAL;
  1229. }
  1230. if (modesIndex == ah->modes_index) {
  1231. *ini_reloaded = false;
  1232. goto set_rfmode;
  1233. }
  1234. ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
  1235. ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
  1236. ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
  1237. ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
  1238. if (AR_SREV_9462_20(ah))
  1239. ar9003_hw_prog_ini(ah, &ah->ini_radio_post_sys2ant,
  1240. modesIndex);
  1241. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  1242. /*
  1243. * For 5GHz channels requiring Fast Clock, apply
  1244. * different modal values.
  1245. */
  1246. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  1247. REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex, regWrites);
  1248. if (AR_SREV_9565(ah))
  1249. REG_WRITE_ARRAY(&ah->iniModesFastClock, 1, regWrites);
  1250. REG_WRITE_ARRAY(&ah->iniAdditional, 1, regWrites);
  1251. ah->modes_index = modesIndex;
  1252. *ini_reloaded = true;
  1253. set_rfmode:
  1254. ar9003_hw_set_rfmode(ah, chan);
  1255. return 0;
  1256. }
  1257. static void ar9003_hw_spectral_scan_config(struct ath_hw *ah,
  1258. struct ath_spec_scan *param)
  1259. {
  1260. u8 count;
  1261. if (!param->enabled) {
  1262. REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  1263. AR_PHY_SPECTRAL_SCAN_ENABLE);
  1264. return;
  1265. }
  1266. REG_SET_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_FFT_ENA);
  1267. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENABLE);
  1268. /* on AR93xx and newer, count = 0 will make the the chip send
  1269. * spectral samples endlessly. Check if this really was intended,
  1270. * and fix otherwise.
  1271. */
  1272. count = param->count;
  1273. if (param->endless)
  1274. count = 0;
  1275. else if (param->count == 0)
  1276. count = 1;
  1277. if (param->short_repeat)
  1278. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  1279. AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
  1280. else
  1281. REG_CLR_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  1282. AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT);
  1283. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  1284. AR_PHY_SPECTRAL_SCAN_COUNT, count);
  1285. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  1286. AR_PHY_SPECTRAL_SCAN_PERIOD, param->period);
  1287. REG_RMW_FIELD(ah, AR_PHY_SPECTRAL_SCAN,
  1288. AR_PHY_SPECTRAL_SCAN_FFT_PERIOD, param->fft_period);
  1289. return;
  1290. }
  1291. static void ar9003_hw_spectral_scan_trigger(struct ath_hw *ah)
  1292. {
  1293. /* Activate spectral scan */
  1294. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN,
  1295. AR_PHY_SPECTRAL_SCAN_ACTIVE);
  1296. }
  1297. static void ar9003_hw_spectral_scan_wait(struct ath_hw *ah)
  1298. {
  1299. struct ath_common *common = ath9k_hw_common(ah);
  1300. /* Poll for spectral scan complete */
  1301. if (!ath9k_hw_wait(ah, AR_PHY_SPECTRAL_SCAN,
  1302. AR_PHY_SPECTRAL_SCAN_ACTIVE,
  1303. 0, AH_WAIT_TIMEOUT)) {
  1304. ath_err(common, "spectral scan wait failed\n");
  1305. return;
  1306. }
  1307. }
  1308. void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
  1309. {
  1310. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  1311. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  1312. static const u32 ar9300_cca_regs[6] = {
  1313. AR_PHY_CCA_0,
  1314. AR_PHY_CCA_1,
  1315. AR_PHY_CCA_2,
  1316. AR_PHY_EXT_CCA,
  1317. AR_PHY_EXT_CCA_1,
  1318. AR_PHY_EXT_CCA_2,
  1319. };
  1320. priv_ops->rf_set_freq = ar9003_hw_set_channel;
  1321. priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
  1322. priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
  1323. priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
  1324. priv_ops->init_bb = ar9003_hw_init_bb;
  1325. priv_ops->process_ini = ar9003_hw_process_ini;
  1326. priv_ops->set_rfmode = ar9003_hw_set_rfmode;
  1327. priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
  1328. priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
  1329. priv_ops->rfbus_req = ar9003_hw_rfbus_req;
  1330. priv_ops->rfbus_done = ar9003_hw_rfbus_done;
  1331. priv_ops->ani_control = ar9003_hw_ani_control;
  1332. priv_ops->do_getnf = ar9003_hw_do_getnf;
  1333. priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
  1334. priv_ops->set_radar_params = ar9003_hw_set_radar_params;
  1335. priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
  1336. ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
  1337. ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
  1338. ops->antctrl_shared_chain_lnadiv = ar9003_hw_antctrl_shared_chain_lnadiv;
  1339. ops->spectral_scan_config = ar9003_hw_spectral_scan_config;
  1340. ops->spectral_scan_trigger = ar9003_hw_spectral_scan_trigger;
  1341. ops->spectral_scan_wait = ar9003_hw_spectral_scan_wait;
  1342. ar9003_hw_set_nf_limits(ah);
  1343. ar9003_hw_set_radar_conf(ah);
  1344. memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
  1345. }
  1346. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
  1347. {
  1348. struct ath_common *common = ath9k_hw_common(ah);
  1349. u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
  1350. u32 val, idle_count;
  1351. if (!idle_tmo_ms) {
  1352. /* disable IRQ, disable chip-reset for BB panic */
  1353. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
  1354. REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
  1355. ~(AR_PHY_WATCHDOG_RST_ENABLE |
  1356. AR_PHY_WATCHDOG_IRQ_ENABLE));
  1357. /* disable watchdog in non-IDLE mode, disable in IDLE mode */
  1358. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
  1359. REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
  1360. ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
  1361. AR_PHY_WATCHDOG_IDLE_ENABLE));
  1362. ath_dbg(common, RESET, "Disabled BB Watchdog\n");
  1363. return;
  1364. }
  1365. /* enable IRQ, disable chip-reset for BB watchdog */
  1366. val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
  1367. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
  1368. (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
  1369. ~AR_PHY_WATCHDOG_RST_ENABLE);
  1370. /* bound limit to 10 secs */
  1371. if (idle_tmo_ms > 10000)
  1372. idle_tmo_ms = 10000;
  1373. /*
  1374. * The time unit for watchdog event is 2^15 44/88MHz cycles.
  1375. *
  1376. * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
  1377. * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
  1378. *
  1379. * Given we use fast clock now in 5 GHz, these time units should
  1380. * be common for both 2 GHz and 5 GHz.
  1381. */
  1382. idle_count = (100 * idle_tmo_ms) / 74;
  1383. if (ah->curchan && IS_CHAN_HT40(ah->curchan))
  1384. idle_count = (100 * idle_tmo_ms) / 37;
  1385. /*
  1386. * enable watchdog in non-IDLE mode, disable in IDLE mode,
  1387. * set idle time-out.
  1388. */
  1389. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
  1390. AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
  1391. AR_PHY_WATCHDOG_IDLE_MASK |
  1392. (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
  1393. ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
  1394. idle_tmo_ms);
  1395. }
  1396. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
  1397. {
  1398. /*
  1399. * we want to avoid printing in ISR context so we save the
  1400. * watchdog status to be printed later in bottom half context.
  1401. */
  1402. ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
  1403. /*
  1404. * the watchdog timer should reset on status read but to be sure
  1405. * sure we write 0 to the watchdog status bit.
  1406. */
  1407. REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
  1408. ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
  1409. }
  1410. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
  1411. {
  1412. struct ath_common *common = ath9k_hw_common(ah);
  1413. u32 status;
  1414. if (likely(!(common->debug_mask & ATH_DBG_RESET)))
  1415. return;
  1416. status = ah->bb_watchdog_last_status;
  1417. ath_dbg(common, RESET,
  1418. "\n==== BB update: BB status=0x%08x ====\n", status);
  1419. ath_dbg(common, RESET,
  1420. "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
  1421. MS(status, AR_PHY_WATCHDOG_INFO),
  1422. MS(status, AR_PHY_WATCHDOG_DET_HANG),
  1423. MS(status, AR_PHY_WATCHDOG_RADAR_SM),
  1424. MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
  1425. MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
  1426. MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
  1427. MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
  1428. MS(status, AR_PHY_WATCHDOG_AGC_SM),
  1429. MS(status, AR_PHY_WATCHDOG_SRCH_SM));
  1430. ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
  1431. REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
  1432. REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
  1433. ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
  1434. REG_READ(ah, AR_PHY_GEN_CTRL));
  1435. #define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
  1436. if (common->cc_survey.cycles)
  1437. ath_dbg(common, RESET,
  1438. "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
  1439. PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
  1440. ath_dbg(common, RESET, "==== BB update: done ====\n\n");
  1441. }
  1442. EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
  1443. void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
  1444. {
  1445. u32 val;
  1446. /* While receiving unsupported rate frame rx state machine
  1447. * gets into a state 0xb and if phy_restart happens in that
  1448. * state, BB would go hang. If RXSM is in 0xb state after
  1449. * first bb panic, ensure to disable the phy_restart.
  1450. */
  1451. if (!((MS(ah->bb_watchdog_last_status,
  1452. AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
  1453. ah->bb_hang_rx_ofdm))
  1454. return;
  1455. ah->bb_hang_rx_ofdm = true;
  1456. val = REG_READ(ah, AR_PHY_RESTART);
  1457. val &= ~AR_PHY_RESTART_ENA;
  1458. REG_WRITE(ah, AR_PHY_RESTART, val);
  1459. }
  1460. EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);