bcm43xx_main.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <net/iw_handler.h>
  34. #include "bcm43xx.h"
  35. #include "bcm43xx_main.h"
  36. #include "bcm43xx_debugfs.h"
  37. #include "bcm43xx_radio.h"
  38. #include "bcm43xx_phy.h"
  39. #include "bcm43xx_dma.h"
  40. #include "bcm43xx_pio.h"
  41. #include "bcm43xx_power.h"
  42. #include "bcm43xx_wx.h"
  43. #include "bcm43xx_ethtool.h"
  44. #include "bcm43xx_xmit.h"
  45. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  46. MODULE_AUTHOR("Martin Langer");
  47. MODULE_AUTHOR("Stefano Brivio");
  48. MODULE_AUTHOR("Michael Buesch");
  49. MODULE_LICENSE("GPL");
  50. #ifdef CONFIG_BCM947XX
  51. extern char *nvram_get(char *name);
  52. #endif
  53. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  54. static int modparam_pio;
  55. module_param_named(pio, modparam_pio, int, 0444);
  56. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  57. #elif defined(CONFIG_BCM43XX_DMA)
  58. # define modparam_pio 0
  59. #elif defined(CONFIG_BCM43XX_PIO)
  60. # define modparam_pio 1
  61. #endif
  62. static int modparam_bad_frames_preempt;
  63. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  64. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  65. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  66. module_param_named(short_retry, modparam_short_retry, int, 0444);
  67. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  68. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  69. module_param_named(long_retry, modparam_long_retry, int, 0444);
  70. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  71. static int modparam_locale = -1;
  72. module_param_named(locale, modparam_locale, int, 0444);
  73. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  74. static int modparam_noleds;
  75. module_param_named(noleds, modparam_noleds, int, 0444);
  76. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  77. #ifdef CONFIG_BCM43XX_DEBUG
  78. static char modparam_fwpostfix[64];
  79. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  80. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for debugging.");
  81. #else
  82. # define modparam_fwpostfix ""
  83. #endif /* CONFIG_BCM43XX_DEBUG*/
  84. /* If you want to debug with just a single device, enable this,
  85. * where the string is the pci device ID (as given by the kernel's
  86. * pci_name function) of the device to be used.
  87. */
  88. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  89. /* If you want to enable printing of each MMIO access, enable this. */
  90. //#define DEBUG_ENABLE_MMIO_PRINT
  91. /* If you want to enable printing of MMIO access within
  92. * ucode/pcm upload, initvals write, enable this.
  93. */
  94. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  95. /* If you want to enable printing of PCI Config Space access, enable this */
  96. //#define DEBUG_ENABLE_PCILOG
  97. /* Detailed list maintained at:
  98. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  99. */
  100. static struct pci_device_id bcm43xx_pci_tbl[] = {
  101. /* Broadcom 4303 802.11b */
  102. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  103. /* Broadcom 4307 802.11b */
  104. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  105. /* Broadcom 4318 802.11b/g */
  106. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  107. /* Broadcom 4306 802.11b/g */
  108. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  109. /* Broadcom 4306 802.11a */
  110. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  111. /* Broadcom 4309 802.11a/b/g */
  112. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  113. /* Broadcom 43XG 802.11b/g */
  114. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  115. #ifdef CONFIG_BCM947XX
  116. /* SB bus on BCM947xx */
  117. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  118. #endif
  119. { 0 },
  120. };
  121. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  122. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  123. {
  124. u32 status;
  125. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  126. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  127. val = swab32(val);
  128. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  129. mmiowb();
  130. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  131. }
  132. static inline
  133. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  134. u16 routing, u16 offset)
  135. {
  136. u32 control;
  137. /* "offset" is the WORD offset. */
  138. control = routing;
  139. control <<= 16;
  140. control |= offset;
  141. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  142. }
  143. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  144. u16 routing, u16 offset)
  145. {
  146. u32 ret;
  147. if (routing == BCM43xx_SHM_SHARED) {
  148. if (offset & 0x0003) {
  149. /* Unaligned access */
  150. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  151. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  152. ret <<= 16;
  153. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  154. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  155. return ret;
  156. }
  157. offset >>= 2;
  158. }
  159. bcm43xx_shm_control_word(bcm, routing, offset);
  160. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  161. return ret;
  162. }
  163. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  164. u16 routing, u16 offset)
  165. {
  166. u16 ret;
  167. if (routing == BCM43xx_SHM_SHARED) {
  168. if (offset & 0x0003) {
  169. /* Unaligned access */
  170. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  171. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  172. return ret;
  173. }
  174. offset >>= 2;
  175. }
  176. bcm43xx_shm_control_word(bcm, routing, offset);
  177. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  178. return ret;
  179. }
  180. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  181. u16 routing, u16 offset,
  182. u32 value)
  183. {
  184. if (routing == BCM43xx_SHM_SHARED) {
  185. if (offset & 0x0003) {
  186. /* Unaligned access */
  187. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  188. mmiowb();
  189. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  190. (value >> 16) & 0xffff);
  191. mmiowb();
  192. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  193. mmiowb();
  194. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  195. value & 0xffff);
  196. return;
  197. }
  198. offset >>= 2;
  199. }
  200. bcm43xx_shm_control_word(bcm, routing, offset);
  201. mmiowb();
  202. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  203. }
  204. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  205. u16 routing, u16 offset,
  206. u16 value)
  207. {
  208. if (routing == BCM43xx_SHM_SHARED) {
  209. if (offset & 0x0003) {
  210. /* Unaligned access */
  211. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  212. mmiowb();
  213. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  214. value);
  215. return;
  216. }
  217. offset >>= 2;
  218. }
  219. bcm43xx_shm_control_word(bcm, routing, offset);
  220. mmiowb();
  221. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  222. }
  223. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  224. {
  225. /* We need to be careful. As we read the TSF from multiple
  226. * registers, we should take care of register overflows.
  227. * In theory, the whole tsf read process should be atomic.
  228. * We try to be atomic here, by restaring the read process,
  229. * if any of the high registers changed (overflew).
  230. */
  231. if (bcm->current_core->rev >= 3) {
  232. u32 low, high, high2;
  233. do {
  234. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  235. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  236. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  237. } while (unlikely(high != high2));
  238. *tsf = high;
  239. *tsf <<= 32;
  240. *tsf |= low;
  241. } else {
  242. u64 tmp;
  243. u16 v0, v1, v2, v3;
  244. u16 test1, test2, test3;
  245. do {
  246. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  247. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  248. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  249. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  250. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  251. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  252. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  253. } while (v3 != test3 || v2 != test2 || v1 != test1);
  254. *tsf = v3;
  255. *tsf <<= 48;
  256. tmp = v2;
  257. tmp <<= 32;
  258. *tsf |= tmp;
  259. tmp = v1;
  260. tmp <<= 16;
  261. *tsf |= tmp;
  262. *tsf |= v0;
  263. }
  264. }
  265. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  266. {
  267. u32 status;
  268. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  269. status |= BCM43xx_SBF_TIME_UPDATE;
  270. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  271. mmiowb();
  272. /* Be careful with the in-progress timer.
  273. * First zero out the low register, so we have a full
  274. * register-overflow duration to complete the operation.
  275. */
  276. if (bcm->current_core->rev >= 3) {
  277. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  278. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  279. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  280. mmiowb();
  281. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  282. mmiowb();
  283. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  284. } else {
  285. u16 v0 = (tsf & 0x000000000000FFFFULL);
  286. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  287. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  288. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  289. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  290. mmiowb();
  291. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  292. mmiowb();
  293. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  294. mmiowb();
  295. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  296. mmiowb();
  297. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  298. }
  299. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  300. status &= ~BCM43xx_SBF_TIME_UPDATE;
  301. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  302. }
  303. static
  304. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  305. u16 offset,
  306. const u8 *mac)
  307. {
  308. u16 data;
  309. offset |= 0x0020;
  310. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  311. data = mac[0];
  312. data |= mac[1] << 8;
  313. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  314. data = mac[2];
  315. data |= mac[3] << 8;
  316. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  317. data = mac[4];
  318. data |= mac[5] << 8;
  319. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  320. }
  321. static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  322. u16 offset)
  323. {
  324. const u8 zero_addr[ETH_ALEN] = { 0 };
  325. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  326. }
  327. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  328. {
  329. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  330. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  331. u8 mac_bssid[ETH_ALEN * 2];
  332. int i;
  333. memcpy(mac_bssid, mac, ETH_ALEN);
  334. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  335. /* Write our MAC address and BSSID to template ram */
  336. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  337. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  338. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  339. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  340. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  341. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  342. }
  343. static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  344. {
  345. /* slot_time is in usec. */
  346. if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
  347. return;
  348. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  349. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  350. }
  351. static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  352. {
  353. bcm43xx_set_slot_time(bcm, 9);
  354. }
  355. static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  356. {
  357. bcm43xx_set_slot_time(bcm, 20);
  358. }
  359. //FIXME: rename this func?
  360. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  361. {
  362. bcm43xx_mac_suspend(bcm);
  363. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  364. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  365. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  366. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  367. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  368. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  369. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  370. if (bcm->current_core->rev < 3) {
  371. bcm43xx_write16(bcm, 0x0610, 0x8000);
  372. bcm43xx_write16(bcm, 0x060E, 0x0000);
  373. } else
  374. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  375. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  376. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
  377. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  378. bcm43xx_short_slot_timing_enable(bcm);
  379. bcm43xx_mac_enable(bcm);
  380. }
  381. //FIXME: rename this func?
  382. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  383. const u8 *mac)
  384. {
  385. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  386. bcm43xx_mac_suspend(bcm);
  387. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  388. bcm43xx_write_mac_bssid_templates(bcm);
  389. bcm43xx_mac_enable(bcm);
  390. }
  391. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  392. * Returns the _previously_ enabled IRQ mask.
  393. */
  394. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  395. {
  396. u32 old_mask;
  397. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  398. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  399. return old_mask;
  400. }
  401. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  402. * Returns the _previously_ enabled IRQ mask.
  403. */
  404. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  405. {
  406. u32 old_mask;
  407. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  408. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  409. return old_mask;
  410. }
  411. /* Make sure we don't receive more data from the device. */
  412. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm, u32 *oldstate)
  413. {
  414. u32 old;
  415. unsigned long flags;
  416. bcm43xx_lock_mmio(bcm, flags);
  417. if (bcm43xx_is_initializing(bcm) || bcm->shutting_down) {
  418. bcm43xx_unlock_mmio(bcm, flags);
  419. return -EBUSY;
  420. }
  421. old = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  422. tasklet_disable(&bcm->isr_tasklet);
  423. bcm43xx_unlock_mmio(bcm, flags);
  424. if (oldstate)
  425. *oldstate = old;
  426. return 0;
  427. }
  428. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  429. {
  430. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  431. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  432. u32 radio_id;
  433. u16 manufact;
  434. u16 version;
  435. u8 revision;
  436. s8 i;
  437. if (bcm->chip_id == 0x4317) {
  438. if (bcm->chip_rev == 0x00)
  439. radio_id = 0x3205017F;
  440. else if (bcm->chip_rev == 0x01)
  441. radio_id = 0x4205017F;
  442. else
  443. radio_id = 0x5205017F;
  444. } else {
  445. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  446. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  447. radio_id <<= 16;
  448. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  449. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  450. }
  451. manufact = (radio_id & 0x00000FFF);
  452. version = (radio_id & 0x0FFFF000) >> 12;
  453. revision = (radio_id & 0xF0000000) >> 28;
  454. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  455. radio_id, manufact, version, revision);
  456. switch (phy->type) {
  457. case BCM43xx_PHYTYPE_A:
  458. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  459. goto err_unsupported_radio;
  460. break;
  461. case BCM43xx_PHYTYPE_B:
  462. if ((version & 0xFFF0) != 0x2050)
  463. goto err_unsupported_radio;
  464. break;
  465. case BCM43xx_PHYTYPE_G:
  466. if (version != 0x2050)
  467. goto err_unsupported_radio;
  468. break;
  469. }
  470. radio->manufact = manufact;
  471. radio->version = version;
  472. radio->revision = revision;
  473. /* Set default attenuation values. */
  474. radio->txpower[0] = 2;
  475. radio->txpower[1] = 2;
  476. if (revision == 1)
  477. radio->txpower[2] = 3;
  478. else
  479. radio->txpower[2] = 0;
  480. if (phy->type == BCM43xx_PHYTYPE_A)
  481. radio->txpower_desired = bcm->sprom.maxpower_aphy;
  482. else
  483. radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  484. /* Initialize the in-memory nrssi Lookup Table. */
  485. for (i = 0; i < 64; i++)
  486. radio->nrssi_lt[i] = i;
  487. return 0;
  488. err_unsupported_radio:
  489. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  490. return -ENODEV;
  491. }
  492. static const char * bcm43xx_locale_iso(u8 locale)
  493. {
  494. /* ISO 3166-1 country codes.
  495. * Note that there aren't ISO 3166-1 codes for
  496. * all or locales. (Not all locales are countries)
  497. */
  498. switch (locale) {
  499. case BCM43xx_LOCALE_WORLD:
  500. case BCM43xx_LOCALE_ALL:
  501. return "XX";
  502. case BCM43xx_LOCALE_THAILAND:
  503. return "TH";
  504. case BCM43xx_LOCALE_ISRAEL:
  505. return "IL";
  506. case BCM43xx_LOCALE_JORDAN:
  507. return "JO";
  508. case BCM43xx_LOCALE_CHINA:
  509. return "CN";
  510. case BCM43xx_LOCALE_JAPAN:
  511. case BCM43xx_LOCALE_JAPAN_HIGH:
  512. return "JP";
  513. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  514. case BCM43xx_LOCALE_USA_LOW:
  515. return "US";
  516. case BCM43xx_LOCALE_EUROPE:
  517. return "EU";
  518. case BCM43xx_LOCALE_NONE:
  519. return " ";
  520. }
  521. assert(0);
  522. return " ";
  523. }
  524. static const char * bcm43xx_locale_string(u8 locale)
  525. {
  526. switch (locale) {
  527. case BCM43xx_LOCALE_WORLD:
  528. return "World";
  529. case BCM43xx_LOCALE_THAILAND:
  530. return "Thailand";
  531. case BCM43xx_LOCALE_ISRAEL:
  532. return "Israel";
  533. case BCM43xx_LOCALE_JORDAN:
  534. return "Jordan";
  535. case BCM43xx_LOCALE_CHINA:
  536. return "China";
  537. case BCM43xx_LOCALE_JAPAN:
  538. return "Japan";
  539. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  540. return "USA/Canada/ANZ";
  541. case BCM43xx_LOCALE_EUROPE:
  542. return "Europe";
  543. case BCM43xx_LOCALE_USA_LOW:
  544. return "USAlow";
  545. case BCM43xx_LOCALE_JAPAN_HIGH:
  546. return "JapanHigh";
  547. case BCM43xx_LOCALE_ALL:
  548. return "All";
  549. case BCM43xx_LOCALE_NONE:
  550. return "None";
  551. }
  552. assert(0);
  553. return "";
  554. }
  555. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  556. {
  557. static const u8 t[] = {
  558. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  559. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  560. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  561. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  562. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  563. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  564. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  565. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  566. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  567. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  568. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  569. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  570. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  571. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  572. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  573. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  574. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  575. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  576. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  577. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  578. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  579. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  580. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  581. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  582. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  583. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  584. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  585. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  586. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  587. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  588. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  589. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  590. };
  591. return t[crc ^ data];
  592. }
  593. static u8 bcm43xx_sprom_crc(const u16 *sprom)
  594. {
  595. int word;
  596. u8 crc = 0xFF;
  597. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  598. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  599. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  600. }
  601. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  602. crc ^= 0xFF;
  603. return crc;
  604. }
  605. int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
  606. {
  607. int i;
  608. u8 crc, expected_crc;
  609. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  610. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  611. /* CRC-8 check. */
  612. crc = bcm43xx_sprom_crc(sprom);
  613. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  614. if (crc != expected_crc) {
  615. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  616. "(0x%02X, expected: 0x%02X)\n",
  617. crc, expected_crc);
  618. return -EINVAL;
  619. }
  620. return 0;
  621. }
  622. int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
  623. {
  624. int i, err;
  625. u8 crc, expected_crc;
  626. u32 spromctl;
  627. /* CRC-8 validation of the input data. */
  628. crc = bcm43xx_sprom_crc(sprom);
  629. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  630. if (crc != expected_crc) {
  631. printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
  632. return -EINVAL;
  633. }
  634. printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  635. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
  636. if (err)
  637. goto err_ctlreg;
  638. spromctl |= 0x10; /* SPROM WRITE enable. */
  639. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  640. if (err)
  641. goto err_ctlreg;
  642. /* We must burn lots of CPU cycles here, but that does not
  643. * really matter as one does not write the SPROM every other minute...
  644. */
  645. printk(KERN_INFO PFX "[ 0%%");
  646. mdelay(500);
  647. for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
  648. if (i == 16)
  649. printk("25%%");
  650. else if (i == 32)
  651. printk("50%%");
  652. else if (i == 48)
  653. printk("75%%");
  654. else if (i % 2)
  655. printk(".");
  656. bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
  657. mmiowb();
  658. mdelay(20);
  659. }
  660. spromctl &= ~0x10; /* SPROM WRITE enable. */
  661. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  662. if (err)
  663. goto err_ctlreg;
  664. mdelay(500);
  665. printk("100%% ]\n");
  666. printk(KERN_INFO PFX "SPROM written.\n");
  667. bcm43xx_controller_restart(bcm, "SPROM update");
  668. return 0;
  669. err_ctlreg:
  670. printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  671. return -ENODEV;
  672. }
  673. static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
  674. {
  675. u16 value;
  676. u16 *sprom;
  677. #ifdef CONFIG_BCM947XX
  678. char *c;
  679. #endif
  680. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  681. GFP_KERNEL);
  682. if (!sprom) {
  683. printk(KERN_ERR PFX "sprom_extract OOM\n");
  684. return -ENOMEM;
  685. }
  686. #ifdef CONFIG_BCM947XX
  687. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  688. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  689. if ((c = nvram_get("il0macaddr")) != NULL)
  690. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  691. if ((c = nvram_get("et1macaddr")) != NULL)
  692. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  693. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  694. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  695. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  696. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  697. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  698. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  699. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  700. #else
  701. bcm43xx_sprom_read(bcm, sprom);
  702. #endif
  703. /* boardflags2 */
  704. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  705. bcm->sprom.boardflags2 = value;
  706. /* il0macaddr */
  707. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  708. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  709. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  710. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  711. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  712. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  713. /* et0macaddr */
  714. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  715. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  716. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  717. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  718. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  719. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  720. /* et1macaddr */
  721. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  722. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  723. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  724. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  725. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  726. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  727. /* ethernet phy settings */
  728. value = sprom[BCM43xx_SPROM_ETHPHY];
  729. bcm->sprom.et0phyaddr = (value & 0x001F);
  730. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  731. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  732. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  733. /* boardrev, antennas, locale */
  734. value = sprom[BCM43xx_SPROM_BOARDREV];
  735. bcm->sprom.boardrev = (value & 0x00FF);
  736. bcm->sprom.locale = (value & 0x0F00) >> 8;
  737. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  738. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  739. if (modparam_locale != -1) {
  740. if (modparam_locale >= 0 && modparam_locale <= 11) {
  741. bcm->sprom.locale = modparam_locale;
  742. printk(KERN_WARNING PFX "Operating with modified "
  743. "LocaleCode %u (%s)\n",
  744. bcm->sprom.locale,
  745. bcm43xx_locale_string(bcm->sprom.locale));
  746. } else {
  747. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  748. "invalid value. (0 - 11)\n");
  749. }
  750. }
  751. /* pa0b* */
  752. value = sprom[BCM43xx_SPROM_PA0B0];
  753. bcm->sprom.pa0b0 = value;
  754. value = sprom[BCM43xx_SPROM_PA0B1];
  755. bcm->sprom.pa0b1 = value;
  756. value = sprom[BCM43xx_SPROM_PA0B2];
  757. bcm->sprom.pa0b2 = value;
  758. /* wl0gpio* */
  759. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  760. if (value == 0x0000)
  761. value = 0xFFFF;
  762. bcm->sprom.wl0gpio0 = value & 0x00FF;
  763. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  764. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  765. if (value == 0x0000)
  766. value = 0xFFFF;
  767. bcm->sprom.wl0gpio2 = value & 0x00FF;
  768. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  769. /* maxpower */
  770. value = sprom[BCM43xx_SPROM_MAXPWR];
  771. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  772. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  773. /* pa1b* */
  774. value = sprom[BCM43xx_SPROM_PA1B0];
  775. bcm->sprom.pa1b0 = value;
  776. value = sprom[BCM43xx_SPROM_PA1B1];
  777. bcm->sprom.pa1b1 = value;
  778. value = sprom[BCM43xx_SPROM_PA1B2];
  779. bcm->sprom.pa1b2 = value;
  780. /* idle tssi target */
  781. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  782. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  783. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  784. /* boardflags */
  785. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  786. if (value == 0xFFFF)
  787. value = 0x0000;
  788. bcm->sprom.boardflags = value;
  789. /* antenna gain */
  790. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  791. if (value == 0x0000 || value == 0xFFFF)
  792. value = 0x0202;
  793. /* convert values to Q5.2 */
  794. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  795. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  796. kfree(sprom);
  797. return 0;
  798. }
  799. static void bcm43xx_geo_init(struct bcm43xx_private *bcm)
  800. {
  801. struct ieee80211_geo geo;
  802. struct ieee80211_channel *chan;
  803. int have_a = 0, have_bg = 0;
  804. int i;
  805. u8 channel;
  806. struct bcm43xx_phyinfo *phy;
  807. const char *iso_country;
  808. memset(&geo, 0, sizeof(geo));
  809. for (i = 0; i < bcm->nr_80211_available; i++) {
  810. phy = &(bcm->core_80211_ext[i].phy);
  811. switch (phy->type) {
  812. case BCM43xx_PHYTYPE_B:
  813. case BCM43xx_PHYTYPE_G:
  814. have_bg = 1;
  815. break;
  816. case BCM43xx_PHYTYPE_A:
  817. have_a = 1;
  818. break;
  819. default:
  820. assert(0);
  821. }
  822. }
  823. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  824. if (have_a) {
  825. for (i = 0, channel = 0; channel < 201; channel++) {
  826. chan = &geo.a[i++];
  827. chan->freq = bcm43xx_channel_to_freq_a(channel);
  828. chan->channel = channel;
  829. }
  830. geo.a_channels = i;
  831. }
  832. if (have_bg) {
  833. for (i = 0, channel = 1; channel < 15; channel++) {
  834. chan = &geo.bg[i++];
  835. chan->freq = bcm43xx_channel_to_freq_bg(channel);
  836. chan->channel = channel;
  837. }
  838. geo.bg_channels = i;
  839. }
  840. memcpy(geo.name, iso_country, 2);
  841. if (0 /*TODO: Outdoor use only */)
  842. geo.name[2] = 'O';
  843. else if (0 /*TODO: Indoor use only */)
  844. geo.name[2] = 'I';
  845. else
  846. geo.name[2] = ' ';
  847. geo.name[3] = '\0';
  848. ieee80211_set_geo(bcm->ieee, &geo);
  849. }
  850. /* DummyTransmission function, as documented on
  851. * http://bcm-specs.sipsolutions.net/DummyTransmission
  852. */
  853. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  854. {
  855. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  856. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  857. unsigned int i, max_loop;
  858. u16 value = 0;
  859. u32 buffer[5] = {
  860. 0x00000000,
  861. 0x0000D400,
  862. 0x00000000,
  863. 0x00000001,
  864. 0x00000000,
  865. };
  866. /* FIXME: It seems like a dummy_transmission corrupts the DMA engines,
  867. * once they are initialized. So avoid doing a dummy_transmission,
  868. * if the DMA engines are running.
  869. */
  870. if (bcm->initialized)
  871. return;
  872. switch (phy->type) {
  873. case BCM43xx_PHYTYPE_A:
  874. max_loop = 0x1E;
  875. buffer[0] = 0xCC010200;
  876. break;
  877. case BCM43xx_PHYTYPE_B:
  878. case BCM43xx_PHYTYPE_G:
  879. max_loop = 0xFA;
  880. buffer[0] = 0x6E840B00;
  881. break;
  882. default:
  883. assert(0);
  884. return;
  885. }
  886. for (i = 0; i < 5; i++)
  887. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  888. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  889. bcm43xx_write16(bcm, 0x0568, 0x0000);
  890. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  891. bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  892. bcm43xx_write16(bcm, 0x0508, 0x0000);
  893. bcm43xx_write16(bcm, 0x050A, 0x0000);
  894. bcm43xx_write16(bcm, 0x054C, 0x0000);
  895. bcm43xx_write16(bcm, 0x056A, 0x0014);
  896. bcm43xx_write16(bcm, 0x0568, 0x0826);
  897. bcm43xx_write16(bcm, 0x0500, 0x0000);
  898. bcm43xx_write16(bcm, 0x0502, 0x0030);
  899. if (radio->version == 0x2050 && radio->revision <= 0x5)
  900. bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
  901. for (i = 0x00; i < max_loop; i++) {
  902. value = bcm43xx_read16(bcm, 0x050E);
  903. if (value & 0x0080)
  904. break;
  905. udelay(10);
  906. }
  907. for (i = 0x00; i < 0x0A; i++) {
  908. value = bcm43xx_read16(bcm, 0x050E);
  909. if (value & 0x0400)
  910. break;
  911. udelay(10);
  912. }
  913. for (i = 0x00; i < 0x0A; i++) {
  914. value = bcm43xx_read16(bcm, 0x0690);
  915. if (!(value & 0x0100))
  916. break;
  917. udelay(10);
  918. }
  919. if (radio->version == 0x2050 && radio->revision <= 0x5)
  920. bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
  921. }
  922. static void key_write(struct bcm43xx_private *bcm,
  923. u8 index, u8 algorithm, const u16 *key)
  924. {
  925. unsigned int i, basic_wep = 0;
  926. u32 offset;
  927. u16 value;
  928. /* Write associated key information */
  929. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  930. ((index << 4) | (algorithm & 0x0F)));
  931. /* The first 4 WEP keys need extra love */
  932. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  933. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  934. basic_wep = 1;
  935. /* Write key payload, 8 little endian words */
  936. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  937. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  938. value = cpu_to_le16(key[i]);
  939. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  940. offset + (i * 2), value);
  941. if (!basic_wep)
  942. continue;
  943. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  944. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  945. value);
  946. }
  947. }
  948. static void keymac_write(struct bcm43xx_private *bcm,
  949. u8 index, const u32 *addr)
  950. {
  951. /* for keys 0-3 there is no associated mac address */
  952. if (index < 4)
  953. return;
  954. index -= 4;
  955. if (bcm->current_core->rev >= 5) {
  956. bcm43xx_shm_write32(bcm,
  957. BCM43xx_SHM_HWMAC,
  958. index * 2,
  959. cpu_to_be32(*addr));
  960. bcm43xx_shm_write16(bcm,
  961. BCM43xx_SHM_HWMAC,
  962. (index * 2) + 1,
  963. cpu_to_be16(*((u16 *)(addr + 1))));
  964. } else {
  965. if (index < 8) {
  966. TODO(); /* Put them in the macaddress filter */
  967. } else {
  968. TODO();
  969. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  970. Keep in mind to update the count of keymacs in 0x003E as well! */
  971. }
  972. }
  973. }
  974. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  975. u8 index, u8 algorithm,
  976. const u8 *_key, int key_len,
  977. const u8 *mac_addr)
  978. {
  979. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  980. if (index >= ARRAY_SIZE(bcm->key))
  981. return -EINVAL;
  982. if (key_len > ARRAY_SIZE(key))
  983. return -EINVAL;
  984. if (algorithm < 1 || algorithm > 5)
  985. return -EINVAL;
  986. memcpy(key, _key, key_len);
  987. key_write(bcm, index, algorithm, (const u16 *)key);
  988. keymac_write(bcm, index, (const u32 *)mac_addr);
  989. bcm->key[index].algorithm = algorithm;
  990. return 0;
  991. }
  992. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  993. {
  994. static const u32 zero_mac[2] = { 0 };
  995. unsigned int i,j, nr_keys = 54;
  996. u16 offset;
  997. if (bcm->current_core->rev < 5)
  998. nr_keys = 16;
  999. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1000. for (i = 0; i < nr_keys; i++) {
  1001. bcm->key[i].enabled = 0;
  1002. /* returns for i < 4 immediately */
  1003. keymac_write(bcm, i, zero_mac);
  1004. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1005. 0x100 + (i * 2), 0x0000);
  1006. for (j = 0; j < 8; j++) {
  1007. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1008. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1009. offset, 0x0000);
  1010. }
  1011. }
  1012. dprintk(KERN_INFO PFX "Keys cleared\n");
  1013. }
  1014. /* Lowlevel core-switch function. This is only to be used in
  1015. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1016. */
  1017. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1018. {
  1019. int err;
  1020. int attempts = 0;
  1021. u32 current_core;
  1022. assert(core >= 0);
  1023. while (1) {
  1024. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1025. (core * 0x1000) + 0x18000000);
  1026. if (unlikely(err))
  1027. goto error;
  1028. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1029. &current_core);
  1030. if (unlikely(err))
  1031. goto error;
  1032. current_core = (current_core - 0x18000000) / 0x1000;
  1033. if (current_core == core)
  1034. break;
  1035. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
  1036. goto error;
  1037. udelay(10);
  1038. }
  1039. #ifdef CONFIG_BCM947XX
  1040. if (bcm->pci_dev->bus->number == 0)
  1041. bcm->current_core_offset = 0x1000 * core;
  1042. else
  1043. bcm->current_core_offset = 0;
  1044. #endif
  1045. return 0;
  1046. error:
  1047. printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
  1048. return -ENODEV;
  1049. }
  1050. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1051. {
  1052. int err;
  1053. if (unlikely(!new_core))
  1054. return 0;
  1055. if (!new_core->available)
  1056. return -ENODEV;
  1057. if (bcm->current_core == new_core)
  1058. return 0;
  1059. err = _switch_core(bcm, new_core->index);
  1060. if (unlikely(err))
  1061. goto out;
  1062. bcm->current_core = new_core;
  1063. bcm->current_80211_core_idx = -1;
  1064. if (new_core->id == BCM43xx_COREID_80211)
  1065. bcm->current_80211_core_idx = (int)(new_core - &(bcm->core_80211[0]));
  1066. out:
  1067. return err;
  1068. }
  1069. static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1070. {
  1071. u32 value;
  1072. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1073. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1074. | BCM43xx_SBTMSTATELOW_REJECT;
  1075. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1076. }
  1077. /* disable current core */
  1078. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1079. {
  1080. u32 sbtmstatelow;
  1081. u32 sbtmstatehigh;
  1082. int i;
  1083. /* fetch sbtmstatelow from core information registers */
  1084. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1085. /* core is already in reset */
  1086. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1087. goto out;
  1088. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1089. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1090. BCM43xx_SBTMSTATELOW_REJECT;
  1091. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1092. for (i = 0; i < 1000; i++) {
  1093. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1094. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1095. i = -1;
  1096. break;
  1097. }
  1098. udelay(10);
  1099. }
  1100. if (i != -1) {
  1101. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1102. return -EBUSY;
  1103. }
  1104. for (i = 0; i < 1000; i++) {
  1105. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1106. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1107. i = -1;
  1108. break;
  1109. }
  1110. udelay(10);
  1111. }
  1112. if (i != -1) {
  1113. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1114. return -EBUSY;
  1115. }
  1116. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1117. BCM43xx_SBTMSTATELOW_REJECT |
  1118. BCM43xx_SBTMSTATELOW_RESET |
  1119. BCM43xx_SBTMSTATELOW_CLOCK |
  1120. core_flags;
  1121. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1122. udelay(10);
  1123. }
  1124. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1125. BCM43xx_SBTMSTATELOW_REJECT |
  1126. core_flags;
  1127. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1128. out:
  1129. bcm->current_core->enabled = 0;
  1130. return 0;
  1131. }
  1132. /* enable (reset) current core */
  1133. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1134. {
  1135. u32 sbtmstatelow;
  1136. u32 sbtmstatehigh;
  1137. u32 sbimstate;
  1138. int err;
  1139. err = bcm43xx_core_disable(bcm, core_flags);
  1140. if (err)
  1141. goto out;
  1142. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1143. BCM43xx_SBTMSTATELOW_RESET |
  1144. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1145. core_flags;
  1146. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1147. udelay(1);
  1148. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1149. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1150. sbtmstatehigh = 0x00000000;
  1151. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1152. }
  1153. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1154. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1155. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1156. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1157. }
  1158. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1159. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1160. core_flags;
  1161. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1162. udelay(1);
  1163. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1164. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1165. udelay(1);
  1166. bcm->current_core->enabled = 1;
  1167. assert(err == 0);
  1168. out:
  1169. return err;
  1170. }
  1171. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1172. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1173. {
  1174. u32 flags = 0x00040000;
  1175. if ((bcm43xx_core_enabled(bcm)) &&
  1176. !bcm43xx_using_pio(bcm)) {
  1177. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1178. #ifndef CONFIG_BCM947XX
  1179. /* reset all used DMA controllers. */
  1180. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1181. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1182. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1183. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1184. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1185. if (bcm->current_core->rev < 5)
  1186. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1187. #endif
  1188. }
  1189. if (bcm->shutting_down) {
  1190. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1191. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1192. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1193. } else {
  1194. if (connect_phy)
  1195. flags |= 0x20000000;
  1196. bcm43xx_phy_connect(bcm, connect_phy);
  1197. bcm43xx_core_enable(bcm, flags);
  1198. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1199. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1200. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1201. | BCM43xx_SBF_400);
  1202. }
  1203. }
  1204. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1205. {
  1206. bcm43xx_radio_turn_off(bcm);
  1207. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1208. bcm43xx_core_disable(bcm, 0);
  1209. }
  1210. /* Mark the current 80211 core inactive.
  1211. * "active_80211_core" is the other 80211 core, which is used.
  1212. */
  1213. static int bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm,
  1214. struct bcm43xx_coreinfo *active_80211_core)
  1215. {
  1216. u32 sbtmstatelow;
  1217. struct bcm43xx_coreinfo *old_core;
  1218. int err = 0;
  1219. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1220. bcm43xx_radio_turn_off(bcm);
  1221. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1222. sbtmstatelow &= ~0x200a0000;
  1223. sbtmstatelow |= 0xa0000;
  1224. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1225. udelay(1);
  1226. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1227. sbtmstatelow &= ~0xa0000;
  1228. sbtmstatelow |= 0x80000;
  1229. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1230. udelay(1);
  1231. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G) {
  1232. old_core = bcm->current_core;
  1233. err = bcm43xx_switch_core(bcm, active_80211_core);
  1234. if (err)
  1235. goto out;
  1236. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1237. sbtmstatelow &= ~0x20000000;
  1238. sbtmstatelow |= 0x20000000;
  1239. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1240. err = bcm43xx_switch_core(bcm, old_core);
  1241. }
  1242. out:
  1243. return err;
  1244. }
  1245. static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1246. {
  1247. u32 v0, v1;
  1248. u16 tmp;
  1249. struct bcm43xx_xmitstatus stat;
  1250. while (1) {
  1251. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1252. if (!v0)
  1253. break;
  1254. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1255. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1256. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1257. stat.flags = tmp & 0xFF;
  1258. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1259. stat.cnt2 = (tmp & 0xF000) >> 12;
  1260. stat.seq = (u16)(v1 & 0xFFFF);
  1261. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1262. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1263. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1264. continue;
  1265. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1266. //TODO: packet was not acked (was lost)
  1267. }
  1268. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1269. if (bcm43xx_using_pio(bcm))
  1270. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1271. else
  1272. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1273. }
  1274. }
  1275. static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1276. {
  1277. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1278. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1279. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1280. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1281. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1282. assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
  1283. }
  1284. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1285. {
  1286. /* Top half of Link Quality calculation. */
  1287. if (bcm->noisecalc.calculation_running)
  1288. return;
  1289. bcm->noisecalc.core_at_start = bcm->current_core;
  1290. bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
  1291. bcm->noisecalc.calculation_running = 1;
  1292. bcm->noisecalc.nr_samples = 0;
  1293. bcm43xx_generate_noise_sample(bcm);
  1294. }
  1295. static void handle_irq_noise(struct bcm43xx_private *bcm)
  1296. {
  1297. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  1298. u16 tmp;
  1299. u8 noise[4];
  1300. u8 i, j;
  1301. s32 average;
  1302. /* Bottom half of Link Quality calculation. */
  1303. assert(bcm->noisecalc.calculation_running);
  1304. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1305. bcm->noisecalc.channel_at_start != radio->channel)
  1306. goto drop_calculation;
  1307. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1308. noise[0] = (tmp & 0x00FF);
  1309. noise[1] = (tmp & 0xFF00) >> 8;
  1310. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1311. noise[2] = (tmp & 0x00FF);
  1312. noise[3] = (tmp & 0xFF00) >> 8;
  1313. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1314. noise[2] == 0x7F || noise[3] == 0x7F)
  1315. goto generate_new;
  1316. /* Get the noise samples. */
  1317. assert(bcm->noisecalc.nr_samples <= 8);
  1318. i = bcm->noisecalc.nr_samples;
  1319. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1320. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1321. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1322. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1323. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1324. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1325. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1326. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1327. bcm->noisecalc.nr_samples++;
  1328. if (bcm->noisecalc.nr_samples == 8) {
  1329. /* Calculate the Link Quality by the noise samples. */
  1330. average = 0;
  1331. for (i = 0; i < 8; i++) {
  1332. for (j = 0; j < 4; j++)
  1333. average += bcm->noisecalc.samples[i][j];
  1334. }
  1335. average /= (8 * 4);
  1336. average *= 125;
  1337. average += 64;
  1338. average /= 128;
  1339. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1340. tmp = (tmp / 128) & 0x1F;
  1341. if (tmp >= 8)
  1342. average += 2;
  1343. else
  1344. average -= 25;
  1345. if (tmp == 8)
  1346. average -= 72;
  1347. else
  1348. average -= 48;
  1349. if (average > -65)
  1350. bcm->stats.link_quality = 0;
  1351. else if (average > -75)
  1352. bcm->stats.link_quality = 1;
  1353. else if (average > -85)
  1354. bcm->stats.link_quality = 2;
  1355. else
  1356. bcm->stats.link_quality = 3;
  1357. // dprintk(KERN_INFO PFX "Link Quality: %u (avg was %d)\n", bcm->stats.link_quality, average);
  1358. drop_calculation:
  1359. bcm->noisecalc.calculation_running = 0;
  1360. return;
  1361. }
  1362. generate_new:
  1363. bcm43xx_generate_noise_sample(bcm);
  1364. }
  1365. static void handle_irq_ps(struct bcm43xx_private *bcm)
  1366. {
  1367. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1368. ///TODO: PS TBTT
  1369. } else {
  1370. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1371. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1372. }
  1373. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1374. bcm->reg124_set_0x4 = 1;
  1375. //FIXME else set to false?
  1376. }
  1377. static void handle_irq_reg124(struct bcm43xx_private *bcm)
  1378. {
  1379. if (!bcm->reg124_set_0x4)
  1380. return;
  1381. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1382. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1383. | 0x4);
  1384. //FIXME: reset reg124_set_0x4 to false?
  1385. }
  1386. static void handle_irq_pmq(struct bcm43xx_private *bcm)
  1387. {
  1388. u32 tmp;
  1389. //TODO: AP mode.
  1390. while (1) {
  1391. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1392. if (!(tmp & 0x00000008))
  1393. break;
  1394. }
  1395. /* 16bit write is odd, but correct. */
  1396. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1397. }
  1398. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1399. u16 ram_offset, u16 shm_size_offset)
  1400. {
  1401. u32 value;
  1402. u16 size = 0;
  1403. /* Timestamp. */
  1404. //FIXME: assumption: The chip sets the timestamp
  1405. value = 0;
  1406. bcm43xx_ram_write(bcm, ram_offset++, value);
  1407. bcm43xx_ram_write(bcm, ram_offset++, value);
  1408. size += 8;
  1409. /* Beacon Interval / Capability Information */
  1410. value = 0x0000;//FIXME: Which interval?
  1411. value |= (1 << 0) << 16; /* ESS */
  1412. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1413. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1414. if (!bcm->ieee->open_wep)
  1415. value |= (1 << 4) << 16; /* Privacy */
  1416. bcm43xx_ram_write(bcm, ram_offset++, value);
  1417. size += 4;
  1418. /* SSID */
  1419. //TODO
  1420. /* FH Parameter Set */
  1421. //TODO
  1422. /* DS Parameter Set */
  1423. //TODO
  1424. /* CF Parameter Set */
  1425. //TODO
  1426. /* TIM */
  1427. //TODO
  1428. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1429. }
  1430. static void handle_irq_beacon(struct bcm43xx_private *bcm)
  1431. {
  1432. u32 status;
  1433. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1434. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1435. if ((status & 0x1) && (status & 0x2)) {
  1436. /* ACK beacon IRQ. */
  1437. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1438. BCM43xx_IRQ_BEACON);
  1439. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1440. return;
  1441. }
  1442. if (!(status & 0x1)) {
  1443. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1444. status |= 0x1;
  1445. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1446. }
  1447. if (!(status & 0x2)) {
  1448. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1449. status |= 0x2;
  1450. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1451. }
  1452. }
  1453. /* Interrupt handler bottom-half */
  1454. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1455. {
  1456. u32 reason;
  1457. u32 dma_reason[4];
  1458. int activity = 0;
  1459. unsigned long flags;
  1460. #ifdef CONFIG_BCM43XX_DEBUG
  1461. u32 _handled = 0x00000000;
  1462. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1463. #else
  1464. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1465. #endif /* CONFIG_BCM43XX_DEBUG*/
  1466. bcm43xx_lock_mmio(bcm, flags);
  1467. reason = bcm->irq_reason;
  1468. dma_reason[0] = bcm->dma_reason[0];
  1469. dma_reason[1] = bcm->dma_reason[1];
  1470. dma_reason[2] = bcm->dma_reason[2];
  1471. dma_reason[3] = bcm->dma_reason[3];
  1472. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1473. /* TX error. We get this when Template Ram is written in wrong endianess
  1474. * in dummy_tx(). We also get this if something is wrong with the TX header
  1475. * on DMA or PIO queues.
  1476. * Maybe we get this in other error conditions, too.
  1477. */
  1478. printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
  1479. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1480. }
  1481. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_FATALMASK) |
  1482. (dma_reason[1] & BCM43xx_DMAIRQ_FATALMASK) |
  1483. (dma_reason[2] & BCM43xx_DMAIRQ_FATALMASK) |
  1484. (dma_reason[3] & BCM43xx_DMAIRQ_FATALMASK))) {
  1485. printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
  1486. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1487. dma_reason[0], dma_reason[1],
  1488. dma_reason[2], dma_reason[3]);
  1489. bcm43xx_controller_restart(bcm, "DMA error");
  1490. bcm43xx_unlock_mmio(bcm, flags);
  1491. return;
  1492. }
  1493. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1494. (dma_reason[1] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1495. (dma_reason[2] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1496. (dma_reason[3] & BCM43xx_DMAIRQ_NONFATALMASK))) {
  1497. printkl(KERN_ERR PFX "DMA error: "
  1498. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1499. dma_reason[0], dma_reason[1],
  1500. dma_reason[2], dma_reason[3]);
  1501. }
  1502. if (reason & BCM43xx_IRQ_PS) {
  1503. handle_irq_ps(bcm);
  1504. bcmirq_handled(BCM43xx_IRQ_PS);
  1505. }
  1506. if (reason & BCM43xx_IRQ_REG124) {
  1507. handle_irq_reg124(bcm);
  1508. bcmirq_handled(BCM43xx_IRQ_REG124);
  1509. }
  1510. if (reason & BCM43xx_IRQ_BEACON) {
  1511. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1512. handle_irq_beacon(bcm);
  1513. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1514. }
  1515. if (reason & BCM43xx_IRQ_PMQ) {
  1516. handle_irq_pmq(bcm);
  1517. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1518. }
  1519. if (reason & BCM43xx_IRQ_SCAN) {
  1520. /*TODO*/
  1521. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1522. }
  1523. if (reason & BCM43xx_IRQ_NOISE) {
  1524. handle_irq_noise(bcm);
  1525. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1526. }
  1527. /* Check the DMA reason registers for received data. */
  1528. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1529. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1530. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1531. if (bcm43xx_using_pio(bcm))
  1532. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
  1533. else
  1534. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
  1535. /* We intentionally don't set "activity" to 1, here. */
  1536. }
  1537. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1538. if (bcm43xx_using_pio(bcm))
  1539. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
  1540. else
  1541. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring1);
  1542. activity = 1;
  1543. }
  1544. bcmirq_handled(BCM43xx_IRQ_RX);
  1545. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1546. handle_irq_transmit_status(bcm);
  1547. activity = 1;
  1548. //TODO: In AP mode, this also causes sending of powersave responses.
  1549. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1550. }
  1551. /* We get spurious IRQs, althought they are masked.
  1552. * Assume they are void and ignore them.
  1553. */
  1554. bcmirq_handled(~(bcm->irq_savedstate));
  1555. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1556. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1557. #ifdef CONFIG_BCM43XX_DEBUG
  1558. if (unlikely(reason & ~_handled)) {
  1559. printkl(KERN_WARNING PFX
  1560. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1561. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1562. reason, (reason & ~_handled),
  1563. dma_reason[0], dma_reason[1],
  1564. dma_reason[2], dma_reason[3]);
  1565. }
  1566. #endif
  1567. #undef bcmirq_handled
  1568. if (!modparam_noleds)
  1569. bcm43xx_leds_update(bcm, activity);
  1570. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1571. bcm43xx_unlock_mmio(bcm, flags);
  1572. }
  1573. static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm,
  1574. u32 reason, u32 mask)
  1575. {
  1576. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1577. & 0x0001dc00;
  1578. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1579. & 0x0000dc00;
  1580. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1581. & 0x0000dc00;
  1582. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1583. & 0x0001dc00;
  1584. if (bcm43xx_using_pio(bcm) &&
  1585. (bcm->current_core->rev < 3) &&
  1586. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1587. /* Apply a PIO specific workaround to the dma_reasons */
  1588. #define apply_pio_workaround(BASE, QNUM) \
  1589. do { \
  1590. if (bcm43xx_read16(bcm, BASE + BCM43xx_PIO_RXCTL) & BCM43xx_PIO_RXCTL_DATAAVAILABLE) \
  1591. bcm->dma_reason[QNUM] |= 0x00010000; \
  1592. else \
  1593. bcm->dma_reason[QNUM] &= ~0x00010000; \
  1594. } while (0)
  1595. apply_pio_workaround(BCM43xx_MMIO_PIO1_BASE, 0);
  1596. apply_pio_workaround(BCM43xx_MMIO_PIO2_BASE, 1);
  1597. apply_pio_workaround(BCM43xx_MMIO_PIO3_BASE, 2);
  1598. apply_pio_workaround(BCM43xx_MMIO_PIO4_BASE, 3);
  1599. #undef apply_pio_workaround
  1600. }
  1601. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1602. reason & mask);
  1603. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1604. bcm->dma_reason[0]);
  1605. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1606. bcm->dma_reason[1]);
  1607. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1608. bcm->dma_reason[2]);
  1609. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1610. bcm->dma_reason[3]);
  1611. }
  1612. /* Interrupt handler top-half */
  1613. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id, struct pt_regs *regs)
  1614. {
  1615. irqreturn_t ret = IRQ_HANDLED;
  1616. struct bcm43xx_private *bcm = dev_id;
  1617. u32 reason, mask;
  1618. if (!bcm)
  1619. return IRQ_NONE;
  1620. spin_lock(&bcm->_lock);
  1621. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1622. if (reason == 0xffffffff) {
  1623. /* irq not for us (shared irq) */
  1624. ret = IRQ_NONE;
  1625. goto out;
  1626. }
  1627. mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1628. if (!(reason & mask))
  1629. goto out;
  1630. bcm43xx_interrupt_ack(bcm, reason, mask);
  1631. /* Only accept IRQs, if we are initialized properly.
  1632. * This avoids an RX race while initializing.
  1633. * We should probably not enable IRQs before we are initialized
  1634. * completely, but some careful work is needed to fix this. I think it
  1635. * is best to stay with this cheap workaround for now... .
  1636. */
  1637. if (likely(bcm->initialized)) {
  1638. /* disable all IRQs. They are enabled again in the bottom half. */
  1639. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1640. /* save the reason code and call our bottom half. */
  1641. bcm->irq_reason = reason;
  1642. tasklet_schedule(&bcm->isr_tasklet);
  1643. }
  1644. out:
  1645. mmiowb();
  1646. spin_unlock(&bcm->_lock);
  1647. return ret;
  1648. }
  1649. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1650. {
  1651. if (bcm->firmware_norelease && !force)
  1652. return; /* Suspending or controller reset. */
  1653. release_firmware(bcm->ucode);
  1654. bcm->ucode = NULL;
  1655. release_firmware(bcm->pcm);
  1656. bcm->pcm = NULL;
  1657. release_firmware(bcm->initvals0);
  1658. bcm->initvals0 = NULL;
  1659. release_firmware(bcm->initvals1);
  1660. bcm->initvals1 = NULL;
  1661. }
  1662. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1663. {
  1664. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1665. u8 rev = bcm->current_core->rev;
  1666. int err = 0;
  1667. int nr;
  1668. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1669. if (!bcm->ucode) {
  1670. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1671. (rev >= 5 ? 5 : rev),
  1672. modparam_fwpostfix);
  1673. err = request_firmware(&bcm->ucode, buf, &bcm->pci_dev->dev);
  1674. if (err) {
  1675. printk(KERN_ERR PFX
  1676. "Error: Microcode \"%s\" not available or load failed.\n",
  1677. buf);
  1678. goto error;
  1679. }
  1680. }
  1681. if (!bcm->pcm) {
  1682. snprintf(buf, ARRAY_SIZE(buf),
  1683. "bcm43xx_pcm%d%s.fw",
  1684. (rev < 5 ? 4 : 5),
  1685. modparam_fwpostfix);
  1686. err = request_firmware(&bcm->pcm, buf, &bcm->pci_dev->dev);
  1687. if (err) {
  1688. printk(KERN_ERR PFX
  1689. "Error: PCM \"%s\" not available or load failed.\n",
  1690. buf);
  1691. goto error;
  1692. }
  1693. }
  1694. if (!bcm->initvals0) {
  1695. if (rev == 2 || rev == 4) {
  1696. switch (phy->type) {
  1697. case BCM43xx_PHYTYPE_A:
  1698. nr = 3;
  1699. break;
  1700. case BCM43xx_PHYTYPE_B:
  1701. case BCM43xx_PHYTYPE_G:
  1702. nr = 1;
  1703. break;
  1704. default:
  1705. goto err_noinitval;
  1706. }
  1707. } else if (rev >= 5) {
  1708. switch (phy->type) {
  1709. case BCM43xx_PHYTYPE_A:
  1710. nr = 7;
  1711. break;
  1712. case BCM43xx_PHYTYPE_B:
  1713. case BCM43xx_PHYTYPE_G:
  1714. nr = 5;
  1715. break;
  1716. default:
  1717. goto err_noinitval;
  1718. }
  1719. } else
  1720. goto err_noinitval;
  1721. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1722. nr, modparam_fwpostfix);
  1723. err = request_firmware(&bcm->initvals0, buf, &bcm->pci_dev->dev);
  1724. if (err) {
  1725. printk(KERN_ERR PFX
  1726. "Error: InitVals \"%s\" not available or load failed.\n",
  1727. buf);
  1728. goto error;
  1729. }
  1730. if (bcm->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1731. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1732. goto error;
  1733. }
  1734. }
  1735. if (!bcm->initvals1) {
  1736. if (rev >= 5) {
  1737. u32 sbtmstatehigh;
  1738. switch (phy->type) {
  1739. case BCM43xx_PHYTYPE_A:
  1740. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1741. if (sbtmstatehigh & 0x00010000)
  1742. nr = 9;
  1743. else
  1744. nr = 10;
  1745. break;
  1746. case BCM43xx_PHYTYPE_B:
  1747. case BCM43xx_PHYTYPE_G:
  1748. nr = 6;
  1749. break;
  1750. default:
  1751. goto err_noinitval;
  1752. }
  1753. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1754. nr, modparam_fwpostfix);
  1755. err = request_firmware(&bcm->initvals1, buf, &bcm->pci_dev->dev);
  1756. if (err) {
  1757. printk(KERN_ERR PFX
  1758. "Error: InitVals \"%s\" not available or load failed.\n",
  1759. buf);
  1760. goto error;
  1761. }
  1762. if (bcm->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1763. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1764. goto error;
  1765. }
  1766. }
  1767. }
  1768. out:
  1769. return err;
  1770. error:
  1771. bcm43xx_release_firmware(bcm, 1);
  1772. goto out;
  1773. err_noinitval:
  1774. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1775. err = -ENOENT;
  1776. goto error;
  1777. }
  1778. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1779. {
  1780. const u32 *data;
  1781. unsigned int i, len;
  1782. /* Upload Microcode. */
  1783. data = (u32 *)(bcm->ucode->data);
  1784. len = bcm->ucode->size / sizeof(u32);
  1785. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1786. for (i = 0; i < len; i++) {
  1787. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1788. be32_to_cpu(data[i]));
  1789. udelay(10);
  1790. }
  1791. /* Upload PCM data. */
  1792. data = (u32 *)(bcm->pcm->data);
  1793. len = bcm->pcm->size / sizeof(u32);
  1794. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1795. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1796. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1797. for (i = 0; i < len; i++) {
  1798. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1799. be32_to_cpu(data[i]));
  1800. udelay(10);
  1801. }
  1802. }
  1803. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1804. const struct bcm43xx_initval *data,
  1805. const unsigned int len)
  1806. {
  1807. u16 offset, size;
  1808. u32 value;
  1809. unsigned int i;
  1810. for (i = 0; i < len; i++) {
  1811. offset = be16_to_cpu(data[i].offset);
  1812. size = be16_to_cpu(data[i].size);
  1813. value = be32_to_cpu(data[i].value);
  1814. if (unlikely(offset >= 0x1000))
  1815. goto err_format;
  1816. if (size == 2) {
  1817. if (unlikely(value & 0xFFFF0000))
  1818. goto err_format;
  1819. bcm43xx_write16(bcm, offset, (u16)value);
  1820. } else if (size == 4) {
  1821. bcm43xx_write32(bcm, offset, value);
  1822. } else
  1823. goto err_format;
  1824. }
  1825. return 0;
  1826. err_format:
  1827. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1828. "Please fix your bcm43xx firmware files.\n");
  1829. return -EPROTO;
  1830. }
  1831. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1832. {
  1833. int err;
  1834. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals0->data,
  1835. bcm->initvals0->size / sizeof(struct bcm43xx_initval));
  1836. if (err)
  1837. goto out;
  1838. if (bcm->initvals1) {
  1839. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals1->data,
  1840. bcm->initvals1->size / sizeof(struct bcm43xx_initval));
  1841. if (err)
  1842. goto out;
  1843. }
  1844. out:
  1845. return err;
  1846. }
  1847. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  1848. {
  1849. int res;
  1850. unsigned int i;
  1851. u32 data;
  1852. bcm->irq = bcm->pci_dev->irq;
  1853. #ifdef CONFIG_BCM947XX
  1854. if (bcm->pci_dev->bus->number == 0) {
  1855. struct pci_dev *d = NULL;
  1856. /* FIXME: we will probably need more device IDs here... */
  1857. d = pci_find_device(PCI_VENDOR_ID_BROADCOM, 0x4324, NULL);
  1858. if (d != NULL) {
  1859. bcm->irq = d->irq;
  1860. }
  1861. }
  1862. #endif
  1863. res = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  1864. SA_SHIRQ, KBUILD_MODNAME, bcm);
  1865. if (res) {
  1866. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  1867. return -ENODEV;
  1868. }
  1869. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xffffffff);
  1870. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  1871. i = 0;
  1872. while (1) {
  1873. data = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1874. if (data == BCM43xx_IRQ_READY)
  1875. break;
  1876. i++;
  1877. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  1878. printk(KERN_ERR PFX "Card IRQ register not responding. "
  1879. "Giving up.\n");
  1880. free_irq(bcm->irq, bcm);
  1881. return -ENODEV;
  1882. }
  1883. udelay(10);
  1884. }
  1885. // dummy read
  1886. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1887. return 0;
  1888. }
  1889. /* Switch to the core used to write the GPIO register.
  1890. * This is either the ChipCommon, or the PCI core.
  1891. */
  1892. static int switch_to_gpio_core(struct bcm43xx_private *bcm)
  1893. {
  1894. int err;
  1895. /* Where to find the GPIO register depends on the chipset.
  1896. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  1897. * control register. Otherwise the register at offset 0x6c in the
  1898. * PCI core is the GPIO control register.
  1899. */
  1900. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  1901. if (err == -ENODEV) {
  1902. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  1903. if (unlikely(err == -ENODEV)) {
  1904. printk(KERN_ERR PFX "gpio error: "
  1905. "Neither ChipCommon nor PCI core available!\n");
  1906. return -ENODEV;
  1907. } else if (unlikely(err != 0))
  1908. return -ENODEV;
  1909. } else if (unlikely(err != 0))
  1910. return -ENODEV;
  1911. return 0;
  1912. }
  1913. /* Initialize the GPIOs
  1914. * http://bcm-specs.sipsolutions.net/GPIO
  1915. */
  1916. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  1917. {
  1918. struct bcm43xx_coreinfo *old_core;
  1919. int err;
  1920. u32 mask, value;
  1921. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  1922. value &= ~0xc000;
  1923. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value);
  1924. mask = 0x0000001F;
  1925. value = 0x0000000F;
  1926. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_CONTROL,
  1927. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_CONTROL) & 0xFFF0);
  1928. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1929. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  1930. old_core = bcm->current_core;
  1931. err = switch_to_gpio_core(bcm);
  1932. if (err)
  1933. return err;
  1934. if (bcm->current_core->rev >= 2){
  1935. mask |= 0x10;
  1936. value |= 0x10;
  1937. }
  1938. if (bcm->chip_id == 0x4301) {
  1939. mask |= 0x60;
  1940. value |= 0x60;
  1941. }
  1942. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  1943. mask |= 0x200;
  1944. value |= 0x200;
  1945. }
  1946. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  1947. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | value);
  1948. err = bcm43xx_switch_core(bcm, old_core);
  1949. assert(err == 0);
  1950. return 0;
  1951. }
  1952. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1953. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  1954. {
  1955. struct bcm43xx_coreinfo *old_core;
  1956. int err;
  1957. old_core = bcm->current_core;
  1958. err = switch_to_gpio_core(bcm);
  1959. if (err)
  1960. return err;
  1961. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  1962. err = bcm43xx_switch_core(bcm, old_core);
  1963. assert(err == 0);
  1964. return 0;
  1965. }
  1966. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1967. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  1968. {
  1969. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1970. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1971. | BCM43xx_SBF_MAC_ENABLED);
  1972. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  1973. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  1974. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1975. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1976. }
  1977. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1978. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  1979. {
  1980. int i;
  1981. u32 tmp;
  1982. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  1983. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1984. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1985. & ~BCM43xx_SBF_MAC_ENABLED);
  1986. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1987. for (i = 100000; i; i--) {
  1988. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1989. if (tmp & BCM43xx_IRQ_READY)
  1990. return;
  1991. udelay(10);
  1992. }
  1993. printkl(KERN_ERR PFX "MAC suspend failed\n");
  1994. }
  1995. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  1996. int iw_mode)
  1997. {
  1998. unsigned long flags;
  1999. u32 status;
  2000. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2001. bcm->ieee->iw_mode = iw_mode;
  2002. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2003. if (iw_mode == IW_MODE_MONITOR)
  2004. bcm->net_dev->type = ARPHRD_IEEE80211;
  2005. else
  2006. bcm->net_dev->type = ARPHRD_ETHER;
  2007. if (!bcm->initialized)
  2008. return;
  2009. bcm43xx_mac_suspend(bcm);
  2010. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2011. /* Reset status to infrastructured mode */
  2012. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2013. /*FIXME: We actually set promiscuous mode as well, until we don't
  2014. * get the HW mac filter working */
  2015. status |= BCM43xx_SBF_MODE_NOTADHOC | BCM43xx_SBF_MODE_PROMISC;
  2016. switch (iw_mode) {
  2017. case IW_MODE_MONITOR:
  2018. status |= (BCM43xx_SBF_MODE_PROMISC |
  2019. BCM43xx_SBF_MODE_MONITOR);
  2020. break;
  2021. case IW_MODE_ADHOC:
  2022. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2023. break;
  2024. case IW_MODE_MASTER:
  2025. case IW_MODE_SECOND:
  2026. case IW_MODE_REPEAT:
  2027. /* TODO: No AP/Repeater mode for now :-/ */
  2028. TODO();
  2029. break;
  2030. case IW_MODE_INFRA:
  2031. /* nothing to be done here... */
  2032. break;
  2033. default:
  2034. printk(KERN_ERR PFX "Unknown iwmode %d\n", iw_mode);
  2035. }
  2036. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2037. bcm43xx_mac_enable(bcm);
  2038. }
  2039. /* This is the opposite of bcm43xx_chip_init() */
  2040. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2041. {
  2042. bcm43xx_radio_turn_off(bcm);
  2043. if (!modparam_noleds)
  2044. bcm43xx_leds_exit(bcm);
  2045. bcm43xx_gpio_cleanup(bcm);
  2046. free_irq(bcm->irq, bcm);
  2047. bcm43xx_release_firmware(bcm, 0);
  2048. }
  2049. /* Initialize the chip
  2050. * http://bcm-specs.sipsolutions.net/ChipInit
  2051. */
  2052. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2053. {
  2054. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2055. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2056. int err;
  2057. int iw_mode = bcm->ieee->iw_mode;
  2058. int tmp;
  2059. u32 value32;
  2060. u16 value16;
  2061. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2062. BCM43xx_SBF_CORE_READY
  2063. | BCM43xx_SBF_400);
  2064. err = bcm43xx_request_firmware(bcm);
  2065. if (err)
  2066. goto out;
  2067. bcm43xx_upload_microcode(bcm);
  2068. err = bcm43xx_initialize_irq(bcm);
  2069. if (err)
  2070. goto err_release_fw;
  2071. err = bcm43xx_gpio_init(bcm);
  2072. if (err)
  2073. goto err_free_irq;
  2074. err = bcm43xx_upload_initvals(bcm);
  2075. if (err)
  2076. goto err_gpio_cleanup;
  2077. bcm43xx_radio_turn_on(bcm);
  2078. if (modparam_noleds)
  2079. bcm43xx_leds_turn_off(bcm);
  2080. else
  2081. bcm43xx_leds_update(bcm, 0);
  2082. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2083. err = bcm43xx_phy_init(bcm);
  2084. if (err)
  2085. goto err_radio_off;
  2086. /* Select initial Interference Mitigation. */
  2087. tmp = radio->interfmode;
  2088. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2089. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2090. bcm43xx_phy_set_antenna_diversity(bcm);
  2091. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2092. if (phy->type == BCM43xx_PHYTYPE_B) {
  2093. value16 = bcm43xx_read16(bcm, 0x005E);
  2094. value16 |= 0x0004;
  2095. bcm43xx_write16(bcm, 0x005E, value16);
  2096. }
  2097. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2098. if (bcm->current_core->rev < 5)
  2099. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2100. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2101. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2102. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2103. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2104. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2105. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2106. /*FIXME: For now, use promiscuous mode at all times; otherwise we don't
  2107. get broadcast or multicast packets */
  2108. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2109. value32 |= BCM43xx_SBF_MODE_PROMISC;
  2110. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2111. if (iw_mode == IW_MODE_MONITOR) {
  2112. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2113. value32 |= BCM43xx_SBF_MODE_PROMISC;
  2114. value32 |= BCM43xx_SBF_MODE_MONITOR;
  2115. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2116. }
  2117. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2118. value32 |= 0x100000; //FIXME: What's this? Is this correct?
  2119. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2120. if (bcm43xx_using_pio(bcm)) {
  2121. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2122. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2123. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2124. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2125. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2126. }
  2127. /* Probe Response Timeout value */
  2128. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2129. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2130. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2131. if ((bcm->chip_id == 0x4306) && (bcm->chip_rev == 3))
  2132. bcm43xx_write16(bcm, 0x0612, 0x0064);
  2133. else
  2134. bcm43xx_write16(bcm, 0x0612, 0x0032);
  2135. } else
  2136. bcm43xx_write16(bcm, 0x0612, 0x0002);
  2137. if (bcm->current_core->rev < 3) {
  2138. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2139. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2140. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2141. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2142. } else {
  2143. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2144. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2145. }
  2146. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2147. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0001DC00);
  2148. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2149. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0000DC00);
  2150. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0001DC00);
  2151. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2152. value32 |= 0x00100000;
  2153. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2154. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2155. assert(err == 0);
  2156. dprintk(KERN_INFO PFX "Chip initialized\n");
  2157. out:
  2158. return err;
  2159. err_radio_off:
  2160. bcm43xx_radio_turn_off(bcm);
  2161. err_gpio_cleanup:
  2162. bcm43xx_gpio_cleanup(bcm);
  2163. err_free_irq:
  2164. free_irq(bcm->irq, bcm);
  2165. err_release_fw:
  2166. bcm43xx_release_firmware(bcm, 1);
  2167. goto out;
  2168. }
  2169. /* Validate chip access
  2170. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2171. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2172. {
  2173. u32 value;
  2174. u32 shm_backup;
  2175. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2176. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2177. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
  2178. goto error;
  2179. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2180. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
  2181. goto error;
  2182. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2183. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2184. if ((value | 0x80000000) != 0x80000400)
  2185. goto error;
  2186. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2187. if (value != 0x00000000)
  2188. goto error;
  2189. return 0;
  2190. error:
  2191. printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
  2192. return -ENODEV;
  2193. }
  2194. void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
  2195. {
  2196. /* Initialize a "phyinfo" structure. The structure is already
  2197. * zeroed out.
  2198. */
  2199. phy->antenna_diversity = 0xFFFF;
  2200. phy->savedpctlreg = 0xFFFF;
  2201. phy->minlowsig[0] = 0xFFFF;
  2202. phy->minlowsig[1] = 0xFFFF;
  2203. spin_lock_init(&phy->lock);
  2204. }
  2205. void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
  2206. {
  2207. /* Initialize a "radioinfo" structure. The structure is already
  2208. * zeroed out.
  2209. */
  2210. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2211. radio->channel = 0xFF;
  2212. radio->initial_channel = 0xFF;
  2213. radio->lofcal = 0xFFFF;
  2214. radio->initval = 0xFFFF;
  2215. radio->nrssi[0] = -1000;
  2216. radio->nrssi[1] = -1000;
  2217. }
  2218. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2219. {
  2220. int err, i;
  2221. int current_core;
  2222. u32 core_vendor, core_id, core_rev;
  2223. u32 sb_id_hi, chip_id_32 = 0;
  2224. u16 pci_device, chip_id_16;
  2225. u8 core_count;
  2226. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2227. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2228. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2229. * BCM43xx_MAX_80211_CORES);
  2230. memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
  2231. * BCM43xx_MAX_80211_CORES);
  2232. bcm->current_80211_core_idx = -1;
  2233. bcm->nr_80211_available = 0;
  2234. bcm->current_core = NULL;
  2235. bcm->active_80211_core = NULL;
  2236. /* map core 0 */
  2237. err = _switch_core(bcm, 0);
  2238. if (err)
  2239. goto out;
  2240. /* fetch sb_id_hi from core information registers */
  2241. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2242. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2243. core_rev = (sb_id_hi & 0xF);
  2244. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2245. /* if present, chipcommon is always core 0; read the chipid from it */
  2246. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2247. chip_id_32 = bcm43xx_read32(bcm, 0);
  2248. chip_id_16 = chip_id_32 & 0xFFFF;
  2249. bcm->core_chipcommon.available = 1;
  2250. bcm->core_chipcommon.id = core_id;
  2251. bcm->core_chipcommon.rev = core_rev;
  2252. bcm->core_chipcommon.index = 0;
  2253. /* While we are at it, also read the capabilities. */
  2254. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2255. } else {
  2256. /* without a chipCommon, use a hard coded table. */
  2257. pci_device = bcm->pci_dev->device;
  2258. if (pci_device == 0x4301)
  2259. chip_id_16 = 0x4301;
  2260. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2261. chip_id_16 = 0x4307;
  2262. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2263. chip_id_16 = 0x4402;
  2264. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2265. chip_id_16 = 0x4610;
  2266. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2267. chip_id_16 = 0x4710;
  2268. #ifdef CONFIG_BCM947XX
  2269. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2270. chip_id_16 = 0x4309;
  2271. #endif
  2272. else {
  2273. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2274. return -ENODEV;
  2275. }
  2276. }
  2277. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2278. * otherwise consult hardcoded table */
  2279. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2280. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2281. } else {
  2282. switch (chip_id_16) {
  2283. case 0x4610:
  2284. case 0x4704:
  2285. case 0x4710:
  2286. core_count = 9;
  2287. break;
  2288. case 0x4310:
  2289. core_count = 8;
  2290. break;
  2291. case 0x5365:
  2292. core_count = 7;
  2293. break;
  2294. case 0x4306:
  2295. core_count = 6;
  2296. break;
  2297. case 0x4301:
  2298. case 0x4307:
  2299. core_count = 5;
  2300. break;
  2301. case 0x4402:
  2302. core_count = 3;
  2303. break;
  2304. default:
  2305. /* SOL if we get here */
  2306. assert(0);
  2307. core_count = 1;
  2308. }
  2309. }
  2310. bcm->chip_id = chip_id_16;
  2311. bcm->chip_rev = (chip_id_32 & 0x000f0000) >> 16;
  2312. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2313. bcm->chip_id, bcm->chip_rev);
  2314. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2315. if (bcm->core_chipcommon.available) {
  2316. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2317. core_id, core_rev, core_vendor,
  2318. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled");
  2319. }
  2320. if (bcm->core_chipcommon.available)
  2321. current_core = 1;
  2322. else
  2323. current_core = 0;
  2324. for ( ; current_core < core_count; current_core++) {
  2325. struct bcm43xx_coreinfo *core;
  2326. struct bcm43xx_coreinfo_80211 *ext_80211;
  2327. err = _switch_core(bcm, current_core);
  2328. if (err)
  2329. goto out;
  2330. /* Gather information */
  2331. /* fetch sb_id_hi from core information registers */
  2332. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2333. /* extract core_id, core_rev, core_vendor */
  2334. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2335. core_rev = (sb_id_hi & 0xF);
  2336. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2337. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2338. current_core, core_id, core_rev, core_vendor,
  2339. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled" );
  2340. core = NULL;
  2341. switch (core_id) {
  2342. case BCM43xx_COREID_PCI:
  2343. core = &bcm->core_pci;
  2344. if (core->available) {
  2345. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2346. continue;
  2347. }
  2348. break;
  2349. case BCM43xx_COREID_80211:
  2350. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2351. core = &(bcm->core_80211[i]);
  2352. ext_80211 = &(bcm->core_80211_ext[i]);
  2353. if (!core->available)
  2354. break;
  2355. core = NULL;
  2356. }
  2357. if (!core) {
  2358. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2359. BCM43xx_MAX_80211_CORES);
  2360. continue;
  2361. }
  2362. if (i != 0) {
  2363. /* More than one 80211 core is only supported
  2364. * by special chips.
  2365. * There are chips with two 80211 cores, but with
  2366. * dangling pins on the second core. Be careful
  2367. * and ignore these cores here.
  2368. */
  2369. if (bcm->pci_dev->device != 0x4324) {
  2370. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2371. continue;
  2372. }
  2373. }
  2374. switch (core_rev) {
  2375. case 2:
  2376. case 4:
  2377. case 5:
  2378. case 6:
  2379. case 7:
  2380. case 9:
  2381. break;
  2382. default:
  2383. printk(KERN_ERR PFX "Error: Unsupported 80211 core revision %u\n",
  2384. core_rev);
  2385. err = -ENODEV;
  2386. goto out;
  2387. }
  2388. bcm->nr_80211_available++;
  2389. bcm43xx_init_struct_phyinfo(&ext_80211->phy);
  2390. bcm43xx_init_struct_radioinfo(&ext_80211->radio);
  2391. break;
  2392. case BCM43xx_COREID_CHIPCOMMON:
  2393. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2394. break;
  2395. }
  2396. if (core) {
  2397. core->available = 1;
  2398. core->id = core_id;
  2399. core->rev = core_rev;
  2400. core->index = current_core;
  2401. }
  2402. }
  2403. if (!bcm->core_80211[0].available) {
  2404. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2405. err = -ENODEV;
  2406. goto out;
  2407. }
  2408. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2409. assert(err == 0);
  2410. out:
  2411. return err;
  2412. }
  2413. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2414. {
  2415. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2416. u8 *bssid = bcm->ieee->bssid;
  2417. switch (bcm->ieee->iw_mode) {
  2418. case IW_MODE_ADHOC:
  2419. random_ether_addr(bssid);
  2420. break;
  2421. case IW_MODE_MASTER:
  2422. case IW_MODE_INFRA:
  2423. case IW_MODE_REPEAT:
  2424. case IW_MODE_SECOND:
  2425. case IW_MODE_MONITOR:
  2426. memcpy(bssid, mac, ETH_ALEN);
  2427. break;
  2428. default:
  2429. assert(0);
  2430. }
  2431. }
  2432. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2433. u16 rate,
  2434. int is_ofdm)
  2435. {
  2436. u16 offset;
  2437. if (is_ofdm) {
  2438. offset = 0x480;
  2439. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2440. }
  2441. else {
  2442. offset = 0x4C0;
  2443. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2444. }
  2445. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2446. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2447. }
  2448. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2449. {
  2450. switch (bcm43xx_current_phy(bcm)->type) {
  2451. case BCM43xx_PHYTYPE_A:
  2452. case BCM43xx_PHYTYPE_G:
  2453. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2454. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2455. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2456. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2457. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2458. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2459. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2460. case BCM43xx_PHYTYPE_B:
  2461. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2462. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2463. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2464. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2465. break;
  2466. default:
  2467. assert(0);
  2468. }
  2469. }
  2470. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2471. {
  2472. bcm43xx_chip_cleanup(bcm);
  2473. bcm43xx_pio_free(bcm);
  2474. bcm43xx_dma_free(bcm);
  2475. bcm->current_core->initialized = 0;
  2476. }
  2477. /* http://bcm-specs.sipsolutions.net/80211Init */
  2478. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm)
  2479. {
  2480. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2481. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2482. u32 ucodeflags;
  2483. int err;
  2484. u32 sbimconfiglow;
  2485. u8 limit;
  2486. if (bcm->chip_rev < 5) {
  2487. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2488. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2489. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2490. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2491. sbimconfiglow |= 0x32;
  2492. else if (bcm->bustype == BCM43xx_BUSTYPE_SB)
  2493. sbimconfiglow |= 0x53;
  2494. else
  2495. assert(0);
  2496. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2497. }
  2498. bcm43xx_phy_calibrate(bcm);
  2499. err = bcm43xx_chip_init(bcm);
  2500. if (err)
  2501. goto out;
  2502. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2503. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2504. if (0 /*FIXME: which condition has to be used here? */)
  2505. ucodeflags |= 0x00000010;
  2506. /* HW decryption needs to be set now */
  2507. ucodeflags |= 0x40000000;
  2508. if (phy->type == BCM43xx_PHYTYPE_G) {
  2509. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2510. if (phy->rev == 1)
  2511. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2512. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2513. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2514. } else if (phy->type == BCM43xx_PHYTYPE_B) {
  2515. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2516. if (phy->rev >= 2 && radio->version == 0x2050)
  2517. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2518. }
  2519. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2520. BCM43xx_UCODEFLAGS_OFFSET)) {
  2521. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2522. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2523. }
  2524. /* Short/Long Retry Limit.
  2525. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2526. * the chip-internal counter.
  2527. */
  2528. limit = limit_value(modparam_short_retry, 0, 0xF);
  2529. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2530. limit = limit_value(modparam_long_retry, 0, 0xF);
  2531. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2532. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2533. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2534. bcm43xx_rate_memory_init(bcm);
  2535. /* Minimum Contention Window */
  2536. if (phy->type == BCM43xx_PHYTYPE_B)
  2537. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2538. else
  2539. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2540. /* Maximum Contention Window */
  2541. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2542. bcm43xx_gen_bssid(bcm);
  2543. bcm43xx_write_mac_bssid_templates(bcm);
  2544. if (bcm->current_core->rev >= 5)
  2545. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2546. if (bcm43xx_using_pio(bcm))
  2547. err = bcm43xx_pio_init(bcm);
  2548. else
  2549. err = bcm43xx_dma_init(bcm);
  2550. if (err)
  2551. goto err_chip_cleanup;
  2552. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2553. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2554. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2555. bcm43xx_mac_enable(bcm);
  2556. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2557. bcm->current_core->initialized = 1;
  2558. out:
  2559. return err;
  2560. err_chip_cleanup:
  2561. bcm43xx_chip_cleanup(bcm);
  2562. goto out;
  2563. }
  2564. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2565. {
  2566. int err;
  2567. u16 pci_status;
  2568. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2569. if (err)
  2570. goto out;
  2571. bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2572. bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2573. out:
  2574. return err;
  2575. }
  2576. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2577. {
  2578. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2579. bcm43xx_pctl_set_crystal(bcm, 0);
  2580. }
  2581. static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2582. u32 address,
  2583. u32 data)
  2584. {
  2585. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2586. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2587. }
  2588. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2589. {
  2590. int err;
  2591. struct bcm43xx_coreinfo *old_core;
  2592. old_core = bcm->current_core;
  2593. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2594. if (err)
  2595. goto out;
  2596. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2597. bcm43xx_switch_core(bcm, old_core);
  2598. assert(err == 0);
  2599. out:
  2600. return err;
  2601. }
  2602. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2603. * To enable core 0, pass a core_mask of 1<<0
  2604. */
  2605. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2606. u32 core_mask)
  2607. {
  2608. u32 backplane_flag_nr;
  2609. u32 value;
  2610. struct bcm43xx_coreinfo *old_core;
  2611. int err = 0;
  2612. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2613. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2614. old_core = bcm->current_core;
  2615. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2616. if (err)
  2617. goto out;
  2618. if (bcm->core_pci.rev < 6) {
  2619. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2620. value |= (1 << backplane_flag_nr);
  2621. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2622. } else {
  2623. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2624. if (err) {
  2625. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2626. goto out_switch_back;
  2627. }
  2628. value |= core_mask << 8;
  2629. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2630. if (err) {
  2631. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2632. goto out_switch_back;
  2633. }
  2634. }
  2635. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2636. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2637. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2638. if (bcm->core_pci.rev < 5) {
  2639. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2640. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2641. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2642. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2643. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2644. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2645. err = bcm43xx_pcicore_commit_settings(bcm);
  2646. assert(err == 0);
  2647. }
  2648. out_switch_back:
  2649. err = bcm43xx_switch_core(bcm, old_core);
  2650. out:
  2651. return err;
  2652. }
  2653. static void bcm43xx_softmac_init(struct bcm43xx_private *bcm)
  2654. {
  2655. ieee80211softmac_start(bcm->net_dev);
  2656. }
  2657. static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
  2658. {
  2659. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2660. if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
  2661. return;
  2662. bcm43xx_mac_suspend(bcm);
  2663. bcm43xx_phy_lo_g_measure(bcm);
  2664. bcm43xx_mac_enable(bcm);
  2665. }
  2666. static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
  2667. {
  2668. bcm43xx_phy_lo_mark_all_unused(bcm);
  2669. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2670. bcm43xx_mac_suspend(bcm);
  2671. bcm43xx_calc_nrssi_slope(bcm);
  2672. bcm43xx_mac_enable(bcm);
  2673. }
  2674. }
  2675. static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
  2676. {
  2677. /* Update device statistics. */
  2678. bcm43xx_calculate_link_quality(bcm);
  2679. }
  2680. static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
  2681. {
  2682. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2683. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2684. if (phy->type == BCM43xx_PHYTYPE_G) {
  2685. //TODO: update_aci_moving_average
  2686. if (radio->aci_enable && radio->aci_wlan_automatic) {
  2687. bcm43xx_mac_suspend(bcm);
  2688. if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
  2689. if (0 /*TODO: bunch of conditions*/) {
  2690. bcm43xx_radio_set_interference_mitigation(bcm,
  2691. BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2692. }
  2693. } else if (1/*TODO*/) {
  2694. /*
  2695. if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
  2696. bcm43xx_radio_set_interference_mitigation(bcm,
  2697. BCM43xx_RADIO_INTERFMODE_NONE);
  2698. }
  2699. */
  2700. }
  2701. bcm43xx_mac_enable(bcm);
  2702. } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
  2703. phy->rev == 1) {
  2704. //TODO: implement rev1 workaround
  2705. }
  2706. }
  2707. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2708. //TODO for APHY (temperature?)
  2709. }
  2710. static void bcm43xx_periodic_task_handler(unsigned long d)
  2711. {
  2712. struct bcm43xx_private *bcm = (struct bcm43xx_private *)d;
  2713. unsigned long flags;
  2714. unsigned int state;
  2715. bcm43xx_lock_mmio(bcm, flags);
  2716. assert(bcm->initialized);
  2717. state = bcm->periodic_state;
  2718. if (state % 8 == 0)
  2719. bcm43xx_periodic_every120sec(bcm);
  2720. if (state % 4 == 0)
  2721. bcm43xx_periodic_every60sec(bcm);
  2722. if (state % 2 == 0)
  2723. bcm43xx_periodic_every30sec(bcm);
  2724. bcm43xx_periodic_every15sec(bcm);
  2725. bcm->periodic_state = state + 1;
  2726. mod_timer(&bcm->periodic_tasks, jiffies + (HZ * 15));
  2727. bcm43xx_unlock_mmio(bcm, flags);
  2728. }
  2729. static void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2730. {
  2731. del_timer_sync(&bcm->periodic_tasks);
  2732. }
  2733. static void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2734. {
  2735. struct timer_list *timer = &(bcm->periodic_tasks);
  2736. assert(bcm->initialized);
  2737. setup_timer(timer,
  2738. bcm43xx_periodic_task_handler,
  2739. (unsigned long)bcm);
  2740. timer->expires = jiffies;
  2741. add_timer(timer);
  2742. }
  2743. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2744. {
  2745. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2746. 0x0056) * 2;
  2747. bcm43xx_clear_keys(bcm);
  2748. }
  2749. /* This is the opposite of bcm43xx_init_board() */
  2750. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2751. {
  2752. int i, err;
  2753. unsigned long flags;
  2754. bcm43xx_sysfs_unregister(bcm);
  2755. bcm43xx_periodic_tasks_delete(bcm);
  2756. bcm43xx_lock(bcm, flags);
  2757. bcm->initialized = 0;
  2758. bcm->shutting_down = 1;
  2759. bcm43xx_unlock(bcm, flags);
  2760. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2761. if (!bcm->core_80211[i].available)
  2762. continue;
  2763. if (!bcm->core_80211[i].initialized)
  2764. continue;
  2765. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2766. assert(err == 0);
  2767. bcm43xx_wireless_core_cleanup(bcm);
  2768. }
  2769. bcm43xx_pctl_set_crystal(bcm, 0);
  2770. bcm43xx_lock(bcm, flags);
  2771. bcm->shutting_down = 0;
  2772. bcm43xx_unlock(bcm, flags);
  2773. }
  2774. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  2775. {
  2776. int i, err;
  2777. int connect_phy;
  2778. unsigned long flags;
  2779. might_sleep();
  2780. bcm43xx_lock(bcm, flags);
  2781. bcm->initialized = 0;
  2782. bcm->shutting_down = 0;
  2783. bcm43xx_unlock(bcm, flags);
  2784. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2785. if (err)
  2786. goto out;
  2787. err = bcm43xx_pctl_init(bcm);
  2788. if (err)
  2789. goto err_crystal_off;
  2790. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  2791. if (err)
  2792. goto err_crystal_off;
  2793. tasklet_enable(&bcm->isr_tasklet);
  2794. for (i = 0; i < bcm->nr_80211_available; i++) {
  2795. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2796. assert(err != -ENODEV);
  2797. if (err)
  2798. goto err_80211_unwind;
  2799. /* Enable the selected wireless core.
  2800. * Connect PHY only on the first core.
  2801. */
  2802. if (!bcm43xx_core_enabled(bcm)) {
  2803. if (bcm->nr_80211_available == 1) {
  2804. connect_phy = bcm43xx_current_phy(bcm)->connected;
  2805. } else {
  2806. if (i == 0)
  2807. connect_phy = 1;
  2808. else
  2809. connect_phy = 0;
  2810. }
  2811. bcm43xx_wireless_core_reset(bcm, connect_phy);
  2812. }
  2813. if (i != 0)
  2814. bcm43xx_wireless_core_mark_inactive(bcm, &bcm->core_80211[0]);
  2815. err = bcm43xx_wireless_core_init(bcm);
  2816. if (err)
  2817. goto err_80211_unwind;
  2818. if (i != 0) {
  2819. bcm43xx_mac_suspend(bcm);
  2820. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2821. bcm43xx_radio_turn_off(bcm);
  2822. }
  2823. }
  2824. bcm->active_80211_core = &bcm->core_80211[0];
  2825. if (bcm->nr_80211_available >= 2) {
  2826. bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2827. bcm43xx_mac_enable(bcm);
  2828. }
  2829. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  2830. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  2831. dprintk(KERN_INFO PFX "80211 cores initialized\n");
  2832. bcm43xx_security_init(bcm);
  2833. bcm43xx_softmac_init(bcm);
  2834. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  2835. if (bcm43xx_current_radio(bcm)->initial_channel != 0xFF) {
  2836. bcm43xx_mac_suspend(bcm);
  2837. bcm43xx_radio_selectchannel(bcm, bcm43xx_current_radio(bcm)->initial_channel, 0);
  2838. bcm43xx_mac_enable(bcm);
  2839. }
  2840. /* Initialization of the board is done. Flag it as such. */
  2841. bcm43xx_lock(bcm, flags);
  2842. bcm->initialized = 1;
  2843. bcm43xx_unlock(bcm, flags);
  2844. bcm43xx_periodic_tasks_setup(bcm);
  2845. bcm43xx_sysfs_register(bcm);
  2846. //FIXME: check for bcm43xx_sysfs_register failure. This function is a bit messy regarding unwinding, though...
  2847. assert(err == 0);
  2848. out:
  2849. return err;
  2850. err_80211_unwind:
  2851. tasklet_disable(&bcm->isr_tasklet);
  2852. /* unwind all 80211 initialization */
  2853. for (i = 0; i < bcm->nr_80211_available; i++) {
  2854. if (!bcm->core_80211[i].initialized)
  2855. continue;
  2856. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2857. bcm43xx_wireless_core_cleanup(bcm);
  2858. }
  2859. err_crystal_off:
  2860. bcm43xx_pctl_set_crystal(bcm, 0);
  2861. goto out;
  2862. }
  2863. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  2864. {
  2865. struct pci_dev *pci_dev = bcm->pci_dev;
  2866. int i;
  2867. bcm43xx_chipset_detach(bcm);
  2868. /* Do _not_ access the chip, after it is detached. */
  2869. iounmap(bcm->mmio_addr);
  2870. pci_release_regions(pci_dev);
  2871. pci_disable_device(pci_dev);
  2872. /* Free allocated structures/fields */
  2873. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2874. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  2875. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  2876. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  2877. }
  2878. }
  2879. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  2880. {
  2881. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2882. u16 value;
  2883. u8 phy_version;
  2884. u8 phy_type;
  2885. u8 phy_rev;
  2886. int phy_rev_ok = 1;
  2887. void *p;
  2888. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  2889. phy_version = (value & 0xF000) >> 12;
  2890. phy_type = (value & 0x0F00) >> 8;
  2891. phy_rev = (value & 0x000F);
  2892. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  2893. phy_version, phy_type, phy_rev);
  2894. switch (phy_type) {
  2895. case BCM43xx_PHYTYPE_A:
  2896. if (phy_rev >= 4)
  2897. phy_rev_ok = 0;
  2898. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  2899. * if we switch 80211 cores after init is done.
  2900. * As we do not implement on the fly switching between
  2901. * wireless cores, I will leave this as a future task.
  2902. */
  2903. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  2904. bcm->ieee->mode = IEEE_A;
  2905. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  2906. IEEE80211_24GHZ_BAND;
  2907. break;
  2908. case BCM43xx_PHYTYPE_B:
  2909. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  2910. phy_rev_ok = 0;
  2911. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  2912. bcm->ieee->mode = IEEE_B;
  2913. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2914. break;
  2915. case BCM43xx_PHYTYPE_G:
  2916. if (phy_rev > 7)
  2917. phy_rev_ok = 0;
  2918. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  2919. IEEE80211_CCK_MODULATION;
  2920. bcm->ieee->mode = IEEE_G;
  2921. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2922. break;
  2923. default:
  2924. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  2925. phy_type);
  2926. return -ENODEV;
  2927. };
  2928. if (!phy_rev_ok) {
  2929. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  2930. phy_rev);
  2931. }
  2932. phy->version = phy_version;
  2933. phy->type = phy_type;
  2934. phy->rev = phy_rev;
  2935. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  2936. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  2937. GFP_KERNEL);
  2938. if (!p)
  2939. return -ENOMEM;
  2940. phy->_lo_pairs = p;
  2941. }
  2942. return 0;
  2943. }
  2944. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  2945. {
  2946. struct pci_dev *pci_dev = bcm->pci_dev;
  2947. struct net_device *net_dev = bcm->net_dev;
  2948. int err;
  2949. int i;
  2950. void __iomem *ioaddr;
  2951. unsigned long mmio_start, mmio_end, mmio_flags, mmio_len;
  2952. u32 coremask;
  2953. err = pci_enable_device(pci_dev);
  2954. if (err) {
  2955. printk(KERN_ERR PFX "unable to wake up pci device (%i)\n", err);
  2956. err = -ENODEV;
  2957. goto out;
  2958. }
  2959. mmio_start = pci_resource_start(pci_dev, 0);
  2960. mmio_end = pci_resource_end(pci_dev, 0);
  2961. mmio_flags = pci_resource_flags(pci_dev, 0);
  2962. mmio_len = pci_resource_len(pci_dev, 0);
  2963. /* make sure PCI base addr is MMIO */
  2964. if (!(mmio_flags & IORESOURCE_MEM)) {
  2965. printk(KERN_ERR PFX
  2966. "%s, region #0 not an MMIO resource, aborting\n",
  2967. pci_name(pci_dev));
  2968. err = -ENODEV;
  2969. goto err_pci_disable;
  2970. }
  2971. //FIXME: Why is this check disabled for BCM947XX? What is the IO_SIZE there?
  2972. #ifndef CONFIG_BCM947XX
  2973. if (mmio_len != BCM43xx_IO_SIZE) {
  2974. printk(KERN_ERR PFX
  2975. "%s: invalid PCI mem region size(s), aborting\n",
  2976. pci_name(pci_dev));
  2977. err = -ENODEV;
  2978. goto err_pci_disable;
  2979. }
  2980. #endif
  2981. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  2982. if (err) {
  2983. printk(KERN_ERR PFX
  2984. "could not access PCI resources (%i)\n", err);
  2985. goto err_pci_disable;
  2986. }
  2987. /* enable PCI bus-mastering */
  2988. pci_set_master(pci_dev);
  2989. /* ioremap MMIO region */
  2990. ioaddr = ioremap(mmio_start, mmio_len);
  2991. if (!ioaddr) {
  2992. printk(KERN_ERR PFX "%s: cannot remap MMIO, aborting\n",
  2993. pci_name(pci_dev));
  2994. err = -EIO;
  2995. goto err_pci_release;
  2996. }
  2997. net_dev->base_addr = (unsigned long)ioaddr;
  2998. bcm->mmio_addr = ioaddr;
  2999. bcm->mmio_len = mmio_len;
  3000. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  3001. &bcm->board_vendor);
  3002. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  3003. &bcm->board_type);
  3004. bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  3005. &bcm->board_revision);
  3006. err = bcm43xx_chipset_attach(bcm);
  3007. if (err)
  3008. goto err_iounmap;
  3009. err = bcm43xx_pctl_init(bcm);
  3010. if (err)
  3011. goto err_chipset_detach;
  3012. err = bcm43xx_probe_cores(bcm);
  3013. if (err)
  3014. goto err_chipset_detach;
  3015. /* Attach all IO cores to the backplane. */
  3016. coremask = 0;
  3017. for (i = 0; i < bcm->nr_80211_available; i++)
  3018. coremask |= (1 << bcm->core_80211[i].index);
  3019. //FIXME: Also attach some non80211 cores?
  3020. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  3021. if (err) {
  3022. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  3023. goto err_chipset_detach;
  3024. }
  3025. err = bcm43xx_sprom_extract(bcm);
  3026. if (err)
  3027. goto err_chipset_detach;
  3028. err = bcm43xx_leds_init(bcm);
  3029. if (err)
  3030. goto err_chipset_detach;
  3031. for (i = 0; i < bcm->nr_80211_available; i++) {
  3032. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3033. assert(err != -ENODEV);
  3034. if (err)
  3035. goto err_80211_unwind;
  3036. /* Enable the selected wireless core.
  3037. * Connect PHY only on the first core.
  3038. */
  3039. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3040. err = bcm43xx_read_phyinfo(bcm);
  3041. if (err && (i == 0))
  3042. goto err_80211_unwind;
  3043. err = bcm43xx_read_radioinfo(bcm);
  3044. if (err && (i == 0))
  3045. goto err_80211_unwind;
  3046. err = bcm43xx_validate_chip(bcm);
  3047. if (err && (i == 0))
  3048. goto err_80211_unwind;
  3049. bcm43xx_radio_turn_off(bcm);
  3050. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3051. if (err)
  3052. goto err_80211_unwind;
  3053. bcm43xx_wireless_core_disable(bcm);
  3054. }
  3055. bcm43xx_pctl_set_crystal(bcm, 0);
  3056. /* Set the MAC address in the networking subsystem */
  3057. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_A)
  3058. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3059. else
  3060. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3061. bcm43xx_geo_init(bcm);
  3062. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3063. "Broadcom %04X", bcm->chip_id);
  3064. assert(err == 0);
  3065. out:
  3066. return err;
  3067. err_80211_unwind:
  3068. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3069. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3070. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3071. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3072. }
  3073. err_chipset_detach:
  3074. bcm43xx_chipset_detach(bcm);
  3075. err_iounmap:
  3076. iounmap(bcm->mmio_addr);
  3077. err_pci_release:
  3078. pci_release_regions(pci_dev);
  3079. err_pci_disable:
  3080. pci_disable_device(pci_dev);
  3081. goto out;
  3082. }
  3083. /* Do the Hardware IO operations to send the txb */
  3084. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3085. struct ieee80211_txb *txb)
  3086. {
  3087. int err = -ENODEV;
  3088. if (bcm43xx_using_pio(bcm))
  3089. err = bcm43xx_pio_tx(bcm, txb);
  3090. else
  3091. err = bcm43xx_dma_tx(bcm, txb);
  3092. return err;
  3093. }
  3094. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3095. u8 channel)
  3096. {
  3097. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3098. unsigned long flags;
  3099. bcm43xx_lock_mmio(bcm, flags);
  3100. bcm43xx_mac_suspend(bcm);
  3101. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3102. bcm43xx_mac_enable(bcm);
  3103. bcm43xx_unlock_mmio(bcm, flags);
  3104. }
  3105. /* set_security() callback in struct ieee80211_device */
  3106. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3107. struct ieee80211_security *sec)
  3108. {
  3109. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3110. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3111. unsigned long flags;
  3112. int keyidx;
  3113. dprintk(KERN_INFO PFX "set security called\n");
  3114. bcm43xx_lock_mmio(bcm, flags);
  3115. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3116. if (sec->flags & (1<<keyidx)) {
  3117. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3118. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3119. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3120. }
  3121. if (sec->flags & SEC_ACTIVE_KEY) {
  3122. secinfo->active_key = sec->active_key;
  3123. dprintk(KERN_INFO PFX " .active_key = %d\n", sec->active_key);
  3124. }
  3125. if (sec->flags & SEC_UNICAST_GROUP) {
  3126. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3127. dprintk(KERN_INFO PFX " .unicast_uses_group = %d\n", sec->unicast_uses_group);
  3128. }
  3129. if (sec->flags & SEC_LEVEL) {
  3130. secinfo->level = sec->level;
  3131. dprintk(KERN_INFO PFX " .level = %d\n", sec->level);
  3132. }
  3133. if (sec->flags & SEC_ENABLED) {
  3134. secinfo->enabled = sec->enabled;
  3135. dprintk(KERN_INFO PFX " .enabled = %d\n", sec->enabled);
  3136. }
  3137. if (sec->flags & SEC_ENCRYPT) {
  3138. secinfo->encrypt = sec->encrypt;
  3139. dprintk(KERN_INFO PFX " .encrypt = %d\n", sec->encrypt);
  3140. }
  3141. if (bcm->initialized && !bcm->ieee->host_encrypt) {
  3142. if (secinfo->enabled) {
  3143. /* upload WEP keys to hardware */
  3144. char null_address[6] = { 0 };
  3145. u8 algorithm = 0;
  3146. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3147. if (!(sec->flags & (1<<keyidx)))
  3148. continue;
  3149. switch (sec->encode_alg[keyidx]) {
  3150. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3151. case SEC_ALG_WEP:
  3152. algorithm = BCM43xx_SEC_ALGO_WEP;
  3153. if (secinfo->key_sizes[keyidx] == 13)
  3154. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3155. break;
  3156. case SEC_ALG_TKIP:
  3157. FIXME();
  3158. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3159. break;
  3160. case SEC_ALG_CCMP:
  3161. FIXME();
  3162. algorithm = BCM43xx_SEC_ALGO_AES;
  3163. break;
  3164. default:
  3165. assert(0);
  3166. break;
  3167. }
  3168. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3169. bcm->key[keyidx].enabled = 1;
  3170. bcm->key[keyidx].algorithm = algorithm;
  3171. }
  3172. } else
  3173. bcm43xx_clear_keys(bcm);
  3174. }
  3175. bcm43xx_unlock_mmio(bcm, flags);
  3176. }
  3177. /* hard_start_xmit() callback in struct ieee80211_device */
  3178. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3179. struct net_device *net_dev,
  3180. int pri)
  3181. {
  3182. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3183. int err = -ENODEV;
  3184. unsigned long flags;
  3185. bcm43xx_lock_mmio(bcm, flags);
  3186. if (likely(bcm->initialized))
  3187. err = bcm43xx_tx(bcm, txb);
  3188. bcm43xx_unlock_mmio(bcm, flags);
  3189. return err;
  3190. }
  3191. static struct net_device_stats * bcm43xx_net_get_stats(struct net_device *net_dev)
  3192. {
  3193. return &(bcm43xx_priv(net_dev)->ieee->stats);
  3194. }
  3195. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3196. {
  3197. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3198. unsigned long flags;
  3199. bcm43xx_lock_mmio(bcm, flags);
  3200. bcm43xx_controller_restart(bcm, "TX timeout");
  3201. bcm43xx_unlock_mmio(bcm, flags);
  3202. }
  3203. #ifdef CONFIG_NET_POLL_CONTROLLER
  3204. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3205. {
  3206. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3207. unsigned long flags;
  3208. local_irq_save(flags);
  3209. bcm43xx_interrupt_handler(bcm->irq, bcm, NULL);
  3210. local_irq_restore(flags);
  3211. }
  3212. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3213. static int bcm43xx_net_open(struct net_device *net_dev)
  3214. {
  3215. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3216. return bcm43xx_init_board(bcm);
  3217. }
  3218. static int bcm43xx_net_stop(struct net_device *net_dev)
  3219. {
  3220. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3221. ieee80211softmac_stop(net_dev);
  3222. bcm43xx_disable_interrupts_sync(bcm, NULL);
  3223. bcm43xx_free_board(bcm);
  3224. return 0;
  3225. }
  3226. static int bcm43xx_init_private(struct bcm43xx_private *bcm,
  3227. struct net_device *net_dev,
  3228. struct pci_dev *pci_dev)
  3229. {
  3230. int err;
  3231. bcm->ieee = netdev_priv(net_dev);
  3232. bcm->softmac = ieee80211_priv(net_dev);
  3233. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3234. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3235. bcm->pci_dev = pci_dev;
  3236. bcm->net_dev = net_dev;
  3237. bcm->bad_frames_preempt = modparam_bad_frames_preempt;
  3238. spin_lock_init(&bcm->_lock);
  3239. tasklet_init(&bcm->isr_tasklet,
  3240. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3241. (unsigned long)bcm);
  3242. tasklet_disable_nosync(&bcm->isr_tasklet);
  3243. if (modparam_pio) {
  3244. bcm->__using_pio = 1;
  3245. } else {
  3246. err = pci_set_dma_mask(pci_dev, DMA_30BIT_MASK);
  3247. err |= pci_set_consistent_dma_mask(pci_dev, DMA_30BIT_MASK);
  3248. if (err) {
  3249. #ifdef CONFIG_BCM43XX_PIO
  3250. printk(KERN_WARNING PFX "DMA not supported. Falling back to PIO.\n");
  3251. bcm->__using_pio = 1;
  3252. #else
  3253. printk(KERN_ERR PFX "FATAL: DMA not supported and PIO not configured. "
  3254. "Recompile the driver with PIO support, please.\n");
  3255. return -ENODEV;
  3256. #endif /* CONFIG_BCM43XX_PIO */
  3257. }
  3258. }
  3259. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3260. /* default to sw encryption for now */
  3261. bcm->ieee->host_build_iv = 0;
  3262. bcm->ieee->host_encrypt = 1;
  3263. bcm->ieee->host_decrypt = 1;
  3264. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3265. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3266. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3267. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3268. return 0;
  3269. }
  3270. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3271. const struct pci_device_id *ent)
  3272. {
  3273. struct net_device *net_dev;
  3274. struct bcm43xx_private *bcm;
  3275. int err;
  3276. #ifdef CONFIG_BCM947XX
  3277. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3278. return -ENODEV;
  3279. #endif
  3280. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3281. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3282. return -ENODEV;
  3283. #endif
  3284. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3285. if (!net_dev) {
  3286. printk(KERN_ERR PFX
  3287. "could not allocate ieee80211 device %s\n",
  3288. pci_name(pdev));
  3289. err = -ENOMEM;
  3290. goto out;
  3291. }
  3292. /* initialize the net_device struct */
  3293. SET_MODULE_OWNER(net_dev);
  3294. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3295. net_dev->open = bcm43xx_net_open;
  3296. net_dev->stop = bcm43xx_net_stop;
  3297. net_dev->get_stats = bcm43xx_net_get_stats;
  3298. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3299. #ifdef CONFIG_NET_POLL_CONTROLLER
  3300. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3301. #endif
  3302. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3303. net_dev->irq = pdev->irq;
  3304. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3305. /* initialize the bcm43xx_private struct */
  3306. bcm = bcm43xx_priv(net_dev);
  3307. memset(bcm, 0, sizeof(*bcm));
  3308. err = bcm43xx_init_private(bcm, net_dev, pdev);
  3309. if (err)
  3310. goto err_free_netdev;
  3311. pci_set_drvdata(pdev, net_dev);
  3312. err = bcm43xx_attach_board(bcm);
  3313. if (err)
  3314. goto err_free_netdev;
  3315. err = register_netdev(net_dev);
  3316. if (err) {
  3317. printk(KERN_ERR PFX "Cannot register net device, "
  3318. "aborting.\n");
  3319. err = -ENOMEM;
  3320. goto err_detach_board;
  3321. }
  3322. bcm43xx_debugfs_add_device(bcm);
  3323. assert(err == 0);
  3324. out:
  3325. return err;
  3326. err_detach_board:
  3327. bcm43xx_detach_board(bcm);
  3328. err_free_netdev:
  3329. free_ieee80211softmac(net_dev);
  3330. goto out;
  3331. }
  3332. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3333. {
  3334. struct net_device *net_dev = pci_get_drvdata(pdev);
  3335. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3336. bcm43xx_debugfs_remove_device(bcm);
  3337. unregister_netdev(net_dev);
  3338. bcm43xx_detach_board(bcm);
  3339. assert(bcm->ucode == NULL);
  3340. free_ieee80211softmac(net_dev);
  3341. }
  3342. /* Hard-reset the chip. Do not call this directly.
  3343. * Use bcm43xx_controller_restart()
  3344. */
  3345. static void bcm43xx_chip_reset(void *_bcm)
  3346. {
  3347. struct bcm43xx_private *bcm = _bcm;
  3348. struct net_device *net_dev = bcm->net_dev;
  3349. struct pci_dev *pci_dev = bcm->pci_dev;
  3350. int err;
  3351. int was_initialized = bcm->initialized;
  3352. netif_stop_queue(bcm->net_dev);
  3353. tasklet_disable(&bcm->isr_tasklet);
  3354. bcm->firmware_norelease = 1;
  3355. if (was_initialized)
  3356. bcm43xx_free_board(bcm);
  3357. bcm->firmware_norelease = 0;
  3358. bcm43xx_detach_board(bcm);
  3359. err = bcm43xx_init_private(bcm, net_dev, pci_dev);
  3360. if (err)
  3361. goto failure;
  3362. err = bcm43xx_attach_board(bcm);
  3363. if (err)
  3364. goto failure;
  3365. if (was_initialized) {
  3366. err = bcm43xx_init_board(bcm);
  3367. if (err)
  3368. goto failure;
  3369. }
  3370. netif_wake_queue(bcm->net_dev);
  3371. printk(KERN_INFO PFX "Controller restarted\n");
  3372. return;
  3373. failure:
  3374. printk(KERN_ERR PFX "Controller restart failed\n");
  3375. }
  3376. /* Hard-reset the chip.
  3377. * This can be called from interrupt or process context.
  3378. * Make sure to _not_ re-enable device interrupts after this has been called.
  3379. */
  3380. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3381. {
  3382. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3383. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  3384. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3385. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset, bcm);
  3386. schedule_work(&bcm->restart_work);
  3387. }
  3388. #ifdef CONFIG_PM
  3389. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3390. {
  3391. struct net_device *net_dev = pci_get_drvdata(pdev);
  3392. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3393. unsigned long flags;
  3394. int try_to_shutdown = 0, err;
  3395. dprintk(KERN_INFO PFX "Suspending...\n");
  3396. bcm43xx_lock(bcm, flags);
  3397. bcm->was_initialized = bcm->initialized;
  3398. if (bcm->initialized)
  3399. try_to_shutdown = 1;
  3400. bcm43xx_unlock(bcm, flags);
  3401. netif_device_detach(net_dev);
  3402. if (try_to_shutdown) {
  3403. ieee80211softmac_stop(net_dev);
  3404. err = bcm43xx_disable_interrupts_sync(bcm, &bcm->irq_savedstate);
  3405. if (unlikely(err)) {
  3406. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3407. return -EAGAIN;
  3408. }
  3409. bcm->firmware_norelease = 1;
  3410. bcm43xx_free_board(bcm);
  3411. bcm->firmware_norelease = 0;
  3412. }
  3413. bcm43xx_chipset_detach(bcm);
  3414. pci_save_state(pdev);
  3415. pci_disable_device(pdev);
  3416. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3417. dprintk(KERN_INFO PFX "Device suspended.\n");
  3418. return 0;
  3419. }
  3420. static int bcm43xx_resume(struct pci_dev *pdev)
  3421. {
  3422. struct net_device *net_dev = pci_get_drvdata(pdev);
  3423. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3424. int err = 0;
  3425. dprintk(KERN_INFO PFX "Resuming...\n");
  3426. pci_set_power_state(pdev, 0);
  3427. pci_enable_device(pdev);
  3428. pci_restore_state(pdev);
  3429. bcm43xx_chipset_attach(bcm);
  3430. if (bcm->was_initialized) {
  3431. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3432. err = bcm43xx_init_board(bcm);
  3433. }
  3434. if (err) {
  3435. printk(KERN_ERR PFX "Resume failed!\n");
  3436. return err;
  3437. }
  3438. netif_device_attach(net_dev);
  3439. /*FIXME: This should be handled by softmac instead. */
  3440. schedule_work(&bcm->softmac->associnfo.work);
  3441. dprintk(KERN_INFO PFX "Device resumed.\n");
  3442. return 0;
  3443. }
  3444. #endif /* CONFIG_PM */
  3445. static struct pci_driver bcm43xx_pci_driver = {
  3446. .name = KBUILD_MODNAME,
  3447. .id_table = bcm43xx_pci_tbl,
  3448. .probe = bcm43xx_init_one,
  3449. .remove = __devexit_p(bcm43xx_remove_one),
  3450. #ifdef CONFIG_PM
  3451. .suspend = bcm43xx_suspend,
  3452. .resume = bcm43xx_resume,
  3453. #endif /* CONFIG_PM */
  3454. };
  3455. static int __init bcm43xx_init(void)
  3456. {
  3457. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3458. bcm43xx_debugfs_init();
  3459. return pci_register_driver(&bcm43xx_pci_driver);
  3460. }
  3461. static void __exit bcm43xx_exit(void)
  3462. {
  3463. pci_unregister_driver(&bcm43xx_pci_driver);
  3464. bcm43xx_debugfs_exit();
  3465. }
  3466. module_init(bcm43xx_init)
  3467. module_exit(bcm43xx_exit)
  3468. /* vim: set ts=8 sw=8 sts=8: */