main.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/unaligned.h>
  36. #include "b43.h"
  37. #include "main.h"
  38. #include "debugfs.h"
  39. #include "phy.h"
  40. #include "nphy.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .hw_value = (_rateid), \
  91. .flags = (_flags), \
  92. }
  93. /*
  94. * NOTE: When changing this, sync with xmit.c's
  95. * b43_plcp_get_bitrate_idx_* functions!
  96. */
  97. static struct ieee80211_rate __b43_ratetable[] = {
  98. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  99. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  110. };
  111. #define b43_a_ratetable (__b43_ratetable + 4)
  112. #define b43_a_ratetable_size 8
  113. #define b43_b_ratetable (__b43_ratetable + 0)
  114. #define b43_b_ratetable_size 4
  115. #define b43_g_ratetable (__b43_ratetable + 0)
  116. #define b43_g_ratetable_size 12
  117. #define CHAN4G(_channel, _freq, _flags) { \
  118. .band = IEEE80211_BAND_2GHZ, \
  119. .center_freq = (_freq), \
  120. .hw_value = (_channel), \
  121. .flags = (_flags), \
  122. .max_antenna_gain = 0, \
  123. .max_power = 30, \
  124. }
  125. static struct ieee80211_channel b43_2ghz_chantable[] = {
  126. CHAN4G(1, 2412, 0),
  127. CHAN4G(2, 2417, 0),
  128. CHAN4G(3, 2422, 0),
  129. CHAN4G(4, 2427, 0),
  130. CHAN4G(5, 2432, 0),
  131. CHAN4G(6, 2437, 0),
  132. CHAN4G(7, 2442, 0),
  133. CHAN4G(8, 2447, 0),
  134. CHAN4G(9, 2452, 0),
  135. CHAN4G(10, 2457, 0),
  136. CHAN4G(11, 2462, 0),
  137. CHAN4G(12, 2467, 0),
  138. CHAN4G(13, 2472, 0),
  139. CHAN4G(14, 2484, 0),
  140. };
  141. #undef CHAN4G
  142. #define CHAN5G(_channel, _flags) { \
  143. .band = IEEE80211_BAND_5GHZ, \
  144. .center_freq = 5000 + (5 * (_channel)), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  151. CHAN5G(32, 0), CHAN5G(34, 0),
  152. CHAN5G(36, 0), CHAN5G(38, 0),
  153. CHAN5G(40, 0), CHAN5G(42, 0),
  154. CHAN5G(44, 0), CHAN5G(46, 0),
  155. CHAN5G(48, 0), CHAN5G(50, 0),
  156. CHAN5G(52, 0), CHAN5G(54, 0),
  157. CHAN5G(56, 0), CHAN5G(58, 0),
  158. CHAN5G(60, 0), CHAN5G(62, 0),
  159. CHAN5G(64, 0), CHAN5G(66, 0),
  160. CHAN5G(68, 0), CHAN5G(70, 0),
  161. CHAN5G(72, 0), CHAN5G(74, 0),
  162. CHAN5G(76, 0), CHAN5G(78, 0),
  163. CHAN5G(80, 0), CHAN5G(82, 0),
  164. CHAN5G(84, 0), CHAN5G(86, 0),
  165. CHAN5G(88, 0), CHAN5G(90, 0),
  166. CHAN5G(92, 0), CHAN5G(94, 0),
  167. CHAN5G(96, 0), CHAN5G(98, 0),
  168. CHAN5G(100, 0), CHAN5G(102, 0),
  169. CHAN5G(104, 0), CHAN5G(106, 0),
  170. CHAN5G(108, 0), CHAN5G(110, 0),
  171. CHAN5G(112, 0), CHAN5G(114, 0),
  172. CHAN5G(116, 0), CHAN5G(118, 0),
  173. CHAN5G(120, 0), CHAN5G(122, 0),
  174. CHAN5G(124, 0), CHAN5G(126, 0),
  175. CHAN5G(128, 0), CHAN5G(130, 0),
  176. CHAN5G(132, 0), CHAN5G(134, 0),
  177. CHAN5G(136, 0), CHAN5G(138, 0),
  178. CHAN5G(140, 0), CHAN5G(142, 0),
  179. CHAN5G(144, 0), CHAN5G(145, 0),
  180. CHAN5G(146, 0), CHAN5G(147, 0),
  181. CHAN5G(148, 0), CHAN5G(149, 0),
  182. CHAN5G(150, 0), CHAN5G(151, 0),
  183. CHAN5G(152, 0), CHAN5G(153, 0),
  184. CHAN5G(154, 0), CHAN5G(155, 0),
  185. CHAN5G(156, 0), CHAN5G(157, 0),
  186. CHAN5G(158, 0), CHAN5G(159, 0),
  187. CHAN5G(160, 0), CHAN5G(161, 0),
  188. CHAN5G(162, 0), CHAN5G(163, 0),
  189. CHAN5G(164, 0), CHAN5G(165, 0),
  190. CHAN5G(166, 0), CHAN5G(168, 0),
  191. CHAN5G(170, 0), CHAN5G(172, 0),
  192. CHAN5G(174, 0), CHAN5G(176, 0),
  193. CHAN5G(178, 0), CHAN5G(180, 0),
  194. CHAN5G(182, 0), CHAN5G(184, 0),
  195. CHAN5G(186, 0), CHAN5G(188, 0),
  196. CHAN5G(190, 0), CHAN5G(192, 0),
  197. CHAN5G(194, 0), CHAN5G(196, 0),
  198. CHAN5G(198, 0), CHAN5G(200, 0),
  199. CHAN5G(202, 0), CHAN5G(204, 0),
  200. CHAN5G(206, 0), CHAN5G(208, 0),
  201. CHAN5G(210, 0), CHAN5G(212, 0),
  202. CHAN5G(214, 0), CHAN5G(216, 0),
  203. CHAN5G(218, 0), CHAN5G(220, 0),
  204. CHAN5G(222, 0), CHAN5G(224, 0),
  205. CHAN5G(226, 0), CHAN5G(228, 0),
  206. };
  207. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  208. CHAN5G(34, 0), CHAN5G(36, 0),
  209. CHAN5G(38, 0), CHAN5G(40, 0),
  210. CHAN5G(42, 0), CHAN5G(44, 0),
  211. CHAN5G(46, 0), CHAN5G(48, 0),
  212. CHAN5G(52, 0), CHAN5G(56, 0),
  213. CHAN5G(60, 0), CHAN5G(64, 0),
  214. CHAN5G(100, 0), CHAN5G(104, 0),
  215. CHAN5G(108, 0), CHAN5G(112, 0),
  216. CHAN5G(116, 0), CHAN5G(120, 0),
  217. CHAN5G(124, 0), CHAN5G(128, 0),
  218. CHAN5G(132, 0), CHAN5G(136, 0),
  219. CHAN5G(140, 0), CHAN5G(149, 0),
  220. CHAN5G(153, 0), CHAN5G(157, 0),
  221. CHAN5G(161, 0), CHAN5G(165, 0),
  222. CHAN5G(184, 0), CHAN5G(188, 0),
  223. CHAN5G(192, 0), CHAN5G(196, 0),
  224. CHAN5G(200, 0), CHAN5G(204, 0),
  225. CHAN5G(208, 0), CHAN5G(212, 0),
  226. CHAN5G(216, 0),
  227. };
  228. #undef CHAN5G
  229. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  230. .band = IEEE80211_BAND_5GHZ,
  231. .channels = b43_5ghz_nphy_chantable,
  232. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  233. .bitrates = b43_a_ratetable,
  234. .n_bitrates = b43_a_ratetable_size,
  235. };
  236. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  237. .band = IEEE80211_BAND_5GHZ,
  238. .channels = b43_5ghz_aphy_chantable,
  239. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  240. .bitrates = b43_a_ratetable,
  241. .n_bitrates = b43_a_ratetable_size,
  242. };
  243. static struct ieee80211_supported_band b43_band_2GHz = {
  244. .band = IEEE80211_BAND_2GHZ,
  245. .channels = b43_2ghz_chantable,
  246. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  247. .bitrates = b43_g_ratetable,
  248. .n_bitrates = b43_g_ratetable_size,
  249. };
  250. static void b43_wireless_core_exit(struct b43_wldev *dev);
  251. static int b43_wireless_core_init(struct b43_wldev *dev);
  252. static void b43_wireless_core_stop(struct b43_wldev *dev);
  253. static int b43_wireless_core_start(struct b43_wldev *dev);
  254. static int b43_ratelimit(struct b43_wl *wl)
  255. {
  256. if (!wl || !wl->current_dev)
  257. return 1;
  258. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  259. return 1;
  260. /* We are up and running.
  261. * Ratelimit the messages to avoid DoS over the net. */
  262. return net_ratelimit();
  263. }
  264. void b43info(struct b43_wl *wl, const char *fmt, ...)
  265. {
  266. va_list args;
  267. if (!b43_ratelimit(wl))
  268. return;
  269. va_start(args, fmt);
  270. printk(KERN_INFO "b43-%s: ",
  271. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  272. vprintk(fmt, args);
  273. va_end(args);
  274. }
  275. void b43err(struct b43_wl *wl, const char *fmt, ...)
  276. {
  277. va_list args;
  278. if (!b43_ratelimit(wl))
  279. return;
  280. va_start(args, fmt);
  281. printk(KERN_ERR "b43-%s ERROR: ",
  282. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  283. vprintk(fmt, args);
  284. va_end(args);
  285. }
  286. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  287. {
  288. va_list args;
  289. if (!b43_ratelimit(wl))
  290. return;
  291. va_start(args, fmt);
  292. printk(KERN_WARNING "b43-%s warning: ",
  293. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  294. vprintk(fmt, args);
  295. va_end(args);
  296. }
  297. #if B43_DEBUG
  298. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  299. {
  300. va_list args;
  301. va_start(args, fmt);
  302. printk(KERN_DEBUG "b43-%s debug: ",
  303. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  304. vprintk(fmt, args);
  305. va_end(args);
  306. }
  307. #endif /* DEBUG */
  308. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  309. {
  310. u32 macctl;
  311. B43_WARN_ON(offset % 4 != 0);
  312. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  313. if (macctl & B43_MACCTL_BE)
  314. val = swab32(val);
  315. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  316. mmiowb();
  317. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  318. }
  319. static inline void b43_shm_control_word(struct b43_wldev *dev,
  320. u16 routing, u16 offset)
  321. {
  322. u32 control;
  323. /* "offset" is the WORD offset. */
  324. control = routing;
  325. control <<= 16;
  326. control |= offset;
  327. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  328. }
  329. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  330. {
  331. struct b43_wl *wl = dev->wl;
  332. unsigned long flags;
  333. u32 ret;
  334. spin_lock_irqsave(&wl->shm_lock, flags);
  335. if (routing == B43_SHM_SHARED) {
  336. B43_WARN_ON(offset & 0x0001);
  337. if (offset & 0x0003) {
  338. /* Unaligned access */
  339. b43_shm_control_word(dev, routing, offset >> 2);
  340. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  341. ret <<= 16;
  342. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  343. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  344. goto out;
  345. }
  346. offset >>= 2;
  347. }
  348. b43_shm_control_word(dev, routing, offset);
  349. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  350. out:
  351. spin_unlock_irqrestore(&wl->shm_lock, flags);
  352. return ret;
  353. }
  354. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  355. {
  356. struct b43_wl *wl = dev->wl;
  357. unsigned long flags;
  358. u16 ret;
  359. spin_lock_irqsave(&wl->shm_lock, flags);
  360. if (routing == B43_SHM_SHARED) {
  361. B43_WARN_ON(offset & 0x0001);
  362. if (offset & 0x0003) {
  363. /* Unaligned access */
  364. b43_shm_control_word(dev, routing, offset >> 2);
  365. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  366. goto out;
  367. }
  368. offset >>= 2;
  369. }
  370. b43_shm_control_word(dev, routing, offset);
  371. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  372. out:
  373. spin_unlock_irqrestore(&wl->shm_lock, flags);
  374. return ret;
  375. }
  376. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  377. {
  378. struct b43_wl *wl = dev->wl;
  379. unsigned long flags;
  380. spin_lock_irqsave(&wl->shm_lock, flags);
  381. if (routing == B43_SHM_SHARED) {
  382. B43_WARN_ON(offset & 0x0001);
  383. if (offset & 0x0003) {
  384. /* Unaligned access */
  385. b43_shm_control_word(dev, routing, offset >> 2);
  386. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  387. (value >> 16) & 0xffff);
  388. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  389. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  390. goto out;
  391. }
  392. offset >>= 2;
  393. }
  394. b43_shm_control_word(dev, routing, offset);
  395. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  396. out:
  397. spin_unlock_irqrestore(&wl->shm_lock, flags);
  398. }
  399. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  400. {
  401. struct b43_wl *wl = dev->wl;
  402. unsigned long flags;
  403. spin_lock_irqsave(&wl->shm_lock, flags);
  404. if (routing == B43_SHM_SHARED) {
  405. B43_WARN_ON(offset & 0x0001);
  406. if (offset & 0x0003) {
  407. /* Unaligned access */
  408. b43_shm_control_word(dev, routing, offset >> 2);
  409. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  410. goto out;
  411. }
  412. offset >>= 2;
  413. }
  414. b43_shm_control_word(dev, routing, offset);
  415. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  416. out:
  417. spin_unlock_irqrestore(&wl->shm_lock, flags);
  418. }
  419. /* Read HostFlags */
  420. u64 b43_hf_read(struct b43_wldev * dev)
  421. {
  422. u64 ret;
  423. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  424. ret <<= 16;
  425. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  426. ret <<= 16;
  427. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  428. return ret;
  429. }
  430. /* Write HostFlags */
  431. void b43_hf_write(struct b43_wldev *dev, u64 value)
  432. {
  433. u16 lo, mi, hi;
  434. lo = (value & 0x00000000FFFFULL);
  435. mi = (value & 0x0000FFFF0000ULL) >> 16;
  436. hi = (value & 0xFFFF00000000ULL) >> 32;
  437. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  438. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  439. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  440. }
  441. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  442. {
  443. /* We need to be careful. As we read the TSF from multiple
  444. * registers, we should take care of register overflows.
  445. * In theory, the whole tsf read process should be atomic.
  446. * We try to be atomic here, by restaring the read process,
  447. * if any of the high registers changed (overflew).
  448. */
  449. if (dev->dev->id.revision >= 3) {
  450. u32 low, high, high2;
  451. do {
  452. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  453. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  454. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  455. } while (unlikely(high != high2));
  456. *tsf = high;
  457. *tsf <<= 32;
  458. *tsf |= low;
  459. } else {
  460. u64 tmp;
  461. u16 v0, v1, v2, v3;
  462. u16 test1, test2, test3;
  463. do {
  464. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  465. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  466. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  467. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  468. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  469. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  470. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  471. } while (v3 != test3 || v2 != test2 || v1 != test1);
  472. *tsf = v3;
  473. *tsf <<= 48;
  474. tmp = v2;
  475. tmp <<= 32;
  476. *tsf |= tmp;
  477. tmp = v1;
  478. tmp <<= 16;
  479. *tsf |= tmp;
  480. *tsf |= v0;
  481. }
  482. }
  483. static void b43_time_lock(struct b43_wldev *dev)
  484. {
  485. u32 macctl;
  486. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  487. macctl |= B43_MACCTL_TBTTHOLD;
  488. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  489. /* Commit the write */
  490. b43_read32(dev, B43_MMIO_MACCTL);
  491. }
  492. static void b43_time_unlock(struct b43_wldev *dev)
  493. {
  494. u32 macctl;
  495. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  496. macctl &= ~B43_MACCTL_TBTTHOLD;
  497. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  498. /* Commit the write */
  499. b43_read32(dev, B43_MMIO_MACCTL);
  500. }
  501. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  502. {
  503. /* Be careful with the in-progress timer.
  504. * First zero out the low register, so we have a full
  505. * register-overflow duration to complete the operation.
  506. */
  507. if (dev->dev->id.revision >= 3) {
  508. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  509. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  510. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  511. mmiowb();
  512. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  513. mmiowb();
  514. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  515. } else {
  516. u16 v0 = (tsf & 0x000000000000FFFFULL);
  517. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  518. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  519. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  520. b43_write16(dev, B43_MMIO_TSF_0, 0);
  521. mmiowb();
  522. b43_write16(dev, B43_MMIO_TSF_3, v3);
  523. mmiowb();
  524. b43_write16(dev, B43_MMIO_TSF_2, v2);
  525. mmiowb();
  526. b43_write16(dev, B43_MMIO_TSF_1, v1);
  527. mmiowb();
  528. b43_write16(dev, B43_MMIO_TSF_0, v0);
  529. }
  530. }
  531. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  532. {
  533. b43_time_lock(dev);
  534. b43_tsf_write_locked(dev, tsf);
  535. b43_time_unlock(dev);
  536. }
  537. static
  538. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  539. {
  540. static const u8 zero_addr[ETH_ALEN] = { 0 };
  541. u16 data;
  542. if (!mac)
  543. mac = zero_addr;
  544. offset |= 0x0020;
  545. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  546. data = mac[0];
  547. data |= mac[1] << 8;
  548. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  549. data = mac[2];
  550. data |= mac[3] << 8;
  551. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  552. data = mac[4];
  553. data |= mac[5] << 8;
  554. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  555. }
  556. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  557. {
  558. const u8 *mac;
  559. const u8 *bssid;
  560. u8 mac_bssid[ETH_ALEN * 2];
  561. int i;
  562. u32 tmp;
  563. bssid = dev->wl->bssid;
  564. mac = dev->wl->mac_addr;
  565. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  566. memcpy(mac_bssid, mac, ETH_ALEN);
  567. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  568. /* Write our MAC address and BSSID to template ram */
  569. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  570. tmp = (u32) (mac_bssid[i + 0]);
  571. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  572. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  573. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  574. b43_ram_write(dev, 0x20 + i, tmp);
  575. }
  576. }
  577. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  578. {
  579. b43_write_mac_bssid_templates(dev);
  580. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  581. }
  582. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  583. {
  584. /* slot_time is in usec. */
  585. if (dev->phy.type != B43_PHYTYPE_G)
  586. return;
  587. b43_write16(dev, 0x684, 510 + slot_time);
  588. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  589. }
  590. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  591. {
  592. b43_set_slot_time(dev, 9);
  593. dev->short_slot = 1;
  594. }
  595. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  596. {
  597. b43_set_slot_time(dev, 20);
  598. dev->short_slot = 0;
  599. }
  600. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  601. * Returns the _previously_ enabled IRQ mask.
  602. */
  603. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  604. {
  605. u32 old_mask;
  606. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  607. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  608. return old_mask;
  609. }
  610. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  611. * Returns the _previously_ enabled IRQ mask.
  612. */
  613. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  614. {
  615. u32 old_mask;
  616. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  617. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  618. return old_mask;
  619. }
  620. /* Synchronize IRQ top- and bottom-half.
  621. * IRQs must be masked before calling this.
  622. * This must not be called with the irq_lock held.
  623. */
  624. static void b43_synchronize_irq(struct b43_wldev *dev)
  625. {
  626. synchronize_irq(dev->dev->irq);
  627. tasklet_kill(&dev->isr_tasklet);
  628. }
  629. /* DummyTransmission function, as documented on
  630. * http://bcm-specs.sipsolutions.net/DummyTransmission
  631. */
  632. void b43_dummy_transmission(struct b43_wldev *dev)
  633. {
  634. struct b43_wl *wl = dev->wl;
  635. struct b43_phy *phy = &dev->phy;
  636. unsigned int i, max_loop;
  637. u16 value;
  638. u32 buffer[5] = {
  639. 0x00000000,
  640. 0x00D40000,
  641. 0x00000000,
  642. 0x01000000,
  643. 0x00000000,
  644. };
  645. switch (phy->type) {
  646. case B43_PHYTYPE_A:
  647. max_loop = 0x1E;
  648. buffer[0] = 0x000201CC;
  649. break;
  650. case B43_PHYTYPE_B:
  651. case B43_PHYTYPE_G:
  652. max_loop = 0xFA;
  653. buffer[0] = 0x000B846E;
  654. break;
  655. default:
  656. B43_WARN_ON(1);
  657. return;
  658. }
  659. spin_lock_irq(&wl->irq_lock);
  660. write_lock(&wl->tx_lock);
  661. for (i = 0; i < 5; i++)
  662. b43_ram_write(dev, i * 4, buffer[i]);
  663. /* Commit writes */
  664. b43_read32(dev, B43_MMIO_MACCTL);
  665. b43_write16(dev, 0x0568, 0x0000);
  666. b43_write16(dev, 0x07C0, 0x0000);
  667. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  668. b43_write16(dev, 0x050C, value);
  669. b43_write16(dev, 0x0508, 0x0000);
  670. b43_write16(dev, 0x050A, 0x0000);
  671. b43_write16(dev, 0x054C, 0x0000);
  672. b43_write16(dev, 0x056A, 0x0014);
  673. b43_write16(dev, 0x0568, 0x0826);
  674. b43_write16(dev, 0x0500, 0x0000);
  675. b43_write16(dev, 0x0502, 0x0030);
  676. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  677. b43_radio_write16(dev, 0x0051, 0x0017);
  678. for (i = 0x00; i < max_loop; i++) {
  679. value = b43_read16(dev, 0x050E);
  680. if (value & 0x0080)
  681. break;
  682. udelay(10);
  683. }
  684. for (i = 0x00; i < 0x0A; i++) {
  685. value = b43_read16(dev, 0x050E);
  686. if (value & 0x0400)
  687. break;
  688. udelay(10);
  689. }
  690. for (i = 0x00; i < 0x0A; i++) {
  691. value = b43_read16(dev, 0x0690);
  692. if (!(value & 0x0100))
  693. break;
  694. udelay(10);
  695. }
  696. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  697. b43_radio_write16(dev, 0x0051, 0x0037);
  698. write_unlock(&wl->tx_lock);
  699. spin_unlock_irq(&wl->irq_lock);
  700. }
  701. static void key_write(struct b43_wldev *dev,
  702. u8 index, u8 algorithm, const u8 * key)
  703. {
  704. unsigned int i;
  705. u32 offset;
  706. u16 value;
  707. u16 kidx;
  708. /* Key index/algo block */
  709. kidx = b43_kidx_to_fw(dev, index);
  710. value = ((kidx << 4) | algorithm);
  711. b43_shm_write16(dev, B43_SHM_SHARED,
  712. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  713. /* Write the key to the Key Table Pointer offset */
  714. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  715. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  716. value = key[i];
  717. value |= (u16) (key[i + 1]) << 8;
  718. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  719. }
  720. }
  721. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  722. {
  723. u32 addrtmp[2] = { 0, 0, };
  724. u8 per_sta_keys_start = 8;
  725. if (b43_new_kidx_api(dev))
  726. per_sta_keys_start = 4;
  727. B43_WARN_ON(index < per_sta_keys_start);
  728. /* We have two default TX keys and possibly two default RX keys.
  729. * Physical mac 0 is mapped to physical key 4 or 8, depending
  730. * on the firmware version.
  731. * So we must adjust the index here.
  732. */
  733. index -= per_sta_keys_start;
  734. if (addr) {
  735. addrtmp[0] = addr[0];
  736. addrtmp[0] |= ((u32) (addr[1]) << 8);
  737. addrtmp[0] |= ((u32) (addr[2]) << 16);
  738. addrtmp[0] |= ((u32) (addr[3]) << 24);
  739. addrtmp[1] = addr[4];
  740. addrtmp[1] |= ((u32) (addr[5]) << 8);
  741. }
  742. if (dev->dev->id.revision >= 5) {
  743. /* Receive match transmitter address mechanism */
  744. b43_shm_write32(dev, B43_SHM_RCMTA,
  745. (index * 2) + 0, addrtmp[0]);
  746. b43_shm_write16(dev, B43_SHM_RCMTA,
  747. (index * 2) + 1, addrtmp[1]);
  748. } else {
  749. /* RXE (Receive Engine) and
  750. * PSM (Programmable State Machine) mechanism
  751. */
  752. if (index < 8) {
  753. /* TODO write to RCM 16, 19, 22 and 25 */
  754. } else {
  755. b43_shm_write32(dev, B43_SHM_SHARED,
  756. B43_SHM_SH_PSM + (index * 6) + 0,
  757. addrtmp[0]);
  758. b43_shm_write16(dev, B43_SHM_SHARED,
  759. B43_SHM_SH_PSM + (index * 6) + 4,
  760. addrtmp[1]);
  761. }
  762. }
  763. }
  764. static void do_key_write(struct b43_wldev *dev,
  765. u8 index, u8 algorithm,
  766. const u8 * key, size_t key_len, const u8 * mac_addr)
  767. {
  768. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  769. u8 per_sta_keys_start = 8;
  770. if (b43_new_kidx_api(dev))
  771. per_sta_keys_start = 4;
  772. B43_WARN_ON(index >= dev->max_nr_keys);
  773. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  774. if (index >= per_sta_keys_start)
  775. keymac_write(dev, index, NULL); /* First zero out mac. */
  776. if (key)
  777. memcpy(buf, key, key_len);
  778. key_write(dev, index, algorithm, buf);
  779. if (index >= per_sta_keys_start)
  780. keymac_write(dev, index, mac_addr);
  781. dev->key[index].algorithm = algorithm;
  782. }
  783. static int b43_key_write(struct b43_wldev *dev,
  784. int index, u8 algorithm,
  785. const u8 * key, size_t key_len,
  786. const u8 * mac_addr,
  787. struct ieee80211_key_conf *keyconf)
  788. {
  789. int i;
  790. int sta_keys_start;
  791. if (key_len > B43_SEC_KEYSIZE)
  792. return -EINVAL;
  793. for (i = 0; i < dev->max_nr_keys; i++) {
  794. /* Check that we don't already have this key. */
  795. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  796. }
  797. if (index < 0) {
  798. /* Either pairwise key or address is 00:00:00:00:00:00
  799. * for transmit-only keys. Search the index. */
  800. if (b43_new_kidx_api(dev))
  801. sta_keys_start = 4;
  802. else
  803. sta_keys_start = 8;
  804. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  805. if (!dev->key[i].keyconf) {
  806. /* found empty */
  807. index = i;
  808. break;
  809. }
  810. }
  811. if (index < 0) {
  812. b43err(dev->wl, "Out of hardware key memory\n");
  813. return -ENOSPC;
  814. }
  815. } else
  816. B43_WARN_ON(index > 3);
  817. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  818. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  819. /* Default RX key */
  820. B43_WARN_ON(mac_addr);
  821. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  822. }
  823. keyconf->hw_key_idx = index;
  824. dev->key[index].keyconf = keyconf;
  825. return 0;
  826. }
  827. static int b43_key_clear(struct b43_wldev *dev, int index)
  828. {
  829. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  830. return -EINVAL;
  831. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  832. NULL, B43_SEC_KEYSIZE, NULL);
  833. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  834. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  835. NULL, B43_SEC_KEYSIZE, NULL);
  836. }
  837. dev->key[index].keyconf = NULL;
  838. return 0;
  839. }
  840. static void b43_clear_keys(struct b43_wldev *dev)
  841. {
  842. int i;
  843. for (i = 0; i < dev->max_nr_keys; i++)
  844. b43_key_clear(dev, i);
  845. }
  846. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  847. {
  848. u32 macctl;
  849. u16 ucstat;
  850. bool hwps;
  851. bool awake;
  852. int i;
  853. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  854. (ps_flags & B43_PS_DISABLED));
  855. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  856. if (ps_flags & B43_PS_ENABLED) {
  857. hwps = 1;
  858. } else if (ps_flags & B43_PS_DISABLED) {
  859. hwps = 0;
  860. } else {
  861. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  862. // and thus is not an AP and we are associated, set bit 25
  863. }
  864. if (ps_flags & B43_PS_AWAKE) {
  865. awake = 1;
  866. } else if (ps_flags & B43_PS_ASLEEP) {
  867. awake = 0;
  868. } else {
  869. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  870. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  871. // successful, set bit26
  872. }
  873. /* FIXME: For now we force awake-on and hwps-off */
  874. hwps = 0;
  875. awake = 1;
  876. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  877. if (hwps)
  878. macctl |= B43_MACCTL_HWPS;
  879. else
  880. macctl &= ~B43_MACCTL_HWPS;
  881. if (awake)
  882. macctl |= B43_MACCTL_AWAKE;
  883. else
  884. macctl &= ~B43_MACCTL_AWAKE;
  885. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  886. /* Commit write */
  887. b43_read32(dev, B43_MMIO_MACCTL);
  888. if (awake && dev->dev->id.revision >= 5) {
  889. /* Wait for the microcode to wake up. */
  890. for (i = 0; i < 100; i++) {
  891. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  892. B43_SHM_SH_UCODESTAT);
  893. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  894. break;
  895. udelay(10);
  896. }
  897. }
  898. }
  899. /* Turn the Analog ON/OFF */
  900. static void b43_switch_analog(struct b43_wldev *dev, int on)
  901. {
  902. switch (dev->phy.type) {
  903. case B43_PHYTYPE_A:
  904. case B43_PHYTYPE_G:
  905. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  906. break;
  907. case B43_PHYTYPE_N:
  908. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  909. on ? 0 : 0x7FFF);
  910. break;
  911. default:
  912. B43_WARN_ON(1);
  913. }
  914. }
  915. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  916. {
  917. u32 tmslow;
  918. u32 macctl;
  919. flags |= B43_TMSLOW_PHYCLKEN;
  920. flags |= B43_TMSLOW_PHYRESET;
  921. ssb_device_enable(dev->dev, flags);
  922. msleep(2); /* Wait for the PLL to turn on. */
  923. /* Now take the PHY out of Reset again */
  924. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  925. tmslow |= SSB_TMSLOW_FGC;
  926. tmslow &= ~B43_TMSLOW_PHYRESET;
  927. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  928. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  929. msleep(1);
  930. tmslow &= ~SSB_TMSLOW_FGC;
  931. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  932. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  933. msleep(1);
  934. /* Turn Analog ON */
  935. b43_switch_analog(dev, 1);
  936. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  937. macctl &= ~B43_MACCTL_GMODE;
  938. if (flags & B43_TMSLOW_GMODE)
  939. macctl |= B43_MACCTL_GMODE;
  940. macctl |= B43_MACCTL_IHR_ENABLED;
  941. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  942. }
  943. static void handle_irq_transmit_status(struct b43_wldev *dev)
  944. {
  945. u32 v0, v1;
  946. u16 tmp;
  947. struct b43_txstatus stat;
  948. while (1) {
  949. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  950. if (!(v0 & 0x00000001))
  951. break;
  952. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  953. stat.cookie = (v0 >> 16);
  954. stat.seq = (v1 & 0x0000FFFF);
  955. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  956. tmp = (v0 & 0x0000FFFF);
  957. stat.frame_count = ((tmp & 0xF000) >> 12);
  958. stat.rts_count = ((tmp & 0x0F00) >> 8);
  959. stat.supp_reason = ((tmp & 0x001C) >> 2);
  960. stat.pm_indicated = !!(tmp & 0x0080);
  961. stat.intermediate = !!(tmp & 0x0040);
  962. stat.for_ampdu = !!(tmp & 0x0020);
  963. stat.acked = !!(tmp & 0x0002);
  964. b43_handle_txstatus(dev, &stat);
  965. }
  966. }
  967. static void drain_txstatus_queue(struct b43_wldev *dev)
  968. {
  969. u32 dummy;
  970. if (dev->dev->id.revision < 5)
  971. return;
  972. /* Read all entries from the microcode TXstatus FIFO
  973. * and throw them away.
  974. */
  975. while (1) {
  976. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  977. if (!(dummy & 0x00000001))
  978. break;
  979. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  980. }
  981. }
  982. static u32 b43_jssi_read(struct b43_wldev *dev)
  983. {
  984. u32 val = 0;
  985. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  986. val <<= 16;
  987. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  988. return val;
  989. }
  990. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  991. {
  992. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  993. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  994. }
  995. static void b43_generate_noise_sample(struct b43_wldev *dev)
  996. {
  997. b43_jssi_write(dev, 0x7F7F7F7F);
  998. b43_write32(dev, B43_MMIO_MACCMD,
  999. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1000. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  1001. }
  1002. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1003. {
  1004. /* Top half of Link Quality calculation. */
  1005. if (dev->noisecalc.calculation_running)
  1006. return;
  1007. dev->noisecalc.channel_at_start = dev->phy.channel;
  1008. dev->noisecalc.calculation_running = 1;
  1009. dev->noisecalc.nr_samples = 0;
  1010. b43_generate_noise_sample(dev);
  1011. }
  1012. static void handle_irq_noise(struct b43_wldev *dev)
  1013. {
  1014. struct b43_phy *phy = &dev->phy;
  1015. u16 tmp;
  1016. u8 noise[4];
  1017. u8 i, j;
  1018. s32 average;
  1019. /* Bottom half of Link Quality calculation. */
  1020. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1021. if (dev->noisecalc.channel_at_start != phy->channel)
  1022. goto drop_calculation;
  1023. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1024. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1025. noise[2] == 0x7F || noise[3] == 0x7F)
  1026. goto generate_new;
  1027. /* Get the noise samples. */
  1028. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1029. i = dev->noisecalc.nr_samples;
  1030. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1031. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1032. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1033. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1034. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1035. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1036. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1037. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1038. dev->noisecalc.nr_samples++;
  1039. if (dev->noisecalc.nr_samples == 8) {
  1040. /* Calculate the Link Quality by the noise samples. */
  1041. average = 0;
  1042. for (i = 0; i < 8; i++) {
  1043. for (j = 0; j < 4; j++)
  1044. average += dev->noisecalc.samples[i][j];
  1045. }
  1046. average /= (8 * 4);
  1047. average *= 125;
  1048. average += 64;
  1049. average /= 128;
  1050. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1051. tmp = (tmp / 128) & 0x1F;
  1052. if (tmp >= 8)
  1053. average += 2;
  1054. else
  1055. average -= 25;
  1056. if (tmp == 8)
  1057. average -= 72;
  1058. else
  1059. average -= 48;
  1060. dev->stats.link_noise = average;
  1061. drop_calculation:
  1062. dev->noisecalc.calculation_running = 0;
  1063. return;
  1064. }
  1065. generate_new:
  1066. b43_generate_noise_sample(dev);
  1067. }
  1068. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1069. {
  1070. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1071. ///TODO: PS TBTT
  1072. } else {
  1073. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1074. b43_power_saving_ctl_bits(dev, 0);
  1075. }
  1076. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1077. dev->dfq_valid = 1;
  1078. }
  1079. static void handle_irq_atim_end(struct b43_wldev *dev)
  1080. {
  1081. if (dev->dfq_valid) {
  1082. b43_write32(dev, B43_MMIO_MACCMD,
  1083. b43_read32(dev, B43_MMIO_MACCMD)
  1084. | B43_MACCMD_DFQ_VALID);
  1085. dev->dfq_valid = 0;
  1086. }
  1087. }
  1088. static void handle_irq_pmq(struct b43_wldev *dev)
  1089. {
  1090. u32 tmp;
  1091. //TODO: AP mode.
  1092. while (1) {
  1093. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1094. if (!(tmp & 0x00000008))
  1095. break;
  1096. }
  1097. /* 16bit write is odd, but correct. */
  1098. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1099. }
  1100. static void b43_write_template_common(struct b43_wldev *dev,
  1101. const u8 * data, u16 size,
  1102. u16 ram_offset,
  1103. u16 shm_size_offset, u8 rate)
  1104. {
  1105. u32 i, tmp;
  1106. struct b43_plcp_hdr4 plcp;
  1107. plcp.data = 0;
  1108. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1109. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1110. ram_offset += sizeof(u32);
  1111. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1112. * So leave the first two bytes of the next write blank.
  1113. */
  1114. tmp = (u32) (data[0]) << 16;
  1115. tmp |= (u32) (data[1]) << 24;
  1116. b43_ram_write(dev, ram_offset, tmp);
  1117. ram_offset += sizeof(u32);
  1118. for (i = 2; i < size; i += sizeof(u32)) {
  1119. tmp = (u32) (data[i + 0]);
  1120. if (i + 1 < size)
  1121. tmp |= (u32) (data[i + 1]) << 8;
  1122. if (i + 2 < size)
  1123. tmp |= (u32) (data[i + 2]) << 16;
  1124. if (i + 3 < size)
  1125. tmp |= (u32) (data[i + 3]) << 24;
  1126. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1127. }
  1128. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1129. size + sizeof(struct b43_plcp_hdr6));
  1130. }
  1131. /* Check if the use of the antenna that ieee80211 told us to
  1132. * use is possible. This will fall back to DEFAULT.
  1133. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1134. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1135. u8 antenna_nr)
  1136. {
  1137. u8 antenna_mask;
  1138. if (antenna_nr == 0) {
  1139. /* Zero means "use default antenna". That's always OK. */
  1140. return 0;
  1141. }
  1142. /* Get the mask of available antennas. */
  1143. if (dev->phy.gmode)
  1144. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1145. else
  1146. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1147. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1148. /* This antenna is not available. Fall back to default. */
  1149. return 0;
  1150. }
  1151. return antenna_nr;
  1152. }
  1153. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  1154. {
  1155. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  1156. switch (antenna) {
  1157. case 0: /* default/diversity */
  1158. return B43_ANTENNA_DEFAULT;
  1159. case 1: /* Antenna 0 */
  1160. return B43_ANTENNA0;
  1161. case 2: /* Antenna 1 */
  1162. return B43_ANTENNA1;
  1163. case 3: /* Antenna 2 */
  1164. return B43_ANTENNA2;
  1165. case 4: /* Antenna 3 */
  1166. return B43_ANTENNA3;
  1167. default:
  1168. return B43_ANTENNA_DEFAULT;
  1169. }
  1170. }
  1171. /* Convert a b43 antenna number value to the PHY TX control value. */
  1172. static u16 b43_antenna_to_phyctl(int antenna)
  1173. {
  1174. switch (antenna) {
  1175. case B43_ANTENNA0:
  1176. return B43_TXH_PHY_ANT0;
  1177. case B43_ANTENNA1:
  1178. return B43_TXH_PHY_ANT1;
  1179. case B43_ANTENNA2:
  1180. return B43_TXH_PHY_ANT2;
  1181. case B43_ANTENNA3:
  1182. return B43_TXH_PHY_ANT3;
  1183. case B43_ANTENNA_AUTO:
  1184. return B43_TXH_PHY_ANT01AUTO;
  1185. }
  1186. B43_WARN_ON(1);
  1187. return 0;
  1188. }
  1189. static void b43_write_beacon_template(struct b43_wldev *dev,
  1190. u16 ram_offset,
  1191. u16 shm_size_offset)
  1192. {
  1193. unsigned int i, len, variable_len;
  1194. const struct ieee80211_mgmt *bcn;
  1195. const u8 *ie;
  1196. bool tim_found = 0;
  1197. unsigned int rate;
  1198. u16 ctl;
  1199. int antenna;
  1200. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1201. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1202. len = min((size_t) dev->wl->current_beacon->len,
  1203. 0x200 - sizeof(struct b43_plcp_hdr6));
  1204. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1205. b43_write_template_common(dev, (const u8 *)bcn,
  1206. len, ram_offset, shm_size_offset, rate);
  1207. /* Write the PHY TX control parameters. */
  1208. antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
  1209. antenna = b43_antenna_to_phyctl(antenna);
  1210. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1211. /* We can't send beacons with short preamble. Would get PHY errors. */
  1212. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1213. ctl &= ~B43_TXH_PHY_ANT;
  1214. ctl &= ~B43_TXH_PHY_ENC;
  1215. ctl |= antenna;
  1216. if (b43_is_cck_rate(rate))
  1217. ctl |= B43_TXH_PHY_ENC_CCK;
  1218. else
  1219. ctl |= B43_TXH_PHY_ENC_OFDM;
  1220. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1221. /* Find the position of the TIM and the DTIM_period value
  1222. * and write them to SHM. */
  1223. ie = bcn->u.beacon.variable;
  1224. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1225. for (i = 0; i < variable_len - 2; ) {
  1226. uint8_t ie_id, ie_len;
  1227. ie_id = ie[i];
  1228. ie_len = ie[i + 1];
  1229. if (ie_id == 5) {
  1230. u16 tim_position;
  1231. u16 dtim_period;
  1232. /* This is the TIM Information Element */
  1233. /* Check whether the ie_len is in the beacon data range. */
  1234. if (variable_len < ie_len + 2 + i)
  1235. break;
  1236. /* A valid TIM is at least 4 bytes long. */
  1237. if (ie_len < 4)
  1238. break;
  1239. tim_found = 1;
  1240. tim_position = sizeof(struct b43_plcp_hdr6);
  1241. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1242. tim_position += i;
  1243. dtim_period = ie[i + 3];
  1244. b43_shm_write16(dev, B43_SHM_SHARED,
  1245. B43_SHM_SH_TIMBPOS, tim_position);
  1246. b43_shm_write16(dev, B43_SHM_SHARED,
  1247. B43_SHM_SH_DTIMPER, dtim_period);
  1248. break;
  1249. }
  1250. i += ie_len + 2;
  1251. }
  1252. if (!tim_found) {
  1253. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1254. "the beacon template packet. AP or IBSS operation "
  1255. "may be broken.\n");
  1256. } else
  1257. b43dbg(dev->wl, "Updated beacon template\n");
  1258. }
  1259. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1260. u16 shm_offset, u16 size,
  1261. struct ieee80211_rate *rate)
  1262. {
  1263. struct b43_plcp_hdr4 plcp;
  1264. u32 tmp;
  1265. __le16 dur;
  1266. plcp.data = 0;
  1267. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1268. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1269. dev->wl->vif, size,
  1270. rate);
  1271. /* Write PLCP in two parts and timing for packet transfer */
  1272. tmp = le32_to_cpu(plcp.data);
  1273. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1274. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1275. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1276. }
  1277. /* Instead of using custom probe response template, this function
  1278. * just patches custom beacon template by:
  1279. * 1) Changing packet type
  1280. * 2) Patching duration field
  1281. * 3) Stripping TIM
  1282. */
  1283. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1284. u16 *dest_size,
  1285. struct ieee80211_rate *rate)
  1286. {
  1287. const u8 *src_data;
  1288. u8 *dest_data;
  1289. u16 src_size, elem_size, src_pos, dest_pos;
  1290. __le16 dur;
  1291. struct ieee80211_hdr *hdr;
  1292. size_t ie_start;
  1293. src_size = dev->wl->current_beacon->len;
  1294. src_data = (const u8 *)dev->wl->current_beacon->data;
  1295. /* Get the start offset of the variable IEs in the packet. */
  1296. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1297. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1298. if (B43_WARN_ON(src_size < ie_start))
  1299. return NULL;
  1300. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1301. if (unlikely(!dest_data))
  1302. return NULL;
  1303. /* Copy the static data and all Information Elements, except the TIM. */
  1304. memcpy(dest_data, src_data, ie_start);
  1305. src_pos = ie_start;
  1306. dest_pos = ie_start;
  1307. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1308. elem_size = src_data[src_pos + 1] + 2;
  1309. if (src_data[src_pos] == 5) {
  1310. /* This is the TIM. */
  1311. continue;
  1312. }
  1313. memcpy(dest_data + dest_pos, src_data + src_pos,
  1314. elem_size);
  1315. dest_pos += elem_size;
  1316. }
  1317. *dest_size = dest_pos;
  1318. hdr = (struct ieee80211_hdr *)dest_data;
  1319. /* Set the frame control. */
  1320. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1321. IEEE80211_STYPE_PROBE_RESP);
  1322. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1323. dev->wl->vif, *dest_size,
  1324. rate);
  1325. hdr->duration_id = dur;
  1326. return dest_data;
  1327. }
  1328. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1329. u16 ram_offset,
  1330. u16 shm_size_offset,
  1331. struct ieee80211_rate *rate)
  1332. {
  1333. const u8 *probe_resp_data;
  1334. u16 size;
  1335. size = dev->wl->current_beacon->len;
  1336. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1337. if (unlikely(!probe_resp_data))
  1338. return;
  1339. /* Looks like PLCP headers plus packet timings are stored for
  1340. * all possible basic rates
  1341. */
  1342. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1343. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1344. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1345. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1346. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1347. b43_write_template_common(dev, probe_resp_data,
  1348. size, ram_offset, shm_size_offset,
  1349. rate->hw_value);
  1350. kfree(probe_resp_data);
  1351. }
  1352. static void handle_irq_beacon(struct b43_wldev *dev)
  1353. {
  1354. struct b43_wl *wl = dev->wl;
  1355. u32 cmd, beacon0_valid, beacon1_valid;
  1356. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1357. return;
  1358. /* This is the bottom half of the asynchronous beacon update. */
  1359. /* Ignore interrupt in the future. */
  1360. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1361. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1362. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1363. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1364. /* Schedule interrupt manually, if busy. */
  1365. if (beacon0_valid && beacon1_valid) {
  1366. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1367. dev->irq_savedstate |= B43_IRQ_BEACON;
  1368. return;
  1369. }
  1370. if (!beacon0_valid) {
  1371. if (!wl->beacon0_uploaded) {
  1372. b43_write_beacon_template(dev, 0x68, 0x18);
  1373. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1374. &__b43_ratetable[3]);
  1375. wl->beacon0_uploaded = 1;
  1376. }
  1377. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1378. cmd |= B43_MACCMD_BEACON0_VALID;
  1379. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1380. } else if (!beacon1_valid) {
  1381. if (!wl->beacon1_uploaded) {
  1382. b43_write_beacon_template(dev, 0x468, 0x1A);
  1383. wl->beacon1_uploaded = 1;
  1384. }
  1385. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1386. cmd |= B43_MACCMD_BEACON1_VALID;
  1387. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1388. }
  1389. }
  1390. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1391. {
  1392. struct b43_wl *wl = container_of(work, struct b43_wl,
  1393. beacon_update_trigger);
  1394. struct b43_wldev *dev;
  1395. mutex_lock(&wl->mutex);
  1396. dev = wl->current_dev;
  1397. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1398. spin_lock_irq(&wl->irq_lock);
  1399. /* update beacon right away or defer to irq */
  1400. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1401. handle_irq_beacon(dev);
  1402. /* The handler might have updated the IRQ mask. */
  1403. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1404. dev->irq_savedstate);
  1405. mmiowb();
  1406. spin_unlock_irq(&wl->irq_lock);
  1407. }
  1408. mutex_unlock(&wl->mutex);
  1409. }
  1410. /* Asynchronously update the packet templates in template RAM.
  1411. * Locking: Requires wl->irq_lock to be locked. */
  1412. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
  1413. {
  1414. /* This is the top half of the ansynchronous beacon update.
  1415. * The bottom half is the beacon IRQ.
  1416. * Beacon update must be asynchronous to avoid sending an
  1417. * invalid beacon. This can happen for example, if the firmware
  1418. * transmits a beacon while we are updating it. */
  1419. if (wl->current_beacon)
  1420. dev_kfree_skb_any(wl->current_beacon);
  1421. wl->current_beacon = beacon;
  1422. wl->beacon0_uploaded = 0;
  1423. wl->beacon1_uploaded = 0;
  1424. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1425. }
  1426. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1427. {
  1428. u32 tmp;
  1429. u16 i, len;
  1430. len = min((u16) ssid_len, (u16) 0x100);
  1431. for (i = 0; i < len; i += sizeof(u32)) {
  1432. tmp = (u32) (ssid[i + 0]);
  1433. if (i + 1 < len)
  1434. tmp |= (u32) (ssid[i + 1]) << 8;
  1435. if (i + 2 < len)
  1436. tmp |= (u32) (ssid[i + 2]) << 16;
  1437. if (i + 3 < len)
  1438. tmp |= (u32) (ssid[i + 3]) << 24;
  1439. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1440. }
  1441. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1442. }
  1443. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1444. {
  1445. b43_time_lock(dev);
  1446. if (dev->dev->id.revision >= 3) {
  1447. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1448. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1449. } else {
  1450. b43_write16(dev, 0x606, (beacon_int >> 6));
  1451. b43_write16(dev, 0x610, beacon_int);
  1452. }
  1453. b43_time_unlock(dev);
  1454. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1455. }
  1456. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1457. {
  1458. //TODO
  1459. }
  1460. /* Interrupt handler bottom-half */
  1461. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1462. {
  1463. u32 reason;
  1464. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1465. u32 merged_dma_reason = 0;
  1466. int i;
  1467. unsigned long flags;
  1468. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1469. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1470. reason = dev->irq_reason;
  1471. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1472. dma_reason[i] = dev->dma_reason[i];
  1473. merged_dma_reason |= dma_reason[i];
  1474. }
  1475. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1476. b43err(dev->wl, "MAC transmission error\n");
  1477. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1478. b43err(dev->wl, "PHY transmission error\n");
  1479. rmb();
  1480. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1481. atomic_set(&dev->phy.txerr_cnt,
  1482. B43_PHY_TX_BADNESS_LIMIT);
  1483. b43err(dev->wl, "Too many PHY TX errors, "
  1484. "restarting the controller\n");
  1485. b43_controller_restart(dev, "PHY TX errors");
  1486. }
  1487. }
  1488. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1489. B43_DMAIRQ_NONFATALMASK))) {
  1490. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1491. b43err(dev->wl, "Fatal DMA error: "
  1492. "0x%08X, 0x%08X, 0x%08X, "
  1493. "0x%08X, 0x%08X, 0x%08X\n",
  1494. dma_reason[0], dma_reason[1],
  1495. dma_reason[2], dma_reason[3],
  1496. dma_reason[4], dma_reason[5]);
  1497. b43_controller_restart(dev, "DMA error");
  1498. mmiowb();
  1499. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1500. return;
  1501. }
  1502. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1503. b43err(dev->wl, "DMA error: "
  1504. "0x%08X, 0x%08X, 0x%08X, "
  1505. "0x%08X, 0x%08X, 0x%08X\n",
  1506. dma_reason[0], dma_reason[1],
  1507. dma_reason[2], dma_reason[3],
  1508. dma_reason[4], dma_reason[5]);
  1509. }
  1510. }
  1511. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1512. handle_irq_ucode_debug(dev);
  1513. if (reason & B43_IRQ_TBTT_INDI)
  1514. handle_irq_tbtt_indication(dev);
  1515. if (reason & B43_IRQ_ATIM_END)
  1516. handle_irq_atim_end(dev);
  1517. if (reason & B43_IRQ_BEACON)
  1518. handle_irq_beacon(dev);
  1519. if (reason & B43_IRQ_PMQ)
  1520. handle_irq_pmq(dev);
  1521. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1522. ;/* TODO */
  1523. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1524. handle_irq_noise(dev);
  1525. /* Check the DMA reason registers for received data. */
  1526. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1527. if (b43_using_pio_transfers(dev))
  1528. b43_pio_rx(dev->pio.rx_queue);
  1529. else
  1530. b43_dma_rx(dev->dma.rx_ring);
  1531. }
  1532. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1533. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1534. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1535. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1536. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1537. if (reason & B43_IRQ_TX_OK)
  1538. handle_irq_transmit_status(dev);
  1539. b43_interrupt_enable(dev, dev->irq_savedstate);
  1540. mmiowb();
  1541. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1542. }
  1543. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1544. {
  1545. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1546. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1547. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1548. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1549. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1550. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1551. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1552. }
  1553. /* Interrupt handler top-half */
  1554. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1555. {
  1556. irqreturn_t ret = IRQ_NONE;
  1557. struct b43_wldev *dev = dev_id;
  1558. u32 reason;
  1559. if (!dev)
  1560. return IRQ_NONE;
  1561. spin_lock(&dev->wl->irq_lock);
  1562. if (b43_status(dev) < B43_STAT_STARTED)
  1563. goto out;
  1564. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1565. if (reason == 0xffffffff) /* shared IRQ */
  1566. goto out;
  1567. ret = IRQ_HANDLED;
  1568. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1569. if (!reason)
  1570. goto out;
  1571. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1572. & 0x0001DC00;
  1573. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1574. & 0x0000DC00;
  1575. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1576. & 0x0000DC00;
  1577. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1578. & 0x0001DC00;
  1579. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1580. & 0x0000DC00;
  1581. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1582. & 0x0000DC00;
  1583. b43_interrupt_ack(dev, reason);
  1584. /* disable all IRQs. They are enabled again in the bottom half. */
  1585. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1586. /* save the reason code and call our bottom half. */
  1587. dev->irq_reason = reason;
  1588. tasklet_schedule(&dev->isr_tasklet);
  1589. out:
  1590. mmiowb();
  1591. spin_unlock(&dev->wl->irq_lock);
  1592. return ret;
  1593. }
  1594. static void do_release_fw(struct b43_firmware_file *fw)
  1595. {
  1596. release_firmware(fw->data);
  1597. fw->data = NULL;
  1598. fw->filename = NULL;
  1599. }
  1600. static void b43_release_firmware(struct b43_wldev *dev)
  1601. {
  1602. do_release_fw(&dev->fw.ucode);
  1603. do_release_fw(&dev->fw.pcm);
  1604. do_release_fw(&dev->fw.initvals);
  1605. do_release_fw(&dev->fw.initvals_band);
  1606. }
  1607. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1608. {
  1609. const char *text;
  1610. text = "You must go to "
  1611. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1612. "and download the latest firmware (version 4).\n";
  1613. if (error)
  1614. b43err(wl, text);
  1615. else
  1616. b43warn(wl, text);
  1617. }
  1618. static int do_request_fw(struct b43_wldev *dev,
  1619. const char *name,
  1620. struct b43_firmware_file *fw)
  1621. {
  1622. char path[sizeof(modparam_fwpostfix) + 32];
  1623. const struct firmware *blob;
  1624. struct b43_fw_header *hdr;
  1625. u32 size;
  1626. int err;
  1627. if (!name) {
  1628. /* Don't fetch anything. Free possibly cached firmware. */
  1629. do_release_fw(fw);
  1630. return 0;
  1631. }
  1632. if (fw->filename) {
  1633. if (strcmp(fw->filename, name) == 0)
  1634. return 0; /* Already have this fw. */
  1635. /* Free the cached firmware first. */
  1636. do_release_fw(fw);
  1637. }
  1638. snprintf(path, ARRAY_SIZE(path),
  1639. "b43%s/%s.fw",
  1640. modparam_fwpostfix, name);
  1641. err = request_firmware(&blob, path, dev->dev->dev);
  1642. if (err) {
  1643. b43err(dev->wl, "Firmware file \"%s\" not found "
  1644. "or load failed.\n", path);
  1645. return err;
  1646. }
  1647. if (blob->size < sizeof(struct b43_fw_header))
  1648. goto err_format;
  1649. hdr = (struct b43_fw_header *)(blob->data);
  1650. switch (hdr->type) {
  1651. case B43_FW_TYPE_UCODE:
  1652. case B43_FW_TYPE_PCM:
  1653. size = be32_to_cpu(hdr->size);
  1654. if (size != blob->size - sizeof(struct b43_fw_header))
  1655. goto err_format;
  1656. /* fallthrough */
  1657. case B43_FW_TYPE_IV:
  1658. if (hdr->ver != 1)
  1659. goto err_format;
  1660. break;
  1661. default:
  1662. goto err_format;
  1663. }
  1664. fw->data = blob;
  1665. fw->filename = name;
  1666. return 0;
  1667. err_format:
  1668. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1669. release_firmware(blob);
  1670. return -EPROTO;
  1671. }
  1672. static int b43_request_firmware(struct b43_wldev *dev)
  1673. {
  1674. struct b43_firmware *fw = &dev->fw;
  1675. const u8 rev = dev->dev->id.revision;
  1676. const char *filename;
  1677. u32 tmshigh;
  1678. int err;
  1679. /* Get microcode */
  1680. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1681. if ((rev >= 5) && (rev <= 10))
  1682. filename = "ucode5";
  1683. else if ((rev >= 11) && (rev <= 12))
  1684. filename = "ucode11";
  1685. else if (rev >= 13)
  1686. filename = "ucode13";
  1687. else
  1688. goto err_no_ucode;
  1689. err = do_request_fw(dev, filename, &fw->ucode);
  1690. if (err)
  1691. goto err_load;
  1692. /* Get PCM code */
  1693. if ((rev >= 5) && (rev <= 10))
  1694. filename = "pcm5";
  1695. else if (rev >= 11)
  1696. filename = NULL;
  1697. else
  1698. goto err_no_pcm;
  1699. err = do_request_fw(dev, filename, &fw->pcm);
  1700. if (err)
  1701. goto err_load;
  1702. /* Get initvals */
  1703. switch (dev->phy.type) {
  1704. case B43_PHYTYPE_A:
  1705. if ((rev >= 5) && (rev <= 10)) {
  1706. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1707. filename = "a0g1initvals5";
  1708. else
  1709. filename = "a0g0initvals5";
  1710. } else
  1711. goto err_no_initvals;
  1712. break;
  1713. case B43_PHYTYPE_G:
  1714. if ((rev >= 5) && (rev <= 10))
  1715. filename = "b0g0initvals5";
  1716. else if (rev >= 13)
  1717. filename = "b0g0initvals13";
  1718. else
  1719. goto err_no_initvals;
  1720. break;
  1721. case B43_PHYTYPE_N:
  1722. if ((rev >= 11) && (rev <= 12))
  1723. filename = "n0initvals11";
  1724. else
  1725. goto err_no_initvals;
  1726. break;
  1727. default:
  1728. goto err_no_initvals;
  1729. }
  1730. err = do_request_fw(dev, filename, &fw->initvals);
  1731. if (err)
  1732. goto err_load;
  1733. /* Get bandswitch initvals */
  1734. switch (dev->phy.type) {
  1735. case B43_PHYTYPE_A:
  1736. if ((rev >= 5) && (rev <= 10)) {
  1737. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1738. filename = "a0g1bsinitvals5";
  1739. else
  1740. filename = "a0g0bsinitvals5";
  1741. } else if (rev >= 11)
  1742. filename = NULL;
  1743. else
  1744. goto err_no_initvals;
  1745. break;
  1746. case B43_PHYTYPE_G:
  1747. if ((rev >= 5) && (rev <= 10))
  1748. filename = "b0g0bsinitvals5";
  1749. else if (rev >= 11)
  1750. filename = NULL;
  1751. else
  1752. goto err_no_initvals;
  1753. break;
  1754. case B43_PHYTYPE_N:
  1755. if ((rev >= 11) && (rev <= 12))
  1756. filename = "n0bsinitvals11";
  1757. else
  1758. goto err_no_initvals;
  1759. break;
  1760. default:
  1761. goto err_no_initvals;
  1762. }
  1763. err = do_request_fw(dev, filename, &fw->initvals_band);
  1764. if (err)
  1765. goto err_load;
  1766. return 0;
  1767. err_load:
  1768. b43_print_fw_helptext(dev->wl, 1);
  1769. goto error;
  1770. err_no_ucode:
  1771. err = -ENODEV;
  1772. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1773. goto error;
  1774. err_no_pcm:
  1775. err = -ENODEV;
  1776. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1777. goto error;
  1778. err_no_initvals:
  1779. err = -ENODEV;
  1780. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1781. "core rev %u\n", dev->phy.type, rev);
  1782. goto error;
  1783. error:
  1784. b43_release_firmware(dev);
  1785. return err;
  1786. }
  1787. static int b43_upload_microcode(struct b43_wldev *dev)
  1788. {
  1789. const size_t hdr_len = sizeof(struct b43_fw_header);
  1790. const __be32 *data;
  1791. unsigned int i, len;
  1792. u16 fwrev, fwpatch, fwdate, fwtime;
  1793. u32 tmp, macctl;
  1794. int err = 0;
  1795. /* Jump the microcode PSM to offset 0 */
  1796. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1797. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1798. macctl |= B43_MACCTL_PSM_JMP0;
  1799. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1800. /* Zero out all microcode PSM registers and shared memory. */
  1801. for (i = 0; i < 64; i++)
  1802. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1803. for (i = 0; i < 4096; i += 2)
  1804. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1805. /* Upload Microcode. */
  1806. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1807. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1808. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1809. for (i = 0; i < len; i++) {
  1810. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1811. udelay(10);
  1812. }
  1813. if (dev->fw.pcm.data) {
  1814. /* Upload PCM data. */
  1815. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1816. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1817. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1818. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1819. /* No need for autoinc bit in SHM_HW */
  1820. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1821. for (i = 0; i < len; i++) {
  1822. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1823. udelay(10);
  1824. }
  1825. }
  1826. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1827. /* Start the microcode PSM */
  1828. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1829. macctl &= ~B43_MACCTL_PSM_JMP0;
  1830. macctl |= B43_MACCTL_PSM_RUN;
  1831. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1832. /* Wait for the microcode to load and respond */
  1833. i = 0;
  1834. while (1) {
  1835. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1836. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1837. break;
  1838. i++;
  1839. if (i >= 20) {
  1840. b43err(dev->wl, "Microcode not responding\n");
  1841. b43_print_fw_helptext(dev->wl, 1);
  1842. err = -ENODEV;
  1843. goto error;
  1844. }
  1845. msleep_interruptible(50);
  1846. if (signal_pending(current)) {
  1847. err = -EINTR;
  1848. goto error;
  1849. }
  1850. }
  1851. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1852. /* Get and check the revisions. */
  1853. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1854. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1855. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1856. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1857. if (fwrev <= 0x128) {
  1858. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1859. "binary drivers older than version 4.x is unsupported. "
  1860. "You must upgrade your firmware files.\n");
  1861. b43_print_fw_helptext(dev->wl, 1);
  1862. err = -EOPNOTSUPP;
  1863. goto error;
  1864. }
  1865. b43info(dev->wl, "Loading firmware version %u.%u "
  1866. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1867. fwrev, fwpatch,
  1868. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1869. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1870. dev->fw.rev = fwrev;
  1871. dev->fw.patch = fwpatch;
  1872. if (b43_is_old_txhdr_format(dev)) {
  1873. b43warn(dev->wl, "You are using an old firmware image. "
  1874. "Support for old firmware will be removed in July 2008.\n");
  1875. b43_print_fw_helptext(dev->wl, 0);
  1876. }
  1877. return 0;
  1878. error:
  1879. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1880. macctl &= ~B43_MACCTL_PSM_RUN;
  1881. macctl |= B43_MACCTL_PSM_JMP0;
  1882. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1883. return err;
  1884. }
  1885. static int b43_write_initvals(struct b43_wldev *dev,
  1886. const struct b43_iv *ivals,
  1887. size_t count,
  1888. size_t array_size)
  1889. {
  1890. const struct b43_iv *iv;
  1891. u16 offset;
  1892. size_t i;
  1893. bool bit32;
  1894. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1895. iv = ivals;
  1896. for (i = 0; i < count; i++) {
  1897. if (array_size < sizeof(iv->offset_size))
  1898. goto err_format;
  1899. array_size -= sizeof(iv->offset_size);
  1900. offset = be16_to_cpu(iv->offset_size);
  1901. bit32 = !!(offset & B43_IV_32BIT);
  1902. offset &= B43_IV_OFFSET_MASK;
  1903. if (offset >= 0x1000)
  1904. goto err_format;
  1905. if (bit32) {
  1906. u32 value;
  1907. if (array_size < sizeof(iv->data.d32))
  1908. goto err_format;
  1909. array_size -= sizeof(iv->data.d32);
  1910. value = get_unaligned_be32(&iv->data.d32);
  1911. b43_write32(dev, offset, value);
  1912. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1913. sizeof(__be16) +
  1914. sizeof(__be32));
  1915. } else {
  1916. u16 value;
  1917. if (array_size < sizeof(iv->data.d16))
  1918. goto err_format;
  1919. array_size -= sizeof(iv->data.d16);
  1920. value = be16_to_cpu(iv->data.d16);
  1921. b43_write16(dev, offset, value);
  1922. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1923. sizeof(__be16) +
  1924. sizeof(__be16));
  1925. }
  1926. }
  1927. if (array_size)
  1928. goto err_format;
  1929. return 0;
  1930. err_format:
  1931. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1932. b43_print_fw_helptext(dev->wl, 1);
  1933. return -EPROTO;
  1934. }
  1935. static int b43_upload_initvals(struct b43_wldev *dev)
  1936. {
  1937. const size_t hdr_len = sizeof(struct b43_fw_header);
  1938. const struct b43_fw_header *hdr;
  1939. struct b43_firmware *fw = &dev->fw;
  1940. const struct b43_iv *ivals;
  1941. size_t count;
  1942. int err;
  1943. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  1944. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  1945. count = be32_to_cpu(hdr->size);
  1946. err = b43_write_initvals(dev, ivals, count,
  1947. fw->initvals.data->size - hdr_len);
  1948. if (err)
  1949. goto out;
  1950. if (fw->initvals_band.data) {
  1951. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  1952. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  1953. count = be32_to_cpu(hdr->size);
  1954. err = b43_write_initvals(dev, ivals, count,
  1955. fw->initvals_band.data->size - hdr_len);
  1956. if (err)
  1957. goto out;
  1958. }
  1959. out:
  1960. return err;
  1961. }
  1962. /* Initialize the GPIOs
  1963. * http://bcm-specs.sipsolutions.net/GPIO
  1964. */
  1965. static int b43_gpio_init(struct b43_wldev *dev)
  1966. {
  1967. struct ssb_bus *bus = dev->dev->bus;
  1968. struct ssb_device *gpiodev, *pcidev = NULL;
  1969. u32 mask, set;
  1970. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1971. & ~B43_MACCTL_GPOUTSMSK);
  1972. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1973. | 0x000F);
  1974. mask = 0x0000001F;
  1975. set = 0x0000000F;
  1976. if (dev->dev->bus->chip_id == 0x4301) {
  1977. mask |= 0x0060;
  1978. set |= 0x0060;
  1979. }
  1980. if (0 /* FIXME: conditional unknown */ ) {
  1981. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1982. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1983. | 0x0100);
  1984. mask |= 0x0180;
  1985. set |= 0x0180;
  1986. }
  1987. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1988. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1989. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1990. | 0x0200);
  1991. mask |= 0x0200;
  1992. set |= 0x0200;
  1993. }
  1994. if (dev->dev->id.revision >= 2)
  1995. mask |= 0x0010; /* FIXME: This is redundant. */
  1996. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1997. pcidev = bus->pcicore.dev;
  1998. #endif
  1999. gpiodev = bus->chipco.dev ? : pcidev;
  2000. if (!gpiodev)
  2001. return 0;
  2002. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2003. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2004. & mask) | set);
  2005. return 0;
  2006. }
  2007. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2008. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2009. {
  2010. struct ssb_bus *bus = dev->dev->bus;
  2011. struct ssb_device *gpiodev, *pcidev = NULL;
  2012. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2013. pcidev = bus->pcicore.dev;
  2014. #endif
  2015. gpiodev = bus->chipco.dev ? : pcidev;
  2016. if (!gpiodev)
  2017. return;
  2018. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2019. }
  2020. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2021. void b43_mac_enable(struct b43_wldev *dev)
  2022. {
  2023. dev->mac_suspended--;
  2024. B43_WARN_ON(dev->mac_suspended < 0);
  2025. if (dev->mac_suspended == 0) {
  2026. b43_write32(dev, B43_MMIO_MACCTL,
  2027. b43_read32(dev, B43_MMIO_MACCTL)
  2028. | B43_MACCTL_ENABLED);
  2029. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2030. B43_IRQ_MAC_SUSPENDED);
  2031. /* Commit writes */
  2032. b43_read32(dev, B43_MMIO_MACCTL);
  2033. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2034. b43_power_saving_ctl_bits(dev, 0);
  2035. }
  2036. }
  2037. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2038. void b43_mac_suspend(struct b43_wldev *dev)
  2039. {
  2040. int i;
  2041. u32 tmp;
  2042. might_sleep();
  2043. B43_WARN_ON(dev->mac_suspended < 0);
  2044. if (dev->mac_suspended == 0) {
  2045. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2046. b43_write32(dev, B43_MMIO_MACCTL,
  2047. b43_read32(dev, B43_MMIO_MACCTL)
  2048. & ~B43_MACCTL_ENABLED);
  2049. /* force pci to flush the write */
  2050. b43_read32(dev, B43_MMIO_MACCTL);
  2051. for (i = 35; i; i--) {
  2052. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2053. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2054. goto out;
  2055. udelay(10);
  2056. }
  2057. /* Hm, it seems this will take some time. Use msleep(). */
  2058. for (i = 40; i; i--) {
  2059. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2060. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2061. goto out;
  2062. msleep(1);
  2063. }
  2064. b43err(dev->wl, "MAC suspend failed\n");
  2065. }
  2066. out:
  2067. dev->mac_suspended++;
  2068. }
  2069. static void b43_adjust_opmode(struct b43_wldev *dev)
  2070. {
  2071. struct b43_wl *wl = dev->wl;
  2072. u32 ctl;
  2073. u16 cfp_pretbtt;
  2074. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2075. /* Reset status to STA infrastructure mode. */
  2076. ctl &= ~B43_MACCTL_AP;
  2077. ctl &= ~B43_MACCTL_KEEP_CTL;
  2078. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2079. ctl &= ~B43_MACCTL_KEEP_BAD;
  2080. ctl &= ~B43_MACCTL_PROMISC;
  2081. ctl &= ~B43_MACCTL_BEACPROMISC;
  2082. ctl |= B43_MACCTL_INFRA;
  2083. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2084. ctl |= B43_MACCTL_AP;
  2085. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  2086. ctl &= ~B43_MACCTL_INFRA;
  2087. if (wl->filter_flags & FIF_CONTROL)
  2088. ctl |= B43_MACCTL_KEEP_CTL;
  2089. if (wl->filter_flags & FIF_FCSFAIL)
  2090. ctl |= B43_MACCTL_KEEP_BAD;
  2091. if (wl->filter_flags & FIF_PLCPFAIL)
  2092. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2093. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2094. ctl |= B43_MACCTL_PROMISC;
  2095. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2096. ctl |= B43_MACCTL_BEACPROMISC;
  2097. /* Workaround: On old hardware the HW-MAC-address-filter
  2098. * doesn't work properly, so always run promisc in filter
  2099. * it in software. */
  2100. if (dev->dev->id.revision <= 4)
  2101. ctl |= B43_MACCTL_PROMISC;
  2102. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2103. cfp_pretbtt = 2;
  2104. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2105. if (dev->dev->bus->chip_id == 0x4306 &&
  2106. dev->dev->bus->chip_rev == 3)
  2107. cfp_pretbtt = 100;
  2108. else
  2109. cfp_pretbtt = 50;
  2110. }
  2111. b43_write16(dev, 0x612, cfp_pretbtt);
  2112. }
  2113. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2114. {
  2115. u16 offset;
  2116. if (is_ofdm) {
  2117. offset = 0x480;
  2118. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2119. } else {
  2120. offset = 0x4C0;
  2121. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2122. }
  2123. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2124. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2125. }
  2126. static void b43_rate_memory_init(struct b43_wldev *dev)
  2127. {
  2128. switch (dev->phy.type) {
  2129. case B43_PHYTYPE_A:
  2130. case B43_PHYTYPE_G:
  2131. case B43_PHYTYPE_N:
  2132. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2133. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2134. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2135. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2136. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2137. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2138. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2139. if (dev->phy.type == B43_PHYTYPE_A)
  2140. break;
  2141. /* fallthrough */
  2142. case B43_PHYTYPE_B:
  2143. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2144. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2145. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2146. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2147. break;
  2148. default:
  2149. B43_WARN_ON(1);
  2150. }
  2151. }
  2152. /* Set the default values for the PHY TX Control Words. */
  2153. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2154. {
  2155. u16 ctl = 0;
  2156. ctl |= B43_TXH_PHY_ENC_CCK;
  2157. ctl |= B43_TXH_PHY_ANT01AUTO;
  2158. ctl |= B43_TXH_PHY_TXPWR;
  2159. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2160. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2161. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2162. }
  2163. /* Set the TX-Antenna for management frames sent by firmware. */
  2164. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2165. {
  2166. u16 ant;
  2167. u16 tmp;
  2168. ant = b43_antenna_to_phyctl(antenna);
  2169. /* For ACK/CTS */
  2170. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2171. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2172. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2173. /* For Probe Resposes */
  2174. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2175. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2176. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2177. }
  2178. /* This is the opposite of b43_chip_init() */
  2179. static void b43_chip_exit(struct b43_wldev *dev)
  2180. {
  2181. b43_radio_turn_off(dev, 1);
  2182. b43_gpio_cleanup(dev);
  2183. b43_lo_g_cleanup(dev);
  2184. /* firmware is released later */
  2185. }
  2186. /* Initialize the chip
  2187. * http://bcm-specs.sipsolutions.net/ChipInit
  2188. */
  2189. static int b43_chip_init(struct b43_wldev *dev)
  2190. {
  2191. struct b43_phy *phy = &dev->phy;
  2192. int err, tmp;
  2193. u32 value32, macctl;
  2194. u16 value16;
  2195. /* Initialize the MAC control */
  2196. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2197. if (dev->phy.gmode)
  2198. macctl |= B43_MACCTL_GMODE;
  2199. macctl |= B43_MACCTL_INFRA;
  2200. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2201. err = b43_request_firmware(dev);
  2202. if (err)
  2203. goto out;
  2204. err = b43_upload_microcode(dev);
  2205. if (err)
  2206. goto out; /* firmware is released later */
  2207. err = b43_gpio_init(dev);
  2208. if (err)
  2209. goto out; /* firmware is released later */
  2210. err = b43_upload_initvals(dev);
  2211. if (err)
  2212. goto err_gpio_clean;
  2213. b43_radio_turn_on(dev);
  2214. b43_write16(dev, 0x03E6, 0x0000);
  2215. err = b43_phy_init(dev);
  2216. if (err)
  2217. goto err_radio_off;
  2218. /* Select initial Interference Mitigation. */
  2219. tmp = phy->interfmode;
  2220. phy->interfmode = B43_INTERFMODE_NONE;
  2221. b43_radio_set_interference_mitigation(dev, tmp);
  2222. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2223. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2224. if (phy->type == B43_PHYTYPE_B) {
  2225. value16 = b43_read16(dev, 0x005E);
  2226. value16 |= 0x0004;
  2227. b43_write16(dev, 0x005E, value16);
  2228. }
  2229. b43_write32(dev, 0x0100, 0x01000000);
  2230. if (dev->dev->id.revision < 5)
  2231. b43_write32(dev, 0x010C, 0x01000000);
  2232. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2233. & ~B43_MACCTL_INFRA);
  2234. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2235. | B43_MACCTL_INFRA);
  2236. /* Probe Response Timeout value */
  2237. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2238. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2239. /* Initially set the wireless operation mode. */
  2240. b43_adjust_opmode(dev);
  2241. if (dev->dev->id.revision < 3) {
  2242. b43_write16(dev, 0x060E, 0x0000);
  2243. b43_write16(dev, 0x0610, 0x8000);
  2244. b43_write16(dev, 0x0604, 0x0000);
  2245. b43_write16(dev, 0x0606, 0x0200);
  2246. } else {
  2247. b43_write32(dev, 0x0188, 0x80000000);
  2248. b43_write32(dev, 0x018C, 0x02000000);
  2249. }
  2250. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2251. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2252. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2253. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2254. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2255. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2256. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2257. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2258. value32 |= 0x00100000;
  2259. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2260. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2261. dev->dev->bus->chipco.fast_pwrup_delay);
  2262. err = 0;
  2263. b43dbg(dev->wl, "Chip initialized\n");
  2264. out:
  2265. return err;
  2266. err_radio_off:
  2267. b43_radio_turn_off(dev, 1);
  2268. err_gpio_clean:
  2269. b43_gpio_cleanup(dev);
  2270. return err;
  2271. }
  2272. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2273. {
  2274. struct b43_phy *phy = &dev->phy;
  2275. if (phy->type != B43_PHYTYPE_G)
  2276. return;
  2277. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2278. b43_mac_suspend(dev);
  2279. b43_calc_nrssi_slope(dev);
  2280. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2281. u8 old_chan = phy->channel;
  2282. /* VCO Calibration */
  2283. if (old_chan >= 8)
  2284. b43_radio_selectchannel(dev, 1, 0);
  2285. else
  2286. b43_radio_selectchannel(dev, 13, 0);
  2287. b43_radio_selectchannel(dev, old_chan, 0);
  2288. }
  2289. b43_mac_enable(dev);
  2290. }
  2291. }
  2292. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2293. {
  2294. /* Update device statistics. */
  2295. b43_calculate_link_quality(dev);
  2296. }
  2297. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2298. {
  2299. struct b43_phy *phy = &dev->phy;
  2300. if (phy->type == B43_PHYTYPE_G) {
  2301. //TODO: update_aci_moving_average
  2302. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2303. b43_mac_suspend(dev);
  2304. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2305. if (0 /*TODO: bunch of conditions */ ) {
  2306. b43_radio_set_interference_mitigation
  2307. (dev, B43_INTERFMODE_MANUALWLAN);
  2308. }
  2309. } else if (1 /*TODO*/) {
  2310. /*
  2311. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2312. b43_radio_set_interference_mitigation(dev,
  2313. B43_INTERFMODE_NONE);
  2314. }
  2315. */
  2316. }
  2317. b43_mac_enable(dev);
  2318. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2319. phy->rev == 1) {
  2320. //TODO: implement rev1 workaround
  2321. }
  2322. }
  2323. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2324. b43_lo_g_maintanance_work(dev);
  2325. //TODO for APHY (temperature?)
  2326. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2327. wmb();
  2328. }
  2329. static void do_periodic_work(struct b43_wldev *dev)
  2330. {
  2331. unsigned int state;
  2332. state = dev->periodic_state;
  2333. if (state % 4 == 0)
  2334. b43_periodic_every60sec(dev);
  2335. if (state % 2 == 0)
  2336. b43_periodic_every30sec(dev);
  2337. b43_periodic_every15sec(dev);
  2338. }
  2339. /* Periodic work locking policy:
  2340. * The whole periodic work handler is protected by
  2341. * wl->mutex. If another lock is needed somewhere in the
  2342. * pwork callchain, it's aquired in-place, where it's needed.
  2343. */
  2344. static void b43_periodic_work_handler(struct work_struct *work)
  2345. {
  2346. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2347. periodic_work.work);
  2348. struct b43_wl *wl = dev->wl;
  2349. unsigned long delay;
  2350. mutex_lock(&wl->mutex);
  2351. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2352. goto out;
  2353. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2354. goto out_requeue;
  2355. do_periodic_work(dev);
  2356. dev->periodic_state++;
  2357. out_requeue:
  2358. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2359. delay = msecs_to_jiffies(50);
  2360. else
  2361. delay = round_jiffies_relative(HZ * 15);
  2362. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2363. out:
  2364. mutex_unlock(&wl->mutex);
  2365. }
  2366. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2367. {
  2368. struct delayed_work *work = &dev->periodic_work;
  2369. dev->periodic_state = 0;
  2370. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2371. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2372. }
  2373. /* Check if communication with the device works correctly. */
  2374. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2375. {
  2376. u32 v, backup;
  2377. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2378. /* Check for read/write and endianness problems. */
  2379. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2380. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2381. goto error;
  2382. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2383. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2384. goto error;
  2385. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2386. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2387. /* The 32bit register shadows the two 16bit registers
  2388. * with update sideeffects. Validate this. */
  2389. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2390. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2391. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2392. goto error;
  2393. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2394. goto error;
  2395. }
  2396. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2397. v = b43_read32(dev, B43_MMIO_MACCTL);
  2398. v |= B43_MACCTL_GMODE;
  2399. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2400. goto error;
  2401. return 0;
  2402. error:
  2403. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2404. return -ENODEV;
  2405. }
  2406. static void b43_security_init(struct b43_wldev *dev)
  2407. {
  2408. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2409. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2410. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2411. /* KTP is a word address, but we address SHM bytewise.
  2412. * So multiply by two.
  2413. */
  2414. dev->ktp *= 2;
  2415. if (dev->dev->id.revision >= 5) {
  2416. /* Number of RCMTA address slots */
  2417. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2418. }
  2419. b43_clear_keys(dev);
  2420. }
  2421. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2422. {
  2423. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2424. unsigned long flags;
  2425. /* Don't take wl->mutex here, as it could deadlock with
  2426. * hwrng internal locking. It's not needed to take
  2427. * wl->mutex here, anyway. */
  2428. spin_lock_irqsave(&wl->irq_lock, flags);
  2429. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2430. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2431. return (sizeof(u16));
  2432. }
  2433. static void b43_rng_exit(struct b43_wl *wl)
  2434. {
  2435. if (wl->rng_initialized)
  2436. hwrng_unregister(&wl->rng);
  2437. }
  2438. static int b43_rng_init(struct b43_wl *wl)
  2439. {
  2440. int err;
  2441. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2442. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2443. wl->rng.name = wl->rng_name;
  2444. wl->rng.data_read = b43_rng_read;
  2445. wl->rng.priv = (unsigned long)wl;
  2446. wl->rng_initialized = 1;
  2447. err = hwrng_register(&wl->rng);
  2448. if (err) {
  2449. wl->rng_initialized = 0;
  2450. b43err(wl, "Failed to register the random "
  2451. "number generator (%d)\n", err);
  2452. }
  2453. return err;
  2454. }
  2455. static int b43_op_tx(struct ieee80211_hw *hw,
  2456. struct sk_buff *skb)
  2457. {
  2458. struct b43_wl *wl = hw_to_b43_wl(hw);
  2459. struct b43_wldev *dev = wl->current_dev;
  2460. unsigned long flags;
  2461. int err;
  2462. if (unlikely(skb->len < 2 + 2 + 6)) {
  2463. /* Too short, this can't be a valid frame. */
  2464. dev_kfree_skb_any(skb);
  2465. return NETDEV_TX_OK;
  2466. }
  2467. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2468. if (unlikely(!dev))
  2469. return NETDEV_TX_BUSY;
  2470. /* Transmissions on seperate queues can run concurrently. */
  2471. read_lock_irqsave(&wl->tx_lock, flags);
  2472. err = -ENODEV;
  2473. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2474. if (b43_using_pio_transfers(dev))
  2475. err = b43_pio_tx(dev, skb);
  2476. else
  2477. err = b43_dma_tx(dev, skb);
  2478. }
  2479. read_unlock_irqrestore(&wl->tx_lock, flags);
  2480. if (unlikely(err))
  2481. return NETDEV_TX_BUSY;
  2482. return NETDEV_TX_OK;
  2483. }
  2484. /* Locking: wl->irq_lock */
  2485. static void b43_qos_params_upload(struct b43_wldev *dev,
  2486. const struct ieee80211_tx_queue_params *p,
  2487. u16 shm_offset)
  2488. {
  2489. u16 params[B43_NR_QOSPARAMS];
  2490. int cw_min, cw_max, aifs, bslots, tmp;
  2491. unsigned int i;
  2492. const u16 aCWmin = 0x0001;
  2493. const u16 aCWmax = 0x03FF;
  2494. /* Calculate the default values for the parameters, if needed. */
  2495. switch (shm_offset) {
  2496. case B43_QOS_VOICE:
  2497. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2498. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
  2499. cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
  2500. break;
  2501. case B43_QOS_VIDEO:
  2502. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2503. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
  2504. cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
  2505. break;
  2506. case B43_QOS_BESTEFFORT:
  2507. aifs = (p->aifs == -1) ? 3 : p->aifs;
  2508. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2509. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2510. break;
  2511. case B43_QOS_BACKGROUND:
  2512. aifs = (p->aifs == -1) ? 7 : p->aifs;
  2513. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2514. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2515. break;
  2516. default:
  2517. B43_WARN_ON(1);
  2518. return;
  2519. }
  2520. if (cw_min <= 0)
  2521. cw_min = aCWmin;
  2522. if (cw_max <= 0)
  2523. cw_max = aCWmin;
  2524. bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
  2525. memset(&params, 0, sizeof(params));
  2526. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2527. params[B43_QOSPARAM_CWMIN] = cw_min;
  2528. params[B43_QOSPARAM_CWMAX] = cw_max;
  2529. params[B43_QOSPARAM_CWCUR] = cw_min;
  2530. params[B43_QOSPARAM_AIFS] = aifs;
  2531. params[B43_QOSPARAM_BSLOTS] = bslots;
  2532. params[B43_QOSPARAM_REGGAP] = bslots + aifs;
  2533. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2534. if (i == B43_QOSPARAM_STATUS) {
  2535. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2536. shm_offset + (i * 2));
  2537. /* Mark the parameters as updated. */
  2538. tmp |= 0x100;
  2539. b43_shm_write16(dev, B43_SHM_SHARED,
  2540. shm_offset + (i * 2),
  2541. tmp);
  2542. } else {
  2543. b43_shm_write16(dev, B43_SHM_SHARED,
  2544. shm_offset + (i * 2),
  2545. params[i]);
  2546. }
  2547. }
  2548. }
  2549. /* Update the QOS parameters in hardware. */
  2550. static void b43_qos_update(struct b43_wldev *dev)
  2551. {
  2552. struct b43_wl *wl = dev->wl;
  2553. struct b43_qos_params *params;
  2554. unsigned long flags;
  2555. unsigned int i;
  2556. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2557. static const u16 qos_shm_offsets[] = {
  2558. [0] = B43_QOS_VOICE,
  2559. [1] = B43_QOS_VIDEO,
  2560. [2] = B43_QOS_BESTEFFORT,
  2561. [3] = B43_QOS_BACKGROUND,
  2562. };
  2563. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2564. b43_mac_suspend(dev);
  2565. spin_lock_irqsave(&wl->irq_lock, flags);
  2566. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2567. params = &(wl->qos_params[i]);
  2568. if (params->need_hw_update) {
  2569. b43_qos_params_upload(dev, &(params->p),
  2570. qos_shm_offsets[i]);
  2571. params->need_hw_update = 0;
  2572. }
  2573. }
  2574. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2575. b43_mac_enable(dev);
  2576. }
  2577. static void b43_qos_clear(struct b43_wl *wl)
  2578. {
  2579. struct b43_qos_params *params;
  2580. unsigned int i;
  2581. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2582. params = &(wl->qos_params[i]);
  2583. memset(&(params->p), 0, sizeof(params->p));
  2584. params->p.aifs = -1;
  2585. params->need_hw_update = 1;
  2586. }
  2587. }
  2588. /* Initialize the core's QOS capabilities */
  2589. static void b43_qos_init(struct b43_wldev *dev)
  2590. {
  2591. struct b43_wl *wl = dev->wl;
  2592. unsigned int i;
  2593. /* Upload the current QOS parameters. */
  2594. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2595. wl->qos_params[i].need_hw_update = 1;
  2596. b43_qos_update(dev);
  2597. /* Enable QOS support. */
  2598. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2599. b43_write16(dev, B43_MMIO_IFSCTL,
  2600. b43_read16(dev, B43_MMIO_IFSCTL)
  2601. | B43_MMIO_IFSCTL_USE_EDCF);
  2602. }
  2603. static void b43_qos_update_work(struct work_struct *work)
  2604. {
  2605. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2606. struct b43_wldev *dev;
  2607. mutex_lock(&wl->mutex);
  2608. dev = wl->current_dev;
  2609. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2610. b43_qos_update(dev);
  2611. mutex_unlock(&wl->mutex);
  2612. }
  2613. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2614. const struct ieee80211_tx_queue_params *params)
  2615. {
  2616. struct b43_wl *wl = hw_to_b43_wl(hw);
  2617. unsigned long flags;
  2618. unsigned int queue = (unsigned int)_queue;
  2619. struct b43_qos_params *p;
  2620. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2621. /* Queue not available or don't support setting
  2622. * params on this queue. Return success to not
  2623. * confuse mac80211. */
  2624. return 0;
  2625. }
  2626. spin_lock_irqsave(&wl->irq_lock, flags);
  2627. p = &(wl->qos_params[queue]);
  2628. memcpy(&(p->p), params, sizeof(p->p));
  2629. p->need_hw_update = 1;
  2630. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2631. queue_work(hw->workqueue, &wl->qos_update_work);
  2632. return 0;
  2633. }
  2634. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2635. struct ieee80211_tx_queue_stats *stats)
  2636. {
  2637. struct b43_wl *wl = hw_to_b43_wl(hw);
  2638. struct b43_wldev *dev = wl->current_dev;
  2639. unsigned long flags;
  2640. int err = -ENODEV;
  2641. if (!dev)
  2642. goto out;
  2643. spin_lock_irqsave(&wl->irq_lock, flags);
  2644. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2645. if (b43_using_pio_transfers(dev))
  2646. b43_pio_get_tx_stats(dev, stats);
  2647. else
  2648. b43_dma_get_tx_stats(dev, stats);
  2649. err = 0;
  2650. }
  2651. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2652. out:
  2653. return err;
  2654. }
  2655. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2656. struct ieee80211_low_level_stats *stats)
  2657. {
  2658. struct b43_wl *wl = hw_to_b43_wl(hw);
  2659. unsigned long flags;
  2660. spin_lock_irqsave(&wl->irq_lock, flags);
  2661. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2662. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2663. return 0;
  2664. }
  2665. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2666. {
  2667. struct ssb_device *sdev = dev->dev;
  2668. u32 tmslow;
  2669. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2670. tmslow &= ~B43_TMSLOW_GMODE;
  2671. tmslow |= B43_TMSLOW_PHYRESET;
  2672. tmslow |= SSB_TMSLOW_FGC;
  2673. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2674. msleep(1);
  2675. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2676. tmslow &= ~SSB_TMSLOW_FGC;
  2677. tmslow |= B43_TMSLOW_PHYRESET;
  2678. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2679. msleep(1);
  2680. }
  2681. static const char * band_to_string(enum ieee80211_band band)
  2682. {
  2683. switch (band) {
  2684. case IEEE80211_BAND_5GHZ:
  2685. return "5";
  2686. case IEEE80211_BAND_2GHZ:
  2687. return "2.4";
  2688. default:
  2689. break;
  2690. }
  2691. B43_WARN_ON(1);
  2692. return "";
  2693. }
  2694. /* Expects wl->mutex locked */
  2695. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2696. {
  2697. struct b43_wldev *up_dev = NULL;
  2698. struct b43_wldev *down_dev;
  2699. struct b43_wldev *d;
  2700. int err;
  2701. bool gmode;
  2702. int prev_status;
  2703. /* Find a device and PHY which supports the band. */
  2704. list_for_each_entry(d, &wl->devlist, list) {
  2705. switch (chan->band) {
  2706. case IEEE80211_BAND_5GHZ:
  2707. if (d->phy.supports_5ghz) {
  2708. up_dev = d;
  2709. gmode = 0;
  2710. }
  2711. break;
  2712. case IEEE80211_BAND_2GHZ:
  2713. if (d->phy.supports_2ghz) {
  2714. up_dev = d;
  2715. gmode = 1;
  2716. }
  2717. break;
  2718. default:
  2719. B43_WARN_ON(1);
  2720. return -EINVAL;
  2721. }
  2722. if (up_dev)
  2723. break;
  2724. }
  2725. if (!up_dev) {
  2726. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2727. band_to_string(chan->band));
  2728. return -ENODEV;
  2729. }
  2730. if ((up_dev == wl->current_dev) &&
  2731. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2732. /* This device is already running. */
  2733. return 0;
  2734. }
  2735. b43dbg(wl, "Switching to %s-GHz band\n",
  2736. band_to_string(chan->band));
  2737. down_dev = wl->current_dev;
  2738. prev_status = b43_status(down_dev);
  2739. /* Shutdown the currently running core. */
  2740. if (prev_status >= B43_STAT_STARTED)
  2741. b43_wireless_core_stop(down_dev);
  2742. if (prev_status >= B43_STAT_INITIALIZED)
  2743. b43_wireless_core_exit(down_dev);
  2744. if (down_dev != up_dev) {
  2745. /* We switch to a different core, so we put PHY into
  2746. * RESET on the old core. */
  2747. b43_put_phy_into_reset(down_dev);
  2748. }
  2749. /* Now start the new core. */
  2750. up_dev->phy.gmode = gmode;
  2751. if (prev_status >= B43_STAT_INITIALIZED) {
  2752. err = b43_wireless_core_init(up_dev);
  2753. if (err) {
  2754. b43err(wl, "Fatal: Could not initialize device for "
  2755. "selected %s-GHz band\n",
  2756. band_to_string(chan->band));
  2757. goto init_failure;
  2758. }
  2759. }
  2760. if (prev_status >= B43_STAT_STARTED) {
  2761. err = b43_wireless_core_start(up_dev);
  2762. if (err) {
  2763. b43err(wl, "Fatal: Coult not start device for "
  2764. "selected %s-GHz band\n",
  2765. band_to_string(chan->band));
  2766. b43_wireless_core_exit(up_dev);
  2767. goto init_failure;
  2768. }
  2769. }
  2770. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2771. wl->current_dev = up_dev;
  2772. return 0;
  2773. init_failure:
  2774. /* Whoops, failed to init the new core. No core is operating now. */
  2775. wl->current_dev = NULL;
  2776. return err;
  2777. }
  2778. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2779. {
  2780. struct b43_wl *wl = hw_to_b43_wl(hw);
  2781. struct b43_wldev *dev;
  2782. struct b43_phy *phy;
  2783. unsigned long flags;
  2784. int antenna;
  2785. int err = 0;
  2786. u32 savedirqs;
  2787. mutex_lock(&wl->mutex);
  2788. /* Switch the band (if necessary). This might change the active core. */
  2789. err = b43_switch_band(wl, conf->channel);
  2790. if (err)
  2791. goto out_unlock_mutex;
  2792. dev = wl->current_dev;
  2793. phy = &dev->phy;
  2794. /* Disable IRQs while reconfiguring the device.
  2795. * This makes it possible to drop the spinlock throughout
  2796. * the reconfiguration process. */
  2797. spin_lock_irqsave(&wl->irq_lock, flags);
  2798. if (b43_status(dev) < B43_STAT_STARTED) {
  2799. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2800. goto out_unlock_mutex;
  2801. }
  2802. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2803. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2804. b43_synchronize_irq(dev);
  2805. /* Switch to the requested channel.
  2806. * The firmware takes care of races with the TX handler. */
  2807. if (conf->channel->hw_value != phy->channel)
  2808. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2809. /* Enable/Disable ShortSlot timing. */
  2810. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2811. dev->short_slot) {
  2812. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2813. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2814. b43_short_slot_timing_enable(dev);
  2815. else
  2816. b43_short_slot_timing_disable(dev);
  2817. }
  2818. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2819. /* Adjust the desired TX power level. */
  2820. if (conf->power_level != 0) {
  2821. if (conf->power_level != phy->power_level) {
  2822. phy->power_level = conf->power_level;
  2823. b43_phy_xmitpower(dev);
  2824. }
  2825. }
  2826. /* Antennas for RX and management frame TX. */
  2827. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2828. b43_mgmtframe_txantenna(dev, antenna);
  2829. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2830. b43_set_rx_antenna(dev, antenna);
  2831. /* Update templates for AP mode. */
  2832. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2833. b43_set_beacon_int(dev, conf->beacon_int);
  2834. if (!!conf->radio_enabled != phy->radio_on) {
  2835. if (conf->radio_enabled) {
  2836. b43_radio_turn_on(dev);
  2837. b43info(dev->wl, "Radio turned on by software\n");
  2838. if (!dev->radio_hw_enable) {
  2839. b43info(dev->wl, "The hardware RF-kill button "
  2840. "still turns the radio physically off. "
  2841. "Press the button to turn it on.\n");
  2842. }
  2843. } else {
  2844. b43_radio_turn_off(dev, 0);
  2845. b43info(dev->wl, "Radio turned off by software\n");
  2846. }
  2847. }
  2848. spin_lock_irqsave(&wl->irq_lock, flags);
  2849. b43_interrupt_enable(dev, savedirqs);
  2850. mmiowb();
  2851. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2852. out_unlock_mutex:
  2853. mutex_unlock(&wl->mutex);
  2854. return err;
  2855. }
  2856. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2857. const u8 *local_addr, const u8 *addr,
  2858. struct ieee80211_key_conf *key)
  2859. {
  2860. struct b43_wl *wl = hw_to_b43_wl(hw);
  2861. struct b43_wldev *dev;
  2862. unsigned long flags;
  2863. u8 algorithm;
  2864. u8 index;
  2865. int err;
  2866. DECLARE_MAC_BUF(mac);
  2867. if (modparam_nohwcrypt)
  2868. return -ENOSPC; /* User disabled HW-crypto */
  2869. mutex_lock(&wl->mutex);
  2870. spin_lock_irqsave(&wl->irq_lock, flags);
  2871. dev = wl->current_dev;
  2872. err = -ENODEV;
  2873. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2874. goto out_unlock;
  2875. err = -EINVAL;
  2876. switch (key->alg) {
  2877. case ALG_WEP:
  2878. if (key->keylen == 5)
  2879. algorithm = B43_SEC_ALGO_WEP40;
  2880. else
  2881. algorithm = B43_SEC_ALGO_WEP104;
  2882. break;
  2883. case ALG_TKIP:
  2884. algorithm = B43_SEC_ALGO_TKIP;
  2885. break;
  2886. case ALG_CCMP:
  2887. algorithm = B43_SEC_ALGO_AES;
  2888. break;
  2889. default:
  2890. B43_WARN_ON(1);
  2891. goto out_unlock;
  2892. }
  2893. index = (u8) (key->keyidx);
  2894. if (index > 3)
  2895. goto out_unlock;
  2896. switch (cmd) {
  2897. case SET_KEY:
  2898. if (algorithm == B43_SEC_ALGO_TKIP) {
  2899. /* FIXME: No TKIP hardware encryption for now. */
  2900. err = -EOPNOTSUPP;
  2901. goto out_unlock;
  2902. }
  2903. if (is_broadcast_ether_addr(addr)) {
  2904. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2905. err = b43_key_write(dev, index, algorithm,
  2906. key->key, key->keylen, NULL, key);
  2907. } else {
  2908. /*
  2909. * either pairwise key or address is 00:00:00:00:00:00
  2910. * for transmit-only keys
  2911. */
  2912. err = b43_key_write(dev, -1, algorithm,
  2913. key->key, key->keylen, addr, key);
  2914. }
  2915. if (err)
  2916. goto out_unlock;
  2917. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2918. algorithm == B43_SEC_ALGO_WEP104) {
  2919. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2920. } else {
  2921. b43_hf_write(dev,
  2922. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2923. }
  2924. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2925. break;
  2926. case DISABLE_KEY: {
  2927. err = b43_key_clear(dev, key->hw_key_idx);
  2928. if (err)
  2929. goto out_unlock;
  2930. break;
  2931. }
  2932. default:
  2933. B43_WARN_ON(1);
  2934. }
  2935. out_unlock:
  2936. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2937. mutex_unlock(&wl->mutex);
  2938. if (!err) {
  2939. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2940. "mac: %s\n",
  2941. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2942. print_mac(mac, addr));
  2943. }
  2944. return err;
  2945. }
  2946. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2947. unsigned int changed, unsigned int *fflags,
  2948. int mc_count, struct dev_addr_list *mc_list)
  2949. {
  2950. struct b43_wl *wl = hw_to_b43_wl(hw);
  2951. struct b43_wldev *dev = wl->current_dev;
  2952. unsigned long flags;
  2953. if (!dev) {
  2954. *fflags = 0;
  2955. return;
  2956. }
  2957. spin_lock_irqsave(&wl->irq_lock, flags);
  2958. *fflags &= FIF_PROMISC_IN_BSS |
  2959. FIF_ALLMULTI |
  2960. FIF_FCSFAIL |
  2961. FIF_PLCPFAIL |
  2962. FIF_CONTROL |
  2963. FIF_OTHER_BSS |
  2964. FIF_BCN_PRBRESP_PROMISC;
  2965. changed &= FIF_PROMISC_IN_BSS |
  2966. FIF_ALLMULTI |
  2967. FIF_FCSFAIL |
  2968. FIF_PLCPFAIL |
  2969. FIF_CONTROL |
  2970. FIF_OTHER_BSS |
  2971. FIF_BCN_PRBRESP_PROMISC;
  2972. wl->filter_flags = *fflags;
  2973. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2974. b43_adjust_opmode(dev);
  2975. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2976. }
  2977. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2978. struct ieee80211_vif *vif,
  2979. struct ieee80211_if_conf *conf)
  2980. {
  2981. struct b43_wl *wl = hw_to_b43_wl(hw);
  2982. struct b43_wldev *dev = wl->current_dev;
  2983. unsigned long flags;
  2984. if (!dev)
  2985. return -ENODEV;
  2986. mutex_lock(&wl->mutex);
  2987. spin_lock_irqsave(&wl->irq_lock, flags);
  2988. B43_WARN_ON(wl->vif != vif);
  2989. if (conf->bssid)
  2990. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2991. else
  2992. memset(wl->bssid, 0, ETH_ALEN);
  2993. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2994. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2995. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2996. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2997. if (conf->beacon)
  2998. b43_update_templates(wl, conf->beacon);
  2999. }
  3000. b43_write_mac_bssid_templates(dev);
  3001. }
  3002. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3003. mutex_unlock(&wl->mutex);
  3004. return 0;
  3005. }
  3006. /* Locking: wl->mutex */
  3007. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3008. {
  3009. struct b43_wl *wl = dev->wl;
  3010. unsigned long flags;
  3011. if (b43_status(dev) < B43_STAT_STARTED)
  3012. return;
  3013. /* Disable and sync interrupts. We must do this before than
  3014. * setting the status to INITIALIZED, as the interrupt handler
  3015. * won't care about IRQs then. */
  3016. spin_lock_irqsave(&wl->irq_lock, flags);
  3017. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3018. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3019. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3020. b43_synchronize_irq(dev);
  3021. write_lock_irqsave(&wl->tx_lock, flags);
  3022. b43_set_status(dev, B43_STAT_INITIALIZED);
  3023. write_unlock_irqrestore(&wl->tx_lock, flags);
  3024. b43_pio_stop(dev);
  3025. mutex_unlock(&wl->mutex);
  3026. /* Must unlock as it would otherwise deadlock. No races here.
  3027. * Cancel the possibly running self-rearming periodic work. */
  3028. cancel_delayed_work_sync(&dev->periodic_work);
  3029. mutex_lock(&wl->mutex);
  3030. b43_mac_suspend(dev);
  3031. free_irq(dev->dev->irq, dev);
  3032. b43dbg(wl, "Wireless interface stopped\n");
  3033. }
  3034. /* Locking: wl->mutex */
  3035. static int b43_wireless_core_start(struct b43_wldev *dev)
  3036. {
  3037. int err;
  3038. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3039. drain_txstatus_queue(dev);
  3040. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3041. IRQF_SHARED, KBUILD_MODNAME, dev);
  3042. if (err) {
  3043. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3044. goto out;
  3045. }
  3046. /* We are ready to run. */
  3047. b43_set_status(dev, B43_STAT_STARTED);
  3048. /* Start data flow (TX/RX). */
  3049. b43_mac_enable(dev);
  3050. b43_interrupt_enable(dev, dev->irq_savedstate);
  3051. /* Start maintainance work */
  3052. b43_periodic_tasks_setup(dev);
  3053. b43dbg(dev->wl, "Wireless interface started\n");
  3054. out:
  3055. return err;
  3056. }
  3057. /* Get PHY and RADIO versioning numbers */
  3058. static int b43_phy_versioning(struct b43_wldev *dev)
  3059. {
  3060. struct b43_phy *phy = &dev->phy;
  3061. u32 tmp;
  3062. u8 analog_type;
  3063. u8 phy_type;
  3064. u8 phy_rev;
  3065. u16 radio_manuf;
  3066. u16 radio_ver;
  3067. u16 radio_rev;
  3068. int unsupported = 0;
  3069. /* Get PHY versioning */
  3070. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3071. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3072. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3073. phy_rev = (tmp & B43_PHYVER_VERSION);
  3074. switch (phy_type) {
  3075. case B43_PHYTYPE_A:
  3076. if (phy_rev >= 4)
  3077. unsupported = 1;
  3078. break;
  3079. case B43_PHYTYPE_B:
  3080. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3081. && phy_rev != 7)
  3082. unsupported = 1;
  3083. break;
  3084. case B43_PHYTYPE_G:
  3085. if (phy_rev > 9)
  3086. unsupported = 1;
  3087. break;
  3088. #ifdef CONFIG_B43_NPHY
  3089. case B43_PHYTYPE_N:
  3090. if (phy_rev > 1)
  3091. unsupported = 1;
  3092. break;
  3093. #endif
  3094. default:
  3095. unsupported = 1;
  3096. };
  3097. if (unsupported) {
  3098. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3099. "(Analog %u, Type %u, Revision %u)\n",
  3100. analog_type, phy_type, phy_rev);
  3101. return -EOPNOTSUPP;
  3102. }
  3103. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3104. analog_type, phy_type, phy_rev);
  3105. /* Get RADIO versioning */
  3106. if (dev->dev->bus->chip_id == 0x4317) {
  3107. if (dev->dev->bus->chip_rev == 0)
  3108. tmp = 0x3205017F;
  3109. else if (dev->dev->bus->chip_rev == 1)
  3110. tmp = 0x4205017F;
  3111. else
  3112. tmp = 0x5205017F;
  3113. } else {
  3114. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3115. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3116. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3117. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3118. }
  3119. radio_manuf = (tmp & 0x00000FFF);
  3120. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3121. radio_rev = (tmp & 0xF0000000) >> 28;
  3122. if (radio_manuf != 0x17F /* Broadcom */)
  3123. unsupported = 1;
  3124. switch (phy_type) {
  3125. case B43_PHYTYPE_A:
  3126. if (radio_ver != 0x2060)
  3127. unsupported = 1;
  3128. if (radio_rev != 1)
  3129. unsupported = 1;
  3130. if (radio_manuf != 0x17F)
  3131. unsupported = 1;
  3132. break;
  3133. case B43_PHYTYPE_B:
  3134. if ((radio_ver & 0xFFF0) != 0x2050)
  3135. unsupported = 1;
  3136. break;
  3137. case B43_PHYTYPE_G:
  3138. if (radio_ver != 0x2050)
  3139. unsupported = 1;
  3140. break;
  3141. case B43_PHYTYPE_N:
  3142. if (radio_ver != 0x2055)
  3143. unsupported = 1;
  3144. break;
  3145. default:
  3146. B43_WARN_ON(1);
  3147. }
  3148. if (unsupported) {
  3149. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3150. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3151. radio_manuf, radio_ver, radio_rev);
  3152. return -EOPNOTSUPP;
  3153. }
  3154. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3155. radio_manuf, radio_ver, radio_rev);
  3156. phy->radio_manuf = radio_manuf;
  3157. phy->radio_ver = radio_ver;
  3158. phy->radio_rev = radio_rev;
  3159. phy->analog = analog_type;
  3160. phy->type = phy_type;
  3161. phy->rev = phy_rev;
  3162. return 0;
  3163. }
  3164. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3165. struct b43_phy *phy)
  3166. {
  3167. struct b43_txpower_lo_control *lo;
  3168. int i;
  3169. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3170. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3171. phy->aci_enable = 0;
  3172. phy->aci_wlan_automatic = 0;
  3173. phy->aci_hw_rssi = 0;
  3174. phy->radio_off_context.valid = 0;
  3175. lo = phy->lo_control;
  3176. if (lo) {
  3177. memset(lo, 0, sizeof(*(phy->lo_control)));
  3178. lo->tx_bias = 0xFF;
  3179. INIT_LIST_HEAD(&lo->calib_list);
  3180. }
  3181. phy->max_lb_gain = 0;
  3182. phy->trsw_rx_gain = 0;
  3183. phy->txpwr_offset = 0;
  3184. /* NRSSI */
  3185. phy->nrssislope = 0;
  3186. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3187. phy->nrssi[i] = -1000;
  3188. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3189. phy->nrssi_lt[i] = i;
  3190. phy->lofcal = 0xFFFF;
  3191. phy->initval = 0xFFFF;
  3192. phy->interfmode = B43_INTERFMODE_NONE;
  3193. phy->channel = 0xFF;
  3194. phy->hardware_power_control = !!modparam_hwpctl;
  3195. /* PHY TX errors counter. */
  3196. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3197. /* OFDM-table address caching. */
  3198. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3199. }
  3200. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3201. {
  3202. dev->dfq_valid = 0;
  3203. /* Assume the radio is enabled. If it's not enabled, the state will
  3204. * immediately get fixed on the first periodic work run. */
  3205. dev->radio_hw_enable = 1;
  3206. /* Stats */
  3207. memset(&dev->stats, 0, sizeof(dev->stats));
  3208. setup_struct_phy_for_init(dev, &dev->phy);
  3209. /* IRQ related flags */
  3210. dev->irq_reason = 0;
  3211. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3212. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3213. dev->mac_suspended = 1;
  3214. /* Noise calculation context */
  3215. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3216. }
  3217. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3218. {
  3219. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3220. u64 hf;
  3221. if (!modparam_btcoex)
  3222. return;
  3223. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3224. return;
  3225. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3226. return;
  3227. hf = b43_hf_read(dev);
  3228. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3229. hf |= B43_HF_BTCOEXALT;
  3230. else
  3231. hf |= B43_HF_BTCOEX;
  3232. b43_hf_write(dev, hf);
  3233. }
  3234. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3235. {
  3236. if (!modparam_btcoex)
  3237. return;
  3238. //TODO
  3239. }
  3240. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3241. {
  3242. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3243. struct ssb_bus *bus = dev->dev->bus;
  3244. u32 tmp;
  3245. if (bus->pcicore.dev &&
  3246. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3247. bus->pcicore.dev->id.revision <= 5) {
  3248. /* IMCFGLO timeouts workaround. */
  3249. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3250. tmp &= ~SSB_IMCFGLO_REQTO;
  3251. tmp &= ~SSB_IMCFGLO_SERTO;
  3252. switch (bus->bustype) {
  3253. case SSB_BUSTYPE_PCI:
  3254. case SSB_BUSTYPE_PCMCIA:
  3255. tmp |= 0x32;
  3256. break;
  3257. case SSB_BUSTYPE_SSB:
  3258. tmp |= 0x53;
  3259. break;
  3260. }
  3261. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3262. }
  3263. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3264. }
  3265. /* Write the short and long frame retry limit values. */
  3266. static void b43_set_retry_limits(struct b43_wldev *dev,
  3267. unsigned int short_retry,
  3268. unsigned int long_retry)
  3269. {
  3270. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3271. * the chip-internal counter. */
  3272. short_retry = min(short_retry, (unsigned int)0xF);
  3273. long_retry = min(long_retry, (unsigned int)0xF);
  3274. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3275. short_retry);
  3276. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3277. long_retry);
  3278. }
  3279. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3280. {
  3281. u16 pu_delay;
  3282. /* The time value is in microseconds. */
  3283. if (dev->phy.type == B43_PHYTYPE_A)
  3284. pu_delay = 3700;
  3285. else
  3286. pu_delay = 1050;
  3287. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
  3288. pu_delay = 500;
  3289. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3290. pu_delay = max(pu_delay, (u16)2400);
  3291. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3292. }
  3293. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3294. static void b43_set_pretbtt(struct b43_wldev *dev)
  3295. {
  3296. u16 pretbtt;
  3297. /* The time value is in microseconds. */
  3298. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
  3299. pretbtt = 2;
  3300. } else {
  3301. if (dev->phy.type == B43_PHYTYPE_A)
  3302. pretbtt = 120;
  3303. else
  3304. pretbtt = 250;
  3305. }
  3306. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3307. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3308. }
  3309. /* Shutdown a wireless core */
  3310. /* Locking: wl->mutex */
  3311. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3312. {
  3313. struct b43_phy *phy = &dev->phy;
  3314. u32 macctl;
  3315. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3316. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3317. return;
  3318. b43_set_status(dev, B43_STAT_UNINIT);
  3319. /* Stop the microcode PSM. */
  3320. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3321. macctl &= ~B43_MACCTL_PSM_RUN;
  3322. macctl |= B43_MACCTL_PSM_JMP0;
  3323. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3324. if (!dev->suspend_in_progress) {
  3325. b43_leds_exit(dev);
  3326. b43_rng_exit(dev->wl);
  3327. }
  3328. b43_dma_free(dev);
  3329. b43_pio_free(dev);
  3330. b43_chip_exit(dev);
  3331. b43_radio_turn_off(dev, 1);
  3332. b43_switch_analog(dev, 0);
  3333. if (phy->dyn_tssi_tbl)
  3334. kfree(phy->tssi2dbm);
  3335. kfree(phy->lo_control);
  3336. phy->lo_control = NULL;
  3337. if (dev->wl->current_beacon) {
  3338. dev_kfree_skb_any(dev->wl->current_beacon);
  3339. dev->wl->current_beacon = NULL;
  3340. }
  3341. ssb_device_disable(dev->dev, 0);
  3342. ssb_bus_may_powerdown(dev->dev->bus);
  3343. }
  3344. /* Initialize a wireless core */
  3345. static int b43_wireless_core_init(struct b43_wldev *dev)
  3346. {
  3347. struct b43_wl *wl = dev->wl;
  3348. struct ssb_bus *bus = dev->dev->bus;
  3349. struct ssb_sprom *sprom = &bus->sprom;
  3350. struct b43_phy *phy = &dev->phy;
  3351. int err;
  3352. u64 hf;
  3353. u32 tmp;
  3354. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3355. err = ssb_bus_powerup(bus, 0);
  3356. if (err)
  3357. goto out;
  3358. if (!ssb_device_is_enabled(dev->dev)) {
  3359. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3360. b43_wireless_core_reset(dev, tmp);
  3361. }
  3362. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3363. phy->lo_control =
  3364. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3365. if (!phy->lo_control) {
  3366. err = -ENOMEM;
  3367. goto err_busdown;
  3368. }
  3369. }
  3370. setup_struct_wldev_for_init(dev);
  3371. err = b43_phy_init_tssi2dbm_table(dev);
  3372. if (err)
  3373. goto err_kfree_lo_control;
  3374. /* Enable IRQ routing to this device. */
  3375. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3376. b43_imcfglo_timeouts_workaround(dev);
  3377. b43_bluetooth_coext_disable(dev);
  3378. b43_phy_early_init(dev);
  3379. err = b43_chip_init(dev);
  3380. if (err)
  3381. goto err_kfree_tssitbl;
  3382. b43_shm_write16(dev, B43_SHM_SHARED,
  3383. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3384. hf = b43_hf_read(dev);
  3385. if (phy->type == B43_PHYTYPE_G) {
  3386. hf |= B43_HF_SYMW;
  3387. if (phy->rev == 1)
  3388. hf |= B43_HF_GDCW;
  3389. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3390. hf |= B43_HF_OFDMPABOOST;
  3391. } else if (phy->type == B43_PHYTYPE_B) {
  3392. hf |= B43_HF_SYMW;
  3393. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3394. hf &= ~B43_HF_GDCW;
  3395. }
  3396. b43_hf_write(dev, hf);
  3397. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3398. B43_DEFAULT_LONG_RETRY_LIMIT);
  3399. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3400. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3401. /* Disable sending probe responses from firmware.
  3402. * Setting the MaxTime to one usec will always trigger
  3403. * a timeout, so we never send any probe resp.
  3404. * A timeout of zero is infinite. */
  3405. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3406. b43_rate_memory_init(dev);
  3407. b43_set_phytxctl_defaults(dev);
  3408. /* Minimum Contention Window */
  3409. if (phy->type == B43_PHYTYPE_B) {
  3410. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3411. } else {
  3412. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3413. }
  3414. /* Maximum Contention Window */
  3415. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3416. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3417. dev->__using_pio_transfers = 1;
  3418. err = b43_pio_init(dev);
  3419. } else {
  3420. dev->__using_pio_transfers = 0;
  3421. err = b43_dma_init(dev);
  3422. }
  3423. if (err)
  3424. goto err_chip_exit;
  3425. b43_qos_init(dev);
  3426. b43_set_synth_pu_delay(dev, 1);
  3427. b43_bluetooth_coext_enable(dev);
  3428. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3429. b43_upload_card_macaddress(dev);
  3430. b43_security_init(dev);
  3431. if (!dev->suspend_in_progress)
  3432. b43_rng_init(wl);
  3433. b43_set_status(dev, B43_STAT_INITIALIZED);
  3434. if (!dev->suspend_in_progress)
  3435. b43_leds_init(dev);
  3436. out:
  3437. return err;
  3438. err_chip_exit:
  3439. b43_chip_exit(dev);
  3440. err_kfree_tssitbl:
  3441. if (phy->dyn_tssi_tbl)
  3442. kfree(phy->tssi2dbm);
  3443. err_kfree_lo_control:
  3444. kfree(phy->lo_control);
  3445. phy->lo_control = NULL;
  3446. err_busdown:
  3447. ssb_bus_may_powerdown(bus);
  3448. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3449. return err;
  3450. }
  3451. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3452. struct ieee80211_if_init_conf *conf)
  3453. {
  3454. struct b43_wl *wl = hw_to_b43_wl(hw);
  3455. struct b43_wldev *dev;
  3456. unsigned long flags;
  3457. int err = -EOPNOTSUPP;
  3458. /* TODO: allow WDS/AP devices to coexist */
  3459. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3460. conf->type != IEEE80211_IF_TYPE_STA &&
  3461. conf->type != IEEE80211_IF_TYPE_WDS &&
  3462. conf->type != IEEE80211_IF_TYPE_IBSS)
  3463. return -EOPNOTSUPP;
  3464. mutex_lock(&wl->mutex);
  3465. if (wl->operating)
  3466. goto out_mutex_unlock;
  3467. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3468. dev = wl->current_dev;
  3469. wl->operating = 1;
  3470. wl->vif = conf->vif;
  3471. wl->if_type = conf->type;
  3472. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3473. spin_lock_irqsave(&wl->irq_lock, flags);
  3474. b43_adjust_opmode(dev);
  3475. b43_set_pretbtt(dev);
  3476. b43_set_synth_pu_delay(dev, 0);
  3477. b43_upload_card_macaddress(dev);
  3478. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3479. err = 0;
  3480. out_mutex_unlock:
  3481. mutex_unlock(&wl->mutex);
  3482. return err;
  3483. }
  3484. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3485. struct ieee80211_if_init_conf *conf)
  3486. {
  3487. struct b43_wl *wl = hw_to_b43_wl(hw);
  3488. struct b43_wldev *dev = wl->current_dev;
  3489. unsigned long flags;
  3490. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3491. mutex_lock(&wl->mutex);
  3492. B43_WARN_ON(!wl->operating);
  3493. B43_WARN_ON(wl->vif != conf->vif);
  3494. wl->vif = NULL;
  3495. wl->operating = 0;
  3496. spin_lock_irqsave(&wl->irq_lock, flags);
  3497. b43_adjust_opmode(dev);
  3498. memset(wl->mac_addr, 0, ETH_ALEN);
  3499. b43_upload_card_macaddress(dev);
  3500. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3501. mutex_unlock(&wl->mutex);
  3502. }
  3503. static int b43_op_start(struct ieee80211_hw *hw)
  3504. {
  3505. struct b43_wl *wl = hw_to_b43_wl(hw);
  3506. struct b43_wldev *dev = wl->current_dev;
  3507. int did_init = 0;
  3508. int err = 0;
  3509. bool do_rfkill_exit = 0;
  3510. /* Kill all old instance specific information to make sure
  3511. * the card won't use it in the short timeframe between start
  3512. * and mac80211 reconfiguring it. */
  3513. memset(wl->bssid, 0, ETH_ALEN);
  3514. memset(wl->mac_addr, 0, ETH_ALEN);
  3515. wl->filter_flags = 0;
  3516. wl->radiotap_enabled = 0;
  3517. b43_qos_clear(wl);
  3518. /* First register RFkill.
  3519. * LEDs that are registered later depend on it. */
  3520. b43_rfkill_init(dev);
  3521. mutex_lock(&wl->mutex);
  3522. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3523. err = b43_wireless_core_init(dev);
  3524. if (err) {
  3525. do_rfkill_exit = 1;
  3526. goto out_mutex_unlock;
  3527. }
  3528. did_init = 1;
  3529. }
  3530. if (b43_status(dev) < B43_STAT_STARTED) {
  3531. err = b43_wireless_core_start(dev);
  3532. if (err) {
  3533. if (did_init)
  3534. b43_wireless_core_exit(dev);
  3535. do_rfkill_exit = 1;
  3536. goto out_mutex_unlock;
  3537. }
  3538. }
  3539. out_mutex_unlock:
  3540. mutex_unlock(&wl->mutex);
  3541. if (do_rfkill_exit)
  3542. b43_rfkill_exit(dev);
  3543. return err;
  3544. }
  3545. static void b43_op_stop(struct ieee80211_hw *hw)
  3546. {
  3547. struct b43_wl *wl = hw_to_b43_wl(hw);
  3548. struct b43_wldev *dev = wl->current_dev;
  3549. b43_rfkill_exit(dev);
  3550. cancel_work_sync(&(wl->qos_update_work));
  3551. cancel_work_sync(&(wl->beacon_update_trigger));
  3552. mutex_lock(&wl->mutex);
  3553. if (b43_status(dev) >= B43_STAT_STARTED)
  3554. b43_wireless_core_stop(dev);
  3555. b43_wireless_core_exit(dev);
  3556. mutex_unlock(&wl->mutex);
  3557. }
  3558. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3559. u32 short_retry_limit, u32 long_retry_limit)
  3560. {
  3561. struct b43_wl *wl = hw_to_b43_wl(hw);
  3562. struct b43_wldev *dev;
  3563. int err = 0;
  3564. mutex_lock(&wl->mutex);
  3565. dev = wl->current_dev;
  3566. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3567. err = -ENODEV;
  3568. goto out_unlock;
  3569. }
  3570. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3571. out_unlock:
  3572. mutex_unlock(&wl->mutex);
  3573. return err;
  3574. }
  3575. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3576. {
  3577. struct b43_wl *wl = hw_to_b43_wl(hw);
  3578. struct sk_buff *beacon;
  3579. unsigned long flags;
  3580. /* We could modify the existing beacon and set the aid bit in
  3581. * the TIM field, but that would probably require resizing and
  3582. * moving of data within the beacon template.
  3583. * Simply request a new beacon and let mac80211 do the hard work. */
  3584. beacon = ieee80211_beacon_get(hw, wl->vif);
  3585. if (unlikely(!beacon))
  3586. return -ENOMEM;
  3587. spin_lock_irqsave(&wl->irq_lock, flags);
  3588. b43_update_templates(wl, beacon);
  3589. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3590. return 0;
  3591. }
  3592. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3593. struct sk_buff *beacon)
  3594. {
  3595. struct b43_wl *wl = hw_to_b43_wl(hw);
  3596. unsigned long flags;
  3597. spin_lock_irqsave(&wl->irq_lock, flags);
  3598. b43_update_templates(wl, beacon);
  3599. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3600. return 0;
  3601. }
  3602. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3603. struct ieee80211_vif *vif,
  3604. enum sta_notify_cmd notify_cmd,
  3605. const u8 *addr)
  3606. {
  3607. struct b43_wl *wl = hw_to_b43_wl(hw);
  3608. B43_WARN_ON(!vif || wl->vif != vif);
  3609. }
  3610. static const struct ieee80211_ops b43_hw_ops = {
  3611. .tx = b43_op_tx,
  3612. .conf_tx = b43_op_conf_tx,
  3613. .add_interface = b43_op_add_interface,
  3614. .remove_interface = b43_op_remove_interface,
  3615. .config = b43_op_config,
  3616. .config_interface = b43_op_config_interface,
  3617. .configure_filter = b43_op_configure_filter,
  3618. .set_key = b43_op_set_key,
  3619. .get_stats = b43_op_get_stats,
  3620. .get_tx_stats = b43_op_get_tx_stats,
  3621. .start = b43_op_start,
  3622. .stop = b43_op_stop,
  3623. .set_retry_limit = b43_op_set_retry_limit,
  3624. .set_tim = b43_op_beacon_set_tim,
  3625. .beacon_update = b43_op_ibss_beacon_update,
  3626. .sta_notify = b43_op_sta_notify,
  3627. };
  3628. /* Hard-reset the chip. Do not call this directly.
  3629. * Use b43_controller_restart()
  3630. */
  3631. static void b43_chip_reset(struct work_struct *work)
  3632. {
  3633. struct b43_wldev *dev =
  3634. container_of(work, struct b43_wldev, restart_work);
  3635. struct b43_wl *wl = dev->wl;
  3636. int err = 0;
  3637. int prev_status;
  3638. mutex_lock(&wl->mutex);
  3639. prev_status = b43_status(dev);
  3640. /* Bring the device down... */
  3641. if (prev_status >= B43_STAT_STARTED)
  3642. b43_wireless_core_stop(dev);
  3643. if (prev_status >= B43_STAT_INITIALIZED)
  3644. b43_wireless_core_exit(dev);
  3645. /* ...and up again. */
  3646. if (prev_status >= B43_STAT_INITIALIZED) {
  3647. err = b43_wireless_core_init(dev);
  3648. if (err)
  3649. goto out;
  3650. }
  3651. if (prev_status >= B43_STAT_STARTED) {
  3652. err = b43_wireless_core_start(dev);
  3653. if (err) {
  3654. b43_wireless_core_exit(dev);
  3655. goto out;
  3656. }
  3657. }
  3658. out:
  3659. mutex_unlock(&wl->mutex);
  3660. if (err)
  3661. b43err(wl, "Controller restart FAILED\n");
  3662. else
  3663. b43info(wl, "Controller restarted\n");
  3664. }
  3665. static int b43_setup_bands(struct b43_wldev *dev,
  3666. bool have_2ghz_phy, bool have_5ghz_phy)
  3667. {
  3668. struct ieee80211_hw *hw = dev->wl->hw;
  3669. if (have_2ghz_phy)
  3670. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3671. if (dev->phy.type == B43_PHYTYPE_N) {
  3672. if (have_5ghz_phy)
  3673. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3674. } else {
  3675. if (have_5ghz_phy)
  3676. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3677. }
  3678. dev->phy.supports_2ghz = have_2ghz_phy;
  3679. dev->phy.supports_5ghz = have_5ghz_phy;
  3680. return 0;
  3681. }
  3682. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3683. {
  3684. /* We release firmware that late to not be required to re-request
  3685. * is all the time when we reinit the core. */
  3686. b43_release_firmware(dev);
  3687. }
  3688. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3689. {
  3690. struct b43_wl *wl = dev->wl;
  3691. struct ssb_bus *bus = dev->dev->bus;
  3692. struct pci_dev *pdev = bus->host_pci;
  3693. int err;
  3694. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3695. u32 tmp;
  3696. /* Do NOT do any device initialization here.
  3697. * Do it in wireless_core_init() instead.
  3698. * This function is for gathering basic information about the HW, only.
  3699. * Also some structs may be set up here. But most likely you want to have
  3700. * that in core_init(), too.
  3701. */
  3702. err = ssb_bus_powerup(bus, 0);
  3703. if (err) {
  3704. b43err(wl, "Bus powerup failed\n");
  3705. goto out;
  3706. }
  3707. /* Get the PHY type. */
  3708. if (dev->dev->id.revision >= 5) {
  3709. u32 tmshigh;
  3710. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3711. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3712. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3713. } else
  3714. B43_WARN_ON(1);
  3715. dev->phy.gmode = have_2ghz_phy;
  3716. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3717. b43_wireless_core_reset(dev, tmp);
  3718. err = b43_phy_versioning(dev);
  3719. if (err)
  3720. goto err_powerdown;
  3721. /* Check if this device supports multiband. */
  3722. if (!pdev ||
  3723. (pdev->device != 0x4312 &&
  3724. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3725. /* No multiband support. */
  3726. have_2ghz_phy = 0;
  3727. have_5ghz_phy = 0;
  3728. switch (dev->phy.type) {
  3729. case B43_PHYTYPE_A:
  3730. have_5ghz_phy = 1;
  3731. break;
  3732. case B43_PHYTYPE_G:
  3733. case B43_PHYTYPE_N:
  3734. have_2ghz_phy = 1;
  3735. break;
  3736. default:
  3737. B43_WARN_ON(1);
  3738. }
  3739. }
  3740. if (dev->phy.type == B43_PHYTYPE_A) {
  3741. /* FIXME */
  3742. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3743. err = -EOPNOTSUPP;
  3744. goto err_powerdown;
  3745. }
  3746. if (1 /* disable A-PHY */) {
  3747. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3748. if (dev->phy.type != B43_PHYTYPE_N) {
  3749. have_2ghz_phy = 1;
  3750. have_5ghz_phy = 0;
  3751. }
  3752. }
  3753. dev->phy.gmode = have_2ghz_phy;
  3754. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3755. b43_wireless_core_reset(dev, tmp);
  3756. err = b43_validate_chipaccess(dev);
  3757. if (err)
  3758. goto err_powerdown;
  3759. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3760. if (err)
  3761. goto err_powerdown;
  3762. /* Now set some default "current_dev" */
  3763. if (!wl->current_dev)
  3764. wl->current_dev = dev;
  3765. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3766. b43_radio_turn_off(dev, 1);
  3767. b43_switch_analog(dev, 0);
  3768. ssb_device_disable(dev->dev, 0);
  3769. ssb_bus_may_powerdown(bus);
  3770. out:
  3771. return err;
  3772. err_powerdown:
  3773. ssb_bus_may_powerdown(bus);
  3774. return err;
  3775. }
  3776. static void b43_one_core_detach(struct ssb_device *dev)
  3777. {
  3778. struct b43_wldev *wldev;
  3779. struct b43_wl *wl;
  3780. wldev = ssb_get_drvdata(dev);
  3781. wl = wldev->wl;
  3782. cancel_work_sync(&wldev->restart_work);
  3783. b43_debugfs_remove_device(wldev);
  3784. b43_wireless_core_detach(wldev);
  3785. list_del(&wldev->list);
  3786. wl->nr_devs--;
  3787. ssb_set_drvdata(dev, NULL);
  3788. kfree(wldev);
  3789. }
  3790. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3791. {
  3792. struct b43_wldev *wldev;
  3793. struct pci_dev *pdev;
  3794. int err = -ENOMEM;
  3795. if (!list_empty(&wl->devlist)) {
  3796. /* We are not the first core on this chip. */
  3797. pdev = dev->bus->host_pci;
  3798. /* Only special chips support more than one wireless
  3799. * core, although some of the other chips have more than
  3800. * one wireless core as well. Check for this and
  3801. * bail out early.
  3802. */
  3803. if (!pdev ||
  3804. ((pdev->device != 0x4321) &&
  3805. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3806. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3807. return -ENODEV;
  3808. }
  3809. }
  3810. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3811. if (!wldev)
  3812. goto out;
  3813. wldev->dev = dev;
  3814. wldev->wl = wl;
  3815. b43_set_status(wldev, B43_STAT_UNINIT);
  3816. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3817. tasklet_init(&wldev->isr_tasklet,
  3818. (void (*)(unsigned long))b43_interrupt_tasklet,
  3819. (unsigned long)wldev);
  3820. INIT_LIST_HEAD(&wldev->list);
  3821. err = b43_wireless_core_attach(wldev);
  3822. if (err)
  3823. goto err_kfree_wldev;
  3824. list_add(&wldev->list, &wl->devlist);
  3825. wl->nr_devs++;
  3826. ssb_set_drvdata(dev, wldev);
  3827. b43_debugfs_add_device(wldev);
  3828. out:
  3829. return err;
  3830. err_kfree_wldev:
  3831. kfree(wldev);
  3832. return err;
  3833. }
  3834. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  3835. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  3836. (pdev->device == _device) && \
  3837. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  3838. (pdev->subsystem_device == _subdevice) )
  3839. static void b43_sprom_fixup(struct ssb_bus *bus)
  3840. {
  3841. struct pci_dev *pdev;
  3842. /* boardflags workarounds */
  3843. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3844. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3845. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3846. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3847. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3848. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3849. if (bus->bustype == SSB_BUSTYPE_PCI) {
  3850. pdev = bus->host_pci;
  3851. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  3852. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  3853. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
  3854. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  3855. }
  3856. }
  3857. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3858. {
  3859. struct ieee80211_hw *hw = wl->hw;
  3860. ssb_set_devtypedata(dev, NULL);
  3861. ieee80211_free_hw(hw);
  3862. }
  3863. static int b43_wireless_init(struct ssb_device *dev)
  3864. {
  3865. struct ssb_sprom *sprom = &dev->bus->sprom;
  3866. struct ieee80211_hw *hw;
  3867. struct b43_wl *wl;
  3868. int err = -ENOMEM;
  3869. b43_sprom_fixup(dev->bus);
  3870. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3871. if (!hw) {
  3872. b43err(NULL, "Could not allocate ieee80211 device\n");
  3873. goto out;
  3874. }
  3875. /* fill hw info */
  3876. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3877. IEEE80211_HW_RX_INCLUDES_FCS |
  3878. IEEE80211_HW_SIGNAL_DBM |
  3879. IEEE80211_HW_NOISE_DBM;
  3880. hw->queues = b43_modparam_qos ? 4 : 1;
  3881. SET_IEEE80211_DEV(hw, dev->dev);
  3882. if (is_valid_ether_addr(sprom->et1mac))
  3883. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3884. else
  3885. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3886. /* Get and initialize struct b43_wl */
  3887. wl = hw_to_b43_wl(hw);
  3888. memset(wl, 0, sizeof(*wl));
  3889. wl->hw = hw;
  3890. spin_lock_init(&wl->irq_lock);
  3891. rwlock_init(&wl->tx_lock);
  3892. spin_lock_init(&wl->leds_lock);
  3893. spin_lock_init(&wl->shm_lock);
  3894. mutex_init(&wl->mutex);
  3895. INIT_LIST_HEAD(&wl->devlist);
  3896. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  3897. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  3898. ssb_set_devtypedata(dev, wl);
  3899. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3900. err = 0;
  3901. out:
  3902. return err;
  3903. }
  3904. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3905. {
  3906. struct b43_wl *wl;
  3907. int err;
  3908. int first = 0;
  3909. wl = ssb_get_devtypedata(dev);
  3910. if (!wl) {
  3911. /* Probing the first core. Must setup common struct b43_wl */
  3912. first = 1;
  3913. err = b43_wireless_init(dev);
  3914. if (err)
  3915. goto out;
  3916. wl = ssb_get_devtypedata(dev);
  3917. B43_WARN_ON(!wl);
  3918. }
  3919. err = b43_one_core_attach(dev, wl);
  3920. if (err)
  3921. goto err_wireless_exit;
  3922. if (first) {
  3923. err = ieee80211_register_hw(wl->hw);
  3924. if (err)
  3925. goto err_one_core_detach;
  3926. }
  3927. out:
  3928. return err;
  3929. err_one_core_detach:
  3930. b43_one_core_detach(dev);
  3931. err_wireless_exit:
  3932. if (first)
  3933. b43_wireless_exit(dev, wl);
  3934. return err;
  3935. }
  3936. static void b43_remove(struct ssb_device *dev)
  3937. {
  3938. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3939. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3940. B43_WARN_ON(!wl);
  3941. if (wl->current_dev == wldev)
  3942. ieee80211_unregister_hw(wl->hw);
  3943. b43_one_core_detach(dev);
  3944. if (list_empty(&wl->devlist)) {
  3945. /* Last core on the chip unregistered.
  3946. * We can destroy common struct b43_wl.
  3947. */
  3948. b43_wireless_exit(dev, wl);
  3949. }
  3950. }
  3951. /* Perform a hardware reset. This can be called from any context. */
  3952. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3953. {
  3954. /* Must avoid requeueing, if we are in shutdown. */
  3955. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3956. return;
  3957. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3958. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3959. }
  3960. #ifdef CONFIG_PM
  3961. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3962. {
  3963. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3964. struct b43_wl *wl = wldev->wl;
  3965. b43dbg(wl, "Suspending...\n");
  3966. mutex_lock(&wl->mutex);
  3967. wldev->suspend_in_progress = true;
  3968. wldev->suspend_init_status = b43_status(wldev);
  3969. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3970. b43_wireless_core_stop(wldev);
  3971. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3972. b43_wireless_core_exit(wldev);
  3973. mutex_unlock(&wl->mutex);
  3974. b43dbg(wl, "Device suspended.\n");
  3975. return 0;
  3976. }
  3977. static int b43_resume(struct ssb_device *dev)
  3978. {
  3979. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3980. struct b43_wl *wl = wldev->wl;
  3981. int err = 0;
  3982. b43dbg(wl, "Resuming...\n");
  3983. mutex_lock(&wl->mutex);
  3984. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3985. err = b43_wireless_core_init(wldev);
  3986. if (err) {
  3987. b43err(wl, "Resume failed at core init\n");
  3988. goto out;
  3989. }
  3990. }
  3991. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3992. err = b43_wireless_core_start(wldev);
  3993. if (err) {
  3994. b43_leds_exit(wldev);
  3995. b43_rng_exit(wldev->wl);
  3996. b43_wireless_core_exit(wldev);
  3997. b43err(wl, "Resume failed at core start\n");
  3998. goto out;
  3999. }
  4000. }
  4001. b43dbg(wl, "Device resumed.\n");
  4002. out:
  4003. wldev->suspend_in_progress = false;
  4004. mutex_unlock(&wl->mutex);
  4005. return err;
  4006. }
  4007. #else /* CONFIG_PM */
  4008. # define b43_suspend NULL
  4009. # define b43_resume NULL
  4010. #endif /* CONFIG_PM */
  4011. static struct ssb_driver b43_ssb_driver = {
  4012. .name = KBUILD_MODNAME,
  4013. .id_table = b43_ssb_tbl,
  4014. .probe = b43_probe,
  4015. .remove = b43_remove,
  4016. .suspend = b43_suspend,
  4017. .resume = b43_resume,
  4018. };
  4019. static void b43_print_driverinfo(void)
  4020. {
  4021. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4022. *feat_leds = "", *feat_rfkill = "";
  4023. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4024. feat_pci = "P";
  4025. #endif
  4026. #ifdef CONFIG_B43_PCMCIA
  4027. feat_pcmcia = "M";
  4028. #endif
  4029. #ifdef CONFIG_B43_NPHY
  4030. feat_nphy = "N";
  4031. #endif
  4032. #ifdef CONFIG_B43_LEDS
  4033. feat_leds = "L";
  4034. #endif
  4035. #ifdef CONFIG_B43_RFKILL
  4036. feat_rfkill = "R";
  4037. #endif
  4038. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4039. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4040. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4041. feat_pci, feat_pcmcia, feat_nphy,
  4042. feat_leds, feat_rfkill);
  4043. }
  4044. static int __init b43_init(void)
  4045. {
  4046. int err;
  4047. b43_debugfs_init();
  4048. err = b43_pcmcia_init();
  4049. if (err)
  4050. goto err_dfs_exit;
  4051. err = ssb_driver_register(&b43_ssb_driver);
  4052. if (err)
  4053. goto err_pcmcia_exit;
  4054. b43_print_driverinfo();
  4055. return err;
  4056. err_pcmcia_exit:
  4057. b43_pcmcia_exit();
  4058. err_dfs_exit:
  4059. b43_debugfs_exit();
  4060. return err;
  4061. }
  4062. static void __exit b43_exit(void)
  4063. {
  4064. ssb_driver_unregister(&b43_ssb_driver);
  4065. b43_pcmcia_exit();
  4066. b43_debugfs_exit();
  4067. }
  4068. module_init(b43_init)
  4069. module_exit(b43_exit)