aiutils.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. *
  16. * File contents: support functions for PCI/PCIe
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/delay.h>
  20. #include <linux/pci.h>
  21. #include <defs.h>
  22. #include <chipcommon.h>
  23. #include <brcmu_utils.h>
  24. #include <brcm_hw_ids.h>
  25. #include <soc.h>
  26. #include "types.h"
  27. #include "pub.h"
  28. #include "pmu.h"
  29. #include "srom.h"
  30. #include "nicpci.h"
  31. #include "aiutils.h"
  32. /* slow_clk_ctl */
  33. /* slow clock source mask */
  34. #define SCC_SS_MASK 0x00000007
  35. /* source of slow clock is LPO */
  36. #define SCC_SS_LPO 0x00000000
  37. /* source of slow clock is crystal */
  38. #define SCC_SS_XTAL 0x00000001
  39. /* source of slow clock is PCI */
  40. #define SCC_SS_PCI 0x00000002
  41. /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
  42. #define SCC_LF 0x00000200
  43. /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
  44. #define SCC_LP 0x00000400
  45. /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
  46. #define SCC_FS 0x00000800
  47. /* IgnorePllOffReq, 1/0:
  48. * power logic ignores/honors PLL clock disable requests from core
  49. */
  50. #define SCC_IP 0x00001000
  51. /* XtalControlEn, 1/0:
  52. * power logic does/doesn't disable crystal when appropriate
  53. */
  54. #define SCC_XC 0x00002000
  55. /* XtalPU (RO), 1/0: crystal running/disabled */
  56. #define SCC_XP 0x00004000
  57. /* ClockDivider (SlowClk = 1/(4+divisor)) */
  58. #define SCC_CD_MASK 0xffff0000
  59. #define SCC_CD_SHIFT 16
  60. /* system_clk_ctl */
  61. /* ILPen: Enable Idle Low Power */
  62. #define SYCC_IE 0x00000001
  63. /* ALPen: Enable Active Low Power */
  64. #define SYCC_AE 0x00000002
  65. /* ForcePLLOn */
  66. #define SYCC_FP 0x00000004
  67. /* Force ALP (or HT if ALPen is not set */
  68. #define SYCC_AR 0x00000008
  69. /* Force HT */
  70. #define SYCC_HR 0x00000010
  71. /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
  72. #define SYCC_CD_MASK 0xffff0000
  73. #define SYCC_CD_SHIFT 16
  74. #define CST4329_SPROM_OTP_SEL_MASK 0x00000003
  75. /* OTP is powered up, use def. CIS, no SPROM */
  76. #define CST4329_DEFCIS_SEL 0
  77. /* OTP is powered up, SPROM is present */
  78. #define CST4329_SPROM_SEL 1
  79. /* OTP is powered up, no SPROM */
  80. #define CST4329_OTP_SEL 2
  81. /* OTP is powered down, SPROM is present */
  82. #define CST4329_OTP_PWRDN 3
  83. #define CST4329_SPI_SDIO_MODE_MASK 0x00000004
  84. #define CST4329_SPI_SDIO_MODE_SHIFT 2
  85. /* 43224 chip-specific ChipControl register bits */
  86. #define CCTRL43224_GPIO_TOGGLE 0x8000
  87. /* 12 mA drive strength */
  88. #define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
  89. /* 12 mA drive strength for later 43224s */
  90. #define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
  91. /* 43236 Chip specific ChipStatus register bits */
  92. #define CST43236_SFLASH_MASK 0x00000040
  93. #define CST43236_OTP_MASK 0x00000080
  94. #define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
  95. #define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
  96. #define CST43236_BOOT_MASK 0x00001800
  97. #define CST43236_BOOT_SHIFT 11
  98. #define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
  99. #define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
  100. #define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
  101. #define CST43236_BOOT_FROM_INVALID 3
  102. /* 4331 chip-specific ChipControl register bits */
  103. /* 0 disable */
  104. #define CCTRL4331_BT_COEXIST (1<<0)
  105. /* 0 SECI is disabled (JTAG functional) */
  106. #define CCTRL4331_SECI (1<<1)
  107. /* 0 disable */
  108. #define CCTRL4331_EXT_LNA (1<<2)
  109. /* sprom/gpio13-15 mux */
  110. #define CCTRL4331_SPROM_GPIO13_15 (1<<3)
  111. /* 0 ext pa disable, 1 ext pa enabled */
  112. #define CCTRL4331_EXTPA_EN (1<<4)
  113. /* set drive out GPIO_CLK on sprom_cs pin */
  114. #define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
  115. /* use sprom_cs pin as PCIE mdio interface */
  116. #define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
  117. /* aband extpa will be at gpio2/5 and sprom_dout */
  118. #define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
  119. /* override core control on pipe_AuxClkEnable */
  120. #define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
  121. /* override core control on pipe_AuxPowerDown */
  122. #define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
  123. /* pcie_auxclkenable */
  124. #define CCTRL4331_PCIE_AUXCLKEN (1<<10)
  125. /* pcie_pipe_pllpowerdown */
  126. #define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
  127. /* enable bt_shd0 at gpio4 */
  128. #define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
  129. /* enable bt_shd1 at gpio5 */
  130. #define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
  131. /* 4331 Chip specific ChipStatus register bits */
  132. /* crystal frequency 20/40Mhz */
  133. #define CST4331_XTAL_FREQ 0x00000001
  134. #define CST4331_SPROM_PRESENT 0x00000002
  135. #define CST4331_OTP_PRESENT 0x00000004
  136. #define CST4331_LDO_RF 0x00000008
  137. #define CST4331_LDO_PAR 0x00000010
  138. /* 4319 chip-specific ChipStatus register bits */
  139. #define CST4319_SPI_CPULESSUSB 0x00000001
  140. #define CST4319_SPI_CLK_POL 0x00000002
  141. #define CST4319_SPI_CLK_PH 0x00000008
  142. /* gpio [7:6], SDIO CIS selection */
  143. #define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
  144. #define CST4319_SPROM_OTP_SEL_SHIFT 6
  145. /* use default CIS, OTP is powered up */
  146. #define CST4319_DEFCIS_SEL 0x00000000
  147. /* use SPROM, OTP is powered up */
  148. #define CST4319_SPROM_SEL 0x00000040
  149. /* use OTP, OTP is powered up */
  150. #define CST4319_OTP_SEL 0x00000080
  151. /* use SPROM, OTP is powered down */
  152. #define CST4319_OTP_PWRDN 0x000000c0
  153. /* gpio [8], sdio/usb mode */
  154. #define CST4319_SDIO_USB_MODE 0x00000100
  155. #define CST4319_REMAP_SEL_MASK 0x00000600
  156. #define CST4319_ILPDIV_EN 0x00000800
  157. #define CST4319_XTAL_PD_POL 0x00001000
  158. #define CST4319_LPO_SEL 0x00002000
  159. #define CST4319_RES_INIT_MODE 0x0000c000
  160. /* PALDO is configured with external PNP */
  161. #define CST4319_PALDO_EXTPNP 0x00010000
  162. #define CST4319_CBUCK_MODE_MASK 0x00060000
  163. #define CST4319_CBUCK_MODE_BURST 0x00020000
  164. #define CST4319_CBUCK_MODE_LPBURST 0x00060000
  165. #define CST4319_RCAL_VALID 0x01000000
  166. #define CST4319_RCAL_VALUE_MASK 0x3e000000
  167. #define CST4319_RCAL_VALUE_SHIFT 25
  168. /* 4336 chip-specific ChipStatus register bits */
  169. #define CST4336_SPI_MODE_MASK 0x00000001
  170. #define CST4336_SPROM_PRESENT 0x00000002
  171. #define CST4336_OTP_PRESENT 0x00000004
  172. #define CST4336_ARMREMAP_0 0x00000008
  173. #define CST4336_ILPDIV_EN_MASK 0x00000010
  174. #define CST4336_ILPDIV_EN_SHIFT 4
  175. #define CST4336_XTAL_PD_POL_MASK 0x00000020
  176. #define CST4336_XTAL_PD_POL_SHIFT 5
  177. #define CST4336_LPO_SEL_MASK 0x00000040
  178. #define CST4336_LPO_SEL_SHIFT 6
  179. #define CST4336_RES_INIT_MODE_MASK 0x00000180
  180. #define CST4336_RES_INIT_MODE_SHIFT 7
  181. #define CST4336_CBUCK_MODE_MASK 0x00000600
  182. #define CST4336_CBUCK_MODE_SHIFT 9
  183. /* 4313 chip-specific ChipStatus register bits */
  184. #define CST4313_SPROM_PRESENT 1
  185. #define CST4313_OTP_PRESENT 2
  186. #define CST4313_SPROM_OTP_SEL_MASK 0x00000002
  187. #define CST4313_SPROM_OTP_SEL_SHIFT 0
  188. /* 4313 Chip specific ChipControl register bits */
  189. /* 12 mA drive strengh for later 4313 */
  190. #define CCTRL_4313_12MA_LED_DRIVE 0x00000007
  191. /* Manufacturer Ids */
  192. #define MFGID_ARM 0x43b
  193. #define MFGID_BRCM 0x4bf
  194. #define MFGID_MIPS 0x4a7
  195. /* Enumeration ROM registers */
  196. #define ER_EROMENTRY 0x000
  197. #define ER_REMAPCONTROL 0xe00
  198. #define ER_REMAPSELECT 0xe04
  199. #define ER_MASTERSELECT 0xe10
  200. #define ER_ITCR 0xf00
  201. #define ER_ITIP 0xf04
  202. /* Erom entries */
  203. #define ER_TAG 0xe
  204. #define ER_TAG1 0x6
  205. #define ER_VALID 1
  206. #define ER_CI 0
  207. #define ER_MP 2
  208. #define ER_ADD 4
  209. #define ER_END 0xe
  210. #define ER_BAD 0xffffffff
  211. /* EROM CompIdentA */
  212. #define CIA_MFG_MASK 0xfff00000
  213. #define CIA_MFG_SHIFT 20
  214. #define CIA_CID_MASK 0x000fff00
  215. #define CIA_CID_SHIFT 8
  216. #define CIA_CCL_MASK 0x000000f0
  217. #define CIA_CCL_SHIFT 4
  218. /* EROM CompIdentB */
  219. #define CIB_REV_MASK 0xff000000
  220. #define CIB_REV_SHIFT 24
  221. #define CIB_NSW_MASK 0x00f80000
  222. #define CIB_NSW_SHIFT 19
  223. #define CIB_NMW_MASK 0x0007c000
  224. #define CIB_NMW_SHIFT 14
  225. #define CIB_NSP_MASK 0x00003e00
  226. #define CIB_NSP_SHIFT 9
  227. #define CIB_NMP_MASK 0x000001f0
  228. #define CIB_NMP_SHIFT 4
  229. /* EROM AddrDesc */
  230. #define AD_ADDR_MASK 0xfffff000
  231. #define AD_SP_MASK 0x00000f00
  232. #define AD_SP_SHIFT 8
  233. #define AD_ST_MASK 0x000000c0
  234. #define AD_ST_SHIFT 6
  235. #define AD_ST_SLAVE 0x00000000
  236. #define AD_ST_BRIDGE 0x00000040
  237. #define AD_ST_SWRAP 0x00000080
  238. #define AD_ST_MWRAP 0x000000c0
  239. #define AD_SZ_MASK 0x00000030
  240. #define AD_SZ_SHIFT 4
  241. #define AD_SZ_4K 0x00000000
  242. #define AD_SZ_8K 0x00000010
  243. #define AD_SZ_16K 0x00000020
  244. #define AD_SZ_SZD 0x00000030
  245. #define AD_AG32 0x00000008
  246. #define AD_ADDR_ALIGN 0x00000fff
  247. #define AD_SZ_BASE 0x00001000 /* 4KB */
  248. /* EROM SizeDesc */
  249. #define SD_SZ_MASK 0xfffff000
  250. #define SD_SG32 0x00000008
  251. #define SD_SZ_ALIGN 0x00000fff
  252. /* PCI config space bit 4 for 4306c0 slow clock source */
  253. #define PCI_CFG_GPIO_SCS 0x10
  254. /* PCI config space GPIO 14 for Xtal power-up */
  255. #define PCI_CFG_GPIO_XTAL 0x40
  256. /* PCI config space GPIO 15 for PLL power-down */
  257. #define PCI_CFG_GPIO_PLL 0x80
  258. /* power control defines */
  259. #define PLL_DELAY 150 /* us pll on delay */
  260. #define FREF_DELAY 200 /* us fref change delay */
  261. #define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
  262. /* resetctrl */
  263. #define AIRC_RESET 1
  264. #define NOREV -1 /* Invalid rev */
  265. /* GPIO Based LED powersave defines */
  266. #define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
  267. #define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
  268. /* When Srom support present, fields in sromcontrol */
  269. #define SRC_START 0x80000000
  270. #define SRC_BUSY 0x80000000
  271. #define SRC_OPCODE 0x60000000
  272. #define SRC_OP_READ 0x00000000
  273. #define SRC_OP_WRITE 0x20000000
  274. #define SRC_OP_WRDIS 0x40000000
  275. #define SRC_OP_WREN 0x60000000
  276. #define SRC_OTPSEL 0x00000010
  277. #define SRC_LOCK 0x00000008
  278. #define SRC_SIZE_MASK 0x00000006
  279. #define SRC_SIZE_1K 0x00000000
  280. #define SRC_SIZE_4K 0x00000002
  281. #define SRC_SIZE_16K 0x00000004
  282. #define SRC_SIZE_SHIFT 1
  283. #define SRC_PRESENT 0x00000001
  284. /* External PA enable mask */
  285. #define GPIO_CTRL_EPA_EN_MASK 0x40
  286. #define DEFAULT_GPIOTIMERVAL \
  287. ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
  288. #define BADIDX (SI_MAXCORES + 1)
  289. #define IS_SIM(chippkg) \
  290. ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
  291. #define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
  292. #define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
  293. #define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
  294. #ifdef BCMDBG
  295. #define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  296. #else
  297. #define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
  298. #endif /* BCMDBG */
  299. #define GOODCOREADDR(x, b) \
  300. (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
  301. IS_ALIGNED((x), SI_CORE_SIZE))
  302. struct aidmp {
  303. u32 oobselina30; /* 0x000 */
  304. u32 oobselina74; /* 0x004 */
  305. u32 PAD[6];
  306. u32 oobselinb30; /* 0x020 */
  307. u32 oobselinb74; /* 0x024 */
  308. u32 PAD[6];
  309. u32 oobselinc30; /* 0x040 */
  310. u32 oobselinc74; /* 0x044 */
  311. u32 PAD[6];
  312. u32 oobselind30; /* 0x060 */
  313. u32 oobselind74; /* 0x064 */
  314. u32 PAD[38];
  315. u32 oobselouta30; /* 0x100 */
  316. u32 oobselouta74; /* 0x104 */
  317. u32 PAD[6];
  318. u32 oobseloutb30; /* 0x120 */
  319. u32 oobseloutb74; /* 0x124 */
  320. u32 PAD[6];
  321. u32 oobseloutc30; /* 0x140 */
  322. u32 oobseloutc74; /* 0x144 */
  323. u32 PAD[6];
  324. u32 oobseloutd30; /* 0x160 */
  325. u32 oobseloutd74; /* 0x164 */
  326. u32 PAD[38];
  327. u32 oobsynca; /* 0x200 */
  328. u32 oobseloutaen; /* 0x204 */
  329. u32 PAD[6];
  330. u32 oobsyncb; /* 0x220 */
  331. u32 oobseloutben; /* 0x224 */
  332. u32 PAD[6];
  333. u32 oobsyncc; /* 0x240 */
  334. u32 oobseloutcen; /* 0x244 */
  335. u32 PAD[6];
  336. u32 oobsyncd; /* 0x260 */
  337. u32 oobseloutden; /* 0x264 */
  338. u32 PAD[38];
  339. u32 oobaextwidth; /* 0x300 */
  340. u32 oobainwidth; /* 0x304 */
  341. u32 oobaoutwidth; /* 0x308 */
  342. u32 PAD[5];
  343. u32 oobbextwidth; /* 0x320 */
  344. u32 oobbinwidth; /* 0x324 */
  345. u32 oobboutwidth; /* 0x328 */
  346. u32 PAD[5];
  347. u32 oobcextwidth; /* 0x340 */
  348. u32 oobcinwidth; /* 0x344 */
  349. u32 oobcoutwidth; /* 0x348 */
  350. u32 PAD[5];
  351. u32 oobdextwidth; /* 0x360 */
  352. u32 oobdinwidth; /* 0x364 */
  353. u32 oobdoutwidth; /* 0x368 */
  354. u32 PAD[37];
  355. u32 ioctrlset; /* 0x400 */
  356. u32 ioctrlclear; /* 0x404 */
  357. u32 ioctrl; /* 0x408 */
  358. u32 PAD[61];
  359. u32 iostatus; /* 0x500 */
  360. u32 PAD[127];
  361. u32 ioctrlwidth; /* 0x700 */
  362. u32 iostatuswidth; /* 0x704 */
  363. u32 PAD[62];
  364. u32 resetctrl; /* 0x800 */
  365. u32 resetstatus; /* 0x804 */
  366. u32 resetreadid; /* 0x808 */
  367. u32 resetwriteid; /* 0x80c */
  368. u32 PAD[60];
  369. u32 errlogctrl; /* 0x900 */
  370. u32 errlogdone; /* 0x904 */
  371. u32 errlogstatus; /* 0x908 */
  372. u32 errlogaddrlo; /* 0x90c */
  373. u32 errlogaddrhi; /* 0x910 */
  374. u32 errlogid; /* 0x914 */
  375. u32 errloguser; /* 0x918 */
  376. u32 errlogflags; /* 0x91c */
  377. u32 PAD[56];
  378. u32 intstatus; /* 0xa00 */
  379. u32 PAD[127];
  380. u32 config; /* 0xe00 */
  381. u32 PAD[63];
  382. u32 itcr; /* 0xf00 */
  383. u32 PAD[3];
  384. u32 itipooba; /* 0xf10 */
  385. u32 itipoobb; /* 0xf14 */
  386. u32 itipoobc; /* 0xf18 */
  387. u32 itipoobd; /* 0xf1c */
  388. u32 PAD[4];
  389. u32 itipoobaout; /* 0xf30 */
  390. u32 itipoobbout; /* 0xf34 */
  391. u32 itipoobcout; /* 0xf38 */
  392. u32 itipoobdout; /* 0xf3c */
  393. u32 PAD[4];
  394. u32 itopooba; /* 0xf50 */
  395. u32 itopoobb; /* 0xf54 */
  396. u32 itopoobc; /* 0xf58 */
  397. u32 itopoobd; /* 0xf5c */
  398. u32 PAD[4];
  399. u32 itopoobain; /* 0xf70 */
  400. u32 itopoobbin; /* 0xf74 */
  401. u32 itopoobcin; /* 0xf78 */
  402. u32 itopoobdin; /* 0xf7c */
  403. u32 PAD[4];
  404. u32 itopreset; /* 0xf90 */
  405. u32 PAD[15];
  406. u32 peripherialid4; /* 0xfd0 */
  407. u32 peripherialid5; /* 0xfd4 */
  408. u32 peripherialid6; /* 0xfd8 */
  409. u32 peripherialid7; /* 0xfdc */
  410. u32 peripherialid0; /* 0xfe0 */
  411. u32 peripherialid1; /* 0xfe4 */
  412. u32 peripherialid2; /* 0xfe8 */
  413. u32 peripherialid3; /* 0xfec */
  414. u32 componentid0; /* 0xff0 */
  415. u32 componentid1; /* 0xff4 */
  416. u32 componentid2; /* 0xff8 */
  417. u32 componentid3; /* 0xffc */
  418. };
  419. /* return true if PCIE capability exists in the pci config space */
  420. static bool ai_ispcie(struct si_info *sii)
  421. {
  422. u8 cap_ptr;
  423. cap_ptr =
  424. pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
  425. NULL);
  426. if (!cap_ptr)
  427. return false;
  428. return true;
  429. }
  430. static bool ai_buscore_prep(struct si_info *sii)
  431. {
  432. /* kludge to enable the clock on the 4306 which lacks a slowclock */
  433. if (!ai_ispcie(sii))
  434. ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
  435. return true;
  436. }
  437. static bool
  438. ai_buscore_setup(struct si_info *sii, struct bcma_device *cc)
  439. {
  440. struct bcma_device *pci = NULL;
  441. struct bcma_device *pcie = NULL;
  442. struct bcma_device *core;
  443. /* no cores found, bail out */
  444. if (cc->bus->nr_cores == 0)
  445. return false;
  446. /* get chipcommon rev */
  447. sii->pub.ccrev = cc->id.rev;
  448. /* get chipcommon chipstatus */
  449. if (ai_get_ccrev(&sii->pub) >= 11)
  450. sii->chipst = bcma_read32(cc, CHIPCREGOFFS(chipstatus));
  451. /* get chipcommon capabilites */
  452. sii->pub.cccaps = bcma_read32(cc, CHIPCREGOFFS(capabilities));
  453. /* get pmu rev and caps */
  454. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  455. sii->pub.pmucaps = bcma_read32(cc,
  456. CHIPCREGOFFS(pmucapabilities));
  457. sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
  458. }
  459. /* figure out buscore */
  460. list_for_each_entry(core, &cc->bus->cores, list) {
  461. uint cid, crev;
  462. cid = core->id.id;
  463. crev = core->id.rev;
  464. if (cid == PCI_CORE_ID) {
  465. pci = core;
  466. } else if (cid == PCIE_CORE_ID) {
  467. pcie = core;
  468. }
  469. }
  470. if (pci && pcie) {
  471. if (ai_ispcie(sii))
  472. pci = NULL;
  473. else
  474. pcie = NULL;
  475. }
  476. if (pci) {
  477. sii->buscore = pci;
  478. } else if (pcie) {
  479. sii->buscore = pcie;
  480. }
  481. /* fixup necessary chip/core configurations */
  482. if (!sii->pch) {
  483. sii->pch = pcicore_init(&sii->pub, sii->icbus->drv_pci.core);
  484. if (sii->pch == NULL)
  485. return false;
  486. }
  487. if (ai_pci_fixcfg(&sii->pub))
  488. return false;
  489. return true;
  490. }
  491. /*
  492. * get boardtype and boardrev
  493. */
  494. static __used void ai_nvram_process(struct si_info *sii)
  495. {
  496. uint w = 0;
  497. /* do a pci config read to get subsystem id and subvendor id */
  498. pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
  499. sii->pub.boardvendor = w & 0xffff;
  500. sii->pub.boardtype = (w >> 16) & 0xffff;
  501. }
  502. static struct si_info *ai_doattach(struct si_info *sii,
  503. struct bcma_bus *pbus)
  504. {
  505. struct si_pub *sih = &sii->pub;
  506. u32 w, savewin;
  507. struct bcma_device *cc;
  508. uint socitype;
  509. memset((unsigned char *) sii, 0, sizeof(struct si_info));
  510. savewin = 0;
  511. sii->icbus = pbus;
  512. sii->pcibus = pbus->host_pci;
  513. /* switch to Chipcommon core */
  514. cc = pbus->drv_cc.core;
  515. /* bus/core/clk setup for register access */
  516. if (!ai_buscore_prep(sii))
  517. return NULL;
  518. /*
  519. * ChipID recognition.
  520. * We assume we can read chipid at offset 0 from the regs arg.
  521. * If we add other chiptypes (or if we need to support old sdio
  522. * hosts w/o chipcommon), some way of recognizing them needs to
  523. * be added here.
  524. */
  525. w = bcma_read32(cc, CHIPCREGOFFS(chipid));
  526. socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  527. /* Might as wll fill in chip id rev & pkg */
  528. sih->chip = w & CID_ID_MASK;
  529. sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
  530. sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
  531. /* scan for cores */
  532. if (socitype != SOCI_AI)
  533. return NULL;
  534. SI_MSG("Found chip type AI (0x%08x)\n", w);
  535. if (!ai_buscore_setup(sii, cc))
  536. goto exit;
  537. /* Init nvram from sprom/otp if they exist */
  538. if (srom_var_init(&sii->pub))
  539. goto exit;
  540. ai_nvram_process(sii);
  541. /* === NVRAM, clock is ready === */
  542. bcma_write32(cc, CHIPCREGOFFS(gpiopullup), 0);
  543. bcma_write32(cc, CHIPCREGOFFS(gpiopulldown), 0);
  544. /* PMU specific initializations */
  545. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  546. si_pmu_init(sih);
  547. (void)si_pmu_measure_alpclk(sih);
  548. si_pmu_res_init(sih);
  549. }
  550. /* setup the GPIO based LED powersave register */
  551. w = getintvar(sih, BRCMS_SROM_LEDDC);
  552. if (w == 0)
  553. w = DEFAULT_GPIOTIMERVAL;
  554. ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
  555. ~0, w);
  556. if (PCIE(sih))
  557. pcicore_attach(sii->pch, SI_DOATTACH);
  558. if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
  559. /*
  560. * enable 12 mA drive strenth for 43224 and
  561. * set chipControl register bit 15
  562. */
  563. if (ai_get_chiprev(sih) == 0) {
  564. SI_MSG("Applying 43224A0 WARs\n");
  565. ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
  566. CCTRL43224_GPIO_TOGGLE,
  567. CCTRL43224_GPIO_TOGGLE);
  568. si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
  569. CCTRL_43224A0_12MA_LED_DRIVE);
  570. }
  571. if (ai_get_chiprev(sih) >= 1) {
  572. SI_MSG("Applying 43224B0+ WARs\n");
  573. si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
  574. CCTRL_43224B0_12MA_LED_DRIVE);
  575. }
  576. }
  577. if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
  578. /*
  579. * enable 12 mA drive strenth for 4313 and
  580. * set chipControl register bit 1
  581. */
  582. SI_MSG("Applying 4313 WARs\n");
  583. si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
  584. CCTRL_4313_12MA_LED_DRIVE);
  585. }
  586. return sii;
  587. exit:
  588. if (sii->pch)
  589. pcicore_deinit(sii->pch);
  590. sii->pch = NULL;
  591. return NULL;
  592. }
  593. /*
  594. * Allocate a si handle and do the attach.
  595. */
  596. struct si_pub *
  597. ai_attach(struct bcma_bus *pbus)
  598. {
  599. struct si_info *sii;
  600. /* alloc struct si_info */
  601. sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
  602. if (sii == NULL)
  603. return NULL;
  604. if (ai_doattach(sii, pbus) == NULL) {
  605. kfree(sii);
  606. return NULL;
  607. }
  608. return (struct si_pub *) sii;
  609. }
  610. /* may be called with core in reset */
  611. void ai_detach(struct si_pub *sih)
  612. {
  613. struct si_info *sii;
  614. struct si_pub *si_local = NULL;
  615. memcpy(&si_local, &sih, sizeof(struct si_pub **));
  616. sii = (struct si_info *)sih;
  617. if (sii == NULL)
  618. return;
  619. if (sii->pch)
  620. pcicore_deinit(sii->pch);
  621. sii->pch = NULL;
  622. srom_free_vars(sih);
  623. kfree(sii);
  624. }
  625. /* return index of coreid or BADIDX if not found */
  626. struct bcma_device *ai_findcore(struct si_pub *sih, u16 coreid, u16 coreunit)
  627. {
  628. struct bcma_device *core;
  629. struct si_info *sii;
  630. uint found;
  631. sii = (struct si_info *)sih;
  632. found = 0;
  633. list_for_each_entry(core, &sii->icbus->cores, list)
  634. if (core->id.id == coreid) {
  635. if (found == coreunit)
  636. return core;
  637. found++;
  638. }
  639. return NULL;
  640. }
  641. /*
  642. * read/modify chipcommon core register.
  643. */
  644. uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
  645. {
  646. struct bcma_device *cc;
  647. u32 w;
  648. struct si_info *sii;
  649. sii = (struct si_info *)sih;
  650. cc = sii->icbus->drv_cc.core;
  651. /* mask and set */
  652. if (mask || val) {
  653. bcma_maskset32(cc, regoff, ~mask, val);
  654. }
  655. /* readback */
  656. w = bcma_read32(cc, regoff);
  657. return w;
  658. }
  659. /* return the slow clock source - LPO, XTAL, or PCI */
  660. static uint ai_slowclk_src(struct si_pub *sih, struct bcma_device *cc)
  661. {
  662. struct si_info *sii;
  663. u32 val;
  664. sii = (struct si_info *)sih;
  665. if (ai_get_ccrev(&sii->pub) < 6) {
  666. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
  667. &val);
  668. if (val & PCI_CFG_GPIO_SCS)
  669. return SCC_SS_PCI;
  670. return SCC_SS_XTAL;
  671. } else if (ai_get_ccrev(&sii->pub) < 10) {
  672. return bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  673. SCC_SS_MASK;
  674. } else /* Insta-clock */
  675. return SCC_SS_XTAL;
  676. }
  677. /*
  678. * return the ILP (slowclock) min or max frequency
  679. * precondition: we've established the chip has dynamic clk control
  680. */
  681. static uint ai_slowclk_freq(struct si_pub *sih, bool max_freq,
  682. struct bcma_device *cc)
  683. {
  684. u32 slowclk;
  685. uint div;
  686. slowclk = ai_slowclk_src(sih, cc);
  687. if (ai_get_ccrev(sih) < 6) {
  688. if (slowclk == SCC_SS_PCI)
  689. return max_freq ? (PCIMAXFREQ / 64)
  690. : (PCIMINFREQ / 64);
  691. else
  692. return max_freq ? (XTALMAXFREQ / 32)
  693. : (XTALMINFREQ / 32);
  694. } else if (ai_get_ccrev(sih) < 10) {
  695. div = 4 *
  696. (((bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  697. SCC_CD_MASK) >> SCC_CD_SHIFT) + 1);
  698. if (slowclk == SCC_SS_LPO)
  699. return max_freq ? LPOMAXFREQ : LPOMINFREQ;
  700. else if (slowclk == SCC_SS_XTAL)
  701. return max_freq ? (XTALMAXFREQ / div)
  702. : (XTALMINFREQ / div);
  703. else if (slowclk == SCC_SS_PCI)
  704. return max_freq ? (PCIMAXFREQ / div)
  705. : (PCIMINFREQ / div);
  706. } else {
  707. /* Chipc rev 10 is InstaClock */
  708. div = bcma_read32(cc, CHIPCREGOFFS(system_clk_ctl));
  709. div = 4 * ((div >> SYCC_CD_SHIFT) + 1);
  710. return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
  711. }
  712. return 0;
  713. }
  714. static void
  715. ai_clkctl_setdelay(struct si_pub *sih, struct bcma_device *cc)
  716. {
  717. uint slowmaxfreq, pll_delay, slowclk;
  718. uint pll_on_delay, fref_sel_delay;
  719. pll_delay = PLL_DELAY;
  720. /*
  721. * If the slow clock is not sourced by the xtal then
  722. * add the xtal_on_delay since the xtal will also be
  723. * powered down by dynamic clk control logic.
  724. */
  725. slowclk = ai_slowclk_src(sih, cc);
  726. if (slowclk != SCC_SS_XTAL)
  727. pll_delay += XTAL_ON_DELAY;
  728. /* Starting with 4318 it is ILP that is used for the delays */
  729. slowmaxfreq =
  730. ai_slowclk_freq(sih,
  731. (ai_get_ccrev(sih) >= 10) ? false : true, cc);
  732. pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
  733. fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
  734. bcma_write32(cc, CHIPCREGOFFS(pll_on_delay), pll_on_delay);
  735. bcma_write32(cc, CHIPCREGOFFS(fref_sel_delay), fref_sel_delay);
  736. }
  737. /* initialize power control delay registers */
  738. void ai_clkctl_init(struct si_pub *sih)
  739. {
  740. struct bcma_device *cc;
  741. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  742. return;
  743. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  744. if (cc == NULL)
  745. return;
  746. /* set all Instaclk chip ILP to 1 MHz */
  747. if (ai_get_ccrev(sih) >= 10)
  748. bcma_maskset32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_CD_MASK,
  749. (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
  750. ai_clkctl_setdelay(sih, cc);
  751. }
  752. /*
  753. * return the value suitable for writing to the
  754. * dot11 core FAST_PWRUP_DELAY register
  755. */
  756. u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
  757. {
  758. struct si_info *sii;
  759. struct bcma_device *cc;
  760. uint slowminfreq;
  761. u16 fpdelay;
  762. sii = (struct si_info *)sih;
  763. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  764. fpdelay = si_pmu_fast_pwrup_delay(sih);
  765. return fpdelay;
  766. }
  767. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  768. return 0;
  769. fpdelay = 0;
  770. cc = ai_findcore(sih, CC_CORE_ID, 0);
  771. if (cc) {
  772. slowminfreq = ai_slowclk_freq(sih, false, cc);
  773. fpdelay = (((bcma_read32(cc, CHIPCREGOFFS(pll_on_delay)) + 2)
  774. * 1000000) + (slowminfreq - 1)) / slowminfreq;
  775. }
  776. return fpdelay;
  777. }
  778. /* turn primary xtal and/or pll off/on */
  779. int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
  780. {
  781. struct si_info *sii;
  782. u32 in, out, outen;
  783. sii = (struct si_info *)sih;
  784. /* pcie core doesn't have any mapping to control the xtal pu */
  785. if (PCIE(sih))
  786. return -1;
  787. pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
  788. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
  789. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
  790. /*
  791. * Avoid glitching the clock if GPRS is already using it.
  792. * We can't actually read the state of the PLLPD so we infer it
  793. * by the value of XTAL_PU which *is* readable via gpioin.
  794. */
  795. if (on && (in & PCI_CFG_GPIO_XTAL))
  796. return 0;
  797. if (what & XTAL)
  798. outen |= PCI_CFG_GPIO_XTAL;
  799. if (what & PLL)
  800. outen |= PCI_CFG_GPIO_PLL;
  801. if (on) {
  802. /* turn primary xtal on */
  803. if (what & XTAL) {
  804. out |= PCI_CFG_GPIO_XTAL;
  805. if (what & PLL)
  806. out |= PCI_CFG_GPIO_PLL;
  807. pci_write_config_dword(sii->pcibus,
  808. PCI_GPIO_OUT, out);
  809. pci_write_config_dword(sii->pcibus,
  810. PCI_GPIO_OUTEN, outen);
  811. udelay(XTAL_ON_DELAY);
  812. }
  813. /* turn pll on */
  814. if (what & PLL) {
  815. out &= ~PCI_CFG_GPIO_PLL;
  816. pci_write_config_dword(sii->pcibus,
  817. PCI_GPIO_OUT, out);
  818. mdelay(2);
  819. }
  820. } else {
  821. if (what & XTAL)
  822. out &= ~PCI_CFG_GPIO_XTAL;
  823. if (what & PLL)
  824. out |= PCI_CFG_GPIO_PLL;
  825. pci_write_config_dword(sii->pcibus,
  826. PCI_GPIO_OUT, out);
  827. pci_write_config_dword(sii->pcibus,
  828. PCI_GPIO_OUTEN, outen);
  829. }
  830. return 0;
  831. }
  832. /* clk control mechanism through chipcommon, no policy checking */
  833. static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
  834. {
  835. struct bcma_device *cc;
  836. u32 scc;
  837. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  838. if (ai_get_ccrev(&sii->pub) < 6)
  839. return false;
  840. cc = ai_findcore(&sii->pub, BCMA_CORE_CHIPCOMMON, 0);
  841. if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
  842. (ai_get_ccrev(&sii->pub) < 20))
  843. return mode == CLK_FAST;
  844. switch (mode) {
  845. case CLK_FAST: /* FORCEHT, fast (pll) clock */
  846. if (ai_get_ccrev(&sii->pub) < 10) {
  847. /*
  848. * don't forget to force xtal back
  849. * on before we clear SCC_DYN_XTAL..
  850. */
  851. ai_clkctl_xtal(&sii->pub, XTAL, ON);
  852. bcma_maskset32(cc, CHIPCREGOFFS(slow_clk_ctl),
  853. (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
  854. } else if (ai_get_ccrev(&sii->pub) < 20) {
  855. bcma_set32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_HR);
  856. } else {
  857. bcma_set32(cc, CHIPCREGOFFS(clk_ctl_st), CCS_FORCEHT);
  858. }
  859. /* wait for the PLL */
  860. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  861. u32 htavail = CCS_HTAVAIL;
  862. SPINWAIT(((bcma_read32(cc, CHIPCREGOFFS(clk_ctl_st)) &
  863. htavail) == 0), PMU_MAX_TRANSITION_DLY);
  864. } else {
  865. udelay(PLL_DELAY);
  866. }
  867. break;
  868. case CLK_DYNAMIC: /* enable dynamic clock control */
  869. if (ai_get_ccrev(&sii->pub) < 10) {
  870. scc = bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl));
  871. scc &= ~(SCC_FS | SCC_IP | SCC_XC);
  872. if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
  873. scc |= SCC_XC;
  874. bcma_write32(cc, CHIPCREGOFFS(slow_clk_ctl), scc);
  875. /*
  876. * for dynamic control, we have to
  877. * release our xtal_pu "force on"
  878. */
  879. if (scc & SCC_XC)
  880. ai_clkctl_xtal(&sii->pub, XTAL, OFF);
  881. } else if (ai_get_ccrev(&sii->pub) < 20) {
  882. /* Instaclock */
  883. bcma_mask32(cc, CHIPCREGOFFS(system_clk_ctl), ~SYCC_HR);
  884. } else {
  885. bcma_mask32(cc, CHIPCREGOFFS(clk_ctl_st), ~CCS_FORCEHT);
  886. }
  887. break;
  888. default:
  889. break;
  890. }
  891. return mode == CLK_FAST;
  892. }
  893. /*
  894. * clock control policy function throught chipcommon
  895. *
  896. * set dynamic clk control mode (forceslow, forcefast, dynamic)
  897. * returns true if we are forcing fast clock
  898. * this is a wrapper over the next internal function
  899. * to allow flexible policy settings for outside caller
  900. */
  901. bool ai_clkctl_cc(struct si_pub *sih, uint mode)
  902. {
  903. struct si_info *sii;
  904. sii = (struct si_info *)sih;
  905. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  906. if (ai_get_ccrev(sih) < 6)
  907. return false;
  908. if (PCI_FORCEHT(sih))
  909. return mode == CLK_FAST;
  910. return _ai_clkctl_cc(sii, mode);
  911. }
  912. void ai_pci_up(struct si_pub *sih)
  913. {
  914. struct si_info *sii;
  915. sii = (struct si_info *)sih;
  916. if (PCI_FORCEHT(sih))
  917. _ai_clkctl_cc(sii, CLK_FAST);
  918. if (PCIE(sih))
  919. pcicore_up(sii->pch, SI_PCIUP);
  920. }
  921. /* Unconfigure and/or apply various WARs when system is going to sleep mode */
  922. void ai_pci_sleep(struct si_pub *sih)
  923. {
  924. struct si_info *sii;
  925. sii = (struct si_info *)sih;
  926. pcicore_sleep(sii->pch);
  927. }
  928. /* Unconfigure and/or apply various WARs when going down */
  929. void ai_pci_down(struct si_pub *sih)
  930. {
  931. struct si_info *sii;
  932. sii = (struct si_info *)sih;
  933. /* release FORCEHT since chip is going to "down" state */
  934. if (PCI_FORCEHT(sih))
  935. _ai_clkctl_cc(sii, CLK_DYNAMIC);
  936. pcicore_down(sii->pch, SI_PCIDOWN);
  937. }
  938. /*
  939. * Configure the pci core for pci client (NIC) action
  940. * coremask is the bitvec of cores by index to be enabled.
  941. */
  942. void ai_pci_setup(struct si_pub *sih, uint coremask)
  943. {
  944. struct si_info *sii;
  945. u32 w;
  946. sii = (struct si_info *)sih;
  947. /*
  948. * Enable sb->pci interrupts. Assume
  949. * PCI rev 2.3 support was added in pci core rev 6 and things changed..
  950. */
  951. if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
  952. /* pci config write to set this core bit in PCIIntMask */
  953. pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
  954. w |= (coremask << PCI_SBIM_SHIFT);
  955. pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
  956. }
  957. if (PCI(sih)) {
  958. pcicore_pci_setup(sii->pch);
  959. }
  960. }
  961. /*
  962. * Fixup SROMless PCI device's configuration.
  963. * The current core may be changed upon return.
  964. */
  965. int ai_pci_fixcfg(struct si_pub *sih)
  966. {
  967. struct si_info *sii = (struct si_info *)sih;
  968. /* Fixup PI in SROM shadow area to enable the correct PCI core access */
  969. /* check 'pi' is correct and fix it if not */
  970. pcicore_fixcfg(sii->pch);
  971. pcicore_hwup(sii->pch);
  972. return 0;
  973. }
  974. /* mask&set gpiocontrol bits */
  975. u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
  976. {
  977. uint regoff;
  978. regoff = offsetof(struct chipcregs, gpiocontrol);
  979. return ai_cc_reg(sih, regoff, mask, val);
  980. }
  981. void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
  982. {
  983. struct bcma_device *cc;
  984. u32 val;
  985. cc = ai_findcore(sih, CC_CORE_ID, 0);
  986. if (on) {
  987. if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
  988. /* Ext PA Controls for 4331 12x9 Package */
  989. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  990. CCTRL4331_EXTPA_EN |
  991. CCTRL4331_EXTPA_ON_GPIO2_5);
  992. else
  993. /* Ext PA Controls for 4331 12x12 Package */
  994. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  995. CCTRL4331_EXTPA_EN);
  996. } else {
  997. val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
  998. bcma_mask32(cc, CHIPCREGOFFS(chipcontrol),
  999. ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5));
  1000. }
  1001. }
  1002. /* Enable BT-COEX & Ex-PA for 4313 */
  1003. void ai_epa_4313war(struct si_pub *sih)
  1004. {
  1005. struct bcma_device *cc;
  1006. cc = ai_findcore(sih, CC_CORE_ID, 0);
  1007. /* EPA Fix */
  1008. bcma_set32(cc, CHIPCREGOFFS(gpiocontrol), GPIO_CTRL_EPA_EN_MASK);
  1009. }
  1010. /* check if the device is removed */
  1011. bool ai_deviceremoved(struct si_pub *sih)
  1012. {
  1013. u32 w;
  1014. struct si_info *sii;
  1015. sii = (struct si_info *)sih;
  1016. pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
  1017. if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
  1018. return true;
  1019. return false;
  1020. }
  1021. bool ai_is_sprom_available(struct si_pub *sih)
  1022. {
  1023. struct si_info *sii = (struct si_info *)sih;
  1024. if (ai_get_ccrev(sih) >= 31) {
  1025. struct bcma_device *cc;
  1026. u32 sromctrl;
  1027. if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
  1028. return false;
  1029. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  1030. sromctrl = bcma_read32(cc, CHIPCREGOFFS(sromcontrol));
  1031. return sromctrl & SRC_PRESENT;
  1032. }
  1033. switch (ai_get_chip_id(sih)) {
  1034. case BCM4313_CHIP_ID:
  1035. return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
  1036. default:
  1037. return true;
  1038. }
  1039. }
  1040. bool ai_is_otp_disabled(struct si_pub *sih)
  1041. {
  1042. struct si_info *sii = (struct si_info *)sih;
  1043. switch (ai_get_chip_id(sih)) {
  1044. case BCM4313_CHIP_ID:
  1045. return (sii->chipst & CST4313_OTP_PRESENT) == 0;
  1046. /* These chips always have their OTP on */
  1047. case BCM43224_CHIP_ID:
  1048. case BCM43225_CHIP_ID:
  1049. default:
  1050. return false;
  1051. }
  1052. }
  1053. uint ai_get_buscoretype(struct si_pub *sih)
  1054. {
  1055. struct si_info *sii = (struct si_info *)sih;
  1056. return sii->buscore->id.id;
  1057. }
  1058. uint ai_get_buscorerev(struct si_pub *sih)
  1059. {
  1060. struct si_info *sii = (struct si_info *)sih;
  1061. return sii->buscore->id.rev;
  1062. }