ohci.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/page.h>
  41. #include <asm/system.h>
  42. #ifdef CONFIG_PPC_PMAC
  43. #include <asm/pmac_feature.h>
  44. #endif
  45. #include "core.h"
  46. #include "ohci.h"
  47. #define DESCRIPTOR_OUTPUT_MORE 0
  48. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  49. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  50. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  51. #define DESCRIPTOR_STATUS (1 << 11)
  52. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  53. #define DESCRIPTOR_PING (1 << 7)
  54. #define DESCRIPTOR_YY (1 << 6)
  55. #define DESCRIPTOR_NO_IRQ (0 << 4)
  56. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  57. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  58. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  59. #define DESCRIPTOR_WAIT (3 << 0)
  60. struct descriptor {
  61. __le16 req_count;
  62. __le16 control;
  63. __le32 data_address;
  64. __le32 branch_address;
  65. __le16 res_count;
  66. __le16 transfer_status;
  67. } __attribute__((aligned(16)));
  68. #define CONTROL_SET(regs) (regs)
  69. #define CONTROL_CLEAR(regs) ((regs) + 4)
  70. #define COMMAND_PTR(regs) ((regs) + 12)
  71. #define CONTEXT_MATCH(regs) ((regs) + 16)
  72. struct ar_buffer {
  73. struct descriptor descriptor;
  74. struct ar_buffer *next;
  75. __le32 data[0];
  76. };
  77. struct ar_context {
  78. struct fw_ohci *ohci;
  79. struct ar_buffer *current_buffer;
  80. struct ar_buffer *last_buffer;
  81. void *pointer;
  82. u32 regs;
  83. struct tasklet_struct tasklet;
  84. };
  85. struct context;
  86. typedef int (*descriptor_callback_t)(struct context *ctx,
  87. struct descriptor *d,
  88. struct descriptor *last);
  89. /*
  90. * A buffer that contains a block of DMA-able coherent memory used for
  91. * storing a portion of a DMA descriptor program.
  92. */
  93. struct descriptor_buffer {
  94. struct list_head list;
  95. dma_addr_t buffer_bus;
  96. size_t buffer_size;
  97. size_t used;
  98. struct descriptor buffer[0];
  99. };
  100. struct context {
  101. struct fw_ohci *ohci;
  102. u32 regs;
  103. int total_allocation;
  104. /*
  105. * List of page-sized buffers for storing DMA descriptors.
  106. * Head of list contains buffers in use and tail of list contains
  107. * free buffers.
  108. */
  109. struct list_head buffer_list;
  110. /*
  111. * Pointer to a buffer inside buffer_list that contains the tail
  112. * end of the current DMA program.
  113. */
  114. struct descriptor_buffer *buffer_tail;
  115. /*
  116. * The descriptor containing the branch address of the first
  117. * descriptor that has not yet been filled by the device.
  118. */
  119. struct descriptor *last;
  120. /*
  121. * The last descriptor in the DMA program. It contains the branch
  122. * address that must be updated upon appending a new descriptor.
  123. */
  124. struct descriptor *prev;
  125. descriptor_callback_t callback;
  126. struct tasklet_struct tasklet;
  127. };
  128. #define IT_HEADER_SY(v) ((v) << 0)
  129. #define IT_HEADER_TCODE(v) ((v) << 4)
  130. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  131. #define IT_HEADER_TAG(v) ((v) << 14)
  132. #define IT_HEADER_SPEED(v) ((v) << 16)
  133. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  134. struct iso_context {
  135. struct fw_iso_context base;
  136. struct context context;
  137. int excess_bytes;
  138. void *header;
  139. size_t header_length;
  140. };
  141. #define CONFIG_ROM_SIZE 1024
  142. struct fw_ohci {
  143. struct fw_card card;
  144. __iomem char *registers;
  145. int node_id;
  146. int generation;
  147. int request_generation; /* for timestamping incoming requests */
  148. unsigned quirks;
  149. unsigned int pri_req_max;
  150. unsigned int features;
  151. u32 bus_time;
  152. bool is_root;
  153. /*
  154. * Spinlock for accessing fw_ohci data. Never call out of
  155. * this driver with this lock held.
  156. */
  157. spinlock_t lock;
  158. struct ar_context ar_request_ctx;
  159. struct ar_context ar_response_ctx;
  160. struct context at_request_ctx;
  161. struct context at_response_ctx;
  162. u32 it_context_mask;
  163. struct iso_context *it_context_list;
  164. u64 ir_context_channels;
  165. u32 ir_context_mask;
  166. struct iso_context *ir_context_list;
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. __be32 next_header;
  172. __le32 *self_id_cpu;
  173. dma_addr_t self_id_bus;
  174. struct tasklet_struct bus_reset_tasklet;
  175. u32 self_id_buffer[512];
  176. };
  177. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  178. {
  179. return container_of(card, struct fw_ohci, card);
  180. }
  181. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  182. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  183. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  184. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  185. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  186. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  187. #define CONTEXT_RUN 0x8000
  188. #define CONTEXT_WAKE 0x1000
  189. #define CONTEXT_DEAD 0x0800
  190. #define CONTEXT_ACTIVE 0x0400
  191. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  192. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  193. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  194. #define OHCI1394_REGISTER_SIZE 0x800
  195. #define OHCI_LOOP_COUNT 500
  196. #define OHCI1394_PCI_HCI_Control 0x40
  197. #define SELF_ID_BUF_SIZE 0x800
  198. #define OHCI_TCODE_PHY_PACKET 0x0e
  199. #define OHCI_VERSION_1_1 0x010010
  200. static char ohci_driver_name[] = KBUILD_MODNAME;
  201. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  202. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  203. #define QUIRK_CYCLE_TIMER 1
  204. #define QUIRK_RESET_PACKET 2
  205. #define QUIRK_BE_HEADERS 4
  206. #define QUIRK_NO_1394A 8
  207. #define QUIRK_NO_MSI 16
  208. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  209. static const struct {
  210. unsigned short vendor, device, flags;
  211. } ohci_quirks[] = {
  212. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  213. QUIRK_RESET_PACKET |
  214. QUIRK_NO_1394A},
  215. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  216. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  217. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  218. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  219. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  220. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  221. };
  222. /* This overrides anything that was found in ohci_quirks[]. */
  223. static int param_quirks;
  224. module_param_named(quirks, param_quirks, int, 0644);
  225. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  226. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  227. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  228. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  229. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  230. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  231. ")");
  232. #define OHCI_PARAM_DEBUG_AT_AR 1
  233. #define OHCI_PARAM_DEBUG_SELFIDS 2
  234. #define OHCI_PARAM_DEBUG_IRQS 4
  235. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  236. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  237. static int param_debug;
  238. module_param_named(debug, param_debug, int, 0644);
  239. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  240. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  241. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  242. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  243. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  244. ", or a combination, or all = -1)");
  245. static void log_irqs(u32 evt)
  246. {
  247. if (likely(!(param_debug &
  248. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  249. return;
  250. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  251. !(evt & OHCI1394_busReset))
  252. return;
  253. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  254. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  255. evt & OHCI1394_RQPkt ? " AR_req" : "",
  256. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  257. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  258. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  259. evt & OHCI1394_isochRx ? " IR" : "",
  260. evt & OHCI1394_isochTx ? " IT" : "",
  261. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  262. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  263. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  264. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  265. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  266. evt & OHCI1394_busReset ? " busReset" : "",
  267. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  268. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  269. OHCI1394_respTxComplete | OHCI1394_isochRx |
  270. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  271. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  272. OHCI1394_cycleInconsistent |
  273. OHCI1394_regAccessFail | OHCI1394_busReset)
  274. ? " ?" : "");
  275. }
  276. static const char *speed[] = {
  277. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  278. };
  279. static const char *power[] = {
  280. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  281. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  282. };
  283. static const char port[] = { '.', '-', 'p', 'c', };
  284. static char _p(u32 *s, int shift)
  285. {
  286. return port[*s >> shift & 3];
  287. }
  288. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  289. {
  290. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  291. return;
  292. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  293. self_id_count, generation, node_id);
  294. for (; self_id_count--; ++s)
  295. if ((*s & 1 << 23) == 0)
  296. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  297. "%s gc=%d %s %s%s%s\n",
  298. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  299. speed[*s >> 14 & 3], *s >> 16 & 63,
  300. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  301. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  302. else
  303. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  304. *s, *s >> 24 & 63,
  305. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  306. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  307. }
  308. static const char *evts[] = {
  309. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  310. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  311. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  312. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  313. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  314. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  315. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  316. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  317. [0x10] = "-reserved-", [0x11] = "ack_complete",
  318. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  319. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  320. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  321. [0x18] = "-reserved-", [0x19] = "-reserved-",
  322. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  323. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  324. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  325. [0x20] = "pending/cancelled",
  326. };
  327. static const char *tcodes[] = {
  328. [0x0] = "QW req", [0x1] = "BW req",
  329. [0x2] = "W resp", [0x3] = "-reserved-",
  330. [0x4] = "QR req", [0x5] = "BR req",
  331. [0x6] = "QR resp", [0x7] = "BR resp",
  332. [0x8] = "cycle start", [0x9] = "Lk req",
  333. [0xa] = "async stream packet", [0xb] = "Lk resp",
  334. [0xc] = "-reserved-", [0xd] = "-reserved-",
  335. [0xe] = "link internal", [0xf] = "-reserved-",
  336. };
  337. static const char *phys[] = {
  338. [0x0] = "phy config packet", [0x1] = "link-on packet",
  339. [0x2] = "self-id packet", [0x3] = "-reserved-",
  340. };
  341. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  342. {
  343. int tcode = header[0] >> 4 & 0xf;
  344. char specific[12];
  345. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  346. return;
  347. if (unlikely(evt >= ARRAY_SIZE(evts)))
  348. evt = 0x1f;
  349. if (evt == OHCI1394_evt_bus_reset) {
  350. fw_notify("A%c evt_bus_reset, generation %d\n",
  351. dir, (header[2] >> 16) & 0xff);
  352. return;
  353. }
  354. if (header[0] == ~header[1]) {
  355. fw_notify("A%c %s, %s, %08x\n",
  356. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  357. return;
  358. }
  359. switch (tcode) {
  360. case 0x0: case 0x6: case 0x8:
  361. snprintf(specific, sizeof(specific), " = %08x",
  362. be32_to_cpu((__force __be32)header[3]));
  363. break;
  364. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  365. snprintf(specific, sizeof(specific), " %x,%x",
  366. header[3] >> 16, header[3] & 0xffff);
  367. break;
  368. default:
  369. specific[0] = '\0';
  370. }
  371. switch (tcode) {
  372. case 0xe: case 0xa:
  373. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  374. break;
  375. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  376. fw_notify("A%c spd %x tl %02x, "
  377. "%04x -> %04x, %s, "
  378. "%s, %04x%08x%s\n",
  379. dir, speed, header[0] >> 10 & 0x3f,
  380. header[1] >> 16, header[0] >> 16, evts[evt],
  381. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  382. break;
  383. default:
  384. fw_notify("A%c spd %x tl %02x, "
  385. "%04x -> %04x, %s, "
  386. "%s%s\n",
  387. dir, speed, header[0] >> 10 & 0x3f,
  388. header[1] >> 16, header[0] >> 16, evts[evt],
  389. tcodes[tcode], specific);
  390. }
  391. }
  392. #else
  393. #define param_debug 0
  394. static inline void log_irqs(u32 evt) {}
  395. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  396. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  397. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  398. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  399. {
  400. writel(data, ohci->registers + offset);
  401. }
  402. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  403. {
  404. return readl(ohci->registers + offset);
  405. }
  406. static inline void flush_writes(const struct fw_ohci *ohci)
  407. {
  408. /* Do a dummy read to flush writes. */
  409. reg_read(ohci, OHCI1394_Version);
  410. }
  411. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  412. {
  413. u32 val;
  414. int i;
  415. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  416. for (i = 0; i < 3 + 100; i++) {
  417. val = reg_read(ohci, OHCI1394_PhyControl);
  418. if (val & OHCI1394_PhyControl_ReadDone)
  419. return OHCI1394_PhyControl_ReadData(val);
  420. /*
  421. * Try a few times without waiting. Sleeping is necessary
  422. * only when the link/PHY interface is busy.
  423. */
  424. if (i >= 3)
  425. msleep(1);
  426. }
  427. fw_error("failed to read phy reg\n");
  428. return -EBUSY;
  429. }
  430. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  431. {
  432. int i;
  433. reg_write(ohci, OHCI1394_PhyControl,
  434. OHCI1394_PhyControl_Write(addr, val));
  435. for (i = 0; i < 3 + 100; i++) {
  436. val = reg_read(ohci, OHCI1394_PhyControl);
  437. if (!(val & OHCI1394_PhyControl_WritePending))
  438. return 0;
  439. if (i >= 3)
  440. msleep(1);
  441. }
  442. fw_error("failed to write phy reg\n");
  443. return -EBUSY;
  444. }
  445. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  446. int clear_bits, int set_bits)
  447. {
  448. struct fw_ohci *ohci = fw_ohci(card);
  449. int ret;
  450. ret = read_phy_reg(ohci, addr);
  451. if (ret < 0)
  452. return ret;
  453. /*
  454. * The interrupt status bits are cleared by writing a one bit.
  455. * Avoid clearing them unless explicitly requested in set_bits.
  456. */
  457. if (addr == 5)
  458. clear_bits |= PHY_INT_STATUS_BITS;
  459. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  460. }
  461. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  462. {
  463. int ret;
  464. ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
  465. if (ret < 0)
  466. return ret;
  467. return read_phy_reg(ohci, addr);
  468. }
  469. static int ar_context_add_page(struct ar_context *ctx)
  470. {
  471. struct device *dev = ctx->ohci->card.device;
  472. struct ar_buffer *ab;
  473. dma_addr_t uninitialized_var(ab_bus);
  474. size_t offset;
  475. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  476. if (ab == NULL)
  477. return -ENOMEM;
  478. ab->next = NULL;
  479. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  480. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  481. DESCRIPTOR_STATUS |
  482. DESCRIPTOR_BRANCH_ALWAYS);
  483. offset = offsetof(struct ar_buffer, data);
  484. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  485. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  486. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  487. ab->descriptor.branch_address = 0;
  488. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  489. ctx->last_buffer->next = ab;
  490. ctx->last_buffer = ab;
  491. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  492. flush_writes(ctx->ohci);
  493. return 0;
  494. }
  495. static void ar_context_release(struct ar_context *ctx)
  496. {
  497. struct ar_buffer *ab, *ab_next;
  498. size_t offset;
  499. dma_addr_t ab_bus;
  500. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  501. ab_next = ab->next;
  502. offset = offsetof(struct ar_buffer, data);
  503. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  504. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  505. ab, ab_bus);
  506. }
  507. }
  508. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  509. #define cond_le32_to_cpu(v) \
  510. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  511. #else
  512. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  513. #endif
  514. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  515. {
  516. struct fw_ohci *ohci = ctx->ohci;
  517. struct fw_packet p;
  518. u32 status, length, tcode;
  519. int evt;
  520. p.header[0] = cond_le32_to_cpu(buffer[0]);
  521. p.header[1] = cond_le32_to_cpu(buffer[1]);
  522. p.header[2] = cond_le32_to_cpu(buffer[2]);
  523. tcode = (p.header[0] >> 4) & 0x0f;
  524. switch (tcode) {
  525. case TCODE_WRITE_QUADLET_REQUEST:
  526. case TCODE_READ_QUADLET_RESPONSE:
  527. p.header[3] = (__force __u32) buffer[3];
  528. p.header_length = 16;
  529. p.payload_length = 0;
  530. break;
  531. case TCODE_READ_BLOCK_REQUEST :
  532. p.header[3] = cond_le32_to_cpu(buffer[3]);
  533. p.header_length = 16;
  534. p.payload_length = 0;
  535. break;
  536. case TCODE_WRITE_BLOCK_REQUEST:
  537. case TCODE_READ_BLOCK_RESPONSE:
  538. case TCODE_LOCK_REQUEST:
  539. case TCODE_LOCK_RESPONSE:
  540. p.header[3] = cond_le32_to_cpu(buffer[3]);
  541. p.header_length = 16;
  542. p.payload_length = p.header[3] >> 16;
  543. break;
  544. case TCODE_WRITE_RESPONSE:
  545. case TCODE_READ_QUADLET_REQUEST:
  546. case OHCI_TCODE_PHY_PACKET:
  547. p.header_length = 12;
  548. p.payload_length = 0;
  549. break;
  550. default:
  551. /* FIXME: Stop context, discard everything, and restart? */
  552. p.header_length = 0;
  553. p.payload_length = 0;
  554. }
  555. p.payload = (void *) buffer + p.header_length;
  556. /* FIXME: What to do about evt_* errors? */
  557. length = (p.header_length + p.payload_length + 3) / 4;
  558. status = cond_le32_to_cpu(buffer[length]);
  559. evt = (status >> 16) & 0x1f;
  560. p.ack = evt - 16;
  561. p.speed = (status >> 21) & 0x7;
  562. p.timestamp = status & 0xffff;
  563. p.generation = ohci->request_generation;
  564. log_ar_at_event('R', p.speed, p.header, evt);
  565. /*
  566. * The OHCI bus reset handler synthesizes a phy packet with
  567. * the new generation number when a bus reset happens (see
  568. * section 8.4.2.3). This helps us determine when a request
  569. * was received and make sure we send the response in the same
  570. * generation. We only need this for requests; for responses
  571. * we use the unique tlabel for finding the matching
  572. * request.
  573. *
  574. * Alas some chips sometimes emit bus reset packets with a
  575. * wrong generation. We set the correct generation for these
  576. * at a slightly incorrect time (in bus_reset_tasklet).
  577. */
  578. if (evt == OHCI1394_evt_bus_reset) {
  579. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  580. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  581. } else if (ctx == &ohci->ar_request_ctx) {
  582. fw_core_handle_request(&ohci->card, &p);
  583. } else {
  584. fw_core_handle_response(&ohci->card, &p);
  585. }
  586. return buffer + length + 1;
  587. }
  588. static void ar_context_tasklet(unsigned long data)
  589. {
  590. struct ar_context *ctx = (struct ar_context *)data;
  591. struct fw_ohci *ohci = ctx->ohci;
  592. struct ar_buffer *ab;
  593. struct descriptor *d;
  594. void *buffer, *end;
  595. ab = ctx->current_buffer;
  596. d = &ab->descriptor;
  597. if (d->res_count == 0) {
  598. size_t size, rest, offset;
  599. dma_addr_t start_bus;
  600. void *start;
  601. /*
  602. * This descriptor is finished and we may have a
  603. * packet split across this and the next buffer. We
  604. * reuse the page for reassembling the split packet.
  605. */
  606. offset = offsetof(struct ar_buffer, data);
  607. start = buffer = ab;
  608. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  609. ab = ab->next;
  610. d = &ab->descriptor;
  611. size = buffer + PAGE_SIZE - ctx->pointer;
  612. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  613. memmove(buffer, ctx->pointer, size);
  614. memcpy(buffer + size, ab->data, rest);
  615. ctx->current_buffer = ab;
  616. ctx->pointer = (void *) ab->data + rest;
  617. end = buffer + size + rest;
  618. while (buffer < end)
  619. buffer = handle_ar_packet(ctx, buffer);
  620. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  621. start, start_bus);
  622. ar_context_add_page(ctx);
  623. } else {
  624. buffer = ctx->pointer;
  625. ctx->pointer = end =
  626. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  627. while (buffer < end)
  628. buffer = handle_ar_packet(ctx, buffer);
  629. }
  630. }
  631. static int ar_context_init(struct ar_context *ctx,
  632. struct fw_ohci *ohci, u32 regs)
  633. {
  634. struct ar_buffer ab;
  635. ctx->regs = regs;
  636. ctx->ohci = ohci;
  637. ctx->last_buffer = &ab;
  638. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  639. ar_context_add_page(ctx);
  640. ar_context_add_page(ctx);
  641. ctx->current_buffer = ab.next;
  642. ctx->pointer = ctx->current_buffer->data;
  643. return 0;
  644. }
  645. static void ar_context_run(struct ar_context *ctx)
  646. {
  647. struct ar_buffer *ab = ctx->current_buffer;
  648. dma_addr_t ab_bus;
  649. size_t offset;
  650. offset = offsetof(struct ar_buffer, data);
  651. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  652. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  653. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  654. flush_writes(ctx->ohci);
  655. }
  656. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  657. {
  658. int b, key;
  659. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  660. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  661. /* figure out which descriptor the branch address goes in */
  662. if (z == 2 && (b == 3 || key == 2))
  663. return d;
  664. else
  665. return d + z - 1;
  666. }
  667. static void context_tasklet(unsigned long data)
  668. {
  669. struct context *ctx = (struct context *) data;
  670. struct descriptor *d, *last;
  671. u32 address;
  672. int z;
  673. struct descriptor_buffer *desc;
  674. desc = list_entry(ctx->buffer_list.next,
  675. struct descriptor_buffer, list);
  676. last = ctx->last;
  677. while (last->branch_address != 0) {
  678. struct descriptor_buffer *old_desc = desc;
  679. address = le32_to_cpu(last->branch_address);
  680. z = address & 0xf;
  681. address &= ~0xf;
  682. /* If the branch address points to a buffer outside of the
  683. * current buffer, advance to the next buffer. */
  684. if (address < desc->buffer_bus ||
  685. address >= desc->buffer_bus + desc->used)
  686. desc = list_entry(desc->list.next,
  687. struct descriptor_buffer, list);
  688. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  689. last = find_branch_descriptor(d, z);
  690. if (!ctx->callback(ctx, d, last))
  691. break;
  692. if (old_desc != desc) {
  693. /* If we've advanced to the next buffer, move the
  694. * previous buffer to the free list. */
  695. unsigned long flags;
  696. old_desc->used = 0;
  697. spin_lock_irqsave(&ctx->ohci->lock, flags);
  698. list_move_tail(&old_desc->list, &ctx->buffer_list);
  699. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  700. }
  701. ctx->last = last;
  702. }
  703. }
  704. /*
  705. * Allocate a new buffer and add it to the list of free buffers for this
  706. * context. Must be called with ohci->lock held.
  707. */
  708. static int context_add_buffer(struct context *ctx)
  709. {
  710. struct descriptor_buffer *desc;
  711. dma_addr_t uninitialized_var(bus_addr);
  712. int offset;
  713. /*
  714. * 16MB of descriptors should be far more than enough for any DMA
  715. * program. This will catch run-away userspace or DoS attacks.
  716. */
  717. if (ctx->total_allocation >= 16*1024*1024)
  718. return -ENOMEM;
  719. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  720. &bus_addr, GFP_ATOMIC);
  721. if (!desc)
  722. return -ENOMEM;
  723. offset = (void *)&desc->buffer - (void *)desc;
  724. desc->buffer_size = PAGE_SIZE - offset;
  725. desc->buffer_bus = bus_addr + offset;
  726. desc->used = 0;
  727. list_add_tail(&desc->list, &ctx->buffer_list);
  728. ctx->total_allocation += PAGE_SIZE;
  729. return 0;
  730. }
  731. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  732. u32 regs, descriptor_callback_t callback)
  733. {
  734. ctx->ohci = ohci;
  735. ctx->regs = regs;
  736. ctx->total_allocation = 0;
  737. INIT_LIST_HEAD(&ctx->buffer_list);
  738. if (context_add_buffer(ctx) < 0)
  739. return -ENOMEM;
  740. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  741. struct descriptor_buffer, list);
  742. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  743. ctx->callback = callback;
  744. /*
  745. * We put a dummy descriptor in the buffer that has a NULL
  746. * branch address and looks like it's been sent. That way we
  747. * have a descriptor to append DMA programs to.
  748. */
  749. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  750. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  751. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  752. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  753. ctx->last = ctx->buffer_tail->buffer;
  754. ctx->prev = ctx->buffer_tail->buffer;
  755. return 0;
  756. }
  757. static void context_release(struct context *ctx)
  758. {
  759. struct fw_card *card = &ctx->ohci->card;
  760. struct descriptor_buffer *desc, *tmp;
  761. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  762. dma_free_coherent(card->device, PAGE_SIZE, desc,
  763. desc->buffer_bus -
  764. ((void *)&desc->buffer - (void *)desc));
  765. }
  766. /* Must be called with ohci->lock held */
  767. static struct descriptor *context_get_descriptors(struct context *ctx,
  768. int z, dma_addr_t *d_bus)
  769. {
  770. struct descriptor *d = NULL;
  771. struct descriptor_buffer *desc = ctx->buffer_tail;
  772. if (z * sizeof(*d) > desc->buffer_size)
  773. return NULL;
  774. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  775. /* No room for the descriptor in this buffer, so advance to the
  776. * next one. */
  777. if (desc->list.next == &ctx->buffer_list) {
  778. /* If there is no free buffer next in the list,
  779. * allocate one. */
  780. if (context_add_buffer(ctx) < 0)
  781. return NULL;
  782. }
  783. desc = list_entry(desc->list.next,
  784. struct descriptor_buffer, list);
  785. ctx->buffer_tail = desc;
  786. }
  787. d = desc->buffer + desc->used / sizeof(*d);
  788. memset(d, 0, z * sizeof(*d));
  789. *d_bus = desc->buffer_bus + desc->used;
  790. return d;
  791. }
  792. static void context_run(struct context *ctx, u32 extra)
  793. {
  794. struct fw_ohci *ohci = ctx->ohci;
  795. reg_write(ohci, COMMAND_PTR(ctx->regs),
  796. le32_to_cpu(ctx->last->branch_address));
  797. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  798. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  799. flush_writes(ohci);
  800. }
  801. static void context_append(struct context *ctx,
  802. struct descriptor *d, int z, int extra)
  803. {
  804. dma_addr_t d_bus;
  805. struct descriptor_buffer *desc = ctx->buffer_tail;
  806. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  807. desc->used += (z + extra) * sizeof(*d);
  808. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  809. ctx->prev = find_branch_descriptor(d, z);
  810. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  811. flush_writes(ctx->ohci);
  812. }
  813. static void context_stop(struct context *ctx)
  814. {
  815. u32 reg;
  816. int i;
  817. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  818. flush_writes(ctx->ohci);
  819. for (i = 0; i < 10; i++) {
  820. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  821. if ((reg & CONTEXT_ACTIVE) == 0)
  822. return;
  823. mdelay(1);
  824. }
  825. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  826. }
  827. struct driver_data {
  828. struct fw_packet *packet;
  829. };
  830. /*
  831. * This function apppends a packet to the DMA queue for transmission.
  832. * Must always be called with the ochi->lock held to ensure proper
  833. * generation handling and locking around packet queue manipulation.
  834. */
  835. static int at_context_queue_packet(struct context *ctx,
  836. struct fw_packet *packet)
  837. {
  838. struct fw_ohci *ohci = ctx->ohci;
  839. dma_addr_t d_bus, uninitialized_var(payload_bus);
  840. struct driver_data *driver_data;
  841. struct descriptor *d, *last;
  842. __le32 *header;
  843. int z, tcode;
  844. u32 reg;
  845. d = context_get_descriptors(ctx, 4, &d_bus);
  846. if (d == NULL) {
  847. packet->ack = RCODE_SEND_ERROR;
  848. return -1;
  849. }
  850. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  851. d[0].res_count = cpu_to_le16(packet->timestamp);
  852. /*
  853. * The DMA format for asyncronous link packets is different
  854. * from the IEEE1394 layout, so shift the fields around
  855. * accordingly. If header_length is 8, it's a PHY packet, to
  856. * which we need to prepend an extra quadlet.
  857. */
  858. header = (__le32 *) &d[1];
  859. switch (packet->header_length) {
  860. case 16:
  861. case 12:
  862. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  863. (packet->speed << 16));
  864. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  865. (packet->header[0] & 0xffff0000));
  866. header[2] = cpu_to_le32(packet->header[2]);
  867. tcode = (packet->header[0] >> 4) & 0x0f;
  868. if (TCODE_IS_BLOCK_PACKET(tcode))
  869. header[3] = cpu_to_le32(packet->header[3]);
  870. else
  871. header[3] = (__force __le32) packet->header[3];
  872. d[0].req_count = cpu_to_le16(packet->header_length);
  873. break;
  874. case 8:
  875. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  876. (packet->speed << 16));
  877. header[1] = cpu_to_le32(packet->header[0]);
  878. header[2] = cpu_to_le32(packet->header[1]);
  879. d[0].req_count = cpu_to_le16(12);
  880. break;
  881. case 4:
  882. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  883. (packet->speed << 16));
  884. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  885. d[0].req_count = cpu_to_le16(8);
  886. break;
  887. default:
  888. /* BUG(); */
  889. packet->ack = RCODE_SEND_ERROR;
  890. return -1;
  891. }
  892. driver_data = (struct driver_data *) &d[3];
  893. driver_data->packet = packet;
  894. packet->driver_data = driver_data;
  895. if (packet->payload_length > 0) {
  896. payload_bus =
  897. dma_map_single(ohci->card.device, packet->payload,
  898. packet->payload_length, DMA_TO_DEVICE);
  899. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  900. packet->ack = RCODE_SEND_ERROR;
  901. return -1;
  902. }
  903. packet->payload_bus = payload_bus;
  904. packet->payload_mapped = true;
  905. d[2].req_count = cpu_to_le16(packet->payload_length);
  906. d[2].data_address = cpu_to_le32(payload_bus);
  907. last = &d[2];
  908. z = 3;
  909. } else {
  910. last = &d[0];
  911. z = 2;
  912. }
  913. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  914. DESCRIPTOR_IRQ_ALWAYS |
  915. DESCRIPTOR_BRANCH_ALWAYS);
  916. /*
  917. * If the controller and packet generations don't match, we need to
  918. * bail out and try again. If IntEvent.busReset is set, the AT context
  919. * is halted, so appending to the context and trying to run it is
  920. * futile. Most controllers do the right thing and just flush the AT
  921. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  922. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  923. * up stalling out. So we just bail out in software and try again
  924. * later, and everyone is happy.
  925. * FIXME: Document how the locking works.
  926. */
  927. if (ohci->generation != packet->generation ||
  928. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  929. if (packet->payload_mapped)
  930. dma_unmap_single(ohci->card.device, payload_bus,
  931. packet->payload_length, DMA_TO_DEVICE);
  932. packet->ack = RCODE_GENERATION;
  933. return -1;
  934. }
  935. context_append(ctx, d, z, 4 - z);
  936. /* If the context isn't already running, start it up. */
  937. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  938. if ((reg & CONTEXT_RUN) == 0)
  939. context_run(ctx, 0);
  940. return 0;
  941. }
  942. static int handle_at_packet(struct context *context,
  943. struct descriptor *d,
  944. struct descriptor *last)
  945. {
  946. struct driver_data *driver_data;
  947. struct fw_packet *packet;
  948. struct fw_ohci *ohci = context->ohci;
  949. int evt;
  950. if (last->transfer_status == 0)
  951. /* This descriptor isn't done yet, stop iteration. */
  952. return 0;
  953. driver_data = (struct driver_data *) &d[3];
  954. packet = driver_data->packet;
  955. if (packet == NULL)
  956. /* This packet was cancelled, just continue. */
  957. return 1;
  958. if (packet->payload_mapped)
  959. dma_unmap_single(ohci->card.device, packet->payload_bus,
  960. packet->payload_length, DMA_TO_DEVICE);
  961. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  962. packet->timestamp = le16_to_cpu(last->res_count);
  963. log_ar_at_event('T', packet->speed, packet->header, evt);
  964. switch (evt) {
  965. case OHCI1394_evt_timeout:
  966. /* Async response transmit timed out. */
  967. packet->ack = RCODE_CANCELLED;
  968. break;
  969. case OHCI1394_evt_flushed:
  970. /*
  971. * The packet was flushed should give same error as
  972. * when we try to use a stale generation count.
  973. */
  974. packet->ack = RCODE_GENERATION;
  975. break;
  976. case OHCI1394_evt_missing_ack:
  977. /*
  978. * Using a valid (current) generation count, but the
  979. * node is not on the bus or not sending acks.
  980. */
  981. packet->ack = RCODE_NO_ACK;
  982. break;
  983. case ACK_COMPLETE + 0x10:
  984. case ACK_PENDING + 0x10:
  985. case ACK_BUSY_X + 0x10:
  986. case ACK_BUSY_A + 0x10:
  987. case ACK_BUSY_B + 0x10:
  988. case ACK_DATA_ERROR + 0x10:
  989. case ACK_TYPE_ERROR + 0x10:
  990. packet->ack = evt - 0x10;
  991. break;
  992. default:
  993. packet->ack = RCODE_SEND_ERROR;
  994. break;
  995. }
  996. packet->callback(packet, &ohci->card, packet->ack);
  997. return 1;
  998. }
  999. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1000. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1001. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1002. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1003. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1004. static void handle_local_rom(struct fw_ohci *ohci,
  1005. struct fw_packet *packet, u32 csr)
  1006. {
  1007. struct fw_packet response;
  1008. int tcode, length, i;
  1009. tcode = HEADER_GET_TCODE(packet->header[0]);
  1010. if (TCODE_IS_BLOCK_PACKET(tcode))
  1011. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1012. else
  1013. length = 4;
  1014. i = csr - CSR_CONFIG_ROM;
  1015. if (i + length > CONFIG_ROM_SIZE) {
  1016. fw_fill_response(&response, packet->header,
  1017. RCODE_ADDRESS_ERROR, NULL, 0);
  1018. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1019. fw_fill_response(&response, packet->header,
  1020. RCODE_TYPE_ERROR, NULL, 0);
  1021. } else {
  1022. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1023. (void *) ohci->config_rom + i, length);
  1024. }
  1025. fw_core_handle_response(&ohci->card, &response);
  1026. }
  1027. static void handle_local_lock(struct fw_ohci *ohci,
  1028. struct fw_packet *packet, u32 csr)
  1029. {
  1030. struct fw_packet response;
  1031. int tcode, length, ext_tcode, sel;
  1032. __be32 *payload, lock_old;
  1033. u32 lock_arg, lock_data;
  1034. tcode = HEADER_GET_TCODE(packet->header[0]);
  1035. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1036. payload = packet->payload;
  1037. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1038. if (tcode == TCODE_LOCK_REQUEST &&
  1039. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1040. lock_arg = be32_to_cpu(payload[0]);
  1041. lock_data = be32_to_cpu(payload[1]);
  1042. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1043. lock_arg = 0;
  1044. lock_data = 0;
  1045. } else {
  1046. fw_fill_response(&response, packet->header,
  1047. RCODE_TYPE_ERROR, NULL, 0);
  1048. goto out;
  1049. }
  1050. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1051. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1052. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1053. reg_write(ohci, OHCI1394_CSRControl, sel);
  1054. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1055. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1056. else
  1057. fw_notify("swap not done yet\n");
  1058. fw_fill_response(&response, packet->header,
  1059. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1060. out:
  1061. fw_core_handle_response(&ohci->card, &response);
  1062. }
  1063. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1064. {
  1065. u64 offset;
  1066. u32 csr;
  1067. if (ctx == &ctx->ohci->at_request_ctx) {
  1068. packet->ack = ACK_PENDING;
  1069. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1070. }
  1071. offset =
  1072. ((unsigned long long)
  1073. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1074. packet->header[2];
  1075. csr = offset - CSR_REGISTER_BASE;
  1076. /* Handle config rom reads. */
  1077. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1078. handle_local_rom(ctx->ohci, packet, csr);
  1079. else switch (csr) {
  1080. case CSR_BUS_MANAGER_ID:
  1081. case CSR_BANDWIDTH_AVAILABLE:
  1082. case CSR_CHANNELS_AVAILABLE_HI:
  1083. case CSR_CHANNELS_AVAILABLE_LO:
  1084. handle_local_lock(ctx->ohci, packet, csr);
  1085. break;
  1086. default:
  1087. if (ctx == &ctx->ohci->at_request_ctx)
  1088. fw_core_handle_request(&ctx->ohci->card, packet);
  1089. else
  1090. fw_core_handle_response(&ctx->ohci->card, packet);
  1091. break;
  1092. }
  1093. if (ctx == &ctx->ohci->at_response_ctx) {
  1094. packet->ack = ACK_COMPLETE;
  1095. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1096. }
  1097. }
  1098. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1099. {
  1100. unsigned long flags;
  1101. int ret;
  1102. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1103. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1104. ctx->ohci->generation == packet->generation) {
  1105. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1106. handle_local_request(ctx, packet);
  1107. return;
  1108. }
  1109. ret = at_context_queue_packet(ctx, packet);
  1110. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1111. if (ret < 0)
  1112. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1113. }
  1114. static u32 cycle_timer_ticks(u32 cycle_timer)
  1115. {
  1116. u32 ticks;
  1117. ticks = cycle_timer & 0xfff;
  1118. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1119. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1120. return ticks;
  1121. }
  1122. /*
  1123. * Some controllers exhibit one or more of the following bugs when updating the
  1124. * iso cycle timer register:
  1125. * - When the lowest six bits are wrapping around to zero, a read that happens
  1126. * at the same time will return garbage in the lowest ten bits.
  1127. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1128. * not incremented for about 60 ns.
  1129. * - Occasionally, the entire register reads zero.
  1130. *
  1131. * To catch these, we read the register three times and ensure that the
  1132. * difference between each two consecutive reads is approximately the same, i.e.
  1133. * less than twice the other. Furthermore, any negative difference indicates an
  1134. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1135. * execute, so we have enough precision to compute the ratio of the differences.)
  1136. */
  1137. static u32 get_cycle_time(struct fw_ohci *ohci)
  1138. {
  1139. u32 c0, c1, c2;
  1140. u32 t0, t1, t2;
  1141. s32 diff01, diff12;
  1142. int i;
  1143. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1144. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1145. i = 0;
  1146. c1 = c2;
  1147. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1148. do {
  1149. c0 = c1;
  1150. c1 = c2;
  1151. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1152. t0 = cycle_timer_ticks(c0);
  1153. t1 = cycle_timer_ticks(c1);
  1154. t2 = cycle_timer_ticks(c2);
  1155. diff01 = t1 - t0;
  1156. diff12 = t2 - t1;
  1157. } while ((diff01 <= 0 || diff12 <= 0 ||
  1158. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1159. && i++ < 20);
  1160. }
  1161. return c2;
  1162. }
  1163. /*
  1164. * This function has to be called at least every 64 seconds. The bus_time
  1165. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1166. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1167. * changes in this bit.
  1168. */
  1169. static u32 update_bus_time(struct fw_ohci *ohci)
  1170. {
  1171. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1172. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1173. ohci->bus_time += 0x40;
  1174. return ohci->bus_time | cycle_time_seconds;
  1175. }
  1176. static void bus_reset_tasklet(unsigned long data)
  1177. {
  1178. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1179. int self_id_count, i, j, reg;
  1180. int generation, new_generation;
  1181. unsigned long flags;
  1182. void *free_rom = NULL;
  1183. dma_addr_t free_rom_bus = 0;
  1184. bool is_new_root;
  1185. reg = reg_read(ohci, OHCI1394_NodeID);
  1186. if (!(reg & OHCI1394_NodeID_idValid)) {
  1187. fw_notify("node ID not valid, new bus reset in progress\n");
  1188. return;
  1189. }
  1190. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1191. fw_notify("malconfigured bus\n");
  1192. return;
  1193. }
  1194. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1195. OHCI1394_NodeID_nodeNumber);
  1196. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1197. if (!(ohci->is_root && is_new_root))
  1198. reg_write(ohci, OHCI1394_LinkControlSet,
  1199. OHCI1394_LinkControl_cycleMaster);
  1200. ohci->is_root = is_new_root;
  1201. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1202. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1203. fw_notify("inconsistent self IDs\n");
  1204. return;
  1205. }
  1206. /*
  1207. * The count in the SelfIDCount register is the number of
  1208. * bytes in the self ID receive buffer. Since we also receive
  1209. * the inverted quadlets and a header quadlet, we shift one
  1210. * bit extra to get the actual number of self IDs.
  1211. */
  1212. self_id_count = (reg >> 3) & 0xff;
  1213. if (self_id_count == 0 || self_id_count > 252) {
  1214. fw_notify("inconsistent self IDs\n");
  1215. return;
  1216. }
  1217. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1218. rmb();
  1219. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1220. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1221. fw_notify("inconsistent self IDs\n");
  1222. return;
  1223. }
  1224. ohci->self_id_buffer[j] =
  1225. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1226. }
  1227. rmb();
  1228. /*
  1229. * Check the consistency of the self IDs we just read. The
  1230. * problem we face is that a new bus reset can start while we
  1231. * read out the self IDs from the DMA buffer. If this happens,
  1232. * the DMA buffer will be overwritten with new self IDs and we
  1233. * will read out inconsistent data. The OHCI specification
  1234. * (section 11.2) recommends a technique similar to
  1235. * linux/seqlock.h, where we remember the generation of the
  1236. * self IDs in the buffer before reading them out and compare
  1237. * it to the current generation after reading them out. If
  1238. * the two generations match we know we have a consistent set
  1239. * of self IDs.
  1240. */
  1241. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1242. if (new_generation != generation) {
  1243. fw_notify("recursive bus reset detected, "
  1244. "discarding self ids\n");
  1245. return;
  1246. }
  1247. /* FIXME: Document how the locking works. */
  1248. spin_lock_irqsave(&ohci->lock, flags);
  1249. ohci->generation = generation;
  1250. context_stop(&ohci->at_request_ctx);
  1251. context_stop(&ohci->at_response_ctx);
  1252. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1253. if (ohci->quirks & QUIRK_RESET_PACKET)
  1254. ohci->request_generation = generation;
  1255. /*
  1256. * This next bit is unrelated to the AT context stuff but we
  1257. * have to do it under the spinlock also. If a new config rom
  1258. * was set up before this reset, the old one is now no longer
  1259. * in use and we can free it. Update the config rom pointers
  1260. * to point to the current config rom and clear the
  1261. * next_config_rom pointer so a new udpate can take place.
  1262. */
  1263. if (ohci->next_config_rom != NULL) {
  1264. if (ohci->next_config_rom != ohci->config_rom) {
  1265. free_rom = ohci->config_rom;
  1266. free_rom_bus = ohci->config_rom_bus;
  1267. }
  1268. ohci->config_rom = ohci->next_config_rom;
  1269. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1270. ohci->next_config_rom = NULL;
  1271. /*
  1272. * Restore config_rom image and manually update
  1273. * config_rom registers. Writing the header quadlet
  1274. * will indicate that the config rom is ready, so we
  1275. * do that last.
  1276. */
  1277. reg_write(ohci, OHCI1394_BusOptions,
  1278. be32_to_cpu(ohci->config_rom[2]));
  1279. ohci->config_rom[0] = ohci->next_header;
  1280. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1281. be32_to_cpu(ohci->next_header));
  1282. }
  1283. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1284. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1285. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1286. #endif
  1287. spin_unlock_irqrestore(&ohci->lock, flags);
  1288. if (free_rom)
  1289. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1290. free_rom, free_rom_bus);
  1291. log_selfids(ohci->node_id, generation,
  1292. self_id_count, ohci->self_id_buffer);
  1293. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1294. self_id_count, ohci->self_id_buffer);
  1295. }
  1296. static irqreturn_t irq_handler(int irq, void *data)
  1297. {
  1298. struct fw_ohci *ohci = data;
  1299. u32 event, iso_event;
  1300. int i;
  1301. event = reg_read(ohci, OHCI1394_IntEventClear);
  1302. if (!event || !~event)
  1303. return IRQ_NONE;
  1304. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1305. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1306. log_irqs(event);
  1307. if (event & OHCI1394_selfIDComplete)
  1308. tasklet_schedule(&ohci->bus_reset_tasklet);
  1309. if (event & OHCI1394_RQPkt)
  1310. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1311. if (event & OHCI1394_RSPkt)
  1312. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1313. if (event & OHCI1394_reqTxComplete)
  1314. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1315. if (event & OHCI1394_respTxComplete)
  1316. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1317. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1318. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1319. while (iso_event) {
  1320. i = ffs(iso_event) - 1;
  1321. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1322. iso_event &= ~(1 << i);
  1323. }
  1324. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1325. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1326. while (iso_event) {
  1327. i = ffs(iso_event) - 1;
  1328. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1329. iso_event &= ~(1 << i);
  1330. }
  1331. if (unlikely(event & OHCI1394_regAccessFail))
  1332. fw_error("Register access failure - "
  1333. "please notify linux1394-devel@lists.sf.net\n");
  1334. if (unlikely(event & OHCI1394_postedWriteErr))
  1335. fw_error("PCI posted write error\n");
  1336. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1337. if (printk_ratelimit())
  1338. fw_notify("isochronous cycle too long\n");
  1339. reg_write(ohci, OHCI1394_LinkControlSet,
  1340. OHCI1394_LinkControl_cycleMaster);
  1341. }
  1342. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1343. /*
  1344. * We need to clear this event bit in order to make
  1345. * cycleMatch isochronous I/O work. In theory we should
  1346. * stop active cycleMatch iso contexts now and restart
  1347. * them at least two cycles later. (FIXME?)
  1348. */
  1349. if (printk_ratelimit())
  1350. fw_notify("isochronous cycle inconsistent\n");
  1351. }
  1352. if (event & OHCI1394_cycle64Seconds) {
  1353. spin_lock(&ohci->lock);
  1354. update_bus_time(ohci);
  1355. spin_unlock(&ohci->lock);
  1356. }
  1357. return IRQ_HANDLED;
  1358. }
  1359. static int software_reset(struct fw_ohci *ohci)
  1360. {
  1361. int i;
  1362. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1363. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1364. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1365. OHCI1394_HCControl_softReset) == 0)
  1366. return 0;
  1367. msleep(1);
  1368. }
  1369. return -EBUSY;
  1370. }
  1371. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1372. {
  1373. size_t size = length * 4;
  1374. memcpy(dest, src, size);
  1375. if (size < CONFIG_ROM_SIZE)
  1376. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1377. }
  1378. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1379. {
  1380. bool enable_1394a;
  1381. int ret, clear, set, offset;
  1382. /* Check if the driver should configure link and PHY. */
  1383. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1384. OHCI1394_HCControl_programPhyEnable))
  1385. return 0;
  1386. /* Paranoia: check whether the PHY supports 1394a, too. */
  1387. enable_1394a = false;
  1388. ret = read_phy_reg(ohci, 2);
  1389. if (ret < 0)
  1390. return ret;
  1391. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1392. ret = read_paged_phy_reg(ohci, 1, 8);
  1393. if (ret < 0)
  1394. return ret;
  1395. if (ret >= 1)
  1396. enable_1394a = true;
  1397. }
  1398. if (ohci->quirks & QUIRK_NO_1394A)
  1399. enable_1394a = false;
  1400. /* Configure PHY and link consistently. */
  1401. if (enable_1394a) {
  1402. clear = 0;
  1403. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1404. } else {
  1405. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1406. set = 0;
  1407. }
  1408. ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
  1409. if (ret < 0)
  1410. return ret;
  1411. if (enable_1394a)
  1412. offset = OHCI1394_HCControlSet;
  1413. else
  1414. offset = OHCI1394_HCControlClear;
  1415. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1416. /* Clean up: configuration has been taken care of. */
  1417. reg_write(ohci, OHCI1394_HCControlClear,
  1418. OHCI1394_HCControl_programPhyEnable);
  1419. return 0;
  1420. }
  1421. static int ohci_enable(struct fw_card *card,
  1422. const __be32 *config_rom, size_t length)
  1423. {
  1424. struct fw_ohci *ohci = fw_ohci(card);
  1425. struct pci_dev *dev = to_pci_dev(card->device);
  1426. u32 lps, seconds, version, irqs;
  1427. int i, ret;
  1428. if (software_reset(ohci)) {
  1429. fw_error("Failed to reset ohci card.\n");
  1430. return -EBUSY;
  1431. }
  1432. /*
  1433. * Now enable LPS, which we need in order to start accessing
  1434. * most of the registers. In fact, on some cards (ALI M5251),
  1435. * accessing registers in the SClk domain without LPS enabled
  1436. * will lock up the machine. Wait 50msec to make sure we have
  1437. * full link enabled. However, with some cards (well, at least
  1438. * a JMicron PCIe card), we have to try again sometimes.
  1439. */
  1440. reg_write(ohci, OHCI1394_HCControlSet,
  1441. OHCI1394_HCControl_LPS |
  1442. OHCI1394_HCControl_postedWriteEnable);
  1443. flush_writes(ohci);
  1444. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1445. msleep(50);
  1446. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1447. OHCI1394_HCControl_LPS;
  1448. }
  1449. if (!lps) {
  1450. fw_error("Failed to set Link Power Status\n");
  1451. return -EIO;
  1452. }
  1453. reg_write(ohci, OHCI1394_HCControlClear,
  1454. OHCI1394_HCControl_noByteSwapData);
  1455. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1456. reg_write(ohci, OHCI1394_LinkControlClear,
  1457. OHCI1394_LinkControl_rcvPhyPkt);
  1458. reg_write(ohci, OHCI1394_LinkControlSet,
  1459. OHCI1394_LinkControl_rcvSelfID |
  1460. OHCI1394_LinkControl_cycleTimerEnable |
  1461. OHCI1394_LinkControl_cycleMaster);
  1462. reg_write(ohci, OHCI1394_ATRetries,
  1463. OHCI1394_MAX_AT_REQ_RETRIES |
  1464. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1465. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1466. (200 << 16));
  1467. seconds = lower_32_bits(get_seconds());
  1468. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1469. ohci->bus_time = seconds & ~0x3f;
  1470. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1471. if (version >= OHCI_VERSION_1_1) {
  1472. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1473. 0xfffffffe);
  1474. ohci->features |= FEATURE_CHANNEL_31_ALLOCATED;
  1475. }
  1476. /* Get implemented bits of the priority arbitration request counter. */
  1477. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1478. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1479. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1480. if (ohci->pri_req_max != 0)
  1481. ohci->features |= FEATURE_PRIORITY_BUDGET;
  1482. ar_context_run(&ohci->ar_request_ctx);
  1483. ar_context_run(&ohci->ar_response_ctx);
  1484. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1485. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1486. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1487. ret = configure_1394a_enhancements(ohci);
  1488. if (ret < 0)
  1489. return ret;
  1490. /* Activate link_on bit and contender bit in our self ID packets.*/
  1491. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1492. if (ret < 0)
  1493. return ret;
  1494. /*
  1495. * When the link is not yet enabled, the atomic config rom
  1496. * update mechanism described below in ohci_set_config_rom()
  1497. * is not active. We have to update ConfigRomHeader and
  1498. * BusOptions manually, and the write to ConfigROMmap takes
  1499. * effect immediately. We tie this to the enabling of the
  1500. * link, so we have a valid config rom before enabling - the
  1501. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1502. * values before enabling.
  1503. *
  1504. * However, when the ConfigROMmap is written, some controllers
  1505. * always read back quadlets 0 and 2 from the config rom to
  1506. * the ConfigRomHeader and BusOptions registers on bus reset.
  1507. * They shouldn't do that in this initial case where the link
  1508. * isn't enabled. This means we have to use the same
  1509. * workaround here, setting the bus header to 0 and then write
  1510. * the right values in the bus reset tasklet.
  1511. */
  1512. if (config_rom) {
  1513. ohci->next_config_rom =
  1514. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1515. &ohci->next_config_rom_bus,
  1516. GFP_KERNEL);
  1517. if (ohci->next_config_rom == NULL)
  1518. return -ENOMEM;
  1519. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1520. } else {
  1521. /*
  1522. * In the suspend case, config_rom is NULL, which
  1523. * means that we just reuse the old config rom.
  1524. */
  1525. ohci->next_config_rom = ohci->config_rom;
  1526. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1527. }
  1528. ohci->next_header = ohci->next_config_rom[0];
  1529. ohci->next_config_rom[0] = 0;
  1530. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1531. reg_write(ohci, OHCI1394_BusOptions,
  1532. be32_to_cpu(ohci->next_config_rom[2]));
  1533. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1534. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1535. if (!(ohci->quirks & QUIRK_NO_MSI))
  1536. pci_enable_msi(dev);
  1537. if (request_irq(dev->irq, irq_handler,
  1538. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1539. ohci_driver_name, ohci)) {
  1540. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1541. pci_disable_msi(dev);
  1542. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1543. ohci->config_rom, ohci->config_rom_bus);
  1544. return -EIO;
  1545. }
  1546. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1547. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1548. OHCI1394_isochTx | OHCI1394_isochRx |
  1549. OHCI1394_postedWriteErr |
  1550. OHCI1394_selfIDComplete |
  1551. OHCI1394_regAccessFail |
  1552. OHCI1394_cycle64Seconds |
  1553. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1554. OHCI1394_masterIntEnable;
  1555. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1556. irqs |= OHCI1394_busReset;
  1557. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1558. reg_write(ohci, OHCI1394_HCControlSet,
  1559. OHCI1394_HCControl_linkEnable |
  1560. OHCI1394_HCControl_BIBimageValid);
  1561. flush_writes(ohci);
  1562. /*
  1563. * We are ready to go, initiate bus reset to finish the
  1564. * initialization.
  1565. */
  1566. fw_core_initiate_bus_reset(&ohci->card, 1);
  1567. return 0;
  1568. }
  1569. static int ohci_set_config_rom(struct fw_card *card,
  1570. const __be32 *config_rom, size_t length)
  1571. {
  1572. struct fw_ohci *ohci;
  1573. unsigned long flags;
  1574. int ret = -EBUSY;
  1575. __be32 *next_config_rom;
  1576. dma_addr_t uninitialized_var(next_config_rom_bus);
  1577. ohci = fw_ohci(card);
  1578. /*
  1579. * When the OHCI controller is enabled, the config rom update
  1580. * mechanism is a bit tricky, but easy enough to use. See
  1581. * section 5.5.6 in the OHCI specification.
  1582. *
  1583. * The OHCI controller caches the new config rom address in a
  1584. * shadow register (ConfigROMmapNext) and needs a bus reset
  1585. * for the changes to take place. When the bus reset is
  1586. * detected, the controller loads the new values for the
  1587. * ConfigRomHeader and BusOptions registers from the specified
  1588. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1589. * shadow register. All automatically and atomically.
  1590. *
  1591. * Now, there's a twist to this story. The automatic load of
  1592. * ConfigRomHeader and BusOptions doesn't honor the
  1593. * noByteSwapData bit, so with a be32 config rom, the
  1594. * controller will load be32 values in to these registers
  1595. * during the atomic update, even on litte endian
  1596. * architectures. The workaround we use is to put a 0 in the
  1597. * header quadlet; 0 is endian agnostic and means that the
  1598. * config rom isn't ready yet. In the bus reset tasklet we
  1599. * then set up the real values for the two registers.
  1600. *
  1601. * We use ohci->lock to avoid racing with the code that sets
  1602. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1603. */
  1604. next_config_rom =
  1605. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1606. &next_config_rom_bus, GFP_KERNEL);
  1607. if (next_config_rom == NULL)
  1608. return -ENOMEM;
  1609. spin_lock_irqsave(&ohci->lock, flags);
  1610. if (ohci->next_config_rom == NULL) {
  1611. ohci->next_config_rom = next_config_rom;
  1612. ohci->next_config_rom_bus = next_config_rom_bus;
  1613. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1614. ohci->next_header = config_rom[0];
  1615. ohci->next_config_rom[0] = 0;
  1616. reg_write(ohci, OHCI1394_ConfigROMmap,
  1617. ohci->next_config_rom_bus);
  1618. ret = 0;
  1619. }
  1620. spin_unlock_irqrestore(&ohci->lock, flags);
  1621. /*
  1622. * Now initiate a bus reset to have the changes take
  1623. * effect. We clean up the old config rom memory and DMA
  1624. * mappings in the bus reset tasklet, since the OHCI
  1625. * controller could need to access it before the bus reset
  1626. * takes effect.
  1627. */
  1628. if (ret == 0)
  1629. fw_core_initiate_bus_reset(&ohci->card, 1);
  1630. else
  1631. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1632. next_config_rom, next_config_rom_bus);
  1633. return ret;
  1634. }
  1635. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1636. {
  1637. struct fw_ohci *ohci = fw_ohci(card);
  1638. at_context_transmit(&ohci->at_request_ctx, packet);
  1639. }
  1640. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1641. {
  1642. struct fw_ohci *ohci = fw_ohci(card);
  1643. at_context_transmit(&ohci->at_response_ctx, packet);
  1644. }
  1645. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1646. {
  1647. struct fw_ohci *ohci = fw_ohci(card);
  1648. struct context *ctx = &ohci->at_request_ctx;
  1649. struct driver_data *driver_data = packet->driver_data;
  1650. int ret = -ENOENT;
  1651. tasklet_disable(&ctx->tasklet);
  1652. if (packet->ack != 0)
  1653. goto out;
  1654. if (packet->payload_mapped)
  1655. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1656. packet->payload_length, DMA_TO_DEVICE);
  1657. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1658. driver_data->packet = NULL;
  1659. packet->ack = RCODE_CANCELLED;
  1660. packet->callback(packet, &ohci->card, packet->ack);
  1661. ret = 0;
  1662. out:
  1663. tasklet_enable(&ctx->tasklet);
  1664. return ret;
  1665. }
  1666. static int ohci_enable_phys_dma(struct fw_card *card,
  1667. int node_id, int generation)
  1668. {
  1669. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1670. return 0;
  1671. #else
  1672. struct fw_ohci *ohci = fw_ohci(card);
  1673. unsigned long flags;
  1674. int n, ret = 0;
  1675. /*
  1676. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1677. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1678. */
  1679. spin_lock_irqsave(&ohci->lock, flags);
  1680. if (ohci->generation != generation) {
  1681. ret = -ESTALE;
  1682. goto out;
  1683. }
  1684. /*
  1685. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1686. * enabled for _all_ nodes on remote buses.
  1687. */
  1688. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1689. if (n < 32)
  1690. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1691. else
  1692. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1693. flush_writes(ohci);
  1694. out:
  1695. spin_unlock_irqrestore(&ohci->lock, flags);
  1696. return ret;
  1697. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1698. }
  1699. static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
  1700. {
  1701. struct fw_ohci *ohci = fw_ohci(card);
  1702. unsigned long flags;
  1703. u32 value;
  1704. switch (csr_offset) {
  1705. case CSR_STATE_CLEAR:
  1706. case CSR_STATE_SET:
  1707. /* the controller driver handles only the cmstr bit */
  1708. if (ohci->is_root &&
  1709. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1710. OHCI1394_LinkControl_cycleMaster))
  1711. return CSR_STATE_BIT_CMSTR;
  1712. else
  1713. return 0;
  1714. case CSR_NODE_IDS:
  1715. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1716. case CSR_CYCLE_TIME:
  1717. return get_cycle_time(ohci);
  1718. case CSR_BUS_TIME:
  1719. /*
  1720. * We might be called just after the cycle timer has wrapped
  1721. * around but just before the cycle64Seconds handler, so we
  1722. * better check here, too, if the bus time needs to be updated.
  1723. */
  1724. spin_lock_irqsave(&ohci->lock, flags);
  1725. value = update_bus_time(ohci);
  1726. spin_unlock_irqrestore(&ohci->lock, flags);
  1727. return value;
  1728. case CSR_BUSY_TIMEOUT:
  1729. value = reg_read(ohci, OHCI1394_ATRetries);
  1730. return (value >> 4) & 0x0ffff00f;
  1731. case CSR_PRIORITY_BUDGET:
  1732. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1733. (ohci->pri_req_max << 8);
  1734. default:
  1735. WARN_ON(1);
  1736. return 0;
  1737. }
  1738. }
  1739. static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
  1740. {
  1741. struct fw_ohci *ohci = fw_ohci(card);
  1742. unsigned long flags;
  1743. switch (csr_offset) {
  1744. case CSR_STATE_CLEAR:
  1745. /* the controller driver handles only the cmstr bit */
  1746. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1747. reg_write(ohci, OHCI1394_LinkControlClear,
  1748. OHCI1394_LinkControl_cycleMaster);
  1749. flush_writes(ohci);
  1750. }
  1751. break;
  1752. case CSR_STATE_SET:
  1753. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1754. reg_write(ohci, OHCI1394_LinkControlSet,
  1755. OHCI1394_LinkControl_cycleMaster);
  1756. flush_writes(ohci);
  1757. }
  1758. break;
  1759. case CSR_NODE_IDS:
  1760. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1761. flush_writes(ohci);
  1762. break;
  1763. case CSR_CYCLE_TIME:
  1764. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1765. reg_write(ohci, OHCI1394_IntEventSet,
  1766. OHCI1394_cycleInconsistent);
  1767. flush_writes(ohci);
  1768. break;
  1769. case CSR_BUS_TIME:
  1770. spin_lock_irqsave(&ohci->lock, flags);
  1771. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1772. spin_unlock_irqrestore(&ohci->lock, flags);
  1773. break;
  1774. case CSR_BUSY_TIMEOUT:
  1775. value = (value & 0xf) | ((value & 0xf) << 4) |
  1776. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1777. reg_write(ohci, OHCI1394_ATRetries, value);
  1778. flush_writes(ohci);
  1779. break;
  1780. case CSR_PRIORITY_BUDGET:
  1781. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1782. flush_writes(ohci);
  1783. break;
  1784. default:
  1785. WARN_ON(1);
  1786. break;
  1787. }
  1788. }
  1789. static unsigned int ohci_get_features(struct fw_card *card)
  1790. {
  1791. struct fw_ohci *ohci = fw_ohci(card);
  1792. return ohci->features;
  1793. }
  1794. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1795. {
  1796. int i = ctx->header_length;
  1797. if (i + ctx->base.header_size > PAGE_SIZE)
  1798. return;
  1799. /*
  1800. * The iso header is byteswapped to little endian by
  1801. * the controller, but the remaining header quadlets
  1802. * are big endian. We want to present all the headers
  1803. * as big endian, so we have to swap the first quadlet.
  1804. */
  1805. if (ctx->base.header_size > 0)
  1806. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1807. if (ctx->base.header_size > 4)
  1808. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1809. if (ctx->base.header_size > 8)
  1810. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1811. ctx->header_length += ctx->base.header_size;
  1812. }
  1813. static int handle_ir_packet_per_buffer(struct context *context,
  1814. struct descriptor *d,
  1815. struct descriptor *last)
  1816. {
  1817. struct iso_context *ctx =
  1818. container_of(context, struct iso_context, context);
  1819. struct descriptor *pd;
  1820. __le32 *ir_header;
  1821. void *p;
  1822. for (pd = d; pd <= last; pd++) {
  1823. if (pd->transfer_status)
  1824. break;
  1825. }
  1826. if (pd > last)
  1827. /* Descriptor(s) not done yet, stop iteration */
  1828. return 0;
  1829. p = last + 1;
  1830. copy_iso_headers(ctx, p);
  1831. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1832. ir_header = (__le32 *) p;
  1833. ctx->base.callback(&ctx->base,
  1834. le32_to_cpu(ir_header[0]) & 0xffff,
  1835. ctx->header_length, ctx->header,
  1836. ctx->base.callback_data);
  1837. ctx->header_length = 0;
  1838. }
  1839. return 1;
  1840. }
  1841. static int handle_it_packet(struct context *context,
  1842. struct descriptor *d,
  1843. struct descriptor *last)
  1844. {
  1845. struct iso_context *ctx =
  1846. container_of(context, struct iso_context, context);
  1847. int i;
  1848. struct descriptor *pd;
  1849. for (pd = d; pd <= last; pd++)
  1850. if (pd->transfer_status)
  1851. break;
  1852. if (pd > last)
  1853. /* Descriptor(s) not done yet, stop iteration */
  1854. return 0;
  1855. i = ctx->header_length;
  1856. if (i + 4 < PAGE_SIZE) {
  1857. /* Present this value as big-endian to match the receive code */
  1858. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1859. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1860. le16_to_cpu(pd->res_count));
  1861. ctx->header_length += 4;
  1862. }
  1863. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1864. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1865. ctx->header_length, ctx->header,
  1866. ctx->base.callback_data);
  1867. ctx->header_length = 0;
  1868. }
  1869. return 1;
  1870. }
  1871. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1872. int type, int channel, size_t header_size)
  1873. {
  1874. struct fw_ohci *ohci = fw_ohci(card);
  1875. struct iso_context *ctx, *list;
  1876. descriptor_callback_t callback;
  1877. u64 *channels, dont_care = ~0ULL;
  1878. u32 *mask, regs;
  1879. unsigned long flags;
  1880. int index, ret = -ENOMEM;
  1881. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1882. channels = &dont_care;
  1883. mask = &ohci->it_context_mask;
  1884. list = ohci->it_context_list;
  1885. callback = handle_it_packet;
  1886. } else {
  1887. channels = &ohci->ir_context_channels;
  1888. mask = &ohci->ir_context_mask;
  1889. list = ohci->ir_context_list;
  1890. callback = handle_ir_packet_per_buffer;
  1891. }
  1892. spin_lock_irqsave(&ohci->lock, flags);
  1893. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1894. if (index >= 0) {
  1895. *channels &= ~(1ULL << channel);
  1896. *mask &= ~(1 << index);
  1897. }
  1898. spin_unlock_irqrestore(&ohci->lock, flags);
  1899. if (index < 0)
  1900. return ERR_PTR(-EBUSY);
  1901. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1902. regs = OHCI1394_IsoXmitContextBase(index);
  1903. else
  1904. regs = OHCI1394_IsoRcvContextBase(index);
  1905. ctx = &list[index];
  1906. memset(ctx, 0, sizeof(*ctx));
  1907. ctx->header_length = 0;
  1908. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1909. if (ctx->header == NULL)
  1910. goto out;
  1911. ret = context_init(&ctx->context, ohci, regs, callback);
  1912. if (ret < 0)
  1913. goto out_with_header;
  1914. return &ctx->base;
  1915. out_with_header:
  1916. free_page((unsigned long)ctx->header);
  1917. out:
  1918. spin_lock_irqsave(&ohci->lock, flags);
  1919. *mask |= 1 << index;
  1920. spin_unlock_irqrestore(&ohci->lock, flags);
  1921. return ERR_PTR(ret);
  1922. }
  1923. static int ohci_start_iso(struct fw_iso_context *base,
  1924. s32 cycle, u32 sync, u32 tags)
  1925. {
  1926. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1927. struct fw_ohci *ohci = ctx->context.ohci;
  1928. u32 control, match;
  1929. int index;
  1930. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1931. index = ctx - ohci->it_context_list;
  1932. match = 0;
  1933. if (cycle >= 0)
  1934. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1935. (cycle & 0x7fff) << 16;
  1936. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1937. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1938. context_run(&ctx->context, match);
  1939. } else {
  1940. index = ctx - ohci->ir_context_list;
  1941. control = IR_CONTEXT_ISOCH_HEADER;
  1942. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1943. if (cycle >= 0) {
  1944. match |= (cycle & 0x07fff) << 12;
  1945. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1946. }
  1947. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1948. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1949. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1950. context_run(&ctx->context, control);
  1951. }
  1952. return 0;
  1953. }
  1954. static int ohci_stop_iso(struct fw_iso_context *base)
  1955. {
  1956. struct fw_ohci *ohci = fw_ohci(base->card);
  1957. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1958. int index;
  1959. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1960. index = ctx - ohci->it_context_list;
  1961. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1962. } else {
  1963. index = ctx - ohci->ir_context_list;
  1964. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1965. }
  1966. flush_writes(ohci);
  1967. context_stop(&ctx->context);
  1968. return 0;
  1969. }
  1970. static void ohci_free_iso_context(struct fw_iso_context *base)
  1971. {
  1972. struct fw_ohci *ohci = fw_ohci(base->card);
  1973. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1974. unsigned long flags;
  1975. int index;
  1976. ohci_stop_iso(base);
  1977. context_release(&ctx->context);
  1978. free_page((unsigned long)ctx->header);
  1979. spin_lock_irqsave(&ohci->lock, flags);
  1980. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1981. index = ctx - ohci->it_context_list;
  1982. ohci->it_context_mask |= 1 << index;
  1983. } else {
  1984. index = ctx - ohci->ir_context_list;
  1985. ohci->ir_context_mask |= 1 << index;
  1986. ohci->ir_context_channels |= 1ULL << base->channel;
  1987. }
  1988. spin_unlock_irqrestore(&ohci->lock, flags);
  1989. }
  1990. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1991. struct fw_iso_packet *packet,
  1992. struct fw_iso_buffer *buffer,
  1993. unsigned long payload)
  1994. {
  1995. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1996. struct descriptor *d, *last, *pd;
  1997. struct fw_iso_packet *p;
  1998. __le32 *header;
  1999. dma_addr_t d_bus, page_bus;
  2000. u32 z, header_z, payload_z, irq;
  2001. u32 payload_index, payload_end_index, next_page_index;
  2002. int page, end_page, i, length, offset;
  2003. p = packet;
  2004. payload_index = payload;
  2005. if (p->skip)
  2006. z = 1;
  2007. else
  2008. z = 2;
  2009. if (p->header_length > 0)
  2010. z++;
  2011. /* Determine the first page the payload isn't contained in. */
  2012. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2013. if (p->payload_length > 0)
  2014. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2015. else
  2016. payload_z = 0;
  2017. z += payload_z;
  2018. /* Get header size in number of descriptors. */
  2019. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2020. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2021. if (d == NULL)
  2022. return -ENOMEM;
  2023. if (!p->skip) {
  2024. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2025. d[0].req_count = cpu_to_le16(8);
  2026. /*
  2027. * Link the skip address to this descriptor itself. This causes
  2028. * a context to skip a cycle whenever lost cycles or FIFO
  2029. * overruns occur, without dropping the data. The application
  2030. * should then decide whether this is an error condition or not.
  2031. * FIXME: Make the context's cycle-lost behaviour configurable?
  2032. */
  2033. d[0].branch_address = cpu_to_le32(d_bus | z);
  2034. header = (__le32 *) &d[1];
  2035. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2036. IT_HEADER_TAG(p->tag) |
  2037. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2038. IT_HEADER_CHANNEL(ctx->base.channel) |
  2039. IT_HEADER_SPEED(ctx->base.speed));
  2040. header[1] =
  2041. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2042. p->payload_length));
  2043. }
  2044. if (p->header_length > 0) {
  2045. d[2].req_count = cpu_to_le16(p->header_length);
  2046. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2047. memcpy(&d[z], p->header, p->header_length);
  2048. }
  2049. pd = d + z - payload_z;
  2050. payload_end_index = payload_index + p->payload_length;
  2051. for (i = 0; i < payload_z; i++) {
  2052. page = payload_index >> PAGE_SHIFT;
  2053. offset = payload_index & ~PAGE_MASK;
  2054. next_page_index = (page + 1) << PAGE_SHIFT;
  2055. length =
  2056. min(next_page_index, payload_end_index) - payload_index;
  2057. pd[i].req_count = cpu_to_le16(length);
  2058. page_bus = page_private(buffer->pages[page]);
  2059. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2060. payload_index += length;
  2061. }
  2062. if (p->interrupt)
  2063. irq = DESCRIPTOR_IRQ_ALWAYS;
  2064. else
  2065. irq = DESCRIPTOR_NO_IRQ;
  2066. last = z == 2 ? d : d + z - 1;
  2067. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2068. DESCRIPTOR_STATUS |
  2069. DESCRIPTOR_BRANCH_ALWAYS |
  2070. irq);
  2071. context_append(&ctx->context, d, z, header_z);
  2072. return 0;
  2073. }
  2074. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  2075. struct fw_iso_packet *packet,
  2076. struct fw_iso_buffer *buffer,
  2077. unsigned long payload)
  2078. {
  2079. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2080. struct descriptor *d, *pd;
  2081. struct fw_iso_packet *p = packet;
  2082. dma_addr_t d_bus, page_bus;
  2083. u32 z, header_z, rest;
  2084. int i, j, length;
  2085. int page, offset, packet_count, header_size, payload_per_buffer;
  2086. /*
  2087. * The OHCI controller puts the isochronous header and trailer in the
  2088. * buffer, so we need at least 8 bytes.
  2089. */
  2090. packet_count = p->header_length / ctx->base.header_size;
  2091. header_size = max(ctx->base.header_size, (size_t)8);
  2092. /* Get header size in number of descriptors. */
  2093. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2094. page = payload >> PAGE_SHIFT;
  2095. offset = payload & ~PAGE_MASK;
  2096. payload_per_buffer = p->payload_length / packet_count;
  2097. for (i = 0; i < packet_count; i++) {
  2098. /* d points to the header descriptor */
  2099. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2100. d = context_get_descriptors(&ctx->context,
  2101. z + header_z, &d_bus);
  2102. if (d == NULL)
  2103. return -ENOMEM;
  2104. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2105. DESCRIPTOR_INPUT_MORE);
  2106. if (p->skip && i == 0)
  2107. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2108. d->req_count = cpu_to_le16(header_size);
  2109. d->res_count = d->req_count;
  2110. d->transfer_status = 0;
  2111. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2112. rest = payload_per_buffer;
  2113. pd = d;
  2114. for (j = 1; j < z; j++) {
  2115. pd++;
  2116. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2117. DESCRIPTOR_INPUT_MORE);
  2118. if (offset + rest < PAGE_SIZE)
  2119. length = rest;
  2120. else
  2121. length = PAGE_SIZE - offset;
  2122. pd->req_count = cpu_to_le16(length);
  2123. pd->res_count = pd->req_count;
  2124. pd->transfer_status = 0;
  2125. page_bus = page_private(buffer->pages[page]);
  2126. pd->data_address = cpu_to_le32(page_bus + offset);
  2127. offset = (offset + length) & ~PAGE_MASK;
  2128. rest -= length;
  2129. if (offset == 0)
  2130. page++;
  2131. }
  2132. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2133. DESCRIPTOR_INPUT_LAST |
  2134. DESCRIPTOR_BRANCH_ALWAYS);
  2135. if (p->interrupt && i == packet_count - 1)
  2136. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2137. context_append(&ctx->context, d, z, header_z);
  2138. }
  2139. return 0;
  2140. }
  2141. static int ohci_queue_iso(struct fw_iso_context *base,
  2142. struct fw_iso_packet *packet,
  2143. struct fw_iso_buffer *buffer,
  2144. unsigned long payload)
  2145. {
  2146. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2147. unsigned long flags;
  2148. int ret;
  2149. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2150. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2151. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2152. else
  2153. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2154. buffer, payload);
  2155. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2156. return ret;
  2157. }
  2158. static const struct fw_card_driver ohci_driver = {
  2159. .enable = ohci_enable,
  2160. .update_phy_reg = ohci_update_phy_reg,
  2161. .set_config_rom = ohci_set_config_rom,
  2162. .send_request = ohci_send_request,
  2163. .send_response = ohci_send_response,
  2164. .cancel_packet = ohci_cancel_packet,
  2165. .enable_phys_dma = ohci_enable_phys_dma,
  2166. .read_csr_reg = ohci_read_csr_reg,
  2167. .write_csr_reg = ohci_write_csr_reg,
  2168. .get_features = ohci_get_features,
  2169. .allocate_iso_context = ohci_allocate_iso_context,
  2170. .free_iso_context = ohci_free_iso_context,
  2171. .queue_iso = ohci_queue_iso,
  2172. .start_iso = ohci_start_iso,
  2173. .stop_iso = ohci_stop_iso,
  2174. };
  2175. #ifdef CONFIG_PPC_PMAC
  2176. static void pmac_ohci_on(struct pci_dev *dev)
  2177. {
  2178. if (machine_is(powermac)) {
  2179. struct device_node *ofn = pci_device_to_OF_node(dev);
  2180. if (ofn) {
  2181. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2182. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2183. }
  2184. }
  2185. }
  2186. static void pmac_ohci_off(struct pci_dev *dev)
  2187. {
  2188. if (machine_is(powermac)) {
  2189. struct device_node *ofn = pci_device_to_OF_node(dev);
  2190. if (ofn) {
  2191. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2192. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2193. }
  2194. }
  2195. }
  2196. #else
  2197. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2198. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2199. #endif /* CONFIG_PPC_PMAC */
  2200. static int __devinit pci_probe(struct pci_dev *dev,
  2201. const struct pci_device_id *ent)
  2202. {
  2203. struct fw_ohci *ohci;
  2204. u32 bus_options, max_receive, link_speed, version, link_enh;
  2205. u64 guid;
  2206. int i, err, n_ir, n_it;
  2207. size_t size;
  2208. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2209. if (ohci == NULL) {
  2210. err = -ENOMEM;
  2211. goto fail;
  2212. }
  2213. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2214. pmac_ohci_on(dev);
  2215. err = pci_enable_device(dev);
  2216. if (err) {
  2217. fw_error("Failed to enable OHCI hardware\n");
  2218. goto fail_free;
  2219. }
  2220. pci_set_master(dev);
  2221. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2222. pci_set_drvdata(dev, ohci);
  2223. spin_lock_init(&ohci->lock);
  2224. tasklet_init(&ohci->bus_reset_tasklet,
  2225. bus_reset_tasklet, (unsigned long)ohci);
  2226. err = pci_request_region(dev, 0, ohci_driver_name);
  2227. if (err) {
  2228. fw_error("MMIO resource unavailable\n");
  2229. goto fail_disable;
  2230. }
  2231. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2232. if (ohci->registers == NULL) {
  2233. fw_error("Failed to remap registers\n");
  2234. err = -ENXIO;
  2235. goto fail_iomem;
  2236. }
  2237. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2238. if (ohci_quirks[i].vendor == dev->vendor &&
  2239. (ohci_quirks[i].device == dev->device ||
  2240. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2241. ohci->quirks = ohci_quirks[i].flags;
  2242. break;
  2243. }
  2244. if (param_quirks)
  2245. ohci->quirks = param_quirks;
  2246. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2247. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2248. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2249. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2250. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2251. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2252. /* use priority arbitration for asynchronous responses */
  2253. link_enh |= TI_LinkEnh_enab_unfair;
  2254. /* required for aPhyEnhanceEnable to work */
  2255. link_enh |= TI_LinkEnh_enab_accel;
  2256. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2257. }
  2258. ar_context_init(&ohci->ar_request_ctx, ohci,
  2259. OHCI1394_AsReqRcvContextControlSet);
  2260. ar_context_init(&ohci->ar_response_ctx, ohci,
  2261. OHCI1394_AsRspRcvContextControlSet);
  2262. context_init(&ohci->at_request_ctx, ohci,
  2263. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2264. context_init(&ohci->at_response_ctx, ohci,
  2265. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2266. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2267. ohci->ir_context_channels = ~0ULL;
  2268. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2269. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2270. n_ir = hweight32(ohci->ir_context_mask);
  2271. size = sizeof(struct iso_context) * n_ir;
  2272. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2273. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2274. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2275. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2276. n_it = hweight32(ohci->it_context_mask);
  2277. size = sizeof(struct iso_context) * n_it;
  2278. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2279. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2280. err = -ENOMEM;
  2281. goto fail_contexts;
  2282. }
  2283. /* self-id dma buffer allocation */
  2284. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2285. SELF_ID_BUF_SIZE,
  2286. &ohci->self_id_bus,
  2287. GFP_KERNEL);
  2288. if (ohci->self_id_cpu == NULL) {
  2289. err = -ENOMEM;
  2290. goto fail_contexts;
  2291. }
  2292. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2293. max_receive = (bus_options >> 12) & 0xf;
  2294. link_speed = bus_options & 0x7;
  2295. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2296. reg_read(ohci, OHCI1394_GUIDLo);
  2297. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2298. if (err)
  2299. goto fail_self_id;
  2300. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2301. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2302. "%d IR + %d IT contexts, quirks 0x%x\n",
  2303. dev_name(&dev->dev), version >> 16, version & 0xff,
  2304. n_ir, n_it, ohci->quirks);
  2305. return 0;
  2306. fail_self_id:
  2307. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2308. ohci->self_id_cpu, ohci->self_id_bus);
  2309. fail_contexts:
  2310. kfree(ohci->ir_context_list);
  2311. kfree(ohci->it_context_list);
  2312. context_release(&ohci->at_response_ctx);
  2313. context_release(&ohci->at_request_ctx);
  2314. ar_context_release(&ohci->ar_response_ctx);
  2315. ar_context_release(&ohci->ar_request_ctx);
  2316. pci_iounmap(dev, ohci->registers);
  2317. fail_iomem:
  2318. pci_release_region(dev, 0);
  2319. fail_disable:
  2320. pci_disable_device(dev);
  2321. fail_free:
  2322. kfree(&ohci->card);
  2323. pmac_ohci_off(dev);
  2324. fail:
  2325. if (err == -ENOMEM)
  2326. fw_error("Out of memory\n");
  2327. return err;
  2328. }
  2329. static void pci_remove(struct pci_dev *dev)
  2330. {
  2331. struct fw_ohci *ohci;
  2332. ohci = pci_get_drvdata(dev);
  2333. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2334. flush_writes(ohci);
  2335. fw_core_remove_card(&ohci->card);
  2336. /*
  2337. * FIXME: Fail all pending packets here, now that the upper
  2338. * layers can't queue any more.
  2339. */
  2340. software_reset(ohci);
  2341. free_irq(dev->irq, ohci);
  2342. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2343. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2344. ohci->next_config_rom, ohci->next_config_rom_bus);
  2345. if (ohci->config_rom)
  2346. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2347. ohci->config_rom, ohci->config_rom_bus);
  2348. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2349. ohci->self_id_cpu, ohci->self_id_bus);
  2350. ar_context_release(&ohci->ar_request_ctx);
  2351. ar_context_release(&ohci->ar_response_ctx);
  2352. context_release(&ohci->at_request_ctx);
  2353. context_release(&ohci->at_response_ctx);
  2354. kfree(ohci->it_context_list);
  2355. kfree(ohci->ir_context_list);
  2356. pci_disable_msi(dev);
  2357. pci_iounmap(dev, ohci->registers);
  2358. pci_release_region(dev, 0);
  2359. pci_disable_device(dev);
  2360. kfree(&ohci->card);
  2361. pmac_ohci_off(dev);
  2362. fw_notify("Removed fw-ohci device.\n");
  2363. }
  2364. #ifdef CONFIG_PM
  2365. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2366. {
  2367. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2368. int err;
  2369. software_reset(ohci);
  2370. free_irq(dev->irq, ohci);
  2371. pci_disable_msi(dev);
  2372. err = pci_save_state(dev);
  2373. if (err) {
  2374. fw_error("pci_save_state failed\n");
  2375. return err;
  2376. }
  2377. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2378. if (err)
  2379. fw_error("pci_set_power_state failed with %d\n", err);
  2380. pmac_ohci_off(dev);
  2381. return 0;
  2382. }
  2383. static int pci_resume(struct pci_dev *dev)
  2384. {
  2385. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2386. int err;
  2387. pmac_ohci_on(dev);
  2388. pci_set_power_state(dev, PCI_D0);
  2389. pci_restore_state(dev);
  2390. err = pci_enable_device(dev);
  2391. if (err) {
  2392. fw_error("pci_enable_device failed\n");
  2393. return err;
  2394. }
  2395. return ohci_enable(&ohci->card, NULL, 0);
  2396. }
  2397. #endif
  2398. static const struct pci_device_id pci_table[] = {
  2399. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2400. { }
  2401. };
  2402. MODULE_DEVICE_TABLE(pci, pci_table);
  2403. static struct pci_driver fw_ohci_pci_driver = {
  2404. .name = ohci_driver_name,
  2405. .id_table = pci_table,
  2406. .probe = pci_probe,
  2407. .remove = pci_remove,
  2408. #ifdef CONFIG_PM
  2409. .resume = pci_resume,
  2410. .suspend = pci_suspend,
  2411. #endif
  2412. };
  2413. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2414. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2415. MODULE_LICENSE("GPL");
  2416. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2417. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2418. MODULE_ALIAS("ohci1394");
  2419. #endif
  2420. static int __init fw_ohci_init(void)
  2421. {
  2422. return pci_register_driver(&fw_ohci_pci_driver);
  2423. }
  2424. static void __exit fw_ohci_cleanup(void)
  2425. {
  2426. pci_unregister_driver(&fw_ohci_pci_driver);
  2427. }
  2428. module_init(fw_ohci_init);
  2429. module_exit(fw_ohci_cleanup);