quirks.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void __devinit quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  53. but VIA don't answer queries. If you happen to have good contacts at VIA
  54. ask them for me please -- Alan
  55. This appears to be BIOS not version dependent. So presumably there is a
  56. chipset level fix */
  57. int isa_dma_bridge_buggy; /* Exported */
  58. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  59. {
  60. if (!isa_dma_bridge_buggy) {
  61. isa_dma_bridge_buggy=1;
  62. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  63. }
  64. }
  65. /*
  66. * Its not totally clear which chipsets are the problematic ones
  67. * We know 82C586 and 82C596 variants are affected.
  68. */
  69. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  76. int pci_pci_problems;
  77. /*
  78. * Chipsets where PCI->PCI transfers vanish or hang
  79. */
  80. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  83. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_FAIL;
  85. }
  86. }
  87. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  88. {
  89. u8 rev;
  90. pci_read_config_byte(dev, 0x08, &rev);
  91. if (rev == 0x13) {
  92. /* Erratum 24 */
  93. printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
  94. pci_pci_problems |= PCIAGP_FAIL;
  95. }
  96. }
  97. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  98. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  99. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
  100. /*
  101. * Triton requires workarounds to be used by the drivers
  102. */
  103. static void __devinit quirk_triton(struct pci_dev *dev)
  104. {
  105. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  106. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  107. pci_pci_problems |= PCIPCI_TRITON;
  108. }
  109. }
  110. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  111. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  112. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  113. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  114. /*
  115. * VIA Apollo KT133 needs PCI latency patch
  116. * Made according to a windows driver based patch by George E. Breese
  117. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  118. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  119. * the info on which Mr Breese based his work.
  120. *
  121. * Updated based on further information from the site and also on
  122. * information provided by VIA
  123. */
  124. static void __devinit quirk_vialatency(struct pci_dev *dev)
  125. {
  126. struct pci_dev *p;
  127. u8 rev;
  128. u8 busarb;
  129. /* Ok we have a potential problem chipset here. Now see if we have
  130. a buggy southbridge */
  131. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  132. if (p!=NULL) {
  133. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  134. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  135. /* Check for buggy part revisions */
  136. if (rev < 0x40 || rev > 0x42)
  137. goto exit;
  138. } else {
  139. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  140. if (p==NULL) /* No problem parts */
  141. goto exit;
  142. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  143. /* Check for buggy part revisions */
  144. if (rev < 0x10 || rev > 0x12)
  145. goto exit;
  146. }
  147. /*
  148. * Ok we have the problem. Now set the PCI master grant to
  149. * occur every master grant. The apparent bug is that under high
  150. * PCI load (quite common in Linux of course) you can get data
  151. * loss when the CPU is held off the bus for 3 bus master requests
  152. * This happens to include the IDE controllers....
  153. *
  154. * VIA only apply this fix when an SB Live! is present but under
  155. * both Linux and Windows this isnt enough, and we have seen
  156. * corruption without SB Live! but with things like 3 UDMA IDE
  157. * controllers. So we ignore that bit of the VIA recommendation..
  158. */
  159. pci_read_config_byte(dev, 0x76, &busarb);
  160. /* Set bit 4 and bi 5 of byte 76 to 0x01
  161. "Master priority rotation on every PCI master grant */
  162. busarb &= ~(1<<5);
  163. busarb |= (1<<4);
  164. pci_write_config_byte(dev, 0x76, busarb);
  165. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  166. exit:
  167. pci_dev_put(p);
  168. }
  169. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  172. /*
  173. * VIA Apollo VP3 needs ETBF on BT848/878
  174. */
  175. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  176. {
  177. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  178. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  179. pci_pci_problems |= PCIPCI_VIAETBF;
  180. }
  181. }
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  183. static void __devinit quirk_vsfx(struct pci_dev *dev)
  184. {
  185. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  186. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  187. pci_pci_problems |= PCIPCI_VSFX;
  188. }
  189. }
  190. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  191. /*
  192. * Ali Magik requires workarounds to be used by the drivers
  193. * that DMA to AGP space. Latency must be set to 0xA and triton
  194. * workaround applied too
  195. * [Info kindly provided by ALi]
  196. */
  197. static void __init quirk_alimagik(struct pci_dev *dev)
  198. {
  199. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  200. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  201. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  202. }
  203. }
  204. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  206. /*
  207. * Natoma has some interesting boundary conditions with Zoran stuff
  208. * at least
  209. */
  210. static void __devinit quirk_natoma(struct pci_dev *dev)
  211. {
  212. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  213. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  214. pci_pci_problems |= PCIPCI_NATOMA;
  215. }
  216. }
  217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  218. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  219. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  220. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  221. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  223. /*
  224. * This chip can cause PCI parity errors if config register 0xA0 is read
  225. * while DMAs are occurring.
  226. */
  227. static void __devinit quirk_citrine(struct pci_dev *dev)
  228. {
  229. dev->cfg_size = 0xA0;
  230. }
  231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  232. /*
  233. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  234. * If it's needed, re-allocate the region.
  235. */
  236. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  237. {
  238. struct resource *r = &dev->resource[0];
  239. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  240. r->start = 0;
  241. r->end = 0x3ffffff;
  242. }
  243. }
  244. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  245. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  246. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  247. unsigned size, int nr, const char *name)
  248. {
  249. region &= ~(size-1);
  250. if (region) {
  251. struct pci_bus_region bus_region;
  252. struct resource *res = dev->resource + nr;
  253. res->name = pci_name(dev);
  254. res->start = region;
  255. res->end = region + size - 1;
  256. res->flags = IORESOURCE_IO;
  257. /* Convert from PCI bus to resource space. */
  258. bus_region.start = res->start;
  259. bus_region.end = res->end;
  260. pcibios_bus_to_resource(dev, res, &bus_region);
  261. pci_claim_resource(dev, nr);
  262. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  263. }
  264. }
  265. /*
  266. * ATI Northbridge setups MCE the processor if you even
  267. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  268. */
  269. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  270. {
  271. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  272. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  273. request_region(0x3b0, 0x0C, "RadeonIGP");
  274. request_region(0x3d3, 0x01, "RadeonIGP");
  275. }
  276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  277. /*
  278. * Let's make the southbridge information explicit instead
  279. * of having to worry about people probing the ACPI areas,
  280. * for example.. (Yes, it happens, and if you read the wrong
  281. * ACPI register it will put the machine to sleep with no
  282. * way of waking it up again. Bummer).
  283. *
  284. * ALI M7101: Two IO regions pointed to by words at
  285. * 0xE0 (64 bytes of ACPI registers)
  286. * 0xE2 (32 bytes of SMB registers)
  287. */
  288. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  289. {
  290. u16 region;
  291. pci_read_config_word(dev, 0xE0, &region);
  292. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  293. pci_read_config_word(dev, 0xE2, &region);
  294. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  295. }
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  297. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  298. {
  299. u32 devres;
  300. u32 mask, size, base;
  301. pci_read_config_dword(dev, port, &devres);
  302. if ((devres & enable) != enable)
  303. return;
  304. mask = (devres >> 16) & 15;
  305. base = devres & 0xffff;
  306. size = 16;
  307. for (;;) {
  308. unsigned bit = size >> 1;
  309. if ((bit & mask) == bit)
  310. break;
  311. size = bit;
  312. }
  313. /*
  314. * For now we only print it out. Eventually we'll want to
  315. * reserve it (at least if it's in the 0x1000+ range), but
  316. * let's get enough confirmation reports first.
  317. */
  318. base &= -size;
  319. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  320. }
  321. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  322. {
  323. u32 devres;
  324. u32 mask, size, base;
  325. pci_read_config_dword(dev, port, &devres);
  326. if ((devres & enable) != enable)
  327. return;
  328. base = devres & 0xffff0000;
  329. mask = (devres & 0x3f) << 16;
  330. size = 128 << 16;
  331. for (;;) {
  332. unsigned bit = size >> 1;
  333. if ((bit & mask) == bit)
  334. break;
  335. size = bit;
  336. }
  337. /*
  338. * For now we only print it out. Eventually we'll want to
  339. * reserve it, but let's get enough confirmation reports first.
  340. */
  341. base &= -size;
  342. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  343. }
  344. /*
  345. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  346. * 0x40 (64 bytes of ACPI registers)
  347. * 0x90 (16 bytes of SMB registers)
  348. * and a few strange programmable PIIX4 device resources.
  349. */
  350. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  351. {
  352. u32 region, res_a;
  353. pci_read_config_dword(dev, 0x40, &region);
  354. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  355. pci_read_config_dword(dev, 0x90, &region);
  356. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  357. /* Device resource A has enables for some of the other ones */
  358. pci_read_config_dword(dev, 0x5c, &res_a);
  359. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  360. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  361. /* Device resource D is just bitfields for static resources */
  362. /* Device 12 enabled? */
  363. if (res_a & (1 << 29)) {
  364. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  365. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  366. }
  367. /* Device 13 enabled? */
  368. if (res_a & (1 << 30)) {
  369. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  370. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  371. }
  372. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  373. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  374. }
  375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  377. /*
  378. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  379. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  380. * 0x58 (64 bytes of GPIO I/O space)
  381. */
  382. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  383. {
  384. u32 region;
  385. pci_read_config_dword(dev, 0x40, &region);
  386. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  387. pci_read_config_dword(dev, 0x58, &region);
  388. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  389. }
  390. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  391. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  392. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  393. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  394. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  395. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  396. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  400. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  401. {
  402. u32 region;
  403. pci_read_config_dword(dev, 0x40, &region);
  404. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  405. pci_read_config_dword(dev, 0x48, &region);
  406. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  407. }
  408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  409. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  410. /*
  411. * VIA ACPI: One IO region pointed to by longword at
  412. * 0x48 or 0x20 (256 bytes of ACPI registers)
  413. */
  414. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  415. {
  416. u8 rev;
  417. u32 region;
  418. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  419. if (rev & 0x10) {
  420. pci_read_config_dword(dev, 0x48, &region);
  421. region &= PCI_BASE_ADDRESS_IO_MASK;
  422. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  423. }
  424. }
  425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  426. /*
  427. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  428. * 0x48 (256 bytes of ACPI registers)
  429. * 0x70 (128 bytes of hardware monitoring register)
  430. * 0x90 (16 bytes of SMB registers)
  431. */
  432. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  433. {
  434. u16 hm;
  435. u32 smb;
  436. quirk_vt82c586_acpi(dev);
  437. pci_read_config_word(dev, 0x70, &hm);
  438. hm &= PCI_BASE_ADDRESS_IO_MASK;
  439. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  440. pci_read_config_dword(dev, 0x90, &smb);
  441. smb &= PCI_BASE_ADDRESS_IO_MASK;
  442. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  443. }
  444. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  445. /*
  446. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  447. * 0x88 (128 bytes of power management registers)
  448. * 0xd0 (16 bytes of SMB registers)
  449. */
  450. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  451. {
  452. u16 pm, smb;
  453. pci_read_config_word(dev, 0x88, &pm);
  454. pm &= PCI_BASE_ADDRESS_IO_MASK;
  455. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  456. pci_read_config_word(dev, 0xd0, &smb);
  457. smb &= PCI_BASE_ADDRESS_IO_MASK;
  458. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  459. }
  460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  461. #ifdef CONFIG_X86_IO_APIC
  462. #include <asm/io_apic.h>
  463. /*
  464. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  465. * devices to the external APIC.
  466. *
  467. * TODO: When we have device-specific interrupt routers,
  468. * this code will go away from quirks.
  469. */
  470. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  471. {
  472. u8 tmp;
  473. if (nr_ioapics < 1)
  474. tmp = 0; /* nothing routed to external APIC */
  475. else
  476. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  477. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  478. tmp == 0 ? "Disa" : "Ena");
  479. /* Offset 0x58: External APIC IRQ output control */
  480. pci_write_config_byte (dev, 0x58, tmp);
  481. }
  482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  483. /*
  484. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  485. * This leads to doubled level interrupt rates.
  486. * Set this bit to get rid of cycle wastage.
  487. * Otherwise uncritical.
  488. */
  489. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  490. {
  491. u8 misc_control2;
  492. #define BYPASS_APIC_DEASSERT 8
  493. pci_read_config_byte(dev, 0x5B, &misc_control2);
  494. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  495. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  496. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  497. }
  498. }
  499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  500. /*
  501. * The AMD io apic can hang the box when an apic irq is masked.
  502. * We check all revs >= B0 (yet not in the pre production!) as the bug
  503. * is currently marked NoFix
  504. *
  505. * We have multiple reports of hangs with this chipset that went away with
  506. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  507. * of course. However the advice is demonstrably good even if so..
  508. */
  509. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  510. {
  511. u8 rev;
  512. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  513. if (rev >= 0x02) {
  514. printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  515. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  516. }
  517. }
  518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  519. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  520. {
  521. if (dev->devfn == 0 && dev->bus->number == 0)
  522. sis_apic_bug = 1;
  523. }
  524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  525. #define AMD8131_revA0 0x01
  526. #define AMD8131_revB0 0x11
  527. #define AMD8131_MISC 0x40
  528. #define AMD8131_NIOAMODE_BIT 0
  529. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  530. {
  531. unsigned char revid, tmp;
  532. if (nr_ioapics == 0)
  533. return;
  534. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  535. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  536. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  537. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  538. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  539. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  540. }
  541. }
  542. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  543. #endif /* CONFIG_X86_IO_APIC */
  544. /*
  545. * FIXME: it is questionable that quirk_via_acpi
  546. * is needed. It shows up as an ISA bridge, and does not
  547. * support the PCI_INTERRUPT_LINE register at all. Therefore
  548. * it seems like setting the pci_dev's 'irq' to the
  549. * value of the ACPI SCI interrupt is only done for convenience.
  550. * -jgarzik
  551. */
  552. static void __devinit quirk_via_acpi(struct pci_dev *d)
  553. {
  554. /*
  555. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  556. */
  557. u8 irq;
  558. pci_read_config_byte(d, 0x42, &irq);
  559. irq &= 0xf;
  560. if (irq && (irq != 2))
  561. d->irq = irq;
  562. }
  563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  565. /*
  566. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  567. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  568. * when written, it makes an internal connection to the PIC.
  569. * For these devices, this register is defined to be 4 bits wide.
  570. * Normally this is fine. However for IO-APIC motherboards, or
  571. * non-x86 architectures (yes Via exists on PPC among other places),
  572. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  573. * interrupts delivered properly.
  574. *
  575. * Some of the on-chip devices are actually '586 devices' so they are
  576. * listed here.
  577. */
  578. static void quirk_via_irq(struct pci_dev *dev)
  579. {
  580. u8 irq, new_irq;
  581. new_irq = dev->irq & 0xf;
  582. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  583. if (new_irq != irq) {
  584. printk(KERN_INFO "PCI: VIA IRQ fixup for %s, from %d to %d\n",
  585. pci_name(dev), irq, new_irq);
  586. udelay(15); /* unknown if delay really needed */
  587. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  588. }
  589. }
  590. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_via_irq);
  591. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, quirk_via_irq);
  592. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_2, quirk_via_irq);
  593. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_irq);
  594. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, quirk_via_irq);
  595. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_irq);
  596. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_irq);
  597. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_5, quirk_via_irq);
  598. /*
  599. * VIA VT82C598 has its device ID settable and many BIOSes
  600. * set it to the ID of VT82C597 for backward compatibility.
  601. * We need to switch it off to be able to recognize the real
  602. * type of the chip.
  603. */
  604. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  605. {
  606. pci_write_config_byte(dev, 0xfc, 0);
  607. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  608. }
  609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  610. #ifdef CONFIG_ACPI_SLEEP
  611. /*
  612. * Some VIA systems boot with the abnormal status flag set. This can cause
  613. * the BIOS to re-POST the system on resume rather than passing control
  614. * back to the OS. Clear the flag on boot
  615. */
  616. static void __devinit quirk_via_abnormal_poweroff(struct pci_dev *dev)
  617. {
  618. u32 reg;
  619. acpi_hw_register_read(ACPI_MTX_DO_NOT_LOCK, ACPI_REGISTER_PM1_STATUS,
  620. &reg);
  621. if (reg & 0x800) {
  622. printk("Clearing abnormal poweroff flag\n");
  623. acpi_hw_register_write(ACPI_MTX_DO_NOT_LOCK,
  624. ACPI_REGISTER_PM1_STATUS,
  625. (u16)0x800);
  626. }
  627. }
  628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_abnormal_poweroff);
  629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_abnormal_poweroff);
  630. #endif
  631. /*
  632. * CardBus controllers have a legacy base address that enables them
  633. * to respond as i82365 pcmcia controllers. We don't want them to
  634. * do this even if the Linux CardBus driver is not loaded, because
  635. * the Linux i82365 driver does not (and should not) handle CardBus.
  636. */
  637. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  638. {
  639. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  640. return;
  641. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  642. }
  643. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  644. /*
  645. * Following the PCI ordering rules is optional on the AMD762. I'm not
  646. * sure what the designers were smoking but let's not inhale...
  647. *
  648. * To be fair to AMD, it follows the spec by default, its BIOS people
  649. * who turn it off!
  650. */
  651. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  652. {
  653. u32 pcic;
  654. pci_read_config_dword(dev, 0x4C, &pcic);
  655. if ((pcic&6)!=6) {
  656. pcic |= 6;
  657. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  658. pci_write_config_dword(dev, 0x4C, pcic);
  659. pci_read_config_dword(dev, 0x84, &pcic);
  660. pcic |= (1<<23); /* Required in this mode */
  661. pci_write_config_dword(dev, 0x84, pcic);
  662. }
  663. }
  664. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  665. /*
  666. * DreamWorks provided workaround for Dunord I-3000 problem
  667. *
  668. * This card decodes and responds to addresses not apparently
  669. * assigned to it. We force a larger allocation to ensure that
  670. * nothing gets put too close to it.
  671. */
  672. static void __devinit quirk_dunord ( struct pci_dev * dev )
  673. {
  674. struct resource *r = &dev->resource [1];
  675. r->start = 0;
  676. r->end = 0xffffff;
  677. }
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  679. /*
  680. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  681. * is subtractive decoding (transparent), and does indicate this
  682. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  683. * instead of 0x01.
  684. */
  685. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  686. {
  687. dev->transparent = 1;
  688. }
  689. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  690. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  691. /*
  692. * Common misconfiguration of the MediaGX/Geode PCI master that will
  693. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  694. * datasheets found at http://www.national.com/ds/GX for info on what
  695. * these bits do. <christer@weinigel.se>
  696. */
  697. static void __init quirk_mediagx_master(struct pci_dev *dev)
  698. {
  699. u8 reg;
  700. pci_read_config_byte(dev, 0x41, &reg);
  701. if (reg & 2) {
  702. reg &= ~2;
  703. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  704. pci_write_config_byte(dev, 0x41, reg);
  705. }
  706. }
  707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  708. /*
  709. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  710. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  711. * secondary channels respectively). If the device reports Compatible mode
  712. * but does use BAR0-3 for address decoding, we assume that firmware has
  713. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  714. * Exceptions (if they exist) must be handled in chip/architecture specific
  715. * fixups.
  716. *
  717. * Note: for non x86 people. You may need an arch specific quirk to handle
  718. * moving IDE devices to native mode as well. Some plug in card devices power
  719. * up in compatible mode and assume the BIOS will adjust them.
  720. *
  721. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  722. * we do now ? We don't want is pci_enable_device to come along
  723. * and assign new resources. Both approaches work for that.
  724. */
  725. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  726. {
  727. struct resource *res;
  728. int first_bar = 2, last_bar = 0;
  729. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  730. return;
  731. res = &dev->resource[0];
  732. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  733. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  734. res[0].start = res[0].end = res[0].flags = 0;
  735. res[1].start = res[1].end = res[1].flags = 0;
  736. first_bar = 0;
  737. last_bar = 1;
  738. }
  739. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  740. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  741. res[2].start = res[2].end = res[2].flags = 0;
  742. res[3].start = res[3].end = res[3].flags = 0;
  743. last_bar = 3;
  744. }
  745. if (!last_bar)
  746. return;
  747. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  748. first_bar, last_bar, pci_name(dev));
  749. }
  750. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  751. /*
  752. * Ensure C0 rev restreaming is off. This is normally done by
  753. * the BIOS but in the odd case it is not the results are corruption
  754. * hence the presence of a Linux check
  755. */
  756. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  757. {
  758. u16 config;
  759. u8 rev;
  760. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  761. if (rev != 0x04) /* Only C0 requires this */
  762. return;
  763. pci_read_config_word(pdev, 0x40, &config);
  764. if (config & (1<<6)) {
  765. config &= ~(1<<6);
  766. pci_write_config_word(pdev, 0x40, config);
  767. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  768. }
  769. }
  770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  771. /*
  772. * Serverworks CSB5 IDE does not fully support native mode
  773. */
  774. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  775. {
  776. u8 prog;
  777. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  778. if (prog & 5) {
  779. prog &= ~5;
  780. pdev->class &= ~5;
  781. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  782. /* need to re-assign BARs for compat mode */
  783. quirk_ide_bases(pdev);
  784. }
  785. }
  786. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  787. /*
  788. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  789. */
  790. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  791. {
  792. u8 prog;
  793. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  794. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  795. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  796. prog &= ~5;
  797. pdev->class &= ~5;
  798. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  799. /* need to re-assign BARs for compat mode */
  800. quirk_ide_bases(pdev);
  801. }
  802. }
  803. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  804. /* This was originally an Alpha specific thing, but it really fits here.
  805. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  806. */
  807. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  808. {
  809. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  810. }
  811. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  812. /*
  813. * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
  814. * when a PCI-Soundcard is added. The BIOS only gives Options
  815. * "Disabled" and "AUTO". This Quirk Sets the corresponding
  816. * Register-Value to enable the Soundcard.
  817. *
  818. * FIXME: Presently this quirk will run on anything that has an 8237
  819. * which isn't correct, we need to check DMI tables or something in
  820. * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
  821. * runs everywhere at present we suppress the printk output in most
  822. * irrelevant cases.
  823. */
  824. static void __init k8t_sound_hostbridge(struct pci_dev *dev)
  825. {
  826. unsigned char val;
  827. pci_read_config_byte(dev, 0x50, &val);
  828. if (val == 0x88 || val == 0xc8) {
  829. /* Assume it's probably a MSI-K8T-Neo2Fir */
  830. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
  831. pci_write_config_byte(dev, 0x50, val & (~0x40));
  832. /* Verify the Change for Status output */
  833. pci_read_config_byte(dev, 0x50, &val);
  834. if (val & 0x40)
  835. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
  836. else
  837. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
  838. }
  839. }
  840. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  841. #ifndef CONFIG_ACPI_SLEEP
  842. /*
  843. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  844. * is not activated. The myth is that Asus said that they do not want the
  845. * users to be irritated by just another PCI Device in the Win98 device
  846. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  847. * package 2.7.0 for details)
  848. *
  849. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  850. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  851. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  852. * bridge as trigger.
  853. *
  854. * Actually, leaving it unhidden and not redoing the quirk over suspend2ram
  855. * will cause thermal management to break down, and causing machine to
  856. * overheat.
  857. */
  858. static int __initdata asus_hides_smbus;
  859. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  860. {
  861. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  862. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  863. switch(dev->subsystem_device) {
  864. case 0x8025: /* P4B-LX */
  865. case 0x8070: /* P4B */
  866. case 0x8088: /* P4B533 */
  867. case 0x1626: /* L3C notebook */
  868. asus_hides_smbus = 1;
  869. }
  870. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  871. switch(dev->subsystem_device) {
  872. case 0x80b1: /* P4GE-V */
  873. case 0x80b2: /* P4PE */
  874. case 0x8093: /* P4B533-V */
  875. asus_hides_smbus = 1;
  876. }
  877. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  878. switch(dev->subsystem_device) {
  879. case 0x8030: /* P4T533 */
  880. asus_hides_smbus = 1;
  881. }
  882. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  883. switch (dev->subsystem_device) {
  884. case 0x8070: /* P4G8X Deluxe */
  885. asus_hides_smbus = 1;
  886. }
  887. if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  888. switch (dev->subsystem_device) {
  889. case 0x80c9: /* PU-DLS */
  890. asus_hides_smbus = 1;
  891. }
  892. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  893. switch (dev->subsystem_device) {
  894. case 0x1751: /* M2N notebook */
  895. case 0x1821: /* M5N notebook */
  896. asus_hides_smbus = 1;
  897. }
  898. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  899. switch (dev->subsystem_device) {
  900. case 0x184b: /* W1N notebook */
  901. case 0x186a: /* M6Ne notebook */
  902. asus_hides_smbus = 1;
  903. }
  904. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  905. switch (dev->subsystem_device) {
  906. case 0x1882: /* M6V notebook */
  907. case 0x1977: /* A6VA notebook */
  908. asus_hides_smbus = 1;
  909. }
  910. }
  911. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  912. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  913. switch(dev->subsystem_device) {
  914. case 0x088C: /* HP Compaq nc8000 */
  915. case 0x0890: /* HP Compaq nc6000 */
  916. asus_hides_smbus = 1;
  917. }
  918. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  919. switch (dev->subsystem_device) {
  920. case 0x12bc: /* HP D330L */
  921. case 0x12bd: /* HP D530 */
  922. asus_hides_smbus = 1;
  923. }
  924. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  925. switch (dev->subsystem_device) {
  926. case 0x099c: /* HP Compaq nx6110 */
  927. asus_hides_smbus = 1;
  928. }
  929. }
  930. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  931. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  932. switch(dev->subsystem_device) {
  933. case 0x0001: /* Toshiba Satellite A40 */
  934. asus_hides_smbus = 1;
  935. }
  936. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  937. switch(dev->subsystem_device) {
  938. case 0x0001: /* Toshiba Tecra M2 */
  939. asus_hides_smbus = 1;
  940. }
  941. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  942. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  943. switch(dev->subsystem_device) {
  944. case 0xC00C: /* Samsung P35 notebook */
  945. asus_hides_smbus = 1;
  946. }
  947. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  948. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  949. switch(dev->subsystem_device) {
  950. case 0x0058: /* Compaq Evo N620c */
  951. asus_hides_smbus = 1;
  952. }
  953. }
  954. }
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  962. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  964. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  965. {
  966. u16 val;
  967. if (likely(!asus_hides_smbus))
  968. return;
  969. pci_read_config_word(dev, 0xF2, &val);
  970. if (val & 0x8) {
  971. pci_write_config_word(dev, 0xF2, val & (~0x8));
  972. pci_read_config_word(dev, 0xF2, &val);
  973. if (val & 0x8)
  974. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  975. else
  976. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  977. }
  978. }
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  982. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  983. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  984. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  985. static void __init asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  986. {
  987. u32 val, rcba;
  988. void __iomem *base;
  989. if (likely(!asus_hides_smbus))
  990. return;
  991. pci_read_config_dword(dev, 0xF0, &rcba);
  992. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  993. if (base == NULL) return;
  994. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  995. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  996. iounmap(base);
  997. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  998. }
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1000. #endif
  1001. /*
  1002. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1003. */
  1004. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  1005. {
  1006. u8 val = 0;
  1007. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1008. pci_read_config_byte(dev, 0x77, &val);
  1009. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1010. pci_read_config_byte(dev, 0x77, &val);
  1011. }
  1012. /*
  1013. * ... This is further complicated by the fact that some SiS96x south
  1014. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1015. * spotted a compatible north bridge to make sure.
  1016. * (pci_find_device doesn't work yet)
  1017. *
  1018. * We can also enable the sis96x bit in the discovery register..
  1019. */
  1020. static int __devinitdata sis_96x_compatible = 0;
  1021. #define SIS_DETECT_REGISTER 0x40
  1022. static void __init quirk_sis_503(struct pci_dev *dev)
  1023. {
  1024. u8 reg;
  1025. u16 devid;
  1026. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1027. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1028. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1029. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1030. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1031. return;
  1032. }
  1033. /* Make people aware that we changed the config.. */
  1034. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1035. /*
  1036. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1037. * the 503 quirk in the quirk table, so they'll automatically
  1038. * run and enable things like the SMBus device
  1039. */
  1040. dev->device = devid;
  1041. }
  1042. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1043. {
  1044. sis_96x_compatible = 1;
  1045. }
  1046. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1048. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1049. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1050. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1051. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1052. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1053. /*
  1054. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1055. * and MC97 modem controller are disabled when a second PCI soundcard is
  1056. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1057. * -- bjd
  1058. */
  1059. static void __init asus_hides_ac97_lpc(struct pci_dev *dev)
  1060. {
  1061. u8 val;
  1062. int asus_hides_ac97 = 0;
  1063. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1064. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1065. asus_hides_ac97 = 1;
  1066. }
  1067. if (!asus_hides_ac97)
  1068. return;
  1069. pci_read_config_byte(dev, 0x50, &val);
  1070. if (val & 0xc0) {
  1071. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1072. pci_read_config_byte(dev, 0x50, &val);
  1073. if (val & 0xc0)
  1074. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1075. else
  1076. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1077. }
  1078. }
  1079. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1080. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1082. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1083. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1084. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1085. /*
  1086. * If we are using libata we can drive this chip properly but must
  1087. * do this early on to make the additional device appear during
  1088. * the PCI scanning.
  1089. */
  1090. static void __devinit quirk_jmicron_dualfn(struct pci_dev *pdev)
  1091. {
  1092. u32 conf;
  1093. u8 hdr;
  1094. /* Only poke fn 0 */
  1095. if (PCI_FUNC(pdev->devfn))
  1096. return;
  1097. switch(pdev->device) {
  1098. case PCI_DEVICE_ID_JMICRON_JMB365:
  1099. case PCI_DEVICE_ID_JMICRON_JMB366:
  1100. /* Redirect IDE second PATA port to the right spot */
  1101. pci_read_config_dword(pdev, 0x80, &conf);
  1102. conf |= (1 << 24);
  1103. /* Fall through */
  1104. pci_write_config_dword(pdev, 0x80, conf);
  1105. case PCI_DEVICE_ID_JMICRON_JMB361:
  1106. case PCI_DEVICE_ID_JMICRON_JMB363:
  1107. pci_read_config_dword(pdev, 0x40, &conf);
  1108. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1109. /* Set the class codes correctly and then direct IDE 0 */
  1110. conf &= ~0x000F0200; /* Clear bit 9 and 16-19 */
  1111. conf |= 0x00C20002; /* Set bit 1, 17, 22, 23 */
  1112. pci_write_config_dword(pdev, 0x40, conf);
  1113. /* Reconfigure so that the PCI scanner discovers the
  1114. device is now multifunction */
  1115. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1116. pdev->hdr_type = hdr & 0x7f;
  1117. pdev->multifunction = !!(hdr & 0x80);
  1118. break;
  1119. }
  1120. }
  1121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
  1122. #endif
  1123. #ifdef CONFIG_X86_IO_APIC
  1124. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1125. {
  1126. int i;
  1127. if ((pdev->class >> 8) != 0xff00)
  1128. return;
  1129. /* the first BAR is the location of the IO APIC...we must
  1130. * not touch this (and it's already covered by the fixmap), so
  1131. * forcibly insert it into the resource tree */
  1132. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1133. insert_resource(&iomem_resource, &pdev->resource[0]);
  1134. /* The next five BARs all seem to be rubbish, so just clean
  1135. * them out */
  1136. for (i=1; i < 6; i++) {
  1137. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1138. }
  1139. }
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1141. #endif
  1142. enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
  1143. /* Defaults to combined */
  1144. static enum ide_combined_type combined_mode;
  1145. static int __init combined_setup(char *str)
  1146. {
  1147. if (!strncmp(str, "ide", 3))
  1148. combined_mode = IDE;
  1149. else if (!strncmp(str, "libata", 6))
  1150. combined_mode = LIBATA;
  1151. else /* "combined" or anything else defaults to old behavior */
  1152. combined_mode = COMBINED;
  1153. return 1;
  1154. }
  1155. __setup("combined_mode=", combined_setup);
  1156. #ifdef CONFIG_SATA_INTEL_COMBINED
  1157. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1158. {
  1159. u8 prog, comb, tmp;
  1160. int ich = 0;
  1161. /*
  1162. * Narrow down to Intel SATA PCI devices.
  1163. */
  1164. switch (pdev->device) {
  1165. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1166. case 0x24d1:
  1167. case 0x24df:
  1168. case 0x25a3:
  1169. case 0x25b0:
  1170. ich = 5;
  1171. break;
  1172. case 0x2651:
  1173. case 0x2652:
  1174. case 0x2653:
  1175. case 0x2680: /* ESB2 */
  1176. ich = 6;
  1177. break;
  1178. case 0x27c0:
  1179. case 0x27c4:
  1180. ich = 7;
  1181. break;
  1182. case 0x2828: /* ICH8M */
  1183. ich = 8;
  1184. break;
  1185. default:
  1186. /* we do not handle this PCI device */
  1187. return;
  1188. }
  1189. /*
  1190. * Read combined mode register.
  1191. */
  1192. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1193. if (ich == 5) {
  1194. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1195. if (tmp == 0x4) /* bits 10x */
  1196. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1197. else if (tmp == 0x6) /* bits 11x */
  1198. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1199. else
  1200. return; /* not in combined mode */
  1201. } else {
  1202. WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
  1203. tmp &= 0x3; /* interesting bits 1:0 */
  1204. if (tmp & (1 << 0))
  1205. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1206. else if (tmp & (1 << 1))
  1207. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1208. else
  1209. return; /* not in combined mode */
  1210. }
  1211. /*
  1212. * Read programming interface register.
  1213. * (Tells us if it's legacy or native mode)
  1214. */
  1215. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1216. /* if SATA port is in native mode, we're ok. */
  1217. if (prog & comb)
  1218. return;
  1219. /* Don't reserve any so the IDE driver can get them (but only if
  1220. * combined_mode=ide).
  1221. */
  1222. if (combined_mode == IDE)
  1223. return;
  1224. /* Grab them both for libata if combined_mode=libata. */
  1225. if (combined_mode == LIBATA) {
  1226. request_region(0x1f0, 8, "libata"); /* port 0 */
  1227. request_region(0x170, 8, "libata"); /* port 1 */
  1228. return;
  1229. }
  1230. /* SATA port is in legacy mode. Reserve port so that
  1231. * IDE driver does not attempt to use it. If request_region
  1232. * fails, it will be obvious at boot time, so we don't bother
  1233. * checking return values.
  1234. */
  1235. if (comb == (1 << 0))
  1236. request_region(0x1f0, 8, "libata"); /* port 0 */
  1237. else
  1238. request_region(0x170, 8, "libata"); /* port 1 */
  1239. }
  1240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1241. #endif /* CONFIG_SATA_INTEL_COMBINED */
  1242. int pcie_mch_quirk;
  1243. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1244. {
  1245. pcie_mch_quirk = 1;
  1246. }
  1247. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1248. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1249. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1250. /*
  1251. * It's possible for the MSI to get corrupted if shpc and acpi
  1252. * are used together on certain PXH-based systems.
  1253. */
  1254. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1255. {
  1256. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1257. PCI_CAP_ID_MSI);
  1258. dev->no_msi = 1;
  1259. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1260. "disabling MSI for SHPC device\n");
  1261. }
  1262. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1263. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1264. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1265. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1266. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1267. /*
  1268. * Some Intel PCI Express chipsets have trouble with downstream
  1269. * device power management.
  1270. */
  1271. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1272. {
  1273. pci_pm_d3_delay = 120;
  1274. dev->no_d1d2 = 1;
  1275. }
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1290. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1296. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1297. /*
  1298. * Fixup the cardbus bridges on the IBM Dock II docking station
  1299. */
  1300. static void __devinit quirk_ibm_dock2_cardbus(struct pci_dev *dev)
  1301. {
  1302. u32 val;
  1303. /*
  1304. * tie the 2 interrupt pins to INTA, and configure the
  1305. * multifunction routing register to handle this.
  1306. */
  1307. if ((dev->subsystem_vendor == PCI_VENDOR_ID_IBM) &&
  1308. (dev->subsystem_device == 0x0148)) {
  1309. printk(KERN_INFO "PCI: Found IBM Dock II Cardbus Bridge "
  1310. "applying quirk\n");
  1311. pci_read_config_dword(dev, 0x8c, &val);
  1312. val = ((val & 0xffffff00) | 0x1002);
  1313. pci_write_config_dword(dev, 0x8c, val);
  1314. pci_read_config_dword(dev, 0x80, &val);
  1315. val = ((val & 0x00ffff00) | 0x2864c077);
  1316. pci_write_config_dword(dev, 0x80, val);
  1317. }
  1318. }
  1319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1420,
  1320. quirk_ibm_dock2_cardbus);
  1321. static void __devinit quirk_netmos(struct pci_dev *dev)
  1322. {
  1323. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1324. unsigned int num_serial = dev->subsystem_device & 0xf;
  1325. /*
  1326. * These Netmos parts are multiport serial devices with optional
  1327. * parallel ports. Even when parallel ports are present, they
  1328. * are identified as class SERIAL, which means the serial driver
  1329. * will claim them. To prevent this, mark them as class OTHER.
  1330. * These combo devices should be claimed by parport_serial.
  1331. *
  1332. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1333. * of parallel ports and <S> is the number of serial ports.
  1334. */
  1335. switch (dev->device) {
  1336. case PCI_DEVICE_ID_NETMOS_9735:
  1337. case PCI_DEVICE_ID_NETMOS_9745:
  1338. case PCI_DEVICE_ID_NETMOS_9835:
  1339. case PCI_DEVICE_ID_NETMOS_9845:
  1340. case PCI_DEVICE_ID_NETMOS_9855:
  1341. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1342. num_parallel) {
  1343. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1344. "%u serial); changing class SERIAL to OTHER "
  1345. "(use parport_serial)\n",
  1346. dev->device, num_parallel, num_serial);
  1347. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1348. (dev->class & 0xff);
  1349. }
  1350. }
  1351. }
  1352. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1353. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1354. {
  1355. u16 command;
  1356. u32 bar;
  1357. u8 __iomem *csr;
  1358. u8 cmd_hi;
  1359. switch (dev->device) {
  1360. /* PCI IDs taken from drivers/net/e100.c */
  1361. case 0x1029:
  1362. case 0x1030 ... 0x1034:
  1363. case 0x1038 ... 0x103E:
  1364. case 0x1050 ... 0x1057:
  1365. case 0x1059:
  1366. case 0x1064 ... 0x106B:
  1367. case 0x1091 ... 0x1095:
  1368. case 0x1209:
  1369. case 0x1229:
  1370. case 0x2449:
  1371. case 0x2459:
  1372. case 0x245D:
  1373. case 0x27DC:
  1374. break;
  1375. default:
  1376. return;
  1377. }
  1378. /*
  1379. * Some firmware hands off the e100 with interrupts enabled,
  1380. * which can cause a flood of interrupts if packets are
  1381. * received before the driver attaches to the device. So
  1382. * disable all e100 interrupts here. The driver will
  1383. * re-enable them when it's ready.
  1384. */
  1385. pci_read_config_word(dev, PCI_COMMAND, &command);
  1386. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
  1387. if (!(command & PCI_COMMAND_MEMORY) || !bar)
  1388. return;
  1389. csr = ioremap(bar, 8);
  1390. if (!csr) {
  1391. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1392. pci_name(dev));
  1393. return;
  1394. }
  1395. cmd_hi = readb(csr + 3);
  1396. if (cmd_hi == 0) {
  1397. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1398. "enabled, disabling\n", pci_name(dev));
  1399. writeb(1, csr + 3);
  1400. }
  1401. iounmap(csr);
  1402. }
  1403. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1404. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1405. {
  1406. /* rev 1 ncr53c810 chips don't set the class at all which means
  1407. * they don't get their resources remapped. Fix that here.
  1408. */
  1409. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1410. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1411. dev->class = PCI_CLASS_STORAGE_SCSI;
  1412. }
  1413. }
  1414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1415. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1416. {
  1417. while (f < end) {
  1418. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1419. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1420. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1421. f->hook(dev);
  1422. }
  1423. f++;
  1424. }
  1425. }
  1426. extern struct pci_fixup __start_pci_fixups_early[];
  1427. extern struct pci_fixup __end_pci_fixups_early[];
  1428. extern struct pci_fixup __start_pci_fixups_header[];
  1429. extern struct pci_fixup __end_pci_fixups_header[];
  1430. extern struct pci_fixup __start_pci_fixups_final[];
  1431. extern struct pci_fixup __end_pci_fixups_final[];
  1432. extern struct pci_fixup __start_pci_fixups_enable[];
  1433. extern struct pci_fixup __end_pci_fixups_enable[];
  1434. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1435. {
  1436. struct pci_fixup *start, *end;
  1437. switch(pass) {
  1438. case pci_fixup_early:
  1439. start = __start_pci_fixups_early;
  1440. end = __end_pci_fixups_early;
  1441. break;
  1442. case pci_fixup_header:
  1443. start = __start_pci_fixups_header;
  1444. end = __end_pci_fixups_header;
  1445. break;
  1446. case pci_fixup_final:
  1447. start = __start_pci_fixups_final;
  1448. end = __end_pci_fixups_final;
  1449. break;
  1450. case pci_fixup_enable:
  1451. start = __start_pci_fixups_enable;
  1452. end = __end_pci_fixups_enable;
  1453. break;
  1454. default:
  1455. /* stupid compiler warning, you would think with an enum... */
  1456. return;
  1457. }
  1458. pci_do_fixups(dev, start, end);
  1459. }
  1460. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1461. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1462. {
  1463. u16 en1k;
  1464. u8 io_base_lo, io_limit_lo;
  1465. unsigned long base, limit;
  1466. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1467. pci_read_config_word(dev, 0x40, &en1k);
  1468. if (en1k & 0x200) {
  1469. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1470. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1471. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1472. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1473. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1474. if (base <= limit) {
  1475. res->start = base;
  1476. res->end = limit + 0x3ff;
  1477. }
  1478. }
  1479. }
  1480. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1481. /* Under some circumstances, AER is not linked with extended capabilities.
  1482. * Force it to be linked by setting the corresponding control bit in the
  1483. * config space.
  1484. */
  1485. static void __devinit quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1486. {
  1487. uint8_t b;
  1488. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1489. if (!(b & 0x20)) {
  1490. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1491. printk(KERN_INFO
  1492. "PCI: Linking AER extended capability on %s\n",
  1493. pci_name(dev));
  1494. }
  1495. }
  1496. }
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1498. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1499. #ifdef CONFIG_PCI_MSI
  1500. /* To disable MSI globally */
  1501. int pci_msi_quirk;
  1502. /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely
  1503. * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1504. * some other busses controlled by the chipset even if Linux is not aware of it.
  1505. * Instead of setting the flag on all busses in the machine, simply disable MSI
  1506. * globally.
  1507. */
  1508. static void __init quirk_svw_msi(struct pci_dev *dev)
  1509. {
  1510. pci_msi_quirk = 1;
  1511. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  1512. }
  1513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi);
  1514. /* Disable MSI on chipsets that are known to not support it */
  1515. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1516. {
  1517. if (dev->subordinate) {
  1518. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1519. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1520. pci_name(dev));
  1521. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1522. }
  1523. }
  1524. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1525. /* Go through the list of Hypertransport capabilities and
  1526. * return 1 if a HT MSI capability is found and enabled */
  1527. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1528. {
  1529. u8 pos;
  1530. int ttl;
  1531. for (pos = pci_find_capability(dev, PCI_CAP_ID_HT), ttl = 48;
  1532. pos && ttl;
  1533. pos = pci_find_next_capability(dev, pos, PCI_CAP_ID_HT), ttl--) {
  1534. u32 cap_hdr;
  1535. /* MSI mapping section according to Hypertransport spec */
  1536. if (pci_read_config_dword(dev, pos, &cap_hdr) == 0
  1537. && (cap_hdr & 0xf8000000) == 0xa8000000 /* MSI mapping */) {
  1538. printk(KERN_INFO "PCI: Found HT MSI mapping on %s with capability %s\n",
  1539. pci_name(dev), cap_hdr & 0x10000 ? "enabled" : "disabled");
  1540. return (cap_hdr & 0x10000) != 0; /* MSI mapping cap enabled */
  1541. }
  1542. }
  1543. return 0;
  1544. }
  1545. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1546. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1547. {
  1548. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1549. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1550. "MSI disabled on chipset %s.\n",
  1551. pci_name(dev));
  1552. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1553. }
  1554. }
  1555. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1556. quirk_msi_ht_cap);
  1557. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1558. * MSI are supported if the MSI capability set in any of these mappings.
  1559. */
  1560. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1561. {
  1562. struct pci_dev *pdev;
  1563. if (!dev->subordinate)
  1564. return;
  1565. /* check HT MSI cap on this chipset and the root one.
  1566. * a single one having MSI is enough to be sure that MSI are supported.
  1567. */
  1568. pdev = pci_find_slot(dev->bus->number, 0);
  1569. if (dev->subordinate && !msi_ht_cap_enabled(dev)
  1570. && !msi_ht_cap_enabled(pdev)) {
  1571. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1572. "MSI disabled on chipset %s.\n",
  1573. pci_name(dev));
  1574. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1575. }
  1576. }
  1577. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1578. quirk_nvidia_ck804_msi_ht_cap);
  1579. #endif /* CONFIG_PCI_MSI */
  1580. EXPORT_SYMBOL(pcie_mch_quirk);
  1581. #ifdef CONFIG_HOTPLUG
  1582. EXPORT_SYMBOL(pci_fixup_device);
  1583. #endif