powerdomain.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * OMAP2/3 powerdomain control
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef ASM_ARM_ARCH_OMAP_POWERDOMAIN
  14. #define ASM_ARM_ARCH_OMAP_POWERDOMAIN
  15. #include <linux/types.h>
  16. #include <linux/list.h>
  17. #include <asm/atomic.h>
  18. #include <plat/cpu.h>
  19. /* Powerdomain basic power states */
  20. #define PWRDM_POWER_OFF 0x0
  21. #define PWRDM_POWER_RET 0x1
  22. #define PWRDM_POWER_INACTIVE 0x2
  23. #define PWRDM_POWER_ON 0x3
  24. #define PWRDM_MAX_PWRSTS 4
  25. /* Powerdomain allowable state bitfields */
  26. #define PWRSTS_OFF_ON ((1 << PWRDM_POWER_OFF) | \
  27. (1 << PWRDM_POWER_ON))
  28. #define PWRSTS_OFF_RET ((1 << PWRDM_POWER_OFF) | \
  29. (1 << PWRDM_POWER_RET))
  30. #define PWRSTS_RET_ON ((1 << PWRDM_POWER_RET) | \
  31. (1 << PWRDM_POWER_ON))
  32. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | (1 << PWRDM_POWER_ON))
  33. /* Powerdomain flags */
  34. #define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
  35. #define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
  36. * in MEM bank 1 position. This is
  37. * true for OMAP3430
  38. */
  39. /*
  40. * Number of memory banks that are power-controllable. On OMAP4430, the
  41. * maximum is 5.
  42. */
  43. #define PWRDM_MAX_MEM_BANKS 5
  44. /*
  45. * Maximum number of clockdomains that can be associated with a powerdomain.
  46. * CORE powerdomain on OMAP4 is the worst case
  47. */
  48. #define PWRDM_MAX_CLKDMS 9
  49. /* XXX A completely arbitrary number. What is reasonable here? */
  50. #define PWRDM_TRANSITION_BAILOUT 100000
  51. struct clockdomain;
  52. struct powerdomain;
  53. struct powerdomain {
  54. /* Powerdomain name */
  55. const char *name;
  56. /* the address offset from CM_BASE/PRM_BASE */
  57. const s16 prcm_offs;
  58. /* Used to represent the OMAP chip types containing this pwrdm */
  59. const struct omap_chip_id omap_chip;
  60. /* Possible powerdomain power states */
  61. const u8 pwrsts;
  62. /* Possible logic power states when pwrdm in RETENTION */
  63. const u8 pwrsts_logic_ret;
  64. /* Powerdomain flags */
  65. const u8 flags;
  66. /* Number of software-controllable memory banks in this powerdomain */
  67. const u8 banks;
  68. /* Possible memory bank pwrstates when pwrdm in RETENTION */
  69. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  70. /* Possible memory bank pwrstates when pwrdm is ON */
  71. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  72. /* Clockdomains in this powerdomain */
  73. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  74. struct list_head node;
  75. int state;
  76. unsigned state_counter[PWRDM_MAX_PWRSTS];
  77. #ifdef CONFIG_PM_DEBUG
  78. s64 timer;
  79. s64 state_timer[PWRDM_MAX_PWRSTS];
  80. #endif
  81. };
  82. void pwrdm_init(struct powerdomain **pwrdm_list);
  83. struct powerdomain *pwrdm_lookup(const char *name);
  84. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  85. void *user);
  86. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  87. void *user);
  88. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  89. int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  90. int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
  91. int (*fn)(struct powerdomain *pwrdm,
  92. struct clockdomain *clkdm));
  93. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  94. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  95. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  96. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  97. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  98. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  99. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  100. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  101. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  102. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  103. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  104. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  105. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  106. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  107. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  108. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  109. int pwrdm_wait_transition(struct powerdomain *pwrdm);
  110. int pwrdm_state_switch(struct powerdomain *pwrdm);
  111. int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
  112. int pwrdm_pre_transition(void);
  113. int pwrdm_post_transition(void);
  114. #endif