twl.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * twl4030.h - header for TWL4030 PM and audio CODEC device
  3. *
  4. * Copyright (C) 2005-2006 Texas Instruments, Inc.
  5. *
  6. * Based on tlv320aic23.c:
  7. * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #ifndef __TWL_H_
  25. #define __TWL_H_
  26. #include <linux/types.h>
  27. #include <linux/input/matrix_keypad.h>
  28. /*
  29. * Using the twl4030 core we address registers using a pair
  30. * { module id, relative register offset }
  31. * which that core then maps to the relevant
  32. * { i2c slave, absolute register address }
  33. *
  34. * The module IDs are meaningful only to the twl4030 core code,
  35. * which uses them as array indices to look up the first register
  36. * address each module uses within a given i2c slave.
  37. */
  38. /* Slave 0 (i2c address 0x48) */
  39. #define TWL4030_MODULE_USB 0x00
  40. /* Slave 1 (i2c address 0x49) */
  41. #define TWL4030_MODULE_AUDIO_VOICE 0x01
  42. #define TWL4030_MODULE_GPIO 0x02
  43. #define TWL4030_MODULE_INTBR 0x03
  44. #define TWL4030_MODULE_PIH 0x04
  45. #define TWL4030_MODULE_TEST 0x05
  46. /* Slave 2 (i2c address 0x4a) */
  47. #define TWL4030_MODULE_KEYPAD 0x06
  48. #define TWL4030_MODULE_MADC 0x07
  49. #define TWL4030_MODULE_INTERRUPTS 0x08
  50. #define TWL4030_MODULE_LED 0x09
  51. #define TWL4030_MODULE_MAIN_CHARGE 0x0A
  52. #define TWL4030_MODULE_PRECHARGE 0x0B
  53. #define TWL4030_MODULE_PWM0 0x0C
  54. #define TWL4030_MODULE_PWM1 0x0D
  55. #define TWL4030_MODULE_PWMA 0x0E
  56. #define TWL4030_MODULE_PWMB 0x0F
  57. #define TWL5031_MODULE_ACCESSORY 0x10
  58. #define TWL5031_MODULE_INTERRUPTS 0x11
  59. /* Slave 3 (i2c address 0x4b) */
  60. #define TWL4030_MODULE_BACKUP 0x12
  61. #define TWL4030_MODULE_INT 0x13
  62. #define TWL4030_MODULE_PM_MASTER 0x14
  63. #define TWL4030_MODULE_PM_RECEIVER 0x15
  64. #define TWL4030_MODULE_RTC 0x16
  65. #define TWL4030_MODULE_SECURED_REG 0x17
  66. #define TWL_MODULE_USB TWL4030_MODULE_USB
  67. #define TWL_MODULE_AUDIO_VOICE TWL4030_MODULE_AUDIO_VOICE
  68. #define TWL_MODULE_PIH TWL4030_MODULE_PIH
  69. #define TWL_MODULE_MADC TWL4030_MODULE_MADC
  70. #define TWL_MODULE_MAIN_CHARGE TWL4030_MODULE_MAIN_CHARGE
  71. #define TWL_MODULE_PM_MASTER TWL4030_MODULE_PM_MASTER
  72. #define TWL_MODULE_PM_RECEIVER TWL4030_MODULE_PM_RECEIVER
  73. #define TWL_MODULE_RTC TWL4030_MODULE_RTC
  74. #define GPIO_INTR_OFFSET 0
  75. #define KEYPAD_INTR_OFFSET 1
  76. #define BCI_INTR_OFFSET 2
  77. #define MADC_INTR_OFFSET 3
  78. #define USB_INTR_OFFSET 4
  79. #define BCI_PRES_INTR_OFFSET 9
  80. #define USB_PRES_INTR_OFFSET 10
  81. #define RTC_INTR_OFFSET 11
  82. /*
  83. * Offset from TWL6030_IRQ_BASE / pdata->irq_base
  84. */
  85. #define PWR_INTR_OFFSET 0
  86. #define HOTDIE_INTR_OFFSET 12
  87. #define SMPSLDO_INTR_OFFSET 13
  88. #define BATDETECT_INTR_OFFSET 14
  89. #define SIMDETECT_INTR_OFFSET 15
  90. #define MMCDETECT_INTR_OFFSET 16
  91. #define GASGAUGE_INTR_OFFSET 17
  92. #define USBOTG_INTR_OFFSET 4
  93. #define CHARGER_INTR_OFFSET 2
  94. #define RSV_INTR_OFFSET 0
  95. /* INT register offsets */
  96. #define REG_INT_STS_A 0x00
  97. #define REG_INT_STS_B 0x01
  98. #define REG_INT_STS_C 0x02
  99. #define REG_INT_MSK_LINE_A 0x03
  100. #define REG_INT_MSK_LINE_B 0x04
  101. #define REG_INT_MSK_LINE_C 0x05
  102. #define REG_INT_MSK_STS_A 0x06
  103. #define REG_INT_MSK_STS_B 0x07
  104. #define REG_INT_MSK_STS_C 0x08
  105. /* MASK INT REG GROUP A */
  106. #define TWL6030_PWR_INT_MASK 0x07
  107. #define TWL6030_RTC_INT_MASK 0x18
  108. #define TWL6030_HOTDIE_INT_MASK 0x20
  109. #define TWL6030_SMPSLDOA_INT_MASK 0xC0
  110. /* MASK INT REG GROUP B */
  111. #define TWL6030_SMPSLDOB_INT_MASK 0x01
  112. #define TWL6030_BATDETECT_INT_MASK 0x02
  113. #define TWL6030_SIMDETECT_INT_MASK 0x04
  114. #define TWL6030_MMCDETECT_INT_MASK 0x08
  115. #define TWL6030_GPADC_INT_MASK 0x60
  116. #define TWL6030_GASGAUGE_INT_MASK 0x80
  117. /* MASK INT REG GROUP C */
  118. #define TWL6030_USBOTG_INT_MASK 0x0F
  119. #define TWL6030_CHARGER_CTRL_INT_MASK 0x10
  120. #define TWL6030_CHARGER_FAULT_INT_MASK 0x60
  121. #define TWL4030_CLASS_ID 0x4030
  122. #define TWL6030_CLASS_ID 0x6030
  123. unsigned int twl_rev(void);
  124. #define GET_TWL_REV (twl_rev())
  125. #define TWL_CLASS_IS(class, id) \
  126. static inline int twl_class_is_ ##class(void) \
  127. { \
  128. return ((id) == (GET_TWL_REV)) ? 1 : 0; \
  129. }
  130. TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
  131. TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
  132. /*
  133. * Read and write single 8-bit registers
  134. */
  135. int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg);
  136. int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg);
  137. /*
  138. * Read and write several 8-bit registers at once.
  139. *
  140. * IMPORTANT: For twl_i2c_write(), allocate num_bytes + 1
  141. * for the value, and populate your data starting at offset 1.
  142. */
  143. int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  144. int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
  145. int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
  146. int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
  147. /*----------------------------------------------------------------------*/
  148. /*
  149. * NOTE: at up to 1024 registers, this is a big chip.
  150. *
  151. * Avoid putting register declarations in this file, instead of into
  152. * a driver-private file, unless some of the registers in a block
  153. * need to be shared with other drivers. One example is blocks that
  154. * have Secondary IRQ Handler (SIH) registers.
  155. */
  156. #define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
  157. #define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
  158. #define TWL4030_SIH_CTRL_COR_MASK BIT(2)
  159. /*----------------------------------------------------------------------*/
  160. /*
  161. * GPIO Block Register offsets (use TWL4030_MODULE_GPIO)
  162. */
  163. #define REG_GPIODATAIN1 0x0
  164. #define REG_GPIODATAIN2 0x1
  165. #define REG_GPIODATAIN3 0x2
  166. #define REG_GPIODATADIR1 0x3
  167. #define REG_GPIODATADIR2 0x4
  168. #define REG_GPIODATADIR3 0x5
  169. #define REG_GPIODATAOUT1 0x6
  170. #define REG_GPIODATAOUT2 0x7
  171. #define REG_GPIODATAOUT3 0x8
  172. #define REG_CLEARGPIODATAOUT1 0x9
  173. #define REG_CLEARGPIODATAOUT2 0xA
  174. #define REG_CLEARGPIODATAOUT3 0xB
  175. #define REG_SETGPIODATAOUT1 0xC
  176. #define REG_SETGPIODATAOUT2 0xD
  177. #define REG_SETGPIODATAOUT3 0xE
  178. #define REG_GPIO_DEBEN1 0xF
  179. #define REG_GPIO_DEBEN2 0x10
  180. #define REG_GPIO_DEBEN3 0x11
  181. #define REG_GPIO_CTRL 0x12
  182. #define REG_GPIOPUPDCTR1 0x13
  183. #define REG_GPIOPUPDCTR2 0x14
  184. #define REG_GPIOPUPDCTR3 0x15
  185. #define REG_GPIOPUPDCTR4 0x16
  186. #define REG_GPIOPUPDCTR5 0x17
  187. #define REG_GPIO_ISR1A 0x19
  188. #define REG_GPIO_ISR2A 0x1A
  189. #define REG_GPIO_ISR3A 0x1B
  190. #define REG_GPIO_IMR1A 0x1C
  191. #define REG_GPIO_IMR2A 0x1D
  192. #define REG_GPIO_IMR3A 0x1E
  193. #define REG_GPIO_ISR1B 0x1F
  194. #define REG_GPIO_ISR2B 0x20
  195. #define REG_GPIO_ISR3B 0x21
  196. #define REG_GPIO_IMR1B 0x22
  197. #define REG_GPIO_IMR2B 0x23
  198. #define REG_GPIO_IMR3B 0x24
  199. #define REG_GPIO_EDR1 0x28
  200. #define REG_GPIO_EDR2 0x29
  201. #define REG_GPIO_EDR3 0x2A
  202. #define REG_GPIO_EDR4 0x2B
  203. #define REG_GPIO_EDR5 0x2C
  204. #define REG_GPIO_SIH_CTRL 0x2D
  205. /* Up to 18 signals are available as GPIOs, when their
  206. * pins are not assigned to another use (such as ULPI/USB).
  207. */
  208. #define TWL4030_GPIO_MAX 18
  209. /*----------------------------------------------------------------------*/
  210. /*
  211. * Keypad register offsets (use TWL4030_MODULE_KEYPAD)
  212. * ... SIH/interrupt only
  213. */
  214. #define TWL4030_KEYPAD_KEYP_ISR1 0x11
  215. #define TWL4030_KEYPAD_KEYP_IMR1 0x12
  216. #define TWL4030_KEYPAD_KEYP_ISR2 0x13
  217. #define TWL4030_KEYPAD_KEYP_IMR2 0x14
  218. #define TWL4030_KEYPAD_KEYP_SIR 0x15 /* test register */
  219. #define TWL4030_KEYPAD_KEYP_EDR 0x16
  220. #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
  221. /*----------------------------------------------------------------------*/
  222. /*
  223. * Multichannel ADC register offsets (use TWL4030_MODULE_MADC)
  224. * ... SIH/interrupt only
  225. */
  226. #define TWL4030_MADC_ISR1 0x61
  227. #define TWL4030_MADC_IMR1 0x62
  228. #define TWL4030_MADC_ISR2 0x63
  229. #define TWL4030_MADC_IMR2 0x64
  230. #define TWL4030_MADC_SIR 0x65 /* test register */
  231. #define TWL4030_MADC_EDR 0x66
  232. #define TWL4030_MADC_SIH_CTRL 0x67
  233. /*----------------------------------------------------------------------*/
  234. /*
  235. * Battery charger register offsets (use TWL4030_MODULE_INTERRUPTS)
  236. */
  237. #define TWL4030_INTERRUPTS_BCIISR1A 0x0
  238. #define TWL4030_INTERRUPTS_BCIISR2A 0x1
  239. #define TWL4030_INTERRUPTS_BCIIMR1A 0x2
  240. #define TWL4030_INTERRUPTS_BCIIMR2A 0x3
  241. #define TWL4030_INTERRUPTS_BCIISR1B 0x4
  242. #define TWL4030_INTERRUPTS_BCIISR2B 0x5
  243. #define TWL4030_INTERRUPTS_BCIIMR1B 0x6
  244. #define TWL4030_INTERRUPTS_BCIIMR2B 0x7
  245. #define TWL4030_INTERRUPTS_BCISIR1 0x8 /* test register */
  246. #define TWL4030_INTERRUPTS_BCISIR2 0x9 /* test register */
  247. #define TWL4030_INTERRUPTS_BCIEDR1 0xa
  248. #define TWL4030_INTERRUPTS_BCIEDR2 0xb
  249. #define TWL4030_INTERRUPTS_BCIEDR3 0xc
  250. #define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
  251. /*----------------------------------------------------------------------*/
  252. /*
  253. * Power Interrupt block register offsets (use TWL4030_MODULE_INT)
  254. */
  255. #define TWL4030_INT_PWR_ISR1 0x0
  256. #define TWL4030_INT_PWR_IMR1 0x1
  257. #define TWL4030_INT_PWR_ISR2 0x2
  258. #define TWL4030_INT_PWR_IMR2 0x3
  259. #define TWL4030_INT_PWR_SIR 0x4 /* test register */
  260. #define TWL4030_INT_PWR_EDR1 0x5
  261. #define TWL4030_INT_PWR_EDR2 0x6
  262. #define TWL4030_INT_PWR_SIH_CTRL 0x7
  263. /*----------------------------------------------------------------------*/
  264. /*
  265. * Accessory Interrupts
  266. */
  267. #define TWL5031_ACIIMR_LSB 0x05
  268. #define TWL5031_ACIIMR_MSB 0x06
  269. #define TWL5031_ACIIDR_LSB 0x07
  270. #define TWL5031_ACIIDR_MSB 0x08
  271. #define TWL5031_ACCISR1 0x0F
  272. #define TWL5031_ACCIMR1 0x10
  273. #define TWL5031_ACCISR2 0x11
  274. #define TWL5031_ACCIMR2 0x12
  275. #define TWL5031_ACCSIR 0x13
  276. #define TWL5031_ACCEDR1 0x14
  277. #define TWL5031_ACCSIHCTRL 0x15
  278. /*----------------------------------------------------------------------*/
  279. /*
  280. * Battery Charger Controller
  281. */
  282. #define TWL5031_INTERRUPTS_BCIISR1 0x0
  283. #define TWL5031_INTERRUPTS_BCIIMR1 0x1
  284. #define TWL5031_INTERRUPTS_BCIISR2 0x2
  285. #define TWL5031_INTERRUPTS_BCIIMR2 0x3
  286. #define TWL5031_INTERRUPTS_BCISIR 0x4
  287. #define TWL5031_INTERRUPTS_BCIEDR1 0x5
  288. #define TWL5031_INTERRUPTS_BCIEDR2 0x6
  289. #define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
  290. /*----------------------------------------------------------------------*/
  291. /* Power bus message definitions */
  292. /* The TWL4030/5030 splits its power-management resources (the various
  293. * regulators, clock and reset lines) into 3 processor groups - P1, P2 and
  294. * P3. These groups can then be configured to transition between sleep, wait-on
  295. * and active states by sending messages to the power bus. See Section 5.4.2
  296. * Power Resources of TWL4030 TRM
  297. */
  298. /* Processor groups */
  299. #define DEV_GRP_NULL 0x0
  300. #define DEV_GRP_P1 0x1 /* P1: all OMAP devices */
  301. #define DEV_GRP_P2 0x2 /* P2: all Modem devices */
  302. #define DEV_GRP_P3 0x4 /* P3: all peripheral devices */
  303. /* Resource groups */
  304. #define RES_GRP_RES 0x0 /* Reserved */
  305. #define RES_GRP_PP 0x1 /* Power providers */
  306. #define RES_GRP_RC 0x2 /* Reset and control */
  307. #define RES_GRP_PP_RC 0x3
  308. #define RES_GRP_PR 0x4 /* Power references */
  309. #define RES_GRP_PP_PR 0x5
  310. #define RES_GRP_RC_PR 0x6
  311. #define RES_GRP_ALL 0x7 /* All resource groups */
  312. #define RES_TYPE2_R0 0x0
  313. #define RES_TYPE_ALL 0x7
  314. /* Resource states */
  315. #define RES_STATE_WRST 0xF
  316. #define RES_STATE_ACTIVE 0xE
  317. #define RES_STATE_SLEEP 0x8
  318. #define RES_STATE_OFF 0x0
  319. /* Power resources */
  320. /* Power providers */
  321. #define RES_VAUX1 1
  322. #define RES_VAUX2 2
  323. #define RES_VAUX3 3
  324. #define RES_VAUX4 4
  325. #define RES_VMMC1 5
  326. #define RES_VMMC2 6
  327. #define RES_VPLL1 7
  328. #define RES_VPLL2 8
  329. #define RES_VSIM 9
  330. #define RES_VDAC 10
  331. #define RES_VINTANA1 11
  332. #define RES_VINTANA2 12
  333. #define RES_VINTDIG 13
  334. #define RES_VIO 14
  335. #define RES_VDD1 15
  336. #define RES_VDD2 16
  337. #define RES_VUSB_1V5 17
  338. #define RES_VUSB_1V8 18
  339. #define RES_VUSB_3V1 19
  340. #define RES_VUSBCP 20
  341. #define RES_REGEN 21
  342. /* Reset and control */
  343. #define RES_NRES_PWRON 22
  344. #define RES_CLKEN 23
  345. #define RES_SYSEN 24
  346. #define RES_HFCLKOUT 25
  347. #define RES_32KCLKOUT 26
  348. #define RES_RESET 27
  349. /* Power Reference */
  350. #define RES_Main_Ref 28
  351. #define TOTAL_RESOURCES 28
  352. /*
  353. * Power Bus Message Format ... these can be sent individually by Linux,
  354. * but are usually part of downloaded scripts that are run when various
  355. * power events are triggered.
  356. *
  357. * Broadcast Message (16 Bits):
  358. * DEV_GRP[15:13] MT[12] RES_GRP[11:9] RES_TYPE2[8:7] RES_TYPE[6:4]
  359. * RES_STATE[3:0]
  360. *
  361. * Singular Message (16 Bits):
  362. * DEV_GRP[15:13] MT[12] RES_ID[11:4] RES_STATE[3:0]
  363. */
  364. #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
  365. ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
  366. | (type) << 4 | (state))
  367. #define MSG_SINGULAR(devgrp, id, state) \
  368. ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
  369. /*----------------------------------------------------------------------*/
  370. struct twl4030_clock_init_data {
  371. bool ck32k_lowpwr_enable;
  372. };
  373. struct twl4030_bci_platform_data {
  374. int *battery_tmp_tbl;
  375. unsigned int tblsize;
  376. };
  377. /* TWL4030_GPIO_MAX (18) GPIOs, with interrupts */
  378. struct twl4030_gpio_platform_data {
  379. int gpio_base;
  380. unsigned irq_base, irq_end;
  381. /* package the two LED signals as output-only GPIOs? */
  382. bool use_leds;
  383. /* gpio-n should control VMMC(n+1) if BIT(n) in mmc_cd is set */
  384. u8 mmc_cd;
  385. /* if BIT(N) is set, or VMMC(n+1) is linked, debounce GPIO-N */
  386. u32 debounce;
  387. /* For gpio-N, bit (1 << N) in "pullups" is set if that pullup
  388. * should be enabled. Else, if that bit is set in "pulldowns",
  389. * that pulldown is enabled. Don't waste power by letting any
  390. * digital inputs float...
  391. */
  392. u32 pullups;
  393. u32 pulldowns;
  394. int (*setup)(struct device *dev,
  395. unsigned gpio, unsigned ngpio);
  396. int (*teardown)(struct device *dev,
  397. unsigned gpio, unsigned ngpio);
  398. };
  399. struct twl4030_madc_platform_data {
  400. int irq_line;
  401. };
  402. /* Boards have uniqe mappings of {row, col} --> keycode.
  403. * Column and row are 8 bits each, but range only from 0..7.
  404. * a PERSISTENT_KEY is "always on" and never reported.
  405. */
  406. #define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
  407. struct twl4030_keypad_data {
  408. const struct matrix_keymap_data *keymap_data;
  409. unsigned rows;
  410. unsigned cols;
  411. bool rep;
  412. };
  413. enum twl4030_usb_mode {
  414. T2_USB_MODE_ULPI = 1,
  415. T2_USB_MODE_CEA2011_3PIN = 2,
  416. };
  417. struct twl4030_usb_data {
  418. enum twl4030_usb_mode usb_mode;
  419. };
  420. struct twl4030_ins {
  421. u16 pmb_message;
  422. u8 delay;
  423. };
  424. struct twl4030_script {
  425. struct twl4030_ins *script;
  426. unsigned size;
  427. u8 flags;
  428. #define TWL4030_WRST_SCRIPT (1<<0)
  429. #define TWL4030_WAKEUP12_SCRIPT (1<<1)
  430. #define TWL4030_WAKEUP3_SCRIPT (1<<2)
  431. #define TWL4030_SLEEP_SCRIPT (1<<3)
  432. };
  433. struct twl4030_resconfig {
  434. u8 resource;
  435. u8 devgroup; /* Processor group that Power resource belongs to */
  436. u8 type; /* Power resource addressed, 6 / broadcast message */
  437. u8 type2; /* Power resource addressed, 3 / broadcast message */
  438. u8 remap_off; /* off state remapping */
  439. u8 remap_sleep; /* sleep state remapping */
  440. };
  441. struct twl4030_power_data {
  442. struct twl4030_script **scripts;
  443. unsigned num;
  444. struct twl4030_resconfig *resource_config;
  445. #define TWL4030_RESCONFIG_UNDEF ((u8)-1)
  446. };
  447. extern void twl4030_power_init(struct twl4030_power_data *triton2_scripts);
  448. struct twl4030_codec_audio_data {
  449. unsigned int audio_mclk;
  450. unsigned int ramp_delay_value;
  451. unsigned int hs_extmute:1;
  452. void (*set_hs_extmute)(int mute);
  453. };
  454. struct twl4030_codec_vibra_data {
  455. unsigned int audio_mclk;
  456. unsigned int coexist;
  457. };
  458. struct twl4030_codec_data {
  459. unsigned int audio_mclk;
  460. struct twl4030_codec_audio_data *audio;
  461. struct twl4030_codec_vibra_data *vibra;
  462. };
  463. struct twl4030_platform_data {
  464. unsigned irq_base, irq_end;
  465. struct twl4030_clock_init_data *clock;
  466. struct twl4030_bci_platform_data *bci;
  467. struct twl4030_gpio_platform_data *gpio;
  468. struct twl4030_madc_platform_data *madc;
  469. struct twl4030_keypad_data *keypad;
  470. struct twl4030_usb_data *usb;
  471. struct twl4030_power_data *power;
  472. struct twl4030_codec_data *codec;
  473. /* LDO regulators */
  474. struct regulator_init_data *vdac;
  475. struct regulator_init_data *vpll1;
  476. struct regulator_init_data *vpll2;
  477. struct regulator_init_data *vmmc1;
  478. struct regulator_init_data *vmmc2;
  479. struct regulator_init_data *vsim;
  480. struct regulator_init_data *vaux1;
  481. struct regulator_init_data *vaux2;
  482. struct regulator_init_data *vaux3;
  483. struct regulator_init_data *vaux4;
  484. struct regulator_init_data *vio;
  485. struct regulator_init_data *vdd1;
  486. struct regulator_init_data *vdd2;
  487. struct regulator_init_data *vintana1;
  488. struct regulator_init_data *vintana2;
  489. struct regulator_init_data *vintdig;
  490. };
  491. /*----------------------------------------------------------------------*/
  492. int twl4030_sih_setup(int module);
  493. /* Offsets to Power Registers */
  494. #define TWL4030_VDAC_DEV_GRP 0x3B
  495. #define TWL4030_VDAC_DEDICATED 0x3E
  496. #define TWL4030_VAUX1_DEV_GRP 0x17
  497. #define TWL4030_VAUX1_DEDICATED 0x1A
  498. #define TWL4030_VAUX2_DEV_GRP 0x1B
  499. #define TWL4030_VAUX2_DEDICATED 0x1E
  500. #define TWL4030_VAUX3_DEV_GRP 0x1F
  501. #define TWL4030_VAUX3_DEDICATED 0x22
  502. #if defined(CONFIG_TWL4030_BCI_BATTERY) || \
  503. defined(CONFIG_TWL4030_BCI_BATTERY_MODULE)
  504. extern int twl4030charger_usb_en(int enable);
  505. #else
  506. static inline int twl4030charger_usb_en(int enable) { return 0; }
  507. #endif
  508. /*----------------------------------------------------------------------*/
  509. /* Linux-specific regulator identifiers ... for now, we only support
  510. * the LDOs, and leave the three buck converters alone. VDD1 and VDD2
  511. * need to tie into hardware based voltage scaling (cpufreq etc), while
  512. * VIO is generally fixed.
  513. */
  514. /* EXTERNAL dc-to-dc buck converters */
  515. #define TWL4030_REG_VDD1 0
  516. #define TWL4030_REG_VDD2 1
  517. #define TWL4030_REG_VIO 2
  518. /* EXTERNAL LDOs */
  519. #define TWL4030_REG_VDAC 3
  520. #define TWL4030_REG_VPLL1 4
  521. #define TWL4030_REG_VPLL2 5 /* not on all chips */
  522. #define TWL4030_REG_VMMC1 6
  523. #define TWL4030_REG_VMMC2 7 /* not on all chips */
  524. #define TWL4030_REG_VSIM 8 /* not on all chips */
  525. #define TWL4030_REG_VAUX1 9 /* not on all chips */
  526. #define TWL4030_REG_VAUX2_4030 10 /* (twl4030-specific) */
  527. #define TWL4030_REG_VAUX2 11 /* (twl5030 and newer) */
  528. #define TWL4030_REG_VAUX3 12 /* not on all chips */
  529. #define TWL4030_REG_VAUX4 13 /* not on all chips */
  530. /* INTERNAL LDOs */
  531. #define TWL4030_REG_VINTANA1 14
  532. #define TWL4030_REG_VINTANA2 15
  533. #define TWL4030_REG_VINTDIG 16
  534. #define TWL4030_REG_VUSB1V5 17
  535. #define TWL4030_REG_VUSB1V8 18
  536. #define TWL4030_REG_VUSB3V1 19
  537. #endif /* End of __TWL4030_H */