fw-ohci.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire-constants.h>
  25. #include <linux/gfp.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/io.h>
  29. #include <linux/kernel.h>
  30. #include <linux/list.h>
  31. #include <linux/mm.h>
  32. #include <linux/module.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/pci.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/string.h>
  37. #include <asm/atomic.h>
  38. #include <asm/byteorder.h>
  39. #include <asm/page.h>
  40. #include <asm/system.h>
  41. #ifdef CONFIG_PPC_PMAC
  42. #include <asm/pmac_feature.h>
  43. #endif
  44. #include "fw-ohci.h"
  45. #include "fw-transaction.h"
  46. #define DESCRIPTOR_OUTPUT_MORE 0
  47. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  48. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  49. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  50. #define DESCRIPTOR_STATUS (1 << 11)
  51. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  52. #define DESCRIPTOR_PING (1 << 7)
  53. #define DESCRIPTOR_YY (1 << 6)
  54. #define DESCRIPTOR_NO_IRQ (0 << 4)
  55. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  56. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  57. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  58. #define DESCRIPTOR_WAIT (3 << 0)
  59. struct descriptor {
  60. __le16 req_count;
  61. __le16 control;
  62. __le32 data_address;
  63. __le32 branch_address;
  64. __le16 res_count;
  65. __le16 transfer_status;
  66. } __attribute__((aligned(16)));
  67. struct db_descriptor {
  68. __le16 first_size;
  69. __le16 control;
  70. __le16 second_req_count;
  71. __le16 first_req_count;
  72. __le32 branch_address;
  73. __le16 second_res_count;
  74. __le16 first_res_count;
  75. __le32 reserved0;
  76. __le32 first_buffer;
  77. __le32 second_buffer;
  78. __le32 reserved1;
  79. } __attribute__((aligned(16)));
  80. #define CONTROL_SET(regs) (regs)
  81. #define CONTROL_CLEAR(regs) ((regs) + 4)
  82. #define COMMAND_PTR(regs) ((regs) + 12)
  83. #define CONTEXT_MATCH(regs) ((regs) + 16)
  84. struct ar_buffer {
  85. struct descriptor descriptor;
  86. struct ar_buffer *next;
  87. __le32 data[0];
  88. };
  89. struct ar_context {
  90. struct fw_ohci *ohci;
  91. struct ar_buffer *current_buffer;
  92. struct ar_buffer *last_buffer;
  93. void *pointer;
  94. u32 regs;
  95. struct tasklet_struct tasklet;
  96. };
  97. struct context;
  98. typedef int (*descriptor_callback_t)(struct context *ctx,
  99. struct descriptor *d,
  100. struct descriptor *last);
  101. /*
  102. * A buffer that contains a block of DMA-able coherent memory used for
  103. * storing a portion of a DMA descriptor program.
  104. */
  105. struct descriptor_buffer {
  106. struct list_head list;
  107. dma_addr_t buffer_bus;
  108. size_t buffer_size;
  109. size_t used;
  110. struct descriptor buffer[0];
  111. };
  112. struct context {
  113. struct fw_ohci *ohci;
  114. u32 regs;
  115. int total_allocation;
  116. /*
  117. * List of page-sized buffers for storing DMA descriptors.
  118. * Head of list contains buffers in use and tail of list contains
  119. * free buffers.
  120. */
  121. struct list_head buffer_list;
  122. /*
  123. * Pointer to a buffer inside buffer_list that contains the tail
  124. * end of the current DMA program.
  125. */
  126. struct descriptor_buffer *buffer_tail;
  127. /*
  128. * The descriptor containing the branch address of the first
  129. * descriptor that has not yet been filled by the device.
  130. */
  131. struct descriptor *last;
  132. /*
  133. * The last descriptor in the DMA program. It contains the branch
  134. * address that must be updated upon appending a new descriptor.
  135. */
  136. struct descriptor *prev;
  137. descriptor_callback_t callback;
  138. struct tasklet_struct tasklet;
  139. };
  140. #define IT_HEADER_SY(v) ((v) << 0)
  141. #define IT_HEADER_TCODE(v) ((v) << 4)
  142. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  143. #define IT_HEADER_TAG(v) ((v) << 14)
  144. #define IT_HEADER_SPEED(v) ((v) << 16)
  145. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  146. struct iso_context {
  147. struct fw_iso_context base;
  148. struct context context;
  149. int excess_bytes;
  150. void *header;
  151. size_t header_length;
  152. };
  153. #define CONFIG_ROM_SIZE 1024
  154. struct fw_ohci {
  155. struct fw_card card;
  156. __iomem char *registers;
  157. dma_addr_t self_id_bus;
  158. __le32 *self_id_cpu;
  159. struct tasklet_struct bus_reset_tasklet;
  160. int node_id;
  161. int generation;
  162. int request_generation; /* for timestamping incoming requests */
  163. atomic_t bus_seconds;
  164. bool use_dualbuffer;
  165. bool old_uninorth;
  166. bool bus_reset_packet_quirk;
  167. /*
  168. * Spinlock for accessing fw_ohci data. Never call out of
  169. * this driver with this lock held.
  170. */
  171. spinlock_t lock;
  172. u32 self_id_buffer[512];
  173. /* Config rom buffers */
  174. __be32 *config_rom;
  175. dma_addr_t config_rom_bus;
  176. __be32 *next_config_rom;
  177. dma_addr_t next_config_rom_bus;
  178. u32 next_header;
  179. struct ar_context ar_request_ctx;
  180. struct ar_context ar_response_ctx;
  181. struct context at_request_ctx;
  182. struct context at_response_ctx;
  183. u32 it_context_mask;
  184. struct iso_context *it_context_list;
  185. u64 ir_context_channels;
  186. u32 ir_context_mask;
  187. struct iso_context *ir_context_list;
  188. };
  189. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  190. {
  191. return container_of(card, struct fw_ohci, card);
  192. }
  193. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  194. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  195. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  196. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  197. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  198. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  199. #define CONTEXT_RUN 0x8000
  200. #define CONTEXT_WAKE 0x1000
  201. #define CONTEXT_DEAD 0x0800
  202. #define CONTEXT_ACTIVE 0x0400
  203. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  204. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  205. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  206. #define OHCI1394_REGISTER_SIZE 0x800
  207. #define OHCI_LOOP_COUNT 500
  208. #define OHCI1394_PCI_HCI_Control 0x40
  209. #define SELF_ID_BUF_SIZE 0x800
  210. #define OHCI_TCODE_PHY_PACKET 0x0e
  211. #define OHCI_VERSION_1_1 0x010010
  212. static char ohci_driver_name[] = KBUILD_MODNAME;
  213. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  214. #define OHCI_PARAM_DEBUG_AT_AR 1
  215. #define OHCI_PARAM_DEBUG_SELFIDS 2
  216. #define OHCI_PARAM_DEBUG_IRQS 4
  217. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  218. static int param_debug;
  219. module_param_named(debug, param_debug, int, 0644);
  220. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  221. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  222. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  223. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  224. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  225. ", or a combination, or all = -1)");
  226. static void log_irqs(u32 evt)
  227. {
  228. if (likely(!(param_debug &
  229. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  230. return;
  231. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  232. !(evt & OHCI1394_busReset))
  233. return;
  234. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  235. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  236. evt & OHCI1394_RQPkt ? " AR_req" : "",
  237. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  238. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  239. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  240. evt & OHCI1394_isochRx ? " IR" : "",
  241. evt & OHCI1394_isochTx ? " IT" : "",
  242. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  243. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  244. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  245. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  246. evt & OHCI1394_busReset ? " busReset" : "",
  247. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  248. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  249. OHCI1394_respTxComplete | OHCI1394_isochRx |
  250. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  251. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  252. OHCI1394_regAccessFail | OHCI1394_busReset)
  253. ? " ?" : "");
  254. }
  255. static const char *speed[] = {
  256. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  257. };
  258. static const char *power[] = {
  259. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  260. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  261. };
  262. static const char port[] = { '.', '-', 'p', 'c', };
  263. static char _p(u32 *s, int shift)
  264. {
  265. return port[*s >> shift & 3];
  266. }
  267. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  268. {
  269. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  270. return;
  271. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  272. self_id_count, generation, node_id);
  273. for (; self_id_count--; ++s)
  274. if ((*s & 1 << 23) == 0)
  275. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  276. "%s gc=%d %s %s%s%s\n",
  277. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  278. speed[*s >> 14 & 3], *s >> 16 & 63,
  279. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  280. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  281. else
  282. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  283. *s, *s >> 24 & 63,
  284. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  285. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  286. }
  287. static const char *evts[] = {
  288. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  289. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  290. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  291. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  292. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  293. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  294. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  295. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  296. [0x10] = "-reserved-", [0x11] = "ack_complete",
  297. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  298. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  299. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  300. [0x18] = "-reserved-", [0x19] = "-reserved-",
  301. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  302. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  303. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  304. [0x20] = "pending/cancelled",
  305. };
  306. static const char *tcodes[] = {
  307. [0x0] = "QW req", [0x1] = "BW req",
  308. [0x2] = "W resp", [0x3] = "-reserved-",
  309. [0x4] = "QR req", [0x5] = "BR req",
  310. [0x6] = "QR resp", [0x7] = "BR resp",
  311. [0x8] = "cycle start", [0x9] = "Lk req",
  312. [0xa] = "async stream packet", [0xb] = "Lk resp",
  313. [0xc] = "-reserved-", [0xd] = "-reserved-",
  314. [0xe] = "link internal", [0xf] = "-reserved-",
  315. };
  316. static const char *phys[] = {
  317. [0x0] = "phy config packet", [0x1] = "link-on packet",
  318. [0x2] = "self-id packet", [0x3] = "-reserved-",
  319. };
  320. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  321. {
  322. int tcode = header[0] >> 4 & 0xf;
  323. char specific[12];
  324. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  325. return;
  326. if (unlikely(evt >= ARRAY_SIZE(evts)))
  327. evt = 0x1f;
  328. if (evt == OHCI1394_evt_bus_reset) {
  329. fw_notify("A%c evt_bus_reset, generation %d\n",
  330. dir, (header[2] >> 16) & 0xff);
  331. return;
  332. }
  333. if (header[0] == ~header[1]) {
  334. fw_notify("A%c %s, %s, %08x\n",
  335. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  336. return;
  337. }
  338. switch (tcode) {
  339. case 0x0: case 0x6: case 0x8:
  340. snprintf(specific, sizeof(specific), " = %08x",
  341. be32_to_cpu((__force __be32)header[3]));
  342. break;
  343. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  344. snprintf(specific, sizeof(specific), " %x,%x",
  345. header[3] >> 16, header[3] & 0xffff);
  346. break;
  347. default:
  348. specific[0] = '\0';
  349. }
  350. switch (tcode) {
  351. case 0xe: case 0xa:
  352. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  353. break;
  354. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  355. fw_notify("A%c spd %x tl %02x, "
  356. "%04x -> %04x, %s, "
  357. "%s, %04x%08x%s\n",
  358. dir, speed, header[0] >> 10 & 0x3f,
  359. header[1] >> 16, header[0] >> 16, evts[evt],
  360. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  361. break;
  362. default:
  363. fw_notify("A%c spd %x tl %02x, "
  364. "%04x -> %04x, %s, "
  365. "%s%s\n",
  366. dir, speed, header[0] >> 10 & 0x3f,
  367. header[1] >> 16, header[0] >> 16, evts[evt],
  368. tcodes[tcode], specific);
  369. }
  370. }
  371. #else
  372. #define log_irqs(evt)
  373. #define log_selfids(node_id, generation, self_id_count, sid)
  374. #define log_ar_at_event(dir, speed, header, evt)
  375. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  376. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  377. {
  378. writel(data, ohci->registers + offset);
  379. }
  380. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  381. {
  382. return readl(ohci->registers + offset);
  383. }
  384. static inline void flush_writes(const struct fw_ohci *ohci)
  385. {
  386. /* Do a dummy read to flush writes. */
  387. reg_read(ohci, OHCI1394_Version);
  388. }
  389. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  390. int clear_bits, int set_bits)
  391. {
  392. struct fw_ohci *ohci = fw_ohci(card);
  393. u32 val, old;
  394. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  395. flush_writes(ohci);
  396. msleep(2);
  397. val = reg_read(ohci, OHCI1394_PhyControl);
  398. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  399. fw_error("failed to set phy reg bits.\n");
  400. return -EBUSY;
  401. }
  402. old = OHCI1394_PhyControl_ReadData(val);
  403. old = (old & ~clear_bits) | set_bits;
  404. reg_write(ohci, OHCI1394_PhyControl,
  405. OHCI1394_PhyControl_Write(addr, old));
  406. return 0;
  407. }
  408. static int ar_context_add_page(struct ar_context *ctx)
  409. {
  410. struct device *dev = ctx->ohci->card.device;
  411. struct ar_buffer *ab;
  412. dma_addr_t uninitialized_var(ab_bus);
  413. size_t offset;
  414. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  415. if (ab == NULL)
  416. return -ENOMEM;
  417. ab->next = NULL;
  418. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  419. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  420. DESCRIPTOR_STATUS |
  421. DESCRIPTOR_BRANCH_ALWAYS);
  422. offset = offsetof(struct ar_buffer, data);
  423. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  424. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  425. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  426. ab->descriptor.branch_address = 0;
  427. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  428. ctx->last_buffer->next = ab;
  429. ctx->last_buffer = ab;
  430. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  431. flush_writes(ctx->ohci);
  432. return 0;
  433. }
  434. static void ar_context_release(struct ar_context *ctx)
  435. {
  436. struct ar_buffer *ab, *ab_next;
  437. size_t offset;
  438. dma_addr_t ab_bus;
  439. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  440. ab_next = ab->next;
  441. offset = offsetof(struct ar_buffer, data);
  442. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  443. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  444. ab, ab_bus);
  445. }
  446. }
  447. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  448. #define cond_le32_to_cpu(v) \
  449. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  450. #else
  451. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  452. #endif
  453. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  454. {
  455. struct fw_ohci *ohci = ctx->ohci;
  456. struct fw_packet p;
  457. u32 status, length, tcode;
  458. int evt;
  459. p.header[0] = cond_le32_to_cpu(buffer[0]);
  460. p.header[1] = cond_le32_to_cpu(buffer[1]);
  461. p.header[2] = cond_le32_to_cpu(buffer[2]);
  462. tcode = (p.header[0] >> 4) & 0x0f;
  463. switch (tcode) {
  464. case TCODE_WRITE_QUADLET_REQUEST:
  465. case TCODE_READ_QUADLET_RESPONSE:
  466. p.header[3] = (__force __u32) buffer[3];
  467. p.header_length = 16;
  468. p.payload_length = 0;
  469. break;
  470. case TCODE_READ_BLOCK_REQUEST :
  471. p.header[3] = cond_le32_to_cpu(buffer[3]);
  472. p.header_length = 16;
  473. p.payload_length = 0;
  474. break;
  475. case TCODE_WRITE_BLOCK_REQUEST:
  476. case TCODE_READ_BLOCK_RESPONSE:
  477. case TCODE_LOCK_REQUEST:
  478. case TCODE_LOCK_RESPONSE:
  479. p.header[3] = cond_le32_to_cpu(buffer[3]);
  480. p.header_length = 16;
  481. p.payload_length = p.header[3] >> 16;
  482. break;
  483. case TCODE_WRITE_RESPONSE:
  484. case TCODE_READ_QUADLET_REQUEST:
  485. case OHCI_TCODE_PHY_PACKET:
  486. p.header_length = 12;
  487. p.payload_length = 0;
  488. break;
  489. default:
  490. /* FIXME: Stop context, discard everything, and restart? */
  491. p.header_length = 0;
  492. p.payload_length = 0;
  493. }
  494. p.payload = (void *) buffer + p.header_length;
  495. /* FIXME: What to do about evt_* errors? */
  496. length = (p.header_length + p.payload_length + 3) / 4;
  497. status = cond_le32_to_cpu(buffer[length]);
  498. evt = (status >> 16) & 0x1f;
  499. p.ack = evt - 16;
  500. p.speed = (status >> 21) & 0x7;
  501. p.timestamp = status & 0xffff;
  502. p.generation = ohci->request_generation;
  503. log_ar_at_event('R', p.speed, p.header, evt);
  504. /*
  505. * The OHCI bus reset handler synthesizes a phy packet with
  506. * the new generation number when a bus reset happens (see
  507. * section 8.4.2.3). This helps us determine when a request
  508. * was received and make sure we send the response in the same
  509. * generation. We only need this for requests; for responses
  510. * we use the unique tlabel for finding the matching
  511. * request.
  512. *
  513. * Alas some chips sometimes emit bus reset packets with a
  514. * wrong generation. We set the correct generation for these
  515. * at a slightly incorrect time (in bus_reset_tasklet).
  516. */
  517. if (evt == OHCI1394_evt_bus_reset) {
  518. if (!ohci->bus_reset_packet_quirk)
  519. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  520. } else if (ctx == &ohci->ar_request_ctx) {
  521. fw_core_handle_request(&ohci->card, &p);
  522. } else {
  523. fw_core_handle_response(&ohci->card, &p);
  524. }
  525. return buffer + length + 1;
  526. }
  527. static void ar_context_tasklet(unsigned long data)
  528. {
  529. struct ar_context *ctx = (struct ar_context *)data;
  530. struct fw_ohci *ohci = ctx->ohci;
  531. struct ar_buffer *ab;
  532. struct descriptor *d;
  533. void *buffer, *end;
  534. ab = ctx->current_buffer;
  535. d = &ab->descriptor;
  536. if (d->res_count == 0) {
  537. size_t size, rest, offset;
  538. dma_addr_t start_bus;
  539. void *start;
  540. /*
  541. * This descriptor is finished and we may have a
  542. * packet split across this and the next buffer. We
  543. * reuse the page for reassembling the split packet.
  544. */
  545. offset = offsetof(struct ar_buffer, data);
  546. start = buffer = ab;
  547. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  548. ab = ab->next;
  549. d = &ab->descriptor;
  550. size = buffer + PAGE_SIZE - ctx->pointer;
  551. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  552. memmove(buffer, ctx->pointer, size);
  553. memcpy(buffer + size, ab->data, rest);
  554. ctx->current_buffer = ab;
  555. ctx->pointer = (void *) ab->data + rest;
  556. end = buffer + size + rest;
  557. while (buffer < end)
  558. buffer = handle_ar_packet(ctx, buffer);
  559. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  560. start, start_bus);
  561. ar_context_add_page(ctx);
  562. } else {
  563. buffer = ctx->pointer;
  564. ctx->pointer = end =
  565. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  566. while (buffer < end)
  567. buffer = handle_ar_packet(ctx, buffer);
  568. }
  569. }
  570. static int ar_context_init(struct ar_context *ctx,
  571. struct fw_ohci *ohci, u32 regs)
  572. {
  573. struct ar_buffer ab;
  574. ctx->regs = regs;
  575. ctx->ohci = ohci;
  576. ctx->last_buffer = &ab;
  577. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  578. ar_context_add_page(ctx);
  579. ar_context_add_page(ctx);
  580. ctx->current_buffer = ab.next;
  581. ctx->pointer = ctx->current_buffer->data;
  582. return 0;
  583. }
  584. static void ar_context_run(struct ar_context *ctx)
  585. {
  586. struct ar_buffer *ab = ctx->current_buffer;
  587. dma_addr_t ab_bus;
  588. size_t offset;
  589. offset = offsetof(struct ar_buffer, data);
  590. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  591. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  592. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  593. flush_writes(ctx->ohci);
  594. }
  595. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  596. {
  597. int b, key;
  598. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  599. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  600. /* figure out which descriptor the branch address goes in */
  601. if (z == 2 && (b == 3 || key == 2))
  602. return d;
  603. else
  604. return d + z - 1;
  605. }
  606. static void context_tasklet(unsigned long data)
  607. {
  608. struct context *ctx = (struct context *) data;
  609. struct descriptor *d, *last;
  610. u32 address;
  611. int z;
  612. struct descriptor_buffer *desc;
  613. desc = list_entry(ctx->buffer_list.next,
  614. struct descriptor_buffer, list);
  615. last = ctx->last;
  616. while (last->branch_address != 0) {
  617. struct descriptor_buffer *old_desc = desc;
  618. address = le32_to_cpu(last->branch_address);
  619. z = address & 0xf;
  620. address &= ~0xf;
  621. /* If the branch address points to a buffer outside of the
  622. * current buffer, advance to the next buffer. */
  623. if (address < desc->buffer_bus ||
  624. address >= desc->buffer_bus + desc->used)
  625. desc = list_entry(desc->list.next,
  626. struct descriptor_buffer, list);
  627. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  628. last = find_branch_descriptor(d, z);
  629. if (!ctx->callback(ctx, d, last))
  630. break;
  631. if (old_desc != desc) {
  632. /* If we've advanced to the next buffer, move the
  633. * previous buffer to the free list. */
  634. unsigned long flags;
  635. old_desc->used = 0;
  636. spin_lock_irqsave(&ctx->ohci->lock, flags);
  637. list_move_tail(&old_desc->list, &ctx->buffer_list);
  638. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  639. }
  640. ctx->last = last;
  641. }
  642. }
  643. /*
  644. * Allocate a new buffer and add it to the list of free buffers for this
  645. * context. Must be called with ohci->lock held.
  646. */
  647. static int context_add_buffer(struct context *ctx)
  648. {
  649. struct descriptor_buffer *desc;
  650. dma_addr_t uninitialized_var(bus_addr);
  651. int offset;
  652. /*
  653. * 16MB of descriptors should be far more than enough for any DMA
  654. * program. This will catch run-away userspace or DoS attacks.
  655. */
  656. if (ctx->total_allocation >= 16*1024*1024)
  657. return -ENOMEM;
  658. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  659. &bus_addr, GFP_ATOMIC);
  660. if (!desc)
  661. return -ENOMEM;
  662. offset = (void *)&desc->buffer - (void *)desc;
  663. desc->buffer_size = PAGE_SIZE - offset;
  664. desc->buffer_bus = bus_addr + offset;
  665. desc->used = 0;
  666. list_add_tail(&desc->list, &ctx->buffer_list);
  667. ctx->total_allocation += PAGE_SIZE;
  668. return 0;
  669. }
  670. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  671. u32 regs, descriptor_callback_t callback)
  672. {
  673. ctx->ohci = ohci;
  674. ctx->regs = regs;
  675. ctx->total_allocation = 0;
  676. INIT_LIST_HEAD(&ctx->buffer_list);
  677. if (context_add_buffer(ctx) < 0)
  678. return -ENOMEM;
  679. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  680. struct descriptor_buffer, list);
  681. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  682. ctx->callback = callback;
  683. /*
  684. * We put a dummy descriptor in the buffer that has a NULL
  685. * branch address and looks like it's been sent. That way we
  686. * have a descriptor to append DMA programs to.
  687. */
  688. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  689. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  690. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  691. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  692. ctx->last = ctx->buffer_tail->buffer;
  693. ctx->prev = ctx->buffer_tail->buffer;
  694. return 0;
  695. }
  696. static void context_release(struct context *ctx)
  697. {
  698. struct fw_card *card = &ctx->ohci->card;
  699. struct descriptor_buffer *desc, *tmp;
  700. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  701. dma_free_coherent(card->device, PAGE_SIZE, desc,
  702. desc->buffer_bus -
  703. ((void *)&desc->buffer - (void *)desc));
  704. }
  705. /* Must be called with ohci->lock held */
  706. static struct descriptor *context_get_descriptors(struct context *ctx,
  707. int z, dma_addr_t *d_bus)
  708. {
  709. struct descriptor *d = NULL;
  710. struct descriptor_buffer *desc = ctx->buffer_tail;
  711. if (z * sizeof(*d) > desc->buffer_size)
  712. return NULL;
  713. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  714. /* No room for the descriptor in this buffer, so advance to the
  715. * next one. */
  716. if (desc->list.next == &ctx->buffer_list) {
  717. /* If there is no free buffer next in the list,
  718. * allocate one. */
  719. if (context_add_buffer(ctx) < 0)
  720. return NULL;
  721. }
  722. desc = list_entry(desc->list.next,
  723. struct descriptor_buffer, list);
  724. ctx->buffer_tail = desc;
  725. }
  726. d = desc->buffer + desc->used / sizeof(*d);
  727. memset(d, 0, z * sizeof(*d));
  728. *d_bus = desc->buffer_bus + desc->used;
  729. return d;
  730. }
  731. static void context_run(struct context *ctx, u32 extra)
  732. {
  733. struct fw_ohci *ohci = ctx->ohci;
  734. reg_write(ohci, COMMAND_PTR(ctx->regs),
  735. le32_to_cpu(ctx->last->branch_address));
  736. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  737. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  738. flush_writes(ohci);
  739. }
  740. static void context_append(struct context *ctx,
  741. struct descriptor *d, int z, int extra)
  742. {
  743. dma_addr_t d_bus;
  744. struct descriptor_buffer *desc = ctx->buffer_tail;
  745. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  746. desc->used += (z + extra) * sizeof(*d);
  747. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  748. ctx->prev = find_branch_descriptor(d, z);
  749. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  750. flush_writes(ctx->ohci);
  751. }
  752. static void context_stop(struct context *ctx)
  753. {
  754. u32 reg;
  755. int i;
  756. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  757. flush_writes(ctx->ohci);
  758. for (i = 0; i < 10; i++) {
  759. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  760. if ((reg & CONTEXT_ACTIVE) == 0)
  761. return;
  762. mdelay(1);
  763. }
  764. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  765. }
  766. struct driver_data {
  767. struct fw_packet *packet;
  768. };
  769. /*
  770. * This function apppends a packet to the DMA queue for transmission.
  771. * Must always be called with the ochi->lock held to ensure proper
  772. * generation handling and locking around packet queue manipulation.
  773. */
  774. static int at_context_queue_packet(struct context *ctx,
  775. struct fw_packet *packet)
  776. {
  777. struct fw_ohci *ohci = ctx->ohci;
  778. dma_addr_t d_bus, uninitialized_var(payload_bus);
  779. struct driver_data *driver_data;
  780. struct descriptor *d, *last;
  781. __le32 *header;
  782. int z, tcode;
  783. u32 reg;
  784. d = context_get_descriptors(ctx, 4, &d_bus);
  785. if (d == NULL) {
  786. packet->ack = RCODE_SEND_ERROR;
  787. return -1;
  788. }
  789. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  790. d[0].res_count = cpu_to_le16(packet->timestamp);
  791. /*
  792. * The DMA format for asyncronous link packets is different
  793. * from the IEEE1394 layout, so shift the fields around
  794. * accordingly. If header_length is 8, it's a PHY packet, to
  795. * which we need to prepend an extra quadlet.
  796. */
  797. header = (__le32 *) &d[1];
  798. switch (packet->header_length) {
  799. case 16:
  800. case 12:
  801. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  802. (packet->speed << 16));
  803. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  804. (packet->header[0] & 0xffff0000));
  805. header[2] = cpu_to_le32(packet->header[2]);
  806. tcode = (packet->header[0] >> 4) & 0x0f;
  807. if (TCODE_IS_BLOCK_PACKET(tcode))
  808. header[3] = cpu_to_le32(packet->header[3]);
  809. else
  810. header[3] = (__force __le32) packet->header[3];
  811. d[0].req_count = cpu_to_le16(packet->header_length);
  812. break;
  813. case 8:
  814. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  815. (packet->speed << 16));
  816. header[1] = cpu_to_le32(packet->header[0]);
  817. header[2] = cpu_to_le32(packet->header[1]);
  818. d[0].req_count = cpu_to_le16(12);
  819. break;
  820. case 4:
  821. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  822. (packet->speed << 16));
  823. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  824. d[0].req_count = cpu_to_le16(8);
  825. break;
  826. default:
  827. /* BUG(); */
  828. packet->ack = RCODE_SEND_ERROR;
  829. return -1;
  830. }
  831. driver_data = (struct driver_data *) &d[3];
  832. driver_data->packet = packet;
  833. packet->driver_data = driver_data;
  834. if (packet->payload_length > 0) {
  835. payload_bus =
  836. dma_map_single(ohci->card.device, packet->payload,
  837. packet->payload_length, DMA_TO_DEVICE);
  838. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  839. packet->ack = RCODE_SEND_ERROR;
  840. return -1;
  841. }
  842. packet->payload_bus = payload_bus;
  843. d[2].req_count = cpu_to_le16(packet->payload_length);
  844. d[2].data_address = cpu_to_le32(payload_bus);
  845. last = &d[2];
  846. z = 3;
  847. } else {
  848. last = &d[0];
  849. z = 2;
  850. }
  851. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  852. DESCRIPTOR_IRQ_ALWAYS |
  853. DESCRIPTOR_BRANCH_ALWAYS);
  854. /*
  855. * If the controller and packet generations don't match, we need to
  856. * bail out and try again. If IntEvent.busReset is set, the AT context
  857. * is halted, so appending to the context and trying to run it is
  858. * futile. Most controllers do the right thing and just flush the AT
  859. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  860. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  861. * up stalling out. So we just bail out in software and try again
  862. * later, and everyone is happy.
  863. * FIXME: Document how the locking works.
  864. */
  865. if (ohci->generation != packet->generation ||
  866. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  867. if (packet->payload_length > 0)
  868. dma_unmap_single(ohci->card.device, payload_bus,
  869. packet->payload_length, DMA_TO_DEVICE);
  870. packet->ack = RCODE_GENERATION;
  871. return -1;
  872. }
  873. context_append(ctx, d, z, 4 - z);
  874. /* If the context isn't already running, start it up. */
  875. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  876. if ((reg & CONTEXT_RUN) == 0)
  877. context_run(ctx, 0);
  878. return 0;
  879. }
  880. static int handle_at_packet(struct context *context,
  881. struct descriptor *d,
  882. struct descriptor *last)
  883. {
  884. struct driver_data *driver_data;
  885. struct fw_packet *packet;
  886. struct fw_ohci *ohci = context->ohci;
  887. int evt;
  888. if (last->transfer_status == 0)
  889. /* This descriptor isn't done yet, stop iteration. */
  890. return 0;
  891. driver_data = (struct driver_data *) &d[3];
  892. packet = driver_data->packet;
  893. if (packet == NULL)
  894. /* This packet was cancelled, just continue. */
  895. return 1;
  896. if (packet->payload_bus)
  897. dma_unmap_single(ohci->card.device, packet->payload_bus,
  898. packet->payload_length, DMA_TO_DEVICE);
  899. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  900. packet->timestamp = le16_to_cpu(last->res_count);
  901. log_ar_at_event('T', packet->speed, packet->header, evt);
  902. switch (evt) {
  903. case OHCI1394_evt_timeout:
  904. /* Async response transmit timed out. */
  905. packet->ack = RCODE_CANCELLED;
  906. break;
  907. case OHCI1394_evt_flushed:
  908. /*
  909. * The packet was flushed should give same error as
  910. * when we try to use a stale generation count.
  911. */
  912. packet->ack = RCODE_GENERATION;
  913. break;
  914. case OHCI1394_evt_missing_ack:
  915. /*
  916. * Using a valid (current) generation count, but the
  917. * node is not on the bus or not sending acks.
  918. */
  919. packet->ack = RCODE_NO_ACK;
  920. break;
  921. case ACK_COMPLETE + 0x10:
  922. case ACK_PENDING + 0x10:
  923. case ACK_BUSY_X + 0x10:
  924. case ACK_BUSY_A + 0x10:
  925. case ACK_BUSY_B + 0x10:
  926. case ACK_DATA_ERROR + 0x10:
  927. case ACK_TYPE_ERROR + 0x10:
  928. packet->ack = evt - 0x10;
  929. break;
  930. default:
  931. packet->ack = RCODE_SEND_ERROR;
  932. break;
  933. }
  934. packet->callback(packet, &ohci->card, packet->ack);
  935. return 1;
  936. }
  937. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  938. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  939. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  940. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  941. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  942. static void handle_local_rom(struct fw_ohci *ohci,
  943. struct fw_packet *packet, u32 csr)
  944. {
  945. struct fw_packet response;
  946. int tcode, length, i;
  947. tcode = HEADER_GET_TCODE(packet->header[0]);
  948. if (TCODE_IS_BLOCK_PACKET(tcode))
  949. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  950. else
  951. length = 4;
  952. i = csr - CSR_CONFIG_ROM;
  953. if (i + length > CONFIG_ROM_SIZE) {
  954. fw_fill_response(&response, packet->header,
  955. RCODE_ADDRESS_ERROR, NULL, 0);
  956. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  957. fw_fill_response(&response, packet->header,
  958. RCODE_TYPE_ERROR, NULL, 0);
  959. } else {
  960. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  961. (void *) ohci->config_rom + i, length);
  962. }
  963. fw_core_handle_response(&ohci->card, &response);
  964. }
  965. static void handle_local_lock(struct fw_ohci *ohci,
  966. struct fw_packet *packet, u32 csr)
  967. {
  968. struct fw_packet response;
  969. int tcode, length, ext_tcode, sel;
  970. __be32 *payload, lock_old;
  971. u32 lock_arg, lock_data;
  972. tcode = HEADER_GET_TCODE(packet->header[0]);
  973. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  974. payload = packet->payload;
  975. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  976. if (tcode == TCODE_LOCK_REQUEST &&
  977. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  978. lock_arg = be32_to_cpu(payload[0]);
  979. lock_data = be32_to_cpu(payload[1]);
  980. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  981. lock_arg = 0;
  982. lock_data = 0;
  983. } else {
  984. fw_fill_response(&response, packet->header,
  985. RCODE_TYPE_ERROR, NULL, 0);
  986. goto out;
  987. }
  988. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  989. reg_write(ohci, OHCI1394_CSRData, lock_data);
  990. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  991. reg_write(ohci, OHCI1394_CSRControl, sel);
  992. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  993. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  994. else
  995. fw_notify("swap not done yet\n");
  996. fw_fill_response(&response, packet->header,
  997. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  998. out:
  999. fw_core_handle_response(&ohci->card, &response);
  1000. }
  1001. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1002. {
  1003. u64 offset;
  1004. u32 csr;
  1005. if (ctx == &ctx->ohci->at_request_ctx) {
  1006. packet->ack = ACK_PENDING;
  1007. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1008. }
  1009. offset =
  1010. ((unsigned long long)
  1011. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1012. packet->header[2];
  1013. csr = offset - CSR_REGISTER_BASE;
  1014. /* Handle config rom reads. */
  1015. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1016. handle_local_rom(ctx->ohci, packet, csr);
  1017. else switch (csr) {
  1018. case CSR_BUS_MANAGER_ID:
  1019. case CSR_BANDWIDTH_AVAILABLE:
  1020. case CSR_CHANNELS_AVAILABLE_HI:
  1021. case CSR_CHANNELS_AVAILABLE_LO:
  1022. handle_local_lock(ctx->ohci, packet, csr);
  1023. break;
  1024. default:
  1025. if (ctx == &ctx->ohci->at_request_ctx)
  1026. fw_core_handle_request(&ctx->ohci->card, packet);
  1027. else
  1028. fw_core_handle_response(&ctx->ohci->card, packet);
  1029. break;
  1030. }
  1031. if (ctx == &ctx->ohci->at_response_ctx) {
  1032. packet->ack = ACK_COMPLETE;
  1033. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1034. }
  1035. }
  1036. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1037. {
  1038. unsigned long flags;
  1039. int ret;
  1040. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1041. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1042. ctx->ohci->generation == packet->generation) {
  1043. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1044. handle_local_request(ctx, packet);
  1045. return;
  1046. }
  1047. ret = at_context_queue_packet(ctx, packet);
  1048. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1049. if (ret < 0)
  1050. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1051. }
  1052. static void bus_reset_tasklet(unsigned long data)
  1053. {
  1054. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1055. int self_id_count, i, j, reg;
  1056. int generation, new_generation;
  1057. unsigned long flags;
  1058. void *free_rom = NULL;
  1059. dma_addr_t free_rom_bus = 0;
  1060. reg = reg_read(ohci, OHCI1394_NodeID);
  1061. if (!(reg & OHCI1394_NodeID_idValid)) {
  1062. fw_notify("node ID not valid, new bus reset in progress\n");
  1063. return;
  1064. }
  1065. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1066. fw_notify("malconfigured bus\n");
  1067. return;
  1068. }
  1069. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1070. OHCI1394_NodeID_nodeNumber);
  1071. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1072. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1073. fw_notify("inconsistent self IDs\n");
  1074. return;
  1075. }
  1076. /*
  1077. * The count in the SelfIDCount register is the number of
  1078. * bytes in the self ID receive buffer. Since we also receive
  1079. * the inverted quadlets and a header quadlet, we shift one
  1080. * bit extra to get the actual number of self IDs.
  1081. */
  1082. self_id_count = (reg >> 3) & 0x3ff;
  1083. if (self_id_count == 0) {
  1084. fw_notify("inconsistent self IDs\n");
  1085. return;
  1086. }
  1087. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1088. rmb();
  1089. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1090. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1091. fw_notify("inconsistent self IDs\n");
  1092. return;
  1093. }
  1094. ohci->self_id_buffer[j] =
  1095. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1096. }
  1097. rmb();
  1098. /*
  1099. * Check the consistency of the self IDs we just read. The
  1100. * problem we face is that a new bus reset can start while we
  1101. * read out the self IDs from the DMA buffer. If this happens,
  1102. * the DMA buffer will be overwritten with new self IDs and we
  1103. * will read out inconsistent data. The OHCI specification
  1104. * (section 11.2) recommends a technique similar to
  1105. * linux/seqlock.h, where we remember the generation of the
  1106. * self IDs in the buffer before reading them out and compare
  1107. * it to the current generation after reading them out. If
  1108. * the two generations match we know we have a consistent set
  1109. * of self IDs.
  1110. */
  1111. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1112. if (new_generation != generation) {
  1113. fw_notify("recursive bus reset detected, "
  1114. "discarding self ids\n");
  1115. return;
  1116. }
  1117. /* FIXME: Document how the locking works. */
  1118. spin_lock_irqsave(&ohci->lock, flags);
  1119. ohci->generation = generation;
  1120. context_stop(&ohci->at_request_ctx);
  1121. context_stop(&ohci->at_response_ctx);
  1122. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1123. if (ohci->bus_reset_packet_quirk)
  1124. ohci->request_generation = generation;
  1125. /*
  1126. * This next bit is unrelated to the AT context stuff but we
  1127. * have to do it under the spinlock also. If a new config rom
  1128. * was set up before this reset, the old one is now no longer
  1129. * in use and we can free it. Update the config rom pointers
  1130. * to point to the current config rom and clear the
  1131. * next_config_rom pointer so a new udpate can take place.
  1132. */
  1133. if (ohci->next_config_rom != NULL) {
  1134. if (ohci->next_config_rom != ohci->config_rom) {
  1135. free_rom = ohci->config_rom;
  1136. free_rom_bus = ohci->config_rom_bus;
  1137. }
  1138. ohci->config_rom = ohci->next_config_rom;
  1139. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1140. ohci->next_config_rom = NULL;
  1141. /*
  1142. * Restore config_rom image and manually update
  1143. * config_rom registers. Writing the header quadlet
  1144. * will indicate that the config rom is ready, so we
  1145. * do that last.
  1146. */
  1147. reg_write(ohci, OHCI1394_BusOptions,
  1148. be32_to_cpu(ohci->config_rom[2]));
  1149. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1150. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1151. }
  1152. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1153. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1154. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1155. #endif
  1156. spin_unlock_irqrestore(&ohci->lock, flags);
  1157. if (free_rom)
  1158. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1159. free_rom, free_rom_bus);
  1160. log_selfids(ohci->node_id, generation,
  1161. self_id_count, ohci->self_id_buffer);
  1162. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1163. self_id_count, ohci->self_id_buffer);
  1164. }
  1165. static irqreturn_t irq_handler(int irq, void *data)
  1166. {
  1167. struct fw_ohci *ohci = data;
  1168. u32 event, iso_event, cycle_time;
  1169. int i;
  1170. event = reg_read(ohci, OHCI1394_IntEventClear);
  1171. if (!event || !~event)
  1172. return IRQ_NONE;
  1173. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1174. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1175. log_irqs(event);
  1176. if (event & OHCI1394_selfIDComplete)
  1177. tasklet_schedule(&ohci->bus_reset_tasklet);
  1178. if (event & OHCI1394_RQPkt)
  1179. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1180. if (event & OHCI1394_RSPkt)
  1181. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1182. if (event & OHCI1394_reqTxComplete)
  1183. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1184. if (event & OHCI1394_respTxComplete)
  1185. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1186. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1187. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1188. while (iso_event) {
  1189. i = ffs(iso_event) - 1;
  1190. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1191. iso_event &= ~(1 << i);
  1192. }
  1193. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1194. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1195. while (iso_event) {
  1196. i = ffs(iso_event) - 1;
  1197. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1198. iso_event &= ~(1 << i);
  1199. }
  1200. if (unlikely(event & OHCI1394_regAccessFail))
  1201. fw_error("Register access failure - "
  1202. "please notify linux1394-devel@lists.sf.net\n");
  1203. if (unlikely(event & OHCI1394_postedWriteErr))
  1204. fw_error("PCI posted write error\n");
  1205. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1206. if (printk_ratelimit())
  1207. fw_notify("isochronous cycle too long\n");
  1208. reg_write(ohci, OHCI1394_LinkControlSet,
  1209. OHCI1394_LinkControl_cycleMaster);
  1210. }
  1211. if (event & OHCI1394_cycle64Seconds) {
  1212. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1213. if ((cycle_time & 0x80000000) == 0)
  1214. atomic_inc(&ohci->bus_seconds);
  1215. }
  1216. return IRQ_HANDLED;
  1217. }
  1218. static int software_reset(struct fw_ohci *ohci)
  1219. {
  1220. int i;
  1221. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1222. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1223. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1224. OHCI1394_HCControl_softReset) == 0)
  1225. return 0;
  1226. msleep(1);
  1227. }
  1228. return -EBUSY;
  1229. }
  1230. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1231. {
  1232. struct fw_ohci *ohci = fw_ohci(card);
  1233. struct pci_dev *dev = to_pci_dev(card->device);
  1234. u32 lps;
  1235. int i;
  1236. if (software_reset(ohci)) {
  1237. fw_error("Failed to reset ohci card.\n");
  1238. return -EBUSY;
  1239. }
  1240. /*
  1241. * Now enable LPS, which we need in order to start accessing
  1242. * most of the registers. In fact, on some cards (ALI M5251),
  1243. * accessing registers in the SClk domain without LPS enabled
  1244. * will lock up the machine. Wait 50msec to make sure we have
  1245. * full link enabled. However, with some cards (well, at least
  1246. * a JMicron PCIe card), we have to try again sometimes.
  1247. */
  1248. reg_write(ohci, OHCI1394_HCControlSet,
  1249. OHCI1394_HCControl_LPS |
  1250. OHCI1394_HCControl_postedWriteEnable);
  1251. flush_writes(ohci);
  1252. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1253. msleep(50);
  1254. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1255. OHCI1394_HCControl_LPS;
  1256. }
  1257. if (!lps) {
  1258. fw_error("Failed to set Link Power Status\n");
  1259. return -EIO;
  1260. }
  1261. reg_write(ohci, OHCI1394_HCControlClear,
  1262. OHCI1394_HCControl_noByteSwapData);
  1263. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1264. reg_write(ohci, OHCI1394_LinkControlClear,
  1265. OHCI1394_LinkControl_rcvPhyPkt);
  1266. reg_write(ohci, OHCI1394_LinkControlSet,
  1267. OHCI1394_LinkControl_rcvSelfID |
  1268. OHCI1394_LinkControl_cycleTimerEnable |
  1269. OHCI1394_LinkControl_cycleMaster);
  1270. reg_write(ohci, OHCI1394_ATRetries,
  1271. OHCI1394_MAX_AT_REQ_RETRIES |
  1272. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1273. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1274. ar_context_run(&ohci->ar_request_ctx);
  1275. ar_context_run(&ohci->ar_response_ctx);
  1276. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1277. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1278. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1279. reg_write(ohci, OHCI1394_IntMaskSet,
  1280. OHCI1394_selfIDComplete |
  1281. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1282. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1283. OHCI1394_isochRx | OHCI1394_isochTx |
  1284. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1285. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1286. OHCI1394_masterIntEnable);
  1287. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1288. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1289. /* Activate link_on bit and contender bit in our self ID packets.*/
  1290. if (ohci_update_phy_reg(card, 4, 0,
  1291. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1292. return -EIO;
  1293. /*
  1294. * When the link is not yet enabled, the atomic config rom
  1295. * update mechanism described below in ohci_set_config_rom()
  1296. * is not active. We have to update ConfigRomHeader and
  1297. * BusOptions manually, and the write to ConfigROMmap takes
  1298. * effect immediately. We tie this to the enabling of the
  1299. * link, so we have a valid config rom before enabling - the
  1300. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1301. * values before enabling.
  1302. *
  1303. * However, when the ConfigROMmap is written, some controllers
  1304. * always read back quadlets 0 and 2 from the config rom to
  1305. * the ConfigRomHeader and BusOptions registers on bus reset.
  1306. * They shouldn't do that in this initial case where the link
  1307. * isn't enabled. This means we have to use the same
  1308. * workaround here, setting the bus header to 0 and then write
  1309. * the right values in the bus reset tasklet.
  1310. */
  1311. if (config_rom) {
  1312. ohci->next_config_rom =
  1313. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1314. &ohci->next_config_rom_bus,
  1315. GFP_KERNEL);
  1316. if (ohci->next_config_rom == NULL)
  1317. return -ENOMEM;
  1318. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1319. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1320. } else {
  1321. /*
  1322. * In the suspend case, config_rom is NULL, which
  1323. * means that we just reuse the old config rom.
  1324. */
  1325. ohci->next_config_rom = ohci->config_rom;
  1326. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1327. }
  1328. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1329. ohci->next_config_rom[0] = 0;
  1330. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1331. reg_write(ohci, OHCI1394_BusOptions,
  1332. be32_to_cpu(ohci->next_config_rom[2]));
  1333. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1334. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1335. if (request_irq(dev->irq, irq_handler,
  1336. IRQF_SHARED, ohci_driver_name, ohci)) {
  1337. fw_error("Failed to allocate shared interrupt %d.\n",
  1338. dev->irq);
  1339. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1340. ohci->config_rom, ohci->config_rom_bus);
  1341. return -EIO;
  1342. }
  1343. reg_write(ohci, OHCI1394_HCControlSet,
  1344. OHCI1394_HCControl_linkEnable |
  1345. OHCI1394_HCControl_BIBimageValid);
  1346. flush_writes(ohci);
  1347. /*
  1348. * We are ready to go, initiate bus reset to finish the
  1349. * initialization.
  1350. */
  1351. fw_core_initiate_bus_reset(&ohci->card, 1);
  1352. return 0;
  1353. }
  1354. static int ohci_set_config_rom(struct fw_card *card,
  1355. u32 *config_rom, size_t length)
  1356. {
  1357. struct fw_ohci *ohci;
  1358. unsigned long flags;
  1359. int ret = -EBUSY;
  1360. __be32 *next_config_rom;
  1361. dma_addr_t uninitialized_var(next_config_rom_bus);
  1362. ohci = fw_ohci(card);
  1363. /*
  1364. * When the OHCI controller is enabled, the config rom update
  1365. * mechanism is a bit tricky, but easy enough to use. See
  1366. * section 5.5.6 in the OHCI specification.
  1367. *
  1368. * The OHCI controller caches the new config rom address in a
  1369. * shadow register (ConfigROMmapNext) and needs a bus reset
  1370. * for the changes to take place. When the bus reset is
  1371. * detected, the controller loads the new values for the
  1372. * ConfigRomHeader and BusOptions registers from the specified
  1373. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1374. * shadow register. All automatically and atomically.
  1375. *
  1376. * Now, there's a twist to this story. The automatic load of
  1377. * ConfigRomHeader and BusOptions doesn't honor the
  1378. * noByteSwapData bit, so with a be32 config rom, the
  1379. * controller will load be32 values in to these registers
  1380. * during the atomic update, even on litte endian
  1381. * architectures. The workaround we use is to put a 0 in the
  1382. * header quadlet; 0 is endian agnostic and means that the
  1383. * config rom isn't ready yet. In the bus reset tasklet we
  1384. * then set up the real values for the two registers.
  1385. *
  1386. * We use ohci->lock to avoid racing with the code that sets
  1387. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1388. */
  1389. next_config_rom =
  1390. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1391. &next_config_rom_bus, GFP_KERNEL);
  1392. if (next_config_rom == NULL)
  1393. return -ENOMEM;
  1394. spin_lock_irqsave(&ohci->lock, flags);
  1395. if (ohci->next_config_rom == NULL) {
  1396. ohci->next_config_rom = next_config_rom;
  1397. ohci->next_config_rom_bus = next_config_rom_bus;
  1398. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1399. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1400. length * 4);
  1401. ohci->next_header = config_rom[0];
  1402. ohci->next_config_rom[0] = 0;
  1403. reg_write(ohci, OHCI1394_ConfigROMmap,
  1404. ohci->next_config_rom_bus);
  1405. ret = 0;
  1406. }
  1407. spin_unlock_irqrestore(&ohci->lock, flags);
  1408. /*
  1409. * Now initiate a bus reset to have the changes take
  1410. * effect. We clean up the old config rom memory and DMA
  1411. * mappings in the bus reset tasklet, since the OHCI
  1412. * controller could need to access it before the bus reset
  1413. * takes effect.
  1414. */
  1415. if (ret == 0)
  1416. fw_core_initiate_bus_reset(&ohci->card, 1);
  1417. else
  1418. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1419. next_config_rom, next_config_rom_bus);
  1420. return ret;
  1421. }
  1422. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1423. {
  1424. struct fw_ohci *ohci = fw_ohci(card);
  1425. at_context_transmit(&ohci->at_request_ctx, packet);
  1426. }
  1427. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1428. {
  1429. struct fw_ohci *ohci = fw_ohci(card);
  1430. at_context_transmit(&ohci->at_response_ctx, packet);
  1431. }
  1432. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1433. {
  1434. struct fw_ohci *ohci = fw_ohci(card);
  1435. struct context *ctx = &ohci->at_request_ctx;
  1436. struct driver_data *driver_data = packet->driver_data;
  1437. int ret = -ENOENT;
  1438. tasklet_disable(&ctx->tasklet);
  1439. if (packet->ack != 0)
  1440. goto out;
  1441. if (packet->payload_bus)
  1442. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1443. packet->payload_length, DMA_TO_DEVICE);
  1444. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1445. driver_data->packet = NULL;
  1446. packet->ack = RCODE_CANCELLED;
  1447. packet->callback(packet, &ohci->card, packet->ack);
  1448. ret = 0;
  1449. out:
  1450. tasklet_enable(&ctx->tasklet);
  1451. return ret;
  1452. }
  1453. static int ohci_enable_phys_dma(struct fw_card *card,
  1454. int node_id, int generation)
  1455. {
  1456. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1457. return 0;
  1458. #else
  1459. struct fw_ohci *ohci = fw_ohci(card);
  1460. unsigned long flags;
  1461. int n, ret = 0;
  1462. /*
  1463. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1464. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1465. */
  1466. spin_lock_irqsave(&ohci->lock, flags);
  1467. if (ohci->generation != generation) {
  1468. ret = -ESTALE;
  1469. goto out;
  1470. }
  1471. /*
  1472. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1473. * enabled for _all_ nodes on remote buses.
  1474. */
  1475. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1476. if (n < 32)
  1477. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1478. else
  1479. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1480. flush_writes(ohci);
  1481. out:
  1482. spin_unlock_irqrestore(&ohci->lock, flags);
  1483. return ret;
  1484. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1485. }
  1486. static u64 ohci_get_bus_time(struct fw_card *card)
  1487. {
  1488. struct fw_ohci *ohci = fw_ohci(card);
  1489. u32 cycle_time;
  1490. u64 bus_time;
  1491. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1492. bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | cycle_time;
  1493. return bus_time;
  1494. }
  1495. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1496. {
  1497. int i = ctx->header_length;
  1498. if (i + ctx->base.header_size > PAGE_SIZE)
  1499. return;
  1500. /*
  1501. * The iso header is byteswapped to little endian by
  1502. * the controller, but the remaining header quadlets
  1503. * are big endian. We want to present all the headers
  1504. * as big endian, so we have to swap the first quadlet.
  1505. */
  1506. if (ctx->base.header_size > 0)
  1507. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1508. if (ctx->base.header_size > 4)
  1509. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1510. if (ctx->base.header_size > 8)
  1511. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1512. ctx->header_length += ctx->base.header_size;
  1513. }
  1514. static int handle_ir_dualbuffer_packet(struct context *context,
  1515. struct descriptor *d,
  1516. struct descriptor *last)
  1517. {
  1518. struct iso_context *ctx =
  1519. container_of(context, struct iso_context, context);
  1520. struct db_descriptor *db = (struct db_descriptor *) d;
  1521. __le32 *ir_header;
  1522. size_t header_length;
  1523. void *p, *end;
  1524. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1525. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1526. /* This descriptor isn't done yet, stop iteration. */
  1527. return 0;
  1528. }
  1529. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1530. }
  1531. header_length = le16_to_cpu(db->first_req_count) -
  1532. le16_to_cpu(db->first_res_count);
  1533. p = db + 1;
  1534. end = p + header_length;
  1535. while (p < end) {
  1536. copy_iso_headers(ctx, p);
  1537. ctx->excess_bytes +=
  1538. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1539. p += max(ctx->base.header_size, (size_t)8);
  1540. }
  1541. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1542. le16_to_cpu(db->second_res_count);
  1543. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1544. ir_header = (__le32 *) (db + 1);
  1545. ctx->base.callback(&ctx->base,
  1546. le32_to_cpu(ir_header[0]) & 0xffff,
  1547. ctx->header_length, ctx->header,
  1548. ctx->base.callback_data);
  1549. ctx->header_length = 0;
  1550. }
  1551. return 1;
  1552. }
  1553. static int handle_ir_packet_per_buffer(struct context *context,
  1554. struct descriptor *d,
  1555. struct descriptor *last)
  1556. {
  1557. struct iso_context *ctx =
  1558. container_of(context, struct iso_context, context);
  1559. struct descriptor *pd;
  1560. __le32 *ir_header;
  1561. void *p;
  1562. for (pd = d; pd <= last; pd++) {
  1563. if (pd->transfer_status)
  1564. break;
  1565. }
  1566. if (pd > last)
  1567. /* Descriptor(s) not done yet, stop iteration */
  1568. return 0;
  1569. p = last + 1;
  1570. copy_iso_headers(ctx, p);
  1571. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1572. ir_header = (__le32 *) p;
  1573. ctx->base.callback(&ctx->base,
  1574. le32_to_cpu(ir_header[0]) & 0xffff,
  1575. ctx->header_length, ctx->header,
  1576. ctx->base.callback_data);
  1577. ctx->header_length = 0;
  1578. }
  1579. return 1;
  1580. }
  1581. static int handle_it_packet(struct context *context,
  1582. struct descriptor *d,
  1583. struct descriptor *last)
  1584. {
  1585. struct iso_context *ctx =
  1586. container_of(context, struct iso_context, context);
  1587. if (last->transfer_status == 0)
  1588. /* This descriptor isn't done yet, stop iteration. */
  1589. return 0;
  1590. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1591. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1592. 0, NULL, ctx->base.callback_data);
  1593. return 1;
  1594. }
  1595. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1596. int type, int channel, size_t header_size)
  1597. {
  1598. struct fw_ohci *ohci = fw_ohci(card);
  1599. struct iso_context *ctx, *list;
  1600. descriptor_callback_t callback;
  1601. u64 *channels, dont_care = ~0ULL;
  1602. u32 *mask, regs;
  1603. unsigned long flags;
  1604. int index, ret = -ENOMEM;
  1605. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1606. channels = &dont_care;
  1607. mask = &ohci->it_context_mask;
  1608. list = ohci->it_context_list;
  1609. callback = handle_it_packet;
  1610. } else {
  1611. channels = &ohci->ir_context_channels;
  1612. mask = &ohci->ir_context_mask;
  1613. list = ohci->ir_context_list;
  1614. if (ohci->use_dualbuffer)
  1615. callback = handle_ir_dualbuffer_packet;
  1616. else
  1617. callback = handle_ir_packet_per_buffer;
  1618. }
  1619. spin_lock_irqsave(&ohci->lock, flags);
  1620. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1621. if (index >= 0) {
  1622. *channels &= ~(1ULL << channel);
  1623. *mask &= ~(1 << index);
  1624. }
  1625. spin_unlock_irqrestore(&ohci->lock, flags);
  1626. if (index < 0)
  1627. return ERR_PTR(-EBUSY);
  1628. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1629. regs = OHCI1394_IsoXmitContextBase(index);
  1630. else
  1631. regs = OHCI1394_IsoRcvContextBase(index);
  1632. ctx = &list[index];
  1633. memset(ctx, 0, sizeof(*ctx));
  1634. ctx->header_length = 0;
  1635. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1636. if (ctx->header == NULL)
  1637. goto out;
  1638. ret = context_init(&ctx->context, ohci, regs, callback);
  1639. if (ret < 0)
  1640. goto out_with_header;
  1641. return &ctx->base;
  1642. out_with_header:
  1643. free_page((unsigned long)ctx->header);
  1644. out:
  1645. spin_lock_irqsave(&ohci->lock, flags);
  1646. *mask |= 1 << index;
  1647. spin_unlock_irqrestore(&ohci->lock, flags);
  1648. return ERR_PTR(ret);
  1649. }
  1650. static int ohci_start_iso(struct fw_iso_context *base,
  1651. s32 cycle, u32 sync, u32 tags)
  1652. {
  1653. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1654. struct fw_ohci *ohci = ctx->context.ohci;
  1655. u32 control, match;
  1656. int index;
  1657. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1658. index = ctx - ohci->it_context_list;
  1659. match = 0;
  1660. if (cycle >= 0)
  1661. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1662. (cycle & 0x7fff) << 16;
  1663. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1664. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1665. context_run(&ctx->context, match);
  1666. } else {
  1667. index = ctx - ohci->ir_context_list;
  1668. control = IR_CONTEXT_ISOCH_HEADER;
  1669. if (ohci->use_dualbuffer)
  1670. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1671. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1672. if (cycle >= 0) {
  1673. match |= (cycle & 0x07fff) << 12;
  1674. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1675. }
  1676. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1677. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1678. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1679. context_run(&ctx->context, control);
  1680. }
  1681. return 0;
  1682. }
  1683. static int ohci_stop_iso(struct fw_iso_context *base)
  1684. {
  1685. struct fw_ohci *ohci = fw_ohci(base->card);
  1686. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1687. int index;
  1688. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1689. index = ctx - ohci->it_context_list;
  1690. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1691. } else {
  1692. index = ctx - ohci->ir_context_list;
  1693. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1694. }
  1695. flush_writes(ohci);
  1696. context_stop(&ctx->context);
  1697. return 0;
  1698. }
  1699. static void ohci_free_iso_context(struct fw_iso_context *base)
  1700. {
  1701. struct fw_ohci *ohci = fw_ohci(base->card);
  1702. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1703. unsigned long flags;
  1704. int index;
  1705. ohci_stop_iso(base);
  1706. context_release(&ctx->context);
  1707. free_page((unsigned long)ctx->header);
  1708. spin_lock_irqsave(&ohci->lock, flags);
  1709. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1710. index = ctx - ohci->it_context_list;
  1711. ohci->it_context_mask |= 1 << index;
  1712. } else {
  1713. index = ctx - ohci->ir_context_list;
  1714. ohci->ir_context_mask |= 1 << index;
  1715. ohci->ir_context_channels |= 1ULL << base->channel;
  1716. }
  1717. spin_unlock_irqrestore(&ohci->lock, flags);
  1718. }
  1719. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1720. struct fw_iso_packet *packet,
  1721. struct fw_iso_buffer *buffer,
  1722. unsigned long payload)
  1723. {
  1724. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1725. struct descriptor *d, *last, *pd;
  1726. struct fw_iso_packet *p;
  1727. __le32 *header;
  1728. dma_addr_t d_bus, page_bus;
  1729. u32 z, header_z, payload_z, irq;
  1730. u32 payload_index, payload_end_index, next_page_index;
  1731. int page, end_page, i, length, offset;
  1732. /*
  1733. * FIXME: Cycle lost behavior should be configurable: lose
  1734. * packet, retransmit or terminate..
  1735. */
  1736. p = packet;
  1737. payload_index = payload;
  1738. if (p->skip)
  1739. z = 1;
  1740. else
  1741. z = 2;
  1742. if (p->header_length > 0)
  1743. z++;
  1744. /* Determine the first page the payload isn't contained in. */
  1745. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1746. if (p->payload_length > 0)
  1747. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1748. else
  1749. payload_z = 0;
  1750. z += payload_z;
  1751. /* Get header size in number of descriptors. */
  1752. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1753. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1754. if (d == NULL)
  1755. return -ENOMEM;
  1756. if (!p->skip) {
  1757. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1758. d[0].req_count = cpu_to_le16(8);
  1759. header = (__le32 *) &d[1];
  1760. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1761. IT_HEADER_TAG(p->tag) |
  1762. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1763. IT_HEADER_CHANNEL(ctx->base.channel) |
  1764. IT_HEADER_SPEED(ctx->base.speed));
  1765. header[1] =
  1766. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1767. p->payload_length));
  1768. }
  1769. if (p->header_length > 0) {
  1770. d[2].req_count = cpu_to_le16(p->header_length);
  1771. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1772. memcpy(&d[z], p->header, p->header_length);
  1773. }
  1774. pd = d + z - payload_z;
  1775. payload_end_index = payload_index + p->payload_length;
  1776. for (i = 0; i < payload_z; i++) {
  1777. page = payload_index >> PAGE_SHIFT;
  1778. offset = payload_index & ~PAGE_MASK;
  1779. next_page_index = (page + 1) << PAGE_SHIFT;
  1780. length =
  1781. min(next_page_index, payload_end_index) - payload_index;
  1782. pd[i].req_count = cpu_to_le16(length);
  1783. page_bus = page_private(buffer->pages[page]);
  1784. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1785. payload_index += length;
  1786. }
  1787. if (p->interrupt)
  1788. irq = DESCRIPTOR_IRQ_ALWAYS;
  1789. else
  1790. irq = DESCRIPTOR_NO_IRQ;
  1791. last = z == 2 ? d : d + z - 1;
  1792. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1793. DESCRIPTOR_STATUS |
  1794. DESCRIPTOR_BRANCH_ALWAYS |
  1795. irq);
  1796. context_append(&ctx->context, d, z, header_z);
  1797. return 0;
  1798. }
  1799. static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1800. struct fw_iso_packet *packet,
  1801. struct fw_iso_buffer *buffer,
  1802. unsigned long payload)
  1803. {
  1804. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1805. struct db_descriptor *db = NULL;
  1806. struct descriptor *d;
  1807. struct fw_iso_packet *p;
  1808. dma_addr_t d_bus, page_bus;
  1809. u32 z, header_z, length, rest;
  1810. int page, offset, packet_count, header_size;
  1811. /*
  1812. * FIXME: Cycle lost behavior should be configurable: lose
  1813. * packet, retransmit or terminate..
  1814. */
  1815. p = packet;
  1816. z = 2;
  1817. /*
  1818. * The OHCI controller puts the isochronous header and trailer in the
  1819. * buffer, so we need at least 8 bytes.
  1820. */
  1821. packet_count = p->header_length / ctx->base.header_size;
  1822. header_size = packet_count * max(ctx->base.header_size, (size_t)8);
  1823. /* Get header size in number of descriptors. */
  1824. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1825. page = payload >> PAGE_SHIFT;
  1826. offset = payload & ~PAGE_MASK;
  1827. rest = p->payload_length;
  1828. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1829. while (rest > 0) {
  1830. d = context_get_descriptors(&ctx->context,
  1831. z + header_z, &d_bus);
  1832. if (d == NULL)
  1833. return -ENOMEM;
  1834. db = (struct db_descriptor *) d;
  1835. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1836. DESCRIPTOR_BRANCH_ALWAYS);
  1837. db->first_size =
  1838. cpu_to_le16(max(ctx->base.header_size, (size_t)8));
  1839. if (p->skip && rest == p->payload_length) {
  1840. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1841. db->first_req_count = db->first_size;
  1842. } else {
  1843. db->first_req_count = cpu_to_le16(header_size);
  1844. }
  1845. db->first_res_count = db->first_req_count;
  1846. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1847. if (p->skip && rest == p->payload_length)
  1848. length = 4;
  1849. else if (offset + rest < PAGE_SIZE)
  1850. length = rest;
  1851. else
  1852. length = PAGE_SIZE - offset;
  1853. db->second_req_count = cpu_to_le16(length);
  1854. db->second_res_count = db->second_req_count;
  1855. page_bus = page_private(buffer->pages[page]);
  1856. db->second_buffer = cpu_to_le32(page_bus + offset);
  1857. if (p->interrupt && length == rest)
  1858. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1859. context_append(&ctx->context, d, z, header_z);
  1860. offset = (offset + length) & ~PAGE_MASK;
  1861. rest -= length;
  1862. if (offset == 0)
  1863. page++;
  1864. }
  1865. return 0;
  1866. }
  1867. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1868. struct fw_iso_packet *packet,
  1869. struct fw_iso_buffer *buffer,
  1870. unsigned long payload)
  1871. {
  1872. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1873. struct descriptor *d = NULL, *pd = NULL;
  1874. struct fw_iso_packet *p = packet;
  1875. dma_addr_t d_bus, page_bus;
  1876. u32 z, header_z, rest;
  1877. int i, j, length;
  1878. int page, offset, packet_count, header_size, payload_per_buffer;
  1879. /*
  1880. * The OHCI controller puts the isochronous header and trailer in the
  1881. * buffer, so we need at least 8 bytes.
  1882. */
  1883. packet_count = p->header_length / ctx->base.header_size;
  1884. header_size = max(ctx->base.header_size, (size_t)8);
  1885. /* Get header size in number of descriptors. */
  1886. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1887. page = payload >> PAGE_SHIFT;
  1888. offset = payload & ~PAGE_MASK;
  1889. payload_per_buffer = p->payload_length / packet_count;
  1890. for (i = 0; i < packet_count; i++) {
  1891. /* d points to the header descriptor */
  1892. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1893. d = context_get_descriptors(&ctx->context,
  1894. z + header_z, &d_bus);
  1895. if (d == NULL)
  1896. return -ENOMEM;
  1897. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1898. DESCRIPTOR_INPUT_MORE);
  1899. if (p->skip && i == 0)
  1900. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1901. d->req_count = cpu_to_le16(header_size);
  1902. d->res_count = d->req_count;
  1903. d->transfer_status = 0;
  1904. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1905. rest = payload_per_buffer;
  1906. for (j = 1; j < z; j++) {
  1907. pd = d + j;
  1908. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1909. DESCRIPTOR_INPUT_MORE);
  1910. if (offset + rest < PAGE_SIZE)
  1911. length = rest;
  1912. else
  1913. length = PAGE_SIZE - offset;
  1914. pd->req_count = cpu_to_le16(length);
  1915. pd->res_count = pd->req_count;
  1916. pd->transfer_status = 0;
  1917. page_bus = page_private(buffer->pages[page]);
  1918. pd->data_address = cpu_to_le32(page_bus + offset);
  1919. offset = (offset + length) & ~PAGE_MASK;
  1920. rest -= length;
  1921. if (offset == 0)
  1922. page++;
  1923. }
  1924. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1925. DESCRIPTOR_INPUT_LAST |
  1926. DESCRIPTOR_BRANCH_ALWAYS);
  1927. if (p->interrupt && i == packet_count - 1)
  1928. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1929. context_append(&ctx->context, d, z, header_z);
  1930. }
  1931. return 0;
  1932. }
  1933. static int ohci_queue_iso(struct fw_iso_context *base,
  1934. struct fw_iso_packet *packet,
  1935. struct fw_iso_buffer *buffer,
  1936. unsigned long payload)
  1937. {
  1938. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1939. unsigned long flags;
  1940. int ret;
  1941. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1942. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1943. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1944. else if (ctx->context.ohci->use_dualbuffer)
  1945. ret = ohci_queue_iso_receive_dualbuffer(base, packet,
  1946. buffer, payload);
  1947. else
  1948. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1949. buffer, payload);
  1950. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1951. return ret;
  1952. }
  1953. static const struct fw_card_driver ohci_driver = {
  1954. .enable = ohci_enable,
  1955. .update_phy_reg = ohci_update_phy_reg,
  1956. .set_config_rom = ohci_set_config_rom,
  1957. .send_request = ohci_send_request,
  1958. .send_response = ohci_send_response,
  1959. .cancel_packet = ohci_cancel_packet,
  1960. .enable_phys_dma = ohci_enable_phys_dma,
  1961. .get_bus_time = ohci_get_bus_time,
  1962. .allocate_iso_context = ohci_allocate_iso_context,
  1963. .free_iso_context = ohci_free_iso_context,
  1964. .queue_iso = ohci_queue_iso,
  1965. .start_iso = ohci_start_iso,
  1966. .stop_iso = ohci_stop_iso,
  1967. };
  1968. #ifdef CONFIG_PPC_PMAC
  1969. static void ohci_pmac_on(struct pci_dev *dev)
  1970. {
  1971. if (machine_is(powermac)) {
  1972. struct device_node *ofn = pci_device_to_OF_node(dev);
  1973. if (ofn) {
  1974. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1975. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1976. }
  1977. }
  1978. }
  1979. static void ohci_pmac_off(struct pci_dev *dev)
  1980. {
  1981. if (machine_is(powermac)) {
  1982. struct device_node *ofn = pci_device_to_OF_node(dev);
  1983. if (ofn) {
  1984. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1985. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1986. }
  1987. }
  1988. }
  1989. #else
  1990. #define ohci_pmac_on(dev)
  1991. #define ohci_pmac_off(dev)
  1992. #endif /* CONFIG_PPC_PMAC */
  1993. static int __devinit pci_probe(struct pci_dev *dev,
  1994. const struct pci_device_id *ent)
  1995. {
  1996. struct fw_ohci *ohci;
  1997. u32 bus_options, max_receive, link_speed, version;
  1998. u64 guid;
  1999. int err;
  2000. size_t size;
  2001. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2002. if (ohci == NULL) {
  2003. err = -ENOMEM;
  2004. goto fail;
  2005. }
  2006. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2007. ohci_pmac_on(dev);
  2008. err = pci_enable_device(dev);
  2009. if (err) {
  2010. fw_error("Failed to enable OHCI hardware\n");
  2011. goto fail_free;
  2012. }
  2013. pci_set_master(dev);
  2014. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2015. pci_set_drvdata(dev, ohci);
  2016. spin_lock_init(&ohci->lock);
  2017. tasklet_init(&ohci->bus_reset_tasklet,
  2018. bus_reset_tasklet, (unsigned long)ohci);
  2019. err = pci_request_region(dev, 0, ohci_driver_name);
  2020. if (err) {
  2021. fw_error("MMIO resource unavailable\n");
  2022. goto fail_disable;
  2023. }
  2024. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2025. if (ohci->registers == NULL) {
  2026. fw_error("Failed to remap registers\n");
  2027. err = -ENXIO;
  2028. goto fail_iomem;
  2029. }
  2030. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2031. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2032. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2033. #if !defined(CONFIG_X86_32)
  2034. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2035. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2036. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2037. ohci->use_dualbuffer = false;
  2038. #endif
  2039. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2040. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2041. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2042. #endif
  2043. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2044. ar_context_init(&ohci->ar_request_ctx, ohci,
  2045. OHCI1394_AsReqRcvContextControlSet);
  2046. ar_context_init(&ohci->ar_response_ctx, ohci,
  2047. OHCI1394_AsRspRcvContextControlSet);
  2048. context_init(&ohci->at_request_ctx, ohci,
  2049. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2050. context_init(&ohci->at_response_ctx, ohci,
  2051. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2052. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2053. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2054. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2055. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2056. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2057. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2058. ohci->ir_context_channels = ~0ULL;
  2059. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2060. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2061. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2062. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2063. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2064. err = -ENOMEM;
  2065. goto fail_contexts;
  2066. }
  2067. /* self-id dma buffer allocation */
  2068. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2069. SELF_ID_BUF_SIZE,
  2070. &ohci->self_id_bus,
  2071. GFP_KERNEL);
  2072. if (ohci->self_id_cpu == NULL) {
  2073. err = -ENOMEM;
  2074. goto fail_contexts;
  2075. }
  2076. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2077. max_receive = (bus_options >> 12) & 0xf;
  2078. link_speed = bus_options & 0x7;
  2079. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2080. reg_read(ohci, OHCI1394_GUIDLo);
  2081. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2082. if (err)
  2083. goto fail_self_id;
  2084. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2085. dev_name(&dev->dev), version >> 16, version & 0xff);
  2086. return 0;
  2087. fail_self_id:
  2088. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2089. ohci->self_id_cpu, ohci->self_id_bus);
  2090. fail_contexts:
  2091. kfree(ohci->ir_context_list);
  2092. kfree(ohci->it_context_list);
  2093. context_release(&ohci->at_response_ctx);
  2094. context_release(&ohci->at_request_ctx);
  2095. ar_context_release(&ohci->ar_response_ctx);
  2096. ar_context_release(&ohci->ar_request_ctx);
  2097. pci_iounmap(dev, ohci->registers);
  2098. fail_iomem:
  2099. pci_release_region(dev, 0);
  2100. fail_disable:
  2101. pci_disable_device(dev);
  2102. fail_free:
  2103. kfree(&ohci->card);
  2104. ohci_pmac_off(dev);
  2105. fail:
  2106. if (err == -ENOMEM)
  2107. fw_error("Out of memory\n");
  2108. return err;
  2109. }
  2110. static void pci_remove(struct pci_dev *dev)
  2111. {
  2112. struct fw_ohci *ohci;
  2113. ohci = pci_get_drvdata(dev);
  2114. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2115. flush_writes(ohci);
  2116. fw_core_remove_card(&ohci->card);
  2117. /*
  2118. * FIXME: Fail all pending packets here, now that the upper
  2119. * layers can't queue any more.
  2120. */
  2121. software_reset(ohci);
  2122. free_irq(dev->irq, ohci);
  2123. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2124. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2125. ohci->next_config_rom, ohci->next_config_rom_bus);
  2126. if (ohci->config_rom)
  2127. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2128. ohci->config_rom, ohci->config_rom_bus);
  2129. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2130. ohci->self_id_cpu, ohci->self_id_bus);
  2131. ar_context_release(&ohci->ar_request_ctx);
  2132. ar_context_release(&ohci->ar_response_ctx);
  2133. context_release(&ohci->at_request_ctx);
  2134. context_release(&ohci->at_response_ctx);
  2135. kfree(ohci->it_context_list);
  2136. kfree(ohci->ir_context_list);
  2137. pci_iounmap(dev, ohci->registers);
  2138. pci_release_region(dev, 0);
  2139. pci_disable_device(dev);
  2140. kfree(&ohci->card);
  2141. ohci_pmac_off(dev);
  2142. fw_notify("Removed fw-ohci device.\n");
  2143. }
  2144. #ifdef CONFIG_PM
  2145. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2146. {
  2147. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2148. int err;
  2149. software_reset(ohci);
  2150. free_irq(dev->irq, ohci);
  2151. err = pci_save_state(dev);
  2152. if (err) {
  2153. fw_error("pci_save_state failed\n");
  2154. return err;
  2155. }
  2156. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2157. if (err)
  2158. fw_error("pci_set_power_state failed with %d\n", err);
  2159. ohci_pmac_off(dev);
  2160. return 0;
  2161. }
  2162. static int pci_resume(struct pci_dev *dev)
  2163. {
  2164. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2165. int err;
  2166. ohci_pmac_on(dev);
  2167. pci_set_power_state(dev, PCI_D0);
  2168. pci_restore_state(dev);
  2169. err = pci_enable_device(dev);
  2170. if (err) {
  2171. fw_error("pci_enable_device failed\n");
  2172. return err;
  2173. }
  2174. return ohci_enable(&ohci->card, NULL, 0);
  2175. }
  2176. #endif
  2177. static struct pci_device_id pci_table[] = {
  2178. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2179. { }
  2180. };
  2181. MODULE_DEVICE_TABLE(pci, pci_table);
  2182. static struct pci_driver fw_ohci_pci_driver = {
  2183. .name = ohci_driver_name,
  2184. .id_table = pci_table,
  2185. .probe = pci_probe,
  2186. .remove = pci_remove,
  2187. #ifdef CONFIG_PM
  2188. .resume = pci_resume,
  2189. .suspend = pci_suspend,
  2190. #endif
  2191. };
  2192. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2193. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2194. MODULE_LICENSE("GPL");
  2195. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2196. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2197. MODULE_ALIAS("ohci1394");
  2198. #endif
  2199. static int __init fw_ohci_init(void)
  2200. {
  2201. return pci_register_driver(&fw_ohci_pci_driver);
  2202. }
  2203. static void __exit fw_ohci_cleanup(void)
  2204. {
  2205. pci_unregister_driver(&fw_ohci_pci_driver);
  2206. }
  2207. module_init(fw_ohci_init);
  2208. module_exit(fw_ohci_cleanup);