setup_64.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/a.out.h>
  17. #include <linux/screen_info.h>
  18. #include <linux/ioport.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/initrd.h>
  22. #include <linux/highmem.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/module.h>
  25. #include <asm/processor.h>
  26. #include <linux/console.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/crash_dump.h>
  29. #include <linux/root_dev.h>
  30. #include <linux/pci.h>
  31. #include <linux/efi.h>
  32. #include <linux/acpi.h>
  33. #include <linux/kallsyms.h>
  34. #include <linux/edd.h>
  35. #include <linux/mmzone.h>
  36. #include <linux/kexec.h>
  37. #include <linux/cpufreq.h>
  38. #include <linux/dmi.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/ctype.h>
  41. #include <linux/uaccess.h>
  42. #include <asm/mtrr.h>
  43. #include <asm/uaccess.h>
  44. #include <asm/system.h>
  45. #include <asm/vsyscall.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/msr.h>
  49. #include <asm/desc.h>
  50. #include <video/edid.h>
  51. #include <asm/e820.h>
  52. #include <asm/dma.h>
  53. #include <asm/gart.h>
  54. #include <asm/mpspec.h>
  55. #include <asm/mmu_context.h>
  56. #include <asm/proto.h>
  57. #include <asm/setup.h>
  58. #include <asm/mach_apic.h>
  59. #include <asm/numa.h>
  60. #include <asm/sections.h>
  61. #include <asm/dmi.h>
  62. #include <asm/cacheflush.h>
  63. #include <asm/mce.h>
  64. #include <asm/ds.h>
  65. #include <asm/topology.h>
  66. #ifdef CONFIG_PARAVIRT
  67. #include <asm/paravirt.h>
  68. #else
  69. #define ARCH_SETUP
  70. #endif
  71. /*
  72. * Machine setup..
  73. */
  74. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  75. EXPORT_SYMBOL(boot_cpu_data);
  76. unsigned long mmu_cr4_features;
  77. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  78. int bootloader_type;
  79. unsigned long saved_video_mode;
  80. int force_mwait __cpuinitdata;
  81. /*
  82. * Early DMI memory
  83. */
  84. int dmi_alloc_index;
  85. char dmi_alloc_data[DMI_MAX_DATA];
  86. /*
  87. * Setup options
  88. */
  89. struct screen_info screen_info;
  90. EXPORT_SYMBOL(screen_info);
  91. struct sys_desc_table_struct {
  92. unsigned short length;
  93. unsigned char table[0];
  94. };
  95. struct edid_info edid_info;
  96. EXPORT_SYMBOL_GPL(edid_info);
  97. extern int root_mountflags;
  98. char __initdata command_line[COMMAND_LINE_SIZE];
  99. struct resource standard_io_resources[] = {
  100. { .name = "dma1", .start = 0x00, .end = 0x1f,
  101. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  102. { .name = "pic1", .start = 0x20, .end = 0x21,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "timer0", .start = 0x40, .end = 0x43,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  106. { .name = "timer1", .start = 0x50, .end = 0x53,
  107. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  108. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  109. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  110. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  111. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  112. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  113. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  114. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  115. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  116. { .name = "fpu", .start = 0xf0, .end = 0xff,
  117. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  118. };
  119. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  120. static struct resource data_resource = {
  121. .name = "Kernel data",
  122. .start = 0,
  123. .end = 0,
  124. .flags = IORESOURCE_RAM,
  125. };
  126. static struct resource code_resource = {
  127. .name = "Kernel code",
  128. .start = 0,
  129. .end = 0,
  130. .flags = IORESOURCE_RAM,
  131. };
  132. static struct resource bss_resource = {
  133. .name = "Kernel bss",
  134. .start = 0,
  135. .end = 0,
  136. .flags = IORESOURCE_RAM,
  137. };
  138. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
  139. #ifdef CONFIG_PROC_VMCORE
  140. /* elfcorehdr= specifies the location of elf core header
  141. * stored by the crashed kernel. This option will be passed
  142. * by kexec loader to the capture kernel.
  143. */
  144. static int __init setup_elfcorehdr(char *arg)
  145. {
  146. char *end;
  147. if (!arg)
  148. return -EINVAL;
  149. elfcorehdr_addr = memparse(arg, &end);
  150. return end > arg ? 0 : -EINVAL;
  151. }
  152. early_param("elfcorehdr", setup_elfcorehdr);
  153. #endif
  154. #ifndef CONFIG_NUMA
  155. static void __init
  156. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  157. {
  158. unsigned long bootmap_size, bootmap;
  159. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  160. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
  161. if (bootmap == -1L)
  162. panic("Cannot find bootmem map of size %ld\n", bootmap_size);
  163. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  164. e820_register_active_regions(0, start_pfn, end_pfn);
  165. free_bootmem_with_active_regions(0, end_pfn);
  166. reserve_bootmem(bootmap, bootmap_size);
  167. }
  168. #endif
  169. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  170. struct edd edd;
  171. #ifdef CONFIG_EDD_MODULE
  172. EXPORT_SYMBOL(edd);
  173. #endif
  174. /**
  175. * copy_edd() - Copy the BIOS EDD information
  176. * from boot_params into a safe place.
  177. *
  178. */
  179. static inline void copy_edd(void)
  180. {
  181. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  182. sizeof(edd.mbr_signature));
  183. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  184. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  185. edd.edd_info_nr = boot_params.eddbuf_entries;
  186. }
  187. #else
  188. static inline void copy_edd(void)
  189. {
  190. }
  191. #endif
  192. #ifdef CONFIG_KEXEC
  193. static void __init reserve_crashkernel(void)
  194. {
  195. unsigned long long free_mem;
  196. unsigned long long crash_size, crash_base;
  197. int ret;
  198. free_mem =
  199. ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  200. ret = parse_crashkernel(boot_command_line, free_mem,
  201. &crash_size, &crash_base);
  202. if (ret == 0 && crash_size) {
  203. if (crash_base > 0) {
  204. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  205. "for crashkernel (System RAM: %ldMB)\n",
  206. (unsigned long)(crash_size >> 20),
  207. (unsigned long)(crash_base >> 20),
  208. (unsigned long)(free_mem >> 20));
  209. crashk_res.start = crash_base;
  210. crashk_res.end = crash_base + crash_size - 1;
  211. reserve_bootmem(crash_base, crash_size);
  212. } else
  213. printk(KERN_INFO "crashkernel reservation failed - "
  214. "you have to specify a base address\n");
  215. }
  216. }
  217. #else
  218. static inline void __init reserve_crashkernel(void)
  219. {}
  220. #endif
  221. #define EBDA_ADDR_POINTER 0x40E
  222. unsigned __initdata ebda_addr;
  223. unsigned __initdata ebda_size;
  224. static void __init discover_ebda(void)
  225. {
  226. /*
  227. * there is a real-mode segmented pointer pointing to the
  228. * 4K EBDA area at 0x40E
  229. */
  230. ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
  231. /*
  232. * There can be some situations, like paravirtualized guests,
  233. * in which there is no available ebda information. In such
  234. * case, just skip it
  235. */
  236. if (!ebda_addr) {
  237. ebda_size = 0;
  238. return;
  239. }
  240. ebda_addr <<= 4;
  241. ebda_size = *(unsigned short *)__va(ebda_addr);
  242. /* Round EBDA up to pages */
  243. if (ebda_size == 0)
  244. ebda_size = 1;
  245. ebda_size <<= 10;
  246. ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
  247. if (ebda_size > 64*1024)
  248. ebda_size = 64*1024;
  249. }
  250. /* Overridden in paravirt.c if CONFIG_PARAVIRT */
  251. void __attribute__((weak)) __init memory_setup(void)
  252. {
  253. machine_specific_memory_setup();
  254. }
  255. void __init setup_arch(char **cmdline_p)
  256. {
  257. unsigned i;
  258. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  259. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  260. screen_info = boot_params.screen_info;
  261. edid_info = boot_params.edid_info;
  262. saved_video_mode = boot_params.hdr.vid_mode;
  263. bootloader_type = boot_params.hdr.type_of_loader;
  264. #ifdef CONFIG_BLK_DEV_RAM
  265. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  266. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  267. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  268. #endif
  269. #ifdef CONFIG_EFI
  270. if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
  271. "EL64", 4))
  272. efi_enabled = 1;
  273. #endif
  274. ARCH_SETUP
  275. memory_setup();
  276. copy_edd();
  277. if (!boot_params.hdr.root_flags)
  278. root_mountflags &= ~MS_RDONLY;
  279. init_mm.start_code = (unsigned long) &_text;
  280. init_mm.end_code = (unsigned long) &_etext;
  281. init_mm.end_data = (unsigned long) &_edata;
  282. init_mm.brk = (unsigned long) &_end;
  283. code_resource.start = virt_to_phys(&_text);
  284. code_resource.end = virt_to_phys(&_etext)-1;
  285. data_resource.start = virt_to_phys(&_etext);
  286. data_resource.end = virt_to_phys(&_edata)-1;
  287. bss_resource.start = virt_to_phys(&__bss_start);
  288. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  289. early_identify_cpu(&boot_cpu_data);
  290. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  291. *cmdline_p = command_line;
  292. parse_early_param();
  293. finish_e820_parsing();
  294. early_gart_iommu_check();
  295. e820_register_active_regions(0, 0, -1UL);
  296. /*
  297. * partially used pages are not usable - thus
  298. * we are rounding upwards:
  299. */
  300. end_pfn = e820_end_of_ram();
  301. num_physpages = end_pfn;
  302. check_efer();
  303. discover_ebda();
  304. init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
  305. if (efi_enabled)
  306. efi_init();
  307. dmi_scan_machine();
  308. io_delay_init();
  309. #ifdef CONFIG_SMP
  310. /* setup to use the early static init tables during kernel startup */
  311. x86_cpu_to_apicid_early_ptr = (void *)&x86_cpu_to_apicid_init;
  312. #ifdef CONFIG_NUMA
  313. x86_cpu_to_node_map_early_ptr = (void *)&x86_cpu_to_node_map_init;
  314. #endif
  315. x86_bios_cpu_apicid_early_ptr = (void *)&x86_bios_cpu_apicid_init;
  316. #endif
  317. #ifdef CONFIG_ACPI
  318. /*
  319. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  320. * Call this early for SRAT node setup.
  321. */
  322. acpi_boot_table_init();
  323. #endif
  324. /* How many end-of-memory variables you have, grandma! */
  325. max_low_pfn = end_pfn;
  326. max_pfn = end_pfn;
  327. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  328. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  329. remove_all_active_ranges();
  330. #ifdef CONFIG_ACPI_NUMA
  331. /*
  332. * Parse SRAT to discover nodes.
  333. */
  334. acpi_numa_init();
  335. #endif
  336. #ifdef CONFIG_NUMA
  337. numa_initmem_init(0, end_pfn);
  338. #else
  339. contig_initmem_init(0, end_pfn);
  340. #endif
  341. /* Reserve direct mapping */
  342. reserve_bootmem_generic(table_start << PAGE_SHIFT,
  343. (table_end - table_start) << PAGE_SHIFT);
  344. /* reserve kernel */
  345. reserve_bootmem_generic(__pa_symbol(&_text),
  346. __pa_symbol(&_end) - __pa_symbol(&_text));
  347. /*
  348. * reserve physical page 0 - it's a special BIOS page on many boxes,
  349. * enabling clean reboots, SMP operation, laptop functions.
  350. */
  351. reserve_bootmem_generic(0, PAGE_SIZE);
  352. /* reserve ebda region */
  353. if (ebda_addr)
  354. reserve_bootmem_generic(ebda_addr, ebda_size);
  355. #ifdef CONFIG_NUMA
  356. /* reserve nodemap region */
  357. if (nodemap_addr)
  358. reserve_bootmem_generic(nodemap_addr, nodemap_size);
  359. #endif
  360. #ifdef CONFIG_SMP
  361. /* Reserve SMP trampoline */
  362. reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
  363. #endif
  364. #ifdef CONFIG_ACPI_SLEEP
  365. /*
  366. * Reserve low memory region for sleep support.
  367. */
  368. acpi_reserve_bootmem();
  369. #endif
  370. if (efi_enabled) {
  371. efi_map_memmap();
  372. efi_reserve_bootmem();
  373. }
  374. /*
  375. * Find and reserve possible boot-time SMP configuration:
  376. */
  377. find_smp_config();
  378. #ifdef CONFIG_BLK_DEV_INITRD
  379. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  380. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  381. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  382. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  383. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  384. if (ramdisk_end <= end_of_mem) {
  385. reserve_bootmem_generic(ramdisk_image, ramdisk_size);
  386. initrd_start = ramdisk_image + PAGE_OFFSET;
  387. initrd_end = initrd_start+ramdisk_size;
  388. } else {
  389. printk(KERN_ERR "initrd extends beyond end of memory "
  390. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  391. ramdisk_end, end_of_mem);
  392. initrd_start = 0;
  393. }
  394. }
  395. #endif
  396. reserve_crashkernel();
  397. paging_init();
  398. map_vsyscall();
  399. early_quirks();
  400. /*
  401. * set this early, so we dont allocate cpu0
  402. * if MADT list doesnt list BSP first
  403. * mpparse.c/MP_processor_info() allocates logical cpu numbers.
  404. */
  405. cpu_set(0, cpu_present_map);
  406. #ifdef CONFIG_ACPI
  407. /*
  408. * Read APIC and some other early information from ACPI tables.
  409. */
  410. acpi_boot_init();
  411. #endif
  412. init_cpu_to_node();
  413. /*
  414. * get boot-time SMP configuration:
  415. */
  416. if (smp_found_config)
  417. get_smp_config();
  418. init_apic_mappings();
  419. ioapic_init_mappings();
  420. /*
  421. * We trust e820 completely. No explicit ROM probing in memory.
  422. */
  423. e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
  424. e820_mark_nosave_regions();
  425. /* request I/O space for devices used on all i[345]86 PCs */
  426. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  427. request_resource(&ioport_resource, &standard_io_resources[i]);
  428. e820_setup_gap();
  429. #ifdef CONFIG_VT
  430. #if defined(CONFIG_VGA_CONSOLE)
  431. if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
  432. conswitchp = &vga_con;
  433. #elif defined(CONFIG_DUMMY_CONSOLE)
  434. conswitchp = &dummy_con;
  435. #endif
  436. #endif
  437. }
  438. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  439. {
  440. unsigned int *v;
  441. if (c->extended_cpuid_level < 0x80000004)
  442. return 0;
  443. v = (unsigned int *) c->x86_model_id;
  444. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  445. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  446. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  447. c->x86_model_id[48] = 0;
  448. return 1;
  449. }
  450. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  451. {
  452. unsigned int n, dummy, eax, ebx, ecx, edx;
  453. n = c->extended_cpuid_level;
  454. if (n >= 0x80000005) {
  455. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  456. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
  457. "D cache %dK (%d bytes/line)\n",
  458. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  459. c->x86_cache_size = (ecx>>24) + (edx>>24);
  460. /* On K8 L1 TLB is inclusive, so don't count it */
  461. c->x86_tlbsize = 0;
  462. }
  463. if (n >= 0x80000006) {
  464. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  465. ecx = cpuid_ecx(0x80000006);
  466. c->x86_cache_size = ecx >> 16;
  467. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  468. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  469. c->x86_cache_size, ecx & 0xFF);
  470. }
  471. if (n >= 0x80000008) {
  472. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  473. c->x86_virt_bits = (eax >> 8) & 0xff;
  474. c->x86_phys_bits = eax & 0xff;
  475. }
  476. }
  477. #ifdef CONFIG_NUMA
  478. static int nearby_node(int apicid)
  479. {
  480. int i, node;
  481. for (i = apicid - 1; i >= 0; i--) {
  482. node = apicid_to_node[i];
  483. if (node != NUMA_NO_NODE && node_online(node))
  484. return node;
  485. }
  486. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  487. node = apicid_to_node[i];
  488. if (node != NUMA_NO_NODE && node_online(node))
  489. return node;
  490. }
  491. return first_node(node_online_map); /* Shouldn't happen */
  492. }
  493. #endif
  494. /*
  495. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  496. * Assumes number of cores is a power of two.
  497. */
  498. static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
  499. {
  500. #ifdef CONFIG_SMP
  501. unsigned bits;
  502. #ifdef CONFIG_NUMA
  503. int cpu = smp_processor_id();
  504. int node = 0;
  505. unsigned apicid = hard_smp_processor_id();
  506. #endif
  507. bits = c->x86_coreid_bits;
  508. /* Low order bits define the core id (index of core in socket) */
  509. c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
  510. /* Convert the APIC ID into the socket ID */
  511. c->phys_proc_id = phys_pkg_id(bits);
  512. #ifdef CONFIG_NUMA
  513. node = c->phys_proc_id;
  514. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  515. node = apicid_to_node[apicid];
  516. if (!node_online(node)) {
  517. /* Two possibilities here:
  518. - The CPU is missing memory and no node was created.
  519. In that case try picking one from a nearby CPU
  520. - The APIC IDs differ from the HyperTransport node IDs
  521. which the K8 northbridge parsing fills in.
  522. Assume they are all increased by a constant offset,
  523. but in the same order as the HT nodeids.
  524. If that doesn't result in a usable node fall back to the
  525. path for the previous case. */
  526. int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
  527. if (ht_nodeid >= 0 &&
  528. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  529. node = apicid_to_node[ht_nodeid];
  530. /* Pick a nearby node */
  531. if (!node_online(node))
  532. node = nearby_node(apicid);
  533. }
  534. numa_set_node(cpu, node);
  535. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  536. #endif
  537. #endif
  538. }
  539. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  540. {
  541. #ifdef CONFIG_SMP
  542. unsigned bits, ecx;
  543. /* Multi core CPU? */
  544. if (c->extended_cpuid_level < 0x80000008)
  545. return;
  546. ecx = cpuid_ecx(0x80000008);
  547. c->x86_max_cores = (ecx & 0xff) + 1;
  548. /* CPU telling us the core id bits shift? */
  549. bits = (ecx >> 12) & 0xF;
  550. /* Otherwise recompute */
  551. if (bits == 0) {
  552. while ((1 << bits) < c->x86_max_cores)
  553. bits++;
  554. }
  555. c->x86_coreid_bits = bits;
  556. #endif
  557. }
  558. #define ENABLE_C1E_MASK 0x18000000
  559. #define CPUID_PROCESSOR_SIGNATURE 1
  560. #define CPUID_XFAM 0x0ff00000
  561. #define CPUID_XFAM_K8 0x00000000
  562. #define CPUID_XFAM_10H 0x00100000
  563. #define CPUID_XFAM_11H 0x00200000
  564. #define CPUID_XMOD 0x000f0000
  565. #define CPUID_XMOD_REV_F 0x00040000
  566. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  567. static __cpuinit int amd_apic_timer_broken(void)
  568. {
  569. u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  570. switch (eax & CPUID_XFAM) {
  571. case CPUID_XFAM_K8:
  572. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  573. break;
  574. case CPUID_XFAM_10H:
  575. case CPUID_XFAM_11H:
  576. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  577. if (lo & ENABLE_C1E_MASK)
  578. return 1;
  579. break;
  580. default:
  581. /* err on the side of caution */
  582. return 1;
  583. }
  584. return 0;
  585. }
  586. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  587. {
  588. early_init_amd_mc(c);
  589. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  590. if (c->x86_power & (1<<8))
  591. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  592. }
  593. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  594. {
  595. unsigned level;
  596. #ifdef CONFIG_SMP
  597. unsigned long value;
  598. /*
  599. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  600. * bit 6 of msr C001_0015
  601. *
  602. * Errata 63 for SH-B3 steppings
  603. * Errata 122 for all steppings (F+ have it disabled by default)
  604. */
  605. if (c->x86 == 15) {
  606. rdmsrl(MSR_K8_HWCR, value);
  607. value |= 1 << 6;
  608. wrmsrl(MSR_K8_HWCR, value);
  609. }
  610. #endif
  611. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  612. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  613. clear_bit(0*32+31, (unsigned long *)&c->x86_capability);
  614. /* On C+ stepping K8 rep microcode works well for copy/memset */
  615. level = cpuid_eax(1);
  616. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
  617. level >= 0x0f58))
  618. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  619. if (c->x86 == 0x10 || c->x86 == 0x11)
  620. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  621. /* Enable workaround for FXSAVE leak */
  622. if (c->x86 >= 6)
  623. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  624. level = get_model_name(c);
  625. if (!level) {
  626. switch (c->x86) {
  627. case 15:
  628. /* Should distinguish Models here, but this is only
  629. a fallback anyways. */
  630. strcpy(c->x86_model_id, "Hammer");
  631. break;
  632. }
  633. }
  634. display_cacheinfo(c);
  635. /* Multi core CPU? */
  636. if (c->extended_cpuid_level >= 0x80000008)
  637. amd_detect_cmp(c);
  638. if (c->extended_cpuid_level >= 0x80000006 &&
  639. (cpuid_edx(0x80000006) & 0xf000))
  640. num_cache_leaves = 4;
  641. else
  642. num_cache_leaves = 3;
  643. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  644. set_cpu_cap(c, X86_FEATURE_K8);
  645. /* MFENCE stops RDTSC speculation */
  646. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  647. /* Family 10 doesn't support C states in MWAIT so don't use it */
  648. if (c->x86 == 0x10 && !force_mwait)
  649. clear_cpu_cap(c, X86_FEATURE_MWAIT);
  650. if (amd_apic_timer_broken())
  651. disable_apic_timer = 1;
  652. }
  653. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  654. {
  655. #ifdef CONFIG_SMP
  656. u32 eax, ebx, ecx, edx;
  657. int index_msb, core_bits;
  658. cpuid(1, &eax, &ebx, &ecx, &edx);
  659. if (!cpu_has(c, X86_FEATURE_HT))
  660. return;
  661. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  662. goto out;
  663. smp_num_siblings = (ebx & 0xff0000) >> 16;
  664. if (smp_num_siblings == 1) {
  665. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  666. } else if (smp_num_siblings > 1) {
  667. if (smp_num_siblings > NR_CPUS) {
  668. printk(KERN_WARNING "CPU: Unsupported number of "
  669. "siblings %d", smp_num_siblings);
  670. smp_num_siblings = 1;
  671. return;
  672. }
  673. index_msb = get_count_order(smp_num_siblings);
  674. c->phys_proc_id = phys_pkg_id(index_msb);
  675. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  676. index_msb = get_count_order(smp_num_siblings);
  677. core_bits = get_count_order(c->x86_max_cores);
  678. c->cpu_core_id = phys_pkg_id(index_msb) &
  679. ((1 << core_bits) - 1);
  680. }
  681. out:
  682. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  683. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  684. c->phys_proc_id);
  685. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  686. c->cpu_core_id);
  687. }
  688. #endif
  689. }
  690. /*
  691. * find out the number of processor cores on the die
  692. */
  693. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  694. {
  695. unsigned int eax, t;
  696. if (c->cpuid_level < 4)
  697. return 1;
  698. cpuid_count(4, 0, &eax, &t, &t, &t);
  699. if (eax & 0x1f)
  700. return ((eax >> 26) + 1);
  701. else
  702. return 1;
  703. }
  704. static void srat_detect_node(void)
  705. {
  706. #ifdef CONFIG_NUMA
  707. unsigned node;
  708. int cpu = smp_processor_id();
  709. int apicid = hard_smp_processor_id();
  710. /* Don't do the funky fallback heuristics the AMD version employs
  711. for now. */
  712. node = apicid_to_node[apicid];
  713. if (node == NUMA_NO_NODE)
  714. node = first_node(node_online_map);
  715. numa_set_node(cpu, node);
  716. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  717. #endif
  718. }
  719. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  720. {
  721. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  722. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  723. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  724. }
  725. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  726. {
  727. /* Cache sizes */
  728. unsigned n;
  729. init_intel_cacheinfo(c);
  730. if (c->cpuid_level > 9) {
  731. unsigned eax = cpuid_eax(10);
  732. /* Check for version and the number of counters */
  733. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  734. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  735. }
  736. if (cpu_has_ds) {
  737. unsigned int l1, l2;
  738. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  739. if (!(l1 & (1<<11)))
  740. set_cpu_cap(c, X86_FEATURE_BTS);
  741. if (!(l1 & (1<<12)))
  742. set_cpu_cap(c, X86_FEATURE_PEBS);
  743. }
  744. if (cpu_has_bts)
  745. ds_init_intel(c);
  746. n = c->extended_cpuid_level;
  747. if (n >= 0x80000008) {
  748. unsigned eax = cpuid_eax(0x80000008);
  749. c->x86_virt_bits = (eax >> 8) & 0xff;
  750. c->x86_phys_bits = eax & 0xff;
  751. /* CPUID workaround for Intel 0F34 CPU */
  752. if (c->x86_vendor == X86_VENDOR_INTEL &&
  753. c->x86 == 0xF && c->x86_model == 0x3 &&
  754. c->x86_mask == 0x4)
  755. c->x86_phys_bits = 36;
  756. }
  757. if (c->x86 == 15)
  758. c->x86_cache_alignment = c->x86_clflush_size * 2;
  759. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  760. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  761. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  762. if (c->x86 == 6)
  763. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  764. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  765. c->x86_max_cores = intel_num_cpu_cores(c);
  766. srat_detect_node();
  767. }
  768. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  769. {
  770. char *v = c->x86_vendor_id;
  771. if (!strcmp(v, "AuthenticAMD"))
  772. c->x86_vendor = X86_VENDOR_AMD;
  773. else if (!strcmp(v, "GenuineIntel"))
  774. c->x86_vendor = X86_VENDOR_INTEL;
  775. else
  776. c->x86_vendor = X86_VENDOR_UNKNOWN;
  777. }
  778. struct cpu_model_info {
  779. int vendor;
  780. int family;
  781. char *model_names[16];
  782. };
  783. /* Do some early cpuid on the boot CPU to get some parameter that are
  784. needed before check_bugs. Everything advanced is in identify_cpu
  785. below. */
  786. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  787. {
  788. u32 tfms, xlvl;
  789. c->loops_per_jiffy = loops_per_jiffy;
  790. c->x86_cache_size = -1;
  791. c->x86_vendor = X86_VENDOR_UNKNOWN;
  792. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  793. c->x86_vendor_id[0] = '\0'; /* Unset */
  794. c->x86_model_id[0] = '\0'; /* Unset */
  795. c->x86_clflush_size = 64;
  796. c->x86_cache_alignment = c->x86_clflush_size;
  797. c->x86_max_cores = 1;
  798. c->x86_coreid_bits = 0;
  799. c->extended_cpuid_level = 0;
  800. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  801. /* Get vendor name */
  802. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  803. (unsigned int *)&c->x86_vendor_id[0],
  804. (unsigned int *)&c->x86_vendor_id[8],
  805. (unsigned int *)&c->x86_vendor_id[4]);
  806. get_cpu_vendor(c);
  807. /* Initialize the standard set of capabilities */
  808. /* Note that the vendor-specific code below might override */
  809. /* Intel-defined flags: level 0x00000001 */
  810. if (c->cpuid_level >= 0x00000001) {
  811. __u32 misc;
  812. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  813. &c->x86_capability[0]);
  814. c->x86 = (tfms >> 8) & 0xf;
  815. c->x86_model = (tfms >> 4) & 0xf;
  816. c->x86_mask = tfms & 0xf;
  817. if (c->x86 == 0xf)
  818. c->x86 += (tfms >> 20) & 0xff;
  819. if (c->x86 >= 0x6)
  820. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  821. if (c->x86_capability[0] & (1<<19))
  822. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  823. } else {
  824. /* Have CPUID level 0 only - unheard of */
  825. c->x86 = 4;
  826. }
  827. #ifdef CONFIG_SMP
  828. c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
  829. #endif
  830. /* AMD-defined flags: level 0x80000001 */
  831. xlvl = cpuid_eax(0x80000000);
  832. c->extended_cpuid_level = xlvl;
  833. if ((xlvl & 0xffff0000) == 0x80000000) {
  834. if (xlvl >= 0x80000001) {
  835. c->x86_capability[1] = cpuid_edx(0x80000001);
  836. c->x86_capability[6] = cpuid_ecx(0x80000001);
  837. }
  838. if (xlvl >= 0x80000004)
  839. get_model_name(c); /* Default name */
  840. }
  841. /* Transmeta-defined flags: level 0x80860001 */
  842. xlvl = cpuid_eax(0x80860000);
  843. if ((xlvl & 0xffff0000) == 0x80860000) {
  844. /* Don't set x86_cpuid_level here for now to not confuse. */
  845. if (xlvl >= 0x80860001)
  846. c->x86_capability[2] = cpuid_edx(0x80860001);
  847. }
  848. c->extended_cpuid_level = cpuid_eax(0x80000000);
  849. if (c->extended_cpuid_level >= 0x80000007)
  850. c->x86_power = cpuid_edx(0x80000007);
  851. switch (c->x86_vendor) {
  852. case X86_VENDOR_AMD:
  853. early_init_amd(c);
  854. break;
  855. }
  856. }
  857. /*
  858. * This does the hard work of actually picking apart the CPU stuff...
  859. */
  860. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  861. {
  862. int i;
  863. early_identify_cpu(c);
  864. init_scattered_cpuid_features(c);
  865. c->apicid = phys_pkg_id(0);
  866. /*
  867. * Vendor-specific initialization. In this section we
  868. * canonicalize the feature flags, meaning if there are
  869. * features a certain CPU supports which CPUID doesn't
  870. * tell us, CPUID claiming incorrect flags, or other bugs,
  871. * we handle them here.
  872. *
  873. * At the end of this section, c->x86_capability better
  874. * indicate the features this CPU genuinely supports!
  875. */
  876. switch (c->x86_vendor) {
  877. case X86_VENDOR_AMD:
  878. init_amd(c);
  879. break;
  880. case X86_VENDOR_INTEL:
  881. init_intel(c);
  882. break;
  883. case X86_VENDOR_UNKNOWN:
  884. default:
  885. display_cacheinfo(c);
  886. break;
  887. }
  888. select_idle_routine(c);
  889. detect_ht(c);
  890. /*
  891. * On SMP, boot_cpu_data holds the common feature set between
  892. * all CPUs; so make sure that we indicate which features are
  893. * common between the CPUs. The first time this routine gets
  894. * executed, c == &boot_cpu_data.
  895. */
  896. if (c != &boot_cpu_data) {
  897. /* AND the already accumulated flags with these */
  898. for (i = 0; i < NCAPINTS; i++)
  899. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  900. }
  901. #ifdef CONFIG_X86_MCE
  902. mcheck_init(c);
  903. #endif
  904. if (c != &boot_cpu_data)
  905. mtrr_ap_init();
  906. #ifdef CONFIG_NUMA
  907. numa_add_cpu(smp_processor_id());
  908. #endif
  909. switch (c->x86_vendor) {
  910. case X86_VENDOR_AMD:
  911. early_init_amd(c);
  912. break;
  913. case X86_VENDOR_INTEL:
  914. early_init_intel(c);
  915. break;
  916. }
  917. }
  918. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  919. {
  920. if (c->x86_model_id[0])
  921. printk(KERN_INFO "%s", c->x86_model_id);
  922. if (c->x86_mask || c->cpuid_level >= 0)
  923. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  924. else
  925. printk(KERN_CONT "\n");
  926. }
  927. /*
  928. * Get CPU information for use by the procfs.
  929. */
  930. static int show_cpuinfo(struct seq_file *m, void *v)
  931. {
  932. struct cpuinfo_x86 *c = v;
  933. int cpu = 0, i;
  934. /*
  935. * These flag bits must match the definitions in <asm/cpufeature.h>.
  936. * NULL means this bit is undefined or reserved; either way it doesn't
  937. * have meaning as far as Linux is concerned. Note that it's important
  938. * to realize there is a difference between this table and CPUID -- if
  939. * applications want to get the raw CPUID data, they should access
  940. * /dev/cpu/<cpu_nr>/cpuid instead.
  941. */
  942. static const char *const x86_cap_flags[] = {
  943. /* Intel-defined */
  944. "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
  945. "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
  946. "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
  947. "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
  948. /* AMD-defined */
  949. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  950. NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
  951. NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
  952. NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
  953. "3dnowext", "3dnow",
  954. /* Transmeta-defined */
  955. "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
  956. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  957. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  958. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  959. /* Other (Linux-defined) */
  960. "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
  961. NULL, NULL, NULL, NULL,
  962. "constant_tsc", "up", NULL, "arch_perfmon",
  963. "pebs", "bts", NULL, "sync_rdtsc",
  964. "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  965. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  966. /* Intel-defined (#2) */
  967. "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
  968. "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
  969. NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
  970. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  971. /* VIA/Cyrix/Centaur-defined */
  972. NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
  973. "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
  974. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  975. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  976. /* AMD-defined (#2) */
  977. "lahf_lm", "cmp_legacy", "svm", "extapic",
  978. "cr8_legacy", "abm", "sse4a", "misalignsse",
  979. "3dnowprefetch", "osvw", "ibs", "sse5",
  980. "skinit", "wdt", NULL, NULL,
  981. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  982. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  983. /* Auxiliary (Linux-defined) */
  984. "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  985. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  986. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  987. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  988. };
  989. static const char *const x86_power_flags[] = {
  990. "ts", /* temperature sensor */
  991. "fid", /* frequency id control */
  992. "vid", /* voltage id control */
  993. "ttp", /* thermal trip */
  994. "tm",
  995. "stc",
  996. "100mhzsteps",
  997. "hwpstate",
  998. "", /* tsc invariant mapped to constant_tsc */
  999. /* nothing */
  1000. };
  1001. #ifdef CONFIG_SMP
  1002. cpu = c->cpu_index;
  1003. #endif
  1004. seq_printf(m, "processor\t: %u\n"
  1005. "vendor_id\t: %s\n"
  1006. "cpu family\t: %d\n"
  1007. "model\t\t: %d\n"
  1008. "model name\t: %s\n",
  1009. (unsigned)cpu,
  1010. c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
  1011. c->x86,
  1012. (int)c->x86_model,
  1013. c->x86_model_id[0] ? c->x86_model_id : "unknown");
  1014. if (c->x86_mask || c->cpuid_level >= 0)
  1015. seq_printf(m, "stepping\t: %d\n", c->x86_mask);
  1016. else
  1017. seq_printf(m, "stepping\t: unknown\n");
  1018. if (cpu_has(c, X86_FEATURE_TSC)) {
  1019. unsigned int freq = cpufreq_quick_get((unsigned)cpu);
  1020. if (!freq)
  1021. freq = cpu_khz;
  1022. seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
  1023. freq / 1000, (freq % 1000));
  1024. }
  1025. /* Cache size */
  1026. if (c->x86_cache_size >= 0)
  1027. seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
  1028. #ifdef CONFIG_SMP
  1029. if (smp_num_siblings * c->x86_max_cores > 1) {
  1030. seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
  1031. seq_printf(m, "siblings\t: %d\n",
  1032. cpus_weight(per_cpu(cpu_core_map, cpu)));
  1033. seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
  1034. seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
  1035. }
  1036. #endif
  1037. seq_printf(m,
  1038. "fpu\t\t: yes\n"
  1039. "fpu_exception\t: yes\n"
  1040. "cpuid level\t: %d\n"
  1041. "wp\t\t: yes\n"
  1042. "flags\t\t:",
  1043. c->cpuid_level);
  1044. for (i = 0; i < 32*NCAPINTS; i++)
  1045. if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
  1046. seq_printf(m, " %s", x86_cap_flags[i]);
  1047. seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
  1048. c->loops_per_jiffy/(500000/HZ),
  1049. (c->loops_per_jiffy/(5000/HZ)) % 100);
  1050. if (c->x86_tlbsize > 0)
  1051. seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
  1052. seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
  1053. seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
  1054. seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
  1055. c->x86_phys_bits, c->x86_virt_bits);
  1056. seq_printf(m, "power management:");
  1057. for (i = 0; i < 32; i++) {
  1058. if (c->x86_power & (1 << i)) {
  1059. if (i < ARRAY_SIZE(x86_power_flags) &&
  1060. x86_power_flags[i])
  1061. seq_printf(m, "%s%s",
  1062. x86_power_flags[i][0]?" ":"",
  1063. x86_power_flags[i]);
  1064. else
  1065. seq_printf(m, " [%d]", i);
  1066. }
  1067. }
  1068. seq_printf(m, "\n\n");
  1069. return 0;
  1070. }
  1071. static void *c_start(struct seq_file *m, loff_t *pos)
  1072. {
  1073. if (*pos == 0) /* just in case, cpu 0 is not the first */
  1074. *pos = first_cpu(cpu_online_map);
  1075. if ((*pos) < NR_CPUS && cpu_online(*pos))
  1076. return &cpu_data(*pos);
  1077. return NULL;
  1078. }
  1079. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  1080. {
  1081. *pos = next_cpu(*pos, cpu_online_map);
  1082. return c_start(m, pos);
  1083. }
  1084. static void c_stop(struct seq_file *m, void *v)
  1085. {
  1086. }
  1087. struct seq_operations cpuinfo_op = {
  1088. .start = c_start,
  1089. .next = c_next,
  1090. .stop = c_stop,
  1091. .show = show_cpuinfo,
  1092. };