vxge-config.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. #include "vxge-main.h"
  22. static enum vxge_hw_status
  23. __vxge_hw_fifo_create(
  24. struct __vxge_hw_vpath_handle *vpath_handle,
  25. struct vxge_hw_fifo_attr *attr);
  26. static enum vxge_hw_status
  27. __vxge_hw_fifo_abort(
  28. struct __vxge_hw_fifo *fifoh);
  29. static enum vxge_hw_status
  30. __vxge_hw_fifo_reset(
  31. struct __vxge_hw_fifo *ringh);
  32. static enum vxge_hw_status
  33. __vxge_hw_fifo_delete(
  34. struct __vxge_hw_vpath_handle *vpath_handle);
  35. static struct __vxge_hw_blockpool_entry *
  36. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *hldev,
  37. u32 size);
  38. static void
  39. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *hldev,
  40. struct __vxge_hw_blockpool_entry *entry);
  41. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  42. void *block_addr,
  43. u32 length,
  44. struct pci_dev *dma_h,
  45. struct pci_dev *acc_handle);
  46. static enum vxge_hw_status
  47. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  48. struct __vxge_hw_blockpool *blockpool,
  49. u32 pool_size,
  50. u32 pool_max);
  51. static void
  52. __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool);
  53. static void *
  54. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *hldev,
  55. u32 size,
  56. struct vxge_hw_mempool_dma *dma_object);
  57. static void
  58. __vxge_hw_blockpool_free(struct __vxge_hw_device *hldev,
  59. void *memblock,
  60. u32 size,
  61. struct vxge_hw_mempool_dma *dma_object);
  62. static struct __vxge_hw_channel*
  63. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  64. enum __vxge_hw_channel_type type, u32 length,
  65. u32 per_dtr_space, void *userdata);
  66. static void
  67. __vxge_hw_channel_free(
  68. struct __vxge_hw_channel *channel);
  69. static enum vxge_hw_status
  70. __vxge_hw_channel_initialize(
  71. struct __vxge_hw_channel *channel);
  72. static enum vxge_hw_status
  73. __vxge_hw_channel_reset(
  74. struct __vxge_hw_channel *channel);
  75. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp);
  76. static enum vxge_hw_status
  77. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config);
  78. static enum vxge_hw_status
  79. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config);
  80. static void
  81. __vxge_hw_device_id_get(struct __vxge_hw_device *hldev);
  82. static void
  83. __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev);
  84. static enum vxge_hw_status
  85. __vxge_hw_device_initialize(struct __vxge_hw_device *hldev);
  86. static void
  87. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev);
  88. static enum vxge_hw_status
  89. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev);
  90. static enum vxge_hw_status
  91. __vxge_hw_device_register_poll(
  92. void __iomem *reg,
  93. u64 mask, u32 max_millis);
  94. static inline enum vxge_hw_status
  95. __vxge_hw_pio_mem_write64(u64 val64, void __iomem *addr,
  96. u64 mask, u32 max_millis)
  97. {
  98. __vxge_hw_pio_mem_write32_lower((u32)vxge_bVALn(val64, 32, 32), addr);
  99. wmb();
  100. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32), addr);
  101. wmb();
  102. return __vxge_hw_device_register_poll(addr, mask, max_millis);
  103. }
  104. static struct vxge_hw_mempool*
  105. __vxge_hw_mempool_create(struct __vxge_hw_device *devh, u32 memblock_size,
  106. u32 item_size, u32 private_size, u32 items_initial,
  107. u32 items_max, struct vxge_hw_mempool_cbs *mp_callback,
  108. void *userdata);
  109. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool);
  110. static enum vxge_hw_status
  111. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  112. struct vxge_hw_vpath_stats_hw_info *hw_stats);
  113. static enum vxge_hw_status
  114. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vpath_handle);
  115. static enum vxge_hw_status
  116. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg);
  117. static enum vxge_hw_status
  118. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath);
  119. static enum vxge_hw_status
  120. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *devh, u32 vp_id);
  121. static enum vxge_hw_status
  122. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *devh, u32 vp_id);
  123. static void
  124. __vxge_hw_vp_terminate(struct __vxge_hw_device *devh, u32 vp_id);
  125. static enum vxge_hw_status
  126. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  127. u32 operation, u32 offset, u64 *stat);
  128. static enum vxge_hw_status
  129. __vxge_hw_vpath_xmac_tx_stats_get(struct __vxge_hw_virtualpath *vpath,
  130. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats);
  131. static enum vxge_hw_status
  132. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  133. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats);
  134. static void
  135. vxge_hw_vpath_set_zero_rx_frm_len(struct vxge_hw_vpath_reg __iomem *vp_reg)
  136. {
  137. u64 val64;
  138. val64 = readq(&vp_reg->rxmac_vcfg0);
  139. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  140. writeq(val64, &vp_reg->rxmac_vcfg0);
  141. val64 = readq(&vp_reg->rxmac_vcfg0);
  142. return;
  143. }
  144. /*
  145. * vxge_hw_vpath_wait_receive_idle - Wait for Rx to become idle
  146. */
  147. int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id)
  148. {
  149. struct vxge_hw_vpath_reg __iomem *vp_reg;
  150. struct __vxge_hw_virtualpath *vpath;
  151. u64 val64, rxd_count, rxd_spat;
  152. int count = 0, total_count = 0;
  153. vpath = &hldev->virtual_paths[vp_id];
  154. vp_reg = vpath->vp_reg;
  155. vxge_hw_vpath_set_zero_rx_frm_len(vp_reg);
  156. /* Check that the ring controller for this vpath has enough free RxDs
  157. * to send frames to the host. This is done by reading the
  158. * PRC_RXD_DOORBELL_VPn register and comparing the read value to the
  159. * RXD_SPAT value for the vpath.
  160. */
  161. val64 = readq(&vp_reg->prc_cfg6);
  162. rxd_spat = VXGE_HW_PRC_CFG6_GET_RXD_SPAT(val64) + 1;
  163. /* Use a factor of 2 when comparing rxd_count against rxd_spat for some
  164. * leg room.
  165. */
  166. rxd_spat *= 2;
  167. do {
  168. mdelay(1);
  169. rxd_count = readq(&vp_reg->prc_rxd_doorbell);
  170. /* Check that the ring controller for this vpath does
  171. * not have any frame in its pipeline.
  172. */
  173. val64 = readq(&vp_reg->frm_in_progress_cnt);
  174. if ((rxd_count <= rxd_spat) || (val64 > 0))
  175. count = 0;
  176. else
  177. count++;
  178. total_count++;
  179. } while ((count < VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT) &&
  180. (total_count < VXGE_HW_MAX_POLLING_COUNT));
  181. if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
  182. printk(KERN_ALERT "%s: Still Receiving traffic. Abort wait\n",
  183. __func__);
  184. return total_count;
  185. }
  186. /* vxge_hw_device_wait_receive_idle - This function waits until all frames
  187. * stored in the frame buffer for each vpath assigned to the given
  188. * function (hldev) have been sent to the host.
  189. */
  190. void vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev)
  191. {
  192. int i, total_count = 0;
  193. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  194. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  195. continue;
  196. total_count += vxge_hw_vpath_wait_receive_idle(hldev, i);
  197. if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
  198. break;
  199. }
  200. }
  201. static enum vxge_hw_status
  202. vxge_hw_vpath_fw_api(struct __vxge_hw_virtualpath *vpath, u32 action,
  203. u32 fw_memo, u32 offset, u64 *data0, u64 *data1,
  204. u64 *steer_ctrl)
  205. {
  206. struct vxge_hw_vpath_reg __iomem *vp_reg;
  207. enum vxge_hw_status status;
  208. u64 val64;
  209. u32 retry = 0, max_retry = 100;
  210. vp_reg = vpath->vp_reg;
  211. if (vpath->vp_open) {
  212. max_retry = 3;
  213. spin_lock(&vpath->lock);
  214. }
  215. writeq(*data0, &vp_reg->rts_access_steer_data0);
  216. writeq(*data1, &vp_reg->rts_access_steer_data1);
  217. wmb();
  218. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  219. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(fw_memo) |
  220. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset) |
  221. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  222. *steer_ctrl;
  223. status = __vxge_hw_pio_mem_write64(val64,
  224. &vp_reg->rts_access_steer_ctrl,
  225. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  226. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  227. /* The __vxge_hw_device_register_poll can udelay for a significant
  228. * amount of time, blocking other proccess from the CPU. If it delays
  229. * for ~5secs, a NMI error can occur. A way around this is to give up
  230. * the processor via msleep, but this is not allowed is under lock.
  231. * So, only allow it to sleep for ~4secs if open. Otherwise, delay for
  232. * 1sec and sleep for 10ms until the firmware operation has completed
  233. * or timed-out.
  234. */
  235. while ((status != VXGE_HW_OK) && retry++ < max_retry) {
  236. if (!vpath->vp_open)
  237. msleep(20);
  238. status = __vxge_hw_device_register_poll(
  239. &vp_reg->rts_access_steer_ctrl,
  240. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  241. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  242. }
  243. if (status != VXGE_HW_OK)
  244. goto out;
  245. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  246. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  247. *data0 = readq(&vp_reg->rts_access_steer_data0);
  248. *data1 = readq(&vp_reg->rts_access_steer_data1);
  249. *steer_ctrl = val64;
  250. } else
  251. status = VXGE_HW_FAIL;
  252. out:
  253. if (vpath->vp_open)
  254. spin_unlock(&vpath->lock);
  255. return status;
  256. }
  257. enum vxge_hw_status
  258. vxge_hw_upgrade_read_version(struct __vxge_hw_device *hldev, u32 *major,
  259. u32 *minor, u32 *build)
  260. {
  261. u64 data0 = 0, data1 = 0, steer_ctrl = 0;
  262. struct __vxge_hw_virtualpath *vpath;
  263. enum vxge_hw_status status;
  264. vpath = &hldev->virtual_paths[hldev->first_vp_id];
  265. status = vxge_hw_vpath_fw_api(vpath,
  266. VXGE_HW_FW_UPGRADE_ACTION,
  267. VXGE_HW_FW_UPGRADE_MEMO,
  268. VXGE_HW_FW_UPGRADE_OFFSET_READ,
  269. &data0, &data1, &steer_ctrl);
  270. if (status != VXGE_HW_OK)
  271. return status;
  272. *major = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data0);
  273. *minor = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data0);
  274. *build = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data0);
  275. return status;
  276. }
  277. enum vxge_hw_status vxge_hw_flash_fw(struct __vxge_hw_device *hldev)
  278. {
  279. u64 data0 = 0, data1 = 0, steer_ctrl = 0;
  280. struct __vxge_hw_virtualpath *vpath;
  281. enum vxge_hw_status status;
  282. u32 ret;
  283. vpath = &hldev->virtual_paths[hldev->first_vp_id];
  284. status = vxge_hw_vpath_fw_api(vpath,
  285. VXGE_HW_FW_UPGRADE_ACTION,
  286. VXGE_HW_FW_UPGRADE_MEMO,
  287. VXGE_HW_FW_UPGRADE_OFFSET_COMMIT,
  288. &data0, &data1, &steer_ctrl);
  289. if (status != VXGE_HW_OK) {
  290. vxge_debug_init(VXGE_ERR, "%s: FW upgrade failed", __func__);
  291. goto exit;
  292. }
  293. ret = VXGE_HW_RTS_ACCESS_STEER_CTRL_GET_ACTION(steer_ctrl) & 0x7F;
  294. if (ret != 1) {
  295. vxge_debug_init(VXGE_ERR, "%s: FW commit failed with error %d",
  296. __func__, ret);
  297. status = VXGE_HW_FAIL;
  298. }
  299. exit:
  300. return status;
  301. }
  302. enum vxge_hw_status
  303. vxge_update_fw_image(struct __vxge_hw_device *hldev, const u8 *fwdata, int size)
  304. {
  305. u64 data0 = 0, data1 = 0, steer_ctrl = 0;
  306. struct __vxge_hw_virtualpath *vpath;
  307. enum vxge_hw_status status;
  308. int ret_code, sec_code;
  309. vpath = &hldev->virtual_paths[hldev->first_vp_id];
  310. /* send upgrade start command */
  311. status = vxge_hw_vpath_fw_api(vpath,
  312. VXGE_HW_FW_UPGRADE_ACTION,
  313. VXGE_HW_FW_UPGRADE_MEMO,
  314. VXGE_HW_FW_UPGRADE_OFFSET_START,
  315. &data0, &data1, &steer_ctrl);
  316. if (status != VXGE_HW_OK) {
  317. vxge_debug_init(VXGE_ERR, " %s: Upgrade start cmd failed",
  318. __func__);
  319. return status;
  320. }
  321. /* Transfer fw image to adapter 16 bytes at a time */
  322. for (; size > 0; size -= VXGE_HW_FW_UPGRADE_BLK_SIZE) {
  323. steer_ctrl = 0;
  324. /* The next 128bits of fwdata to be loaded onto the adapter */
  325. data0 = *((u64 *)fwdata);
  326. data1 = *((u64 *)fwdata + 1);
  327. status = vxge_hw_vpath_fw_api(vpath,
  328. VXGE_HW_FW_UPGRADE_ACTION,
  329. VXGE_HW_FW_UPGRADE_MEMO,
  330. VXGE_HW_FW_UPGRADE_OFFSET_SEND,
  331. &data0, &data1, &steer_ctrl);
  332. if (status != VXGE_HW_OK) {
  333. vxge_debug_init(VXGE_ERR, "%s: Upgrade send failed",
  334. __func__);
  335. goto out;
  336. }
  337. ret_code = VXGE_HW_UPGRADE_GET_RET_ERR_CODE(data0);
  338. switch (ret_code) {
  339. case VXGE_HW_FW_UPGRADE_OK:
  340. /* All OK, send next 16 bytes. */
  341. break;
  342. case VXGE_FW_UPGRADE_BYTES2SKIP:
  343. /* skip bytes in the stream */
  344. fwdata += (data0 >> 8) & 0xFFFFFFFF;
  345. break;
  346. case VXGE_HW_FW_UPGRADE_DONE:
  347. goto out;
  348. case VXGE_HW_FW_UPGRADE_ERR:
  349. sec_code = VXGE_HW_UPGRADE_GET_SEC_ERR_CODE(data0);
  350. switch (sec_code) {
  351. case VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1:
  352. case VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7:
  353. printk(KERN_ERR
  354. "corrupted data from .ncf file\n");
  355. break;
  356. case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3:
  357. case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4:
  358. case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5:
  359. case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6:
  360. case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8:
  361. printk(KERN_ERR "invalid .ncf file\n");
  362. break;
  363. case VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW:
  364. printk(KERN_ERR "buffer overflow\n");
  365. break;
  366. case VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH:
  367. printk(KERN_ERR "failed to flash the image\n");
  368. break;
  369. case VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN:
  370. printk(KERN_ERR
  371. "generic error. Unknown error type\n");
  372. break;
  373. default:
  374. printk(KERN_ERR "Unknown error of type %d\n",
  375. sec_code);
  376. break;
  377. }
  378. status = VXGE_HW_FAIL;
  379. goto out;
  380. default:
  381. printk(KERN_ERR "Unknown FW error: %d\n", ret_code);
  382. status = VXGE_HW_FAIL;
  383. goto out;
  384. }
  385. /* point to next 16 bytes */
  386. fwdata += VXGE_HW_FW_UPGRADE_BLK_SIZE;
  387. }
  388. out:
  389. return status;
  390. }
  391. enum vxge_hw_status
  392. vxge_hw_vpath_eprom_img_ver_get(struct __vxge_hw_device *hldev,
  393. struct eprom_image *img)
  394. {
  395. u64 data0 = 0, data1 = 0, steer_ctrl = 0;
  396. struct __vxge_hw_virtualpath *vpath;
  397. enum vxge_hw_status status;
  398. int i;
  399. vpath = &hldev->virtual_paths[hldev->first_vp_id];
  400. for (i = 0; i < VXGE_HW_MAX_ROM_IMAGES; i++) {
  401. data0 = VXGE_HW_RTS_ACCESS_STEER_ROM_IMAGE_INDEX(i);
  402. data1 = steer_ctrl = 0;
  403. status = vxge_hw_vpath_fw_api(vpath,
  404. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  405. VXGE_HW_FW_API_GET_EPROM_REV,
  406. 0, &data0, &data1, &steer_ctrl);
  407. if (status != VXGE_HW_OK)
  408. break;
  409. img[i].is_valid = VXGE_HW_GET_EPROM_IMAGE_VALID(data0);
  410. img[i].index = VXGE_HW_GET_EPROM_IMAGE_INDEX(data0);
  411. img[i].type = VXGE_HW_GET_EPROM_IMAGE_TYPE(data0);
  412. img[i].version = VXGE_HW_GET_EPROM_IMAGE_REV(data0);
  413. }
  414. return status;
  415. }
  416. /*
  417. * __vxge_hw_channel_allocate - Allocate memory for channel
  418. * This function allocates required memory for the channel and various arrays
  419. * in the channel
  420. */
  421. struct __vxge_hw_channel*
  422. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  423. enum __vxge_hw_channel_type type,
  424. u32 length, u32 per_dtr_space, void *userdata)
  425. {
  426. struct __vxge_hw_channel *channel;
  427. struct __vxge_hw_device *hldev;
  428. int size = 0;
  429. u32 vp_id;
  430. hldev = vph->vpath->hldev;
  431. vp_id = vph->vpath->vp_id;
  432. switch (type) {
  433. case VXGE_HW_CHANNEL_TYPE_FIFO:
  434. size = sizeof(struct __vxge_hw_fifo);
  435. break;
  436. case VXGE_HW_CHANNEL_TYPE_RING:
  437. size = sizeof(struct __vxge_hw_ring);
  438. break;
  439. default:
  440. break;
  441. }
  442. channel = kzalloc(size, GFP_KERNEL);
  443. if (channel == NULL)
  444. goto exit0;
  445. INIT_LIST_HEAD(&channel->item);
  446. channel->common_reg = hldev->common_reg;
  447. channel->first_vp_id = hldev->first_vp_id;
  448. channel->type = type;
  449. channel->devh = hldev;
  450. channel->vph = vph;
  451. channel->userdata = userdata;
  452. channel->per_dtr_space = per_dtr_space;
  453. channel->length = length;
  454. channel->vp_id = vp_id;
  455. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  456. if (channel->work_arr == NULL)
  457. goto exit1;
  458. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  459. if (channel->free_arr == NULL)
  460. goto exit1;
  461. channel->free_ptr = length;
  462. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  463. if (channel->reserve_arr == NULL)
  464. goto exit1;
  465. channel->reserve_ptr = length;
  466. channel->reserve_top = 0;
  467. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  468. if (channel->orig_arr == NULL)
  469. goto exit1;
  470. return channel;
  471. exit1:
  472. __vxge_hw_channel_free(channel);
  473. exit0:
  474. return NULL;
  475. }
  476. /*
  477. * __vxge_hw_channel_free - Free memory allocated for channel
  478. * This function deallocates memory from the channel and various arrays
  479. * in the channel
  480. */
  481. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  482. {
  483. kfree(channel->work_arr);
  484. kfree(channel->free_arr);
  485. kfree(channel->reserve_arr);
  486. kfree(channel->orig_arr);
  487. kfree(channel);
  488. }
  489. /*
  490. * __vxge_hw_channel_initialize - Initialize a channel
  491. * This function initializes a channel by properly setting the
  492. * various references
  493. */
  494. enum vxge_hw_status
  495. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  496. {
  497. u32 i;
  498. struct __vxge_hw_virtualpath *vpath;
  499. vpath = channel->vph->vpath;
  500. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  501. for (i = 0; i < channel->length; i++)
  502. channel->orig_arr[i] = channel->reserve_arr[i];
  503. }
  504. switch (channel->type) {
  505. case VXGE_HW_CHANNEL_TYPE_FIFO:
  506. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  507. channel->stats = &((struct __vxge_hw_fifo *)
  508. channel)->stats->common_stats;
  509. break;
  510. case VXGE_HW_CHANNEL_TYPE_RING:
  511. vpath->ringh = (struct __vxge_hw_ring *)channel;
  512. channel->stats = &((struct __vxge_hw_ring *)
  513. channel)->stats->common_stats;
  514. break;
  515. default:
  516. break;
  517. }
  518. return VXGE_HW_OK;
  519. }
  520. /*
  521. * __vxge_hw_channel_reset - Resets a channel
  522. * This function resets a channel by properly setting the various references
  523. */
  524. enum vxge_hw_status
  525. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  526. {
  527. u32 i;
  528. for (i = 0; i < channel->length; i++) {
  529. if (channel->reserve_arr != NULL)
  530. channel->reserve_arr[i] = channel->orig_arr[i];
  531. if (channel->free_arr != NULL)
  532. channel->free_arr[i] = NULL;
  533. if (channel->work_arr != NULL)
  534. channel->work_arr[i] = NULL;
  535. }
  536. channel->free_ptr = channel->length;
  537. channel->reserve_ptr = channel->length;
  538. channel->reserve_top = 0;
  539. channel->post_index = 0;
  540. channel->compl_index = 0;
  541. return VXGE_HW_OK;
  542. }
  543. /*
  544. * __vxge_hw_device_pci_e_init
  545. * Initialize certain PCI/PCI-X configuration registers
  546. * with recommended values. Save config space for future hw resets.
  547. */
  548. void
  549. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  550. {
  551. u16 cmd = 0;
  552. /* Set the PErr Repconse bit and SERR in PCI command register. */
  553. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  554. cmd |= 0x140;
  555. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  556. pci_save_state(hldev->pdev);
  557. }
  558. /*
  559. * __vxge_hw_device_register_poll
  560. * Will poll certain register for specified amount of time.
  561. * Will poll until masked bit is not cleared.
  562. */
  563. static enum vxge_hw_status
  564. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  565. {
  566. u64 val64;
  567. u32 i = 0;
  568. enum vxge_hw_status ret = VXGE_HW_FAIL;
  569. udelay(10);
  570. do {
  571. val64 = readq(reg);
  572. if (!(val64 & mask))
  573. return VXGE_HW_OK;
  574. udelay(100);
  575. } while (++i <= 9);
  576. i = 0;
  577. do {
  578. val64 = readq(reg);
  579. if (!(val64 & mask))
  580. return VXGE_HW_OK;
  581. mdelay(1);
  582. } while (++i <= max_millis);
  583. return ret;
  584. }
  585. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  586. * in progress
  587. * This routine checks the vpath reset in progress register is turned zero
  588. */
  589. static enum vxge_hw_status
  590. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  591. {
  592. enum vxge_hw_status status;
  593. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  594. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  595. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  596. return status;
  597. }
  598. /*
  599. * __vxge_hw_device_toc_get
  600. * This routine sets the swapper and reads the toc pointer and returns the
  601. * memory mapped address of the toc
  602. */
  603. static struct vxge_hw_toc_reg __iomem *
  604. __vxge_hw_device_toc_get(void __iomem *bar0)
  605. {
  606. u64 val64;
  607. struct vxge_hw_toc_reg __iomem *toc = NULL;
  608. enum vxge_hw_status status;
  609. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  610. (struct vxge_hw_legacy_reg __iomem *)bar0;
  611. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  612. if (status != VXGE_HW_OK)
  613. goto exit;
  614. val64 = readq(&legacy_reg->toc_first_pointer);
  615. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  616. exit:
  617. return toc;
  618. }
  619. /*
  620. * __vxge_hw_device_reg_addr_get
  621. * This routine sets the swapper and reads the toc pointer and initializes the
  622. * register location pointers in the device object. It waits until the ric is
  623. * completed initializing registers.
  624. */
  625. enum vxge_hw_status
  626. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  627. {
  628. u64 val64;
  629. u32 i;
  630. enum vxge_hw_status status = VXGE_HW_OK;
  631. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  632. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  633. if (hldev->toc_reg == NULL) {
  634. status = VXGE_HW_FAIL;
  635. goto exit;
  636. }
  637. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  638. hldev->common_reg =
  639. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  640. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  641. hldev->mrpcim_reg =
  642. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  643. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  644. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  645. hldev->srpcim_reg[i] =
  646. (struct vxge_hw_srpcim_reg __iomem *)
  647. (hldev->bar0 + val64);
  648. }
  649. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  650. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  651. hldev->vpmgmt_reg[i] =
  652. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  653. }
  654. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  655. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  656. hldev->vpath_reg[i] =
  657. (struct vxge_hw_vpath_reg __iomem *)
  658. (hldev->bar0 + val64);
  659. }
  660. val64 = readq(&hldev->toc_reg->toc_kdfc);
  661. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  662. case 0:
  663. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  664. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  665. break;
  666. default:
  667. break;
  668. }
  669. status = __vxge_hw_device_vpath_reset_in_prog_check(
  670. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  671. exit:
  672. return status;
  673. }
  674. /*
  675. * __vxge_hw_device_id_get
  676. * This routine returns sets the device id and revision numbers into the device
  677. * structure
  678. */
  679. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  680. {
  681. u64 val64;
  682. val64 = readq(&hldev->common_reg->titan_asic_id);
  683. hldev->device_id =
  684. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  685. hldev->major_revision =
  686. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  687. hldev->minor_revision =
  688. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  689. }
  690. /*
  691. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  692. * This routine returns the Access Rights of the driver
  693. */
  694. static u32
  695. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  696. {
  697. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  698. switch (host_type) {
  699. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  700. if (func_id == 0) {
  701. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  702. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  703. }
  704. break;
  705. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  706. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  707. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  708. break;
  709. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  710. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  711. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  712. break;
  713. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  714. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  715. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  716. break;
  717. case VXGE_HW_SR_VH_FUNCTION0:
  718. case VXGE_HW_VH_NORMAL_FUNCTION:
  719. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  720. break;
  721. }
  722. return access_rights;
  723. }
  724. /*
  725. * __vxge_hw_device_is_privilaged
  726. * This routine checks if the device function is privilaged or not
  727. */
  728. enum vxge_hw_status
  729. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  730. {
  731. if (__vxge_hw_device_access_rights_get(host_type,
  732. func_id) &
  733. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  734. return VXGE_HW_OK;
  735. else
  736. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  737. }
  738. /*
  739. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  740. * Returns the function number of the vpath.
  741. */
  742. static u32
  743. __vxge_hw_vpath_func_id_get(struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  744. {
  745. u64 val64;
  746. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  747. return
  748. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  749. }
  750. /*
  751. * __vxge_hw_device_host_info_get
  752. * This routine returns the host type assignments
  753. */
  754. static void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  755. {
  756. u64 val64;
  757. u32 i;
  758. val64 = readq(&hldev->common_reg->host_type_assignments);
  759. hldev->host_type =
  760. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  761. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  762. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  763. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  764. continue;
  765. hldev->func_id =
  766. __vxge_hw_vpath_func_id_get(hldev->vpmgmt_reg[i]);
  767. hldev->access_rights = __vxge_hw_device_access_rights_get(
  768. hldev->host_type, hldev->func_id);
  769. hldev->virtual_paths[i].vp_open = VXGE_HW_VP_NOT_OPEN;
  770. hldev->virtual_paths[i].vp_reg = hldev->vpath_reg[i];
  771. hldev->first_vp_id = i;
  772. break;
  773. }
  774. }
  775. /*
  776. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  777. * link width and signalling rate.
  778. */
  779. static enum vxge_hw_status
  780. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  781. {
  782. int exp_cap;
  783. u16 lnk;
  784. /* Get the negotiated link width and speed from PCI config space */
  785. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  786. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  787. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  788. return VXGE_HW_ERR_INVALID_PCI_INFO;
  789. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  790. case PCIE_LNK_WIDTH_RESRV:
  791. case PCIE_LNK_X1:
  792. case PCIE_LNK_X2:
  793. case PCIE_LNK_X4:
  794. case PCIE_LNK_X8:
  795. break;
  796. default:
  797. return VXGE_HW_ERR_INVALID_PCI_INFO;
  798. }
  799. return VXGE_HW_OK;
  800. }
  801. /*
  802. * __vxge_hw_device_initialize
  803. * Initialize Titan-V hardware.
  804. */
  805. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  806. {
  807. enum vxge_hw_status status = VXGE_HW_OK;
  808. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  809. hldev->func_id)) {
  810. /* Validate the pci-e link width and speed */
  811. status = __vxge_hw_verify_pci_e_info(hldev);
  812. if (status != VXGE_HW_OK)
  813. goto exit;
  814. }
  815. exit:
  816. return status;
  817. }
  818. /*
  819. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  820. * Returns FW Version
  821. */
  822. static enum vxge_hw_status
  823. __vxge_hw_vpath_fw_ver_get(struct __vxge_hw_virtualpath *vpath,
  824. struct vxge_hw_device_hw_info *hw_info)
  825. {
  826. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  827. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  828. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  829. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  830. u64 data0, data1 = 0, steer_ctrl = 0;
  831. enum vxge_hw_status status;
  832. status = vxge_hw_vpath_fw_api(vpath,
  833. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  834. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  835. 0, &data0, &data1, &steer_ctrl);
  836. if (status != VXGE_HW_OK)
  837. goto exit;
  838. fw_date->day =
  839. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(data0);
  840. fw_date->month =
  841. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(data0);
  842. fw_date->year =
  843. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(data0);
  844. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  845. fw_date->month, fw_date->day, fw_date->year);
  846. fw_version->major =
  847. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data0);
  848. fw_version->minor =
  849. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data0);
  850. fw_version->build =
  851. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data0);
  852. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  853. fw_version->major, fw_version->minor, fw_version->build);
  854. flash_date->day =
  855. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data1);
  856. flash_date->month =
  857. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data1);
  858. flash_date->year =
  859. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data1);
  860. snprintf(flash_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  861. flash_date->month, flash_date->day, flash_date->year);
  862. flash_version->major =
  863. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data1);
  864. flash_version->minor =
  865. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data1);
  866. flash_version->build =
  867. (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data1);
  868. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  869. flash_version->major, flash_version->minor,
  870. flash_version->build);
  871. exit:
  872. return status;
  873. }
  874. /*
  875. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  876. * part number and product description.
  877. */
  878. static enum vxge_hw_status
  879. __vxge_hw_vpath_card_info_get(struct __vxge_hw_virtualpath *vpath,
  880. struct vxge_hw_device_hw_info *hw_info)
  881. {
  882. enum vxge_hw_status status;
  883. u64 data0, data1 = 0, steer_ctrl = 0;
  884. u8 *serial_number = hw_info->serial_number;
  885. u8 *part_number = hw_info->part_number;
  886. u8 *product_desc = hw_info->product_desc;
  887. u32 i, j = 0;
  888. data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER;
  889. status = vxge_hw_vpath_fw_api(vpath,
  890. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
  891. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  892. 0, &data0, &data1, &steer_ctrl);
  893. if (status != VXGE_HW_OK)
  894. return status;
  895. ((u64 *)serial_number)[0] = be64_to_cpu(data0);
  896. ((u64 *)serial_number)[1] = be64_to_cpu(data1);
  897. data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER;
  898. data1 = steer_ctrl = 0;
  899. status = vxge_hw_vpath_fw_api(vpath,
  900. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
  901. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  902. 0, &data0, &data1, &steer_ctrl);
  903. if (status != VXGE_HW_OK)
  904. return status;
  905. ((u64 *)part_number)[0] = be64_to_cpu(data0);
  906. ((u64 *)part_number)[1] = be64_to_cpu(data1);
  907. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  908. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  909. data0 = i;
  910. data1 = steer_ctrl = 0;
  911. status = vxge_hw_vpath_fw_api(vpath,
  912. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
  913. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  914. 0, &data0, &data1, &steer_ctrl);
  915. if (status != VXGE_HW_OK)
  916. return status;
  917. ((u64 *)product_desc)[j++] = be64_to_cpu(data0);
  918. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  919. }
  920. return status;
  921. }
  922. /*
  923. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  924. * Returns pci function mode
  925. */
  926. static u64
  927. __vxge_hw_vpath_pci_func_mode_get(struct __vxge_hw_virtualpath *vpath)
  928. {
  929. u64 data0, data1 = 0, steer_ctrl = 0;
  930. enum vxge_hw_status status;
  931. data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE;
  932. status = vxge_hw_vpath_fw_api(vpath,
  933. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
  934. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  935. 0, &data0, &data1, &steer_ctrl);
  936. return data0;
  937. }
  938. /*
  939. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  940. * from MAC address table.
  941. */
  942. static enum vxge_hw_status
  943. __vxge_hw_vpath_addr_get(struct __vxge_hw_virtualpath *vpath,
  944. u8 *macaddr, u8 *macaddr_mask)
  945. {
  946. u64 action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY,
  947. data0 = 0, data1 = 0, steer_ctrl = 0;
  948. enum vxge_hw_status status;
  949. int i;
  950. do {
  951. status = vxge_hw_vpath_fw_api(vpath, action,
  952. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA,
  953. 0, &data0, &data1, &steer_ctrl);
  954. if (status != VXGE_HW_OK)
  955. goto exit;
  956. data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data0);
  957. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  958. data1);
  959. for (i = ETH_ALEN; i > 0; i--) {
  960. macaddr[i - 1] = (u8) (data0 & 0xFF);
  961. data0 >>= 8;
  962. macaddr_mask[i - 1] = (u8) (data1 & 0xFF);
  963. data1 >>= 8;
  964. }
  965. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_NEXT_ENTRY;
  966. data0 = 0, data1 = 0, steer_ctrl = 0;
  967. } while (!is_valid_ether_addr(macaddr));
  968. exit:
  969. return status;
  970. }
  971. /**
  972. * vxge_hw_device_hw_info_get - Get the hw information
  973. * Returns the vpath mask that has the bits set for each vpath allocated
  974. * for the driver, FW version information and the first mac addresse for
  975. * each vpath
  976. */
  977. enum vxge_hw_status __devinit
  978. vxge_hw_device_hw_info_get(void __iomem *bar0,
  979. struct vxge_hw_device_hw_info *hw_info)
  980. {
  981. u32 i;
  982. u64 val64;
  983. struct vxge_hw_toc_reg __iomem *toc;
  984. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  985. struct vxge_hw_common_reg __iomem *common_reg;
  986. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  987. enum vxge_hw_status status;
  988. struct __vxge_hw_virtualpath vpath;
  989. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  990. toc = __vxge_hw_device_toc_get(bar0);
  991. if (toc == NULL) {
  992. status = VXGE_HW_ERR_CRITICAL;
  993. goto exit;
  994. }
  995. val64 = readq(&toc->toc_common_pointer);
  996. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  997. status = __vxge_hw_device_vpath_reset_in_prog_check(
  998. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  999. if (status != VXGE_HW_OK)
  1000. goto exit;
  1001. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  1002. val64 = readq(&common_reg->host_type_assignments);
  1003. hw_info->host_type =
  1004. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  1005. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1006. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  1007. continue;
  1008. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  1009. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  1010. (bar0 + val64);
  1011. hw_info->func_id = __vxge_hw_vpath_func_id_get(vpmgmt_reg);
  1012. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  1013. hw_info->func_id) &
  1014. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  1015. val64 = readq(&toc->toc_mrpcim_pointer);
  1016. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  1017. (bar0 + val64);
  1018. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  1019. wmb();
  1020. }
  1021. val64 = readq(&toc->toc_vpath_pointer[i]);
  1022. vpath.vp_reg = (struct vxge_hw_vpath_reg __iomem *)
  1023. (bar0 + val64);
  1024. vpath.vp_open = 0;
  1025. hw_info->function_mode =
  1026. __vxge_hw_vpath_pci_func_mode_get(&vpath);
  1027. status = __vxge_hw_vpath_fw_ver_get(&vpath, hw_info);
  1028. if (status != VXGE_HW_OK)
  1029. goto exit;
  1030. status = __vxge_hw_vpath_card_info_get(&vpath, hw_info);
  1031. if (status != VXGE_HW_OK)
  1032. goto exit;
  1033. break;
  1034. }
  1035. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1036. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  1037. continue;
  1038. val64 = readq(&toc->toc_vpath_pointer[i]);
  1039. vpath.vp_reg = (struct vxge_hw_vpath_reg __iomem *)
  1040. (bar0 + val64);
  1041. vpath.vp_open = 0;
  1042. status = __vxge_hw_vpath_addr_get(&vpath,
  1043. hw_info->mac_addrs[i],
  1044. hw_info->mac_addr_masks[i]);
  1045. if (status != VXGE_HW_OK)
  1046. goto exit;
  1047. }
  1048. exit:
  1049. return status;
  1050. }
  1051. /*
  1052. * vxge_hw_device_initialize - Initialize Titan device.
  1053. * Initialize Titan device. Note that all the arguments of this public API
  1054. * are 'IN', including @hldev. Driver cooperates with
  1055. * OS to find new Titan device, locate its PCI and memory spaces.
  1056. *
  1057. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  1058. * to enable the latter to perform Titan hardware initialization.
  1059. */
  1060. enum vxge_hw_status __devinit
  1061. vxge_hw_device_initialize(
  1062. struct __vxge_hw_device **devh,
  1063. struct vxge_hw_device_attr *attr,
  1064. struct vxge_hw_device_config *device_config)
  1065. {
  1066. u32 i;
  1067. u32 nblocks = 0;
  1068. struct __vxge_hw_device *hldev = NULL;
  1069. enum vxge_hw_status status = VXGE_HW_OK;
  1070. status = __vxge_hw_device_config_check(device_config);
  1071. if (status != VXGE_HW_OK)
  1072. goto exit;
  1073. hldev = (struct __vxge_hw_device *)
  1074. vmalloc(sizeof(struct __vxge_hw_device));
  1075. if (hldev == NULL) {
  1076. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1077. goto exit;
  1078. }
  1079. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  1080. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  1081. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  1082. /* apply config */
  1083. memcpy(&hldev->config, device_config,
  1084. sizeof(struct vxge_hw_device_config));
  1085. hldev->bar0 = attr->bar0;
  1086. hldev->pdev = attr->pdev;
  1087. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  1088. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  1089. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  1090. __vxge_hw_device_pci_e_init(hldev);
  1091. status = __vxge_hw_device_reg_addr_get(hldev);
  1092. if (status != VXGE_HW_OK) {
  1093. vfree(hldev);
  1094. goto exit;
  1095. }
  1096. __vxge_hw_device_id_get(hldev);
  1097. __vxge_hw_device_host_info_get(hldev);
  1098. /* Incrementing for stats blocks */
  1099. nblocks++;
  1100. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1101. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  1102. continue;
  1103. if (device_config->vp_config[i].ring.enable ==
  1104. VXGE_HW_RING_ENABLE)
  1105. nblocks += device_config->vp_config[i].ring.ring_blocks;
  1106. if (device_config->vp_config[i].fifo.enable ==
  1107. VXGE_HW_FIFO_ENABLE)
  1108. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  1109. nblocks++;
  1110. }
  1111. if (__vxge_hw_blockpool_create(hldev,
  1112. &hldev->block_pool,
  1113. device_config->dma_blockpool_initial + nblocks,
  1114. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  1115. vxge_hw_device_terminate(hldev);
  1116. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1117. goto exit;
  1118. }
  1119. status = __vxge_hw_device_initialize(hldev);
  1120. if (status != VXGE_HW_OK) {
  1121. vxge_hw_device_terminate(hldev);
  1122. goto exit;
  1123. }
  1124. *devh = hldev;
  1125. exit:
  1126. return status;
  1127. }
  1128. /*
  1129. * vxge_hw_device_terminate - Terminate Titan device.
  1130. * Terminate HW device.
  1131. */
  1132. void
  1133. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  1134. {
  1135. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  1136. hldev->magic = VXGE_HW_DEVICE_DEAD;
  1137. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  1138. vfree(hldev);
  1139. }
  1140. /*
  1141. * vxge_hw_device_stats_get - Get the device hw statistics.
  1142. * Returns the vpath h/w stats for the device.
  1143. */
  1144. enum vxge_hw_status
  1145. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  1146. struct vxge_hw_device_stats_hw_info *hw_stats)
  1147. {
  1148. u32 i;
  1149. enum vxge_hw_status status = VXGE_HW_OK;
  1150. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1151. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  1152. (hldev->virtual_paths[i].vp_open ==
  1153. VXGE_HW_VP_NOT_OPEN))
  1154. continue;
  1155. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  1156. hldev->virtual_paths[i].hw_stats,
  1157. sizeof(struct vxge_hw_vpath_stats_hw_info));
  1158. status = __vxge_hw_vpath_stats_get(
  1159. &hldev->virtual_paths[i],
  1160. hldev->virtual_paths[i].hw_stats);
  1161. }
  1162. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  1163. sizeof(struct vxge_hw_device_stats_hw_info));
  1164. return status;
  1165. }
  1166. /*
  1167. * vxge_hw_driver_stats_get - Get the device sw statistics.
  1168. * Returns the vpath s/w stats for the device.
  1169. */
  1170. enum vxge_hw_status vxge_hw_driver_stats_get(
  1171. struct __vxge_hw_device *hldev,
  1172. struct vxge_hw_device_stats_sw_info *sw_stats)
  1173. {
  1174. enum vxge_hw_status status = VXGE_HW_OK;
  1175. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  1176. sizeof(struct vxge_hw_device_stats_sw_info));
  1177. return status;
  1178. }
  1179. /*
  1180. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  1181. * and offset and perform an operation
  1182. * Get the statistics from the given location and offset.
  1183. */
  1184. enum vxge_hw_status
  1185. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  1186. u32 operation, u32 location, u32 offset, u64 *stat)
  1187. {
  1188. u64 val64;
  1189. enum vxge_hw_status status = VXGE_HW_OK;
  1190. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1191. hldev->func_id);
  1192. if (status != VXGE_HW_OK)
  1193. goto exit;
  1194. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  1195. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  1196. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  1197. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  1198. status = __vxge_hw_pio_mem_write64(val64,
  1199. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  1200. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  1201. hldev->config.device_poll_millis);
  1202. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  1203. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  1204. else
  1205. *stat = 0;
  1206. exit:
  1207. return status;
  1208. }
  1209. /*
  1210. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  1211. * Get the Statistics on aggregate port
  1212. */
  1213. static enum vxge_hw_status
  1214. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  1215. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  1216. {
  1217. u64 *val64;
  1218. int i;
  1219. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  1220. enum vxge_hw_status status = VXGE_HW_OK;
  1221. val64 = (u64 *)aggr_stats;
  1222. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1223. hldev->func_id);
  1224. if (status != VXGE_HW_OK)
  1225. goto exit;
  1226. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  1227. status = vxge_hw_mrpcim_stats_access(hldev,
  1228. VXGE_HW_STATS_OP_READ,
  1229. VXGE_HW_STATS_LOC_AGGR,
  1230. ((offset + (104 * port)) >> 3), val64);
  1231. if (status != VXGE_HW_OK)
  1232. goto exit;
  1233. offset += 8;
  1234. val64++;
  1235. }
  1236. exit:
  1237. return status;
  1238. }
  1239. /*
  1240. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  1241. * Get the Statistics on port
  1242. */
  1243. static enum vxge_hw_status
  1244. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  1245. struct vxge_hw_xmac_port_stats *port_stats)
  1246. {
  1247. u64 *val64;
  1248. enum vxge_hw_status status = VXGE_HW_OK;
  1249. int i;
  1250. u32 offset = 0x0;
  1251. val64 = (u64 *) port_stats;
  1252. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1253. hldev->func_id);
  1254. if (status != VXGE_HW_OK)
  1255. goto exit;
  1256. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  1257. status = vxge_hw_mrpcim_stats_access(hldev,
  1258. VXGE_HW_STATS_OP_READ,
  1259. VXGE_HW_STATS_LOC_AGGR,
  1260. ((offset + (608 * port)) >> 3), val64);
  1261. if (status != VXGE_HW_OK)
  1262. goto exit;
  1263. offset += 8;
  1264. val64++;
  1265. }
  1266. exit:
  1267. return status;
  1268. }
  1269. /*
  1270. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  1271. * Get the XMAC Statistics
  1272. */
  1273. enum vxge_hw_status
  1274. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  1275. struct vxge_hw_xmac_stats *xmac_stats)
  1276. {
  1277. enum vxge_hw_status status = VXGE_HW_OK;
  1278. u32 i;
  1279. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  1280. 0, &xmac_stats->aggr_stats[0]);
  1281. if (status != VXGE_HW_OK)
  1282. goto exit;
  1283. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  1284. 1, &xmac_stats->aggr_stats[1]);
  1285. if (status != VXGE_HW_OK)
  1286. goto exit;
  1287. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  1288. status = vxge_hw_device_xmac_port_stats_get(hldev,
  1289. i, &xmac_stats->port_stats[i]);
  1290. if (status != VXGE_HW_OK)
  1291. goto exit;
  1292. }
  1293. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1294. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  1295. continue;
  1296. status = __vxge_hw_vpath_xmac_tx_stats_get(
  1297. &hldev->virtual_paths[i],
  1298. &xmac_stats->vpath_tx_stats[i]);
  1299. if (status != VXGE_HW_OK)
  1300. goto exit;
  1301. status = __vxge_hw_vpath_xmac_rx_stats_get(
  1302. &hldev->virtual_paths[i],
  1303. &xmac_stats->vpath_rx_stats[i]);
  1304. if (status != VXGE_HW_OK)
  1305. goto exit;
  1306. }
  1307. exit:
  1308. return status;
  1309. }
  1310. /*
  1311. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  1312. * This routine is used to dynamically change the debug output
  1313. */
  1314. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  1315. enum vxge_debug_level level, u32 mask)
  1316. {
  1317. if (hldev == NULL)
  1318. return;
  1319. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  1320. defined(VXGE_DEBUG_ERR_MASK)
  1321. hldev->debug_module_mask = mask;
  1322. hldev->debug_level = level;
  1323. #endif
  1324. #if defined(VXGE_DEBUG_ERR_MASK)
  1325. hldev->level_err = level & VXGE_ERR;
  1326. #endif
  1327. #if defined(VXGE_DEBUG_TRACE_MASK)
  1328. hldev->level_trace = level & VXGE_TRACE;
  1329. #endif
  1330. }
  1331. /*
  1332. * vxge_hw_device_error_level_get - Get the error level
  1333. * This routine returns the current error level set
  1334. */
  1335. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  1336. {
  1337. #if defined(VXGE_DEBUG_ERR_MASK)
  1338. if (hldev == NULL)
  1339. return VXGE_ERR;
  1340. else
  1341. return hldev->level_err;
  1342. #else
  1343. return 0;
  1344. #endif
  1345. }
  1346. /*
  1347. * vxge_hw_device_trace_level_get - Get the trace level
  1348. * This routine returns the current trace level set
  1349. */
  1350. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  1351. {
  1352. #if defined(VXGE_DEBUG_TRACE_MASK)
  1353. if (hldev == NULL)
  1354. return VXGE_TRACE;
  1355. else
  1356. return hldev->level_trace;
  1357. #else
  1358. return 0;
  1359. #endif
  1360. }
  1361. /*
  1362. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  1363. * Returns the Pause frame generation and reception capability of the NIC.
  1364. */
  1365. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  1366. u32 port, u32 *tx, u32 *rx)
  1367. {
  1368. u64 val64;
  1369. enum vxge_hw_status status = VXGE_HW_OK;
  1370. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1371. status = VXGE_HW_ERR_INVALID_DEVICE;
  1372. goto exit;
  1373. }
  1374. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1375. status = VXGE_HW_ERR_INVALID_PORT;
  1376. goto exit;
  1377. }
  1378. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1379. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1380. goto exit;
  1381. }
  1382. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1383. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  1384. *tx = 1;
  1385. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  1386. *rx = 1;
  1387. exit:
  1388. return status;
  1389. }
  1390. /*
  1391. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1392. * It can be used to set or reset Pause frame generation or reception
  1393. * support of the NIC.
  1394. */
  1395. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1396. u32 port, u32 tx, u32 rx)
  1397. {
  1398. u64 val64;
  1399. enum vxge_hw_status status = VXGE_HW_OK;
  1400. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1401. status = VXGE_HW_ERR_INVALID_DEVICE;
  1402. goto exit;
  1403. }
  1404. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1405. status = VXGE_HW_ERR_INVALID_PORT;
  1406. goto exit;
  1407. }
  1408. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  1409. hldev->func_id);
  1410. if (status != VXGE_HW_OK)
  1411. goto exit;
  1412. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1413. if (tx)
  1414. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1415. else
  1416. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1417. if (rx)
  1418. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1419. else
  1420. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1421. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1422. exit:
  1423. return status;
  1424. }
  1425. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1426. {
  1427. int link_width, exp_cap;
  1428. u16 lnk;
  1429. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1430. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1431. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1432. return link_width;
  1433. }
  1434. /*
  1435. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1436. * This function returns the index of memory block
  1437. */
  1438. static inline u32
  1439. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1440. {
  1441. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1442. }
  1443. /*
  1444. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1445. * This function sets index to a memory block
  1446. */
  1447. static inline void
  1448. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1449. {
  1450. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1451. }
  1452. /*
  1453. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1454. * in RxD block
  1455. * Sets the next block pointer in RxD block
  1456. */
  1457. static inline void
  1458. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1459. {
  1460. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1461. }
  1462. /*
  1463. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1464. * first block
  1465. * Returns the dma address of the first RxD block
  1466. */
  1467. static u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1468. {
  1469. struct vxge_hw_mempool_dma *dma_object;
  1470. dma_object = ring->mempool->memblocks_dma_arr;
  1471. vxge_assert(dma_object != NULL);
  1472. return dma_object->addr;
  1473. }
  1474. /*
  1475. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1476. * This function returns the dma address of a given item
  1477. */
  1478. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1479. void *item)
  1480. {
  1481. u32 memblock_idx;
  1482. void *memblock;
  1483. struct vxge_hw_mempool_dma *memblock_dma_object;
  1484. ptrdiff_t dma_item_offset;
  1485. /* get owner memblock index */
  1486. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1487. /* get owner memblock by memblock index */
  1488. memblock = mempoolh->memblocks_arr[memblock_idx];
  1489. /* get memblock DMA object by memblock index */
  1490. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1491. /* calculate offset in the memblock of this item */
  1492. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1493. return memblock_dma_object->addr + dma_item_offset;
  1494. }
  1495. /*
  1496. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1497. * This function returns the dma address of a given item
  1498. */
  1499. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1500. struct __vxge_hw_ring *ring, u32 from,
  1501. u32 to)
  1502. {
  1503. u8 *to_item , *from_item;
  1504. dma_addr_t to_dma;
  1505. /* get "from" RxD block */
  1506. from_item = mempoolh->items_arr[from];
  1507. vxge_assert(from_item);
  1508. /* get "to" RxD block */
  1509. to_item = mempoolh->items_arr[to];
  1510. vxge_assert(to_item);
  1511. /* return address of the beginning of previous RxD block */
  1512. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1513. /* set next pointer for this RxD block to point on
  1514. * previous item's DMA start address */
  1515. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1516. }
  1517. /*
  1518. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1519. * block callback
  1520. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1521. * pool for RxD block
  1522. */
  1523. static void
  1524. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1525. u32 memblock_index,
  1526. struct vxge_hw_mempool_dma *dma_object,
  1527. u32 index, u32 is_last)
  1528. {
  1529. u32 i;
  1530. void *item = mempoolh->items_arr[index];
  1531. struct __vxge_hw_ring *ring =
  1532. (struct __vxge_hw_ring *)mempoolh->userdata;
  1533. /* format rxds array */
  1534. for (i = 0; i < ring->rxds_per_block; i++) {
  1535. void *rxdblock_priv;
  1536. void *uld_priv;
  1537. struct vxge_hw_ring_rxd_1 *rxdp;
  1538. u32 reserve_index = ring->channel.reserve_ptr -
  1539. (index * ring->rxds_per_block + i + 1);
  1540. u32 memblock_item_idx;
  1541. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1542. i * ring->rxd_size;
  1543. /* Note: memblock_item_idx is index of the item within
  1544. * the memblock. For instance, in case of three RxD-blocks
  1545. * per memblock this value can be 0, 1 or 2. */
  1546. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1547. memblock_index, item,
  1548. &memblock_item_idx);
  1549. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1550. ring->channel.reserve_arr[reserve_index];
  1551. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1552. /* pre-format Host_Control */
  1553. rxdp->host_control = (u64)(size_t)uld_priv;
  1554. }
  1555. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1556. if (is_last) {
  1557. /* link last one with first one */
  1558. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1559. }
  1560. if (index > 0) {
  1561. /* link this RxD block with previous one */
  1562. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1563. }
  1564. }
  1565. /*
  1566. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1567. * This function replenishes the RxDs from reserve array to work array
  1568. */
  1569. enum vxge_hw_status
  1570. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1571. {
  1572. void *rxd;
  1573. struct __vxge_hw_channel *channel;
  1574. enum vxge_hw_status status = VXGE_HW_OK;
  1575. channel = &ring->channel;
  1576. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1577. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1578. vxge_assert(status == VXGE_HW_OK);
  1579. if (ring->rxd_init) {
  1580. status = ring->rxd_init(rxd, channel->userdata);
  1581. if (status != VXGE_HW_OK) {
  1582. vxge_hw_ring_rxd_free(ring, rxd);
  1583. goto exit;
  1584. }
  1585. }
  1586. vxge_hw_ring_rxd_post(ring, rxd);
  1587. }
  1588. status = VXGE_HW_OK;
  1589. exit:
  1590. return status;
  1591. }
  1592. /*
  1593. * __vxge_hw_ring_create - Create a Ring
  1594. * This function creates Ring and initializes it.
  1595. */
  1596. static enum vxge_hw_status
  1597. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1598. struct vxge_hw_ring_attr *attr)
  1599. {
  1600. enum vxge_hw_status status = VXGE_HW_OK;
  1601. struct __vxge_hw_ring *ring;
  1602. u32 ring_length;
  1603. struct vxge_hw_ring_config *config;
  1604. struct __vxge_hw_device *hldev;
  1605. u32 vp_id;
  1606. struct vxge_hw_mempool_cbs ring_mp_callback;
  1607. if ((vp == NULL) || (attr == NULL)) {
  1608. status = VXGE_HW_FAIL;
  1609. goto exit;
  1610. }
  1611. hldev = vp->vpath->hldev;
  1612. vp_id = vp->vpath->vp_id;
  1613. config = &hldev->config.vp_config[vp_id].ring;
  1614. ring_length = config->ring_blocks *
  1615. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1616. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1617. VXGE_HW_CHANNEL_TYPE_RING,
  1618. ring_length,
  1619. attr->per_rxd_space,
  1620. attr->userdata);
  1621. if (ring == NULL) {
  1622. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1623. goto exit;
  1624. }
  1625. vp->vpath->ringh = ring;
  1626. ring->vp_id = vp_id;
  1627. ring->vp_reg = vp->vpath->vp_reg;
  1628. ring->common_reg = hldev->common_reg;
  1629. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1630. ring->config = config;
  1631. ring->callback = attr->callback;
  1632. ring->rxd_init = attr->rxd_init;
  1633. ring->rxd_term = attr->rxd_term;
  1634. ring->buffer_mode = config->buffer_mode;
  1635. ring->rxds_limit = config->rxds_limit;
  1636. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1637. ring->rxd_priv_size =
  1638. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1639. ring->per_rxd_space = attr->per_rxd_space;
  1640. ring->rxd_priv_size =
  1641. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1642. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1643. /* how many RxDs can fit into one block. Depends on configured
  1644. * buffer_mode. */
  1645. ring->rxds_per_block =
  1646. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1647. /* calculate actual RxD block private size */
  1648. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1649. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1650. ring->mempool = __vxge_hw_mempool_create(hldev,
  1651. VXGE_HW_BLOCK_SIZE,
  1652. VXGE_HW_BLOCK_SIZE,
  1653. ring->rxdblock_priv_size,
  1654. ring->config->ring_blocks,
  1655. ring->config->ring_blocks,
  1656. &ring_mp_callback,
  1657. ring);
  1658. if (ring->mempool == NULL) {
  1659. __vxge_hw_ring_delete(vp);
  1660. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1661. }
  1662. status = __vxge_hw_channel_initialize(&ring->channel);
  1663. if (status != VXGE_HW_OK) {
  1664. __vxge_hw_ring_delete(vp);
  1665. goto exit;
  1666. }
  1667. /* Note:
  1668. * Specifying rxd_init callback means two things:
  1669. * 1) rxds need to be initialized by driver at channel-open time;
  1670. * 2) rxds need to be posted at channel-open time
  1671. * (that's what the initial_replenish() below does)
  1672. * Currently we don't have a case when the 1) is done without the 2).
  1673. */
  1674. if (ring->rxd_init) {
  1675. status = vxge_hw_ring_replenish(ring);
  1676. if (status != VXGE_HW_OK) {
  1677. __vxge_hw_ring_delete(vp);
  1678. goto exit;
  1679. }
  1680. }
  1681. /* initial replenish will increment the counter in its post() routine,
  1682. * we have to reset it */
  1683. ring->stats->common_stats.usage_cnt = 0;
  1684. exit:
  1685. return status;
  1686. }
  1687. /*
  1688. * __vxge_hw_ring_abort - Returns the RxD
  1689. * This function terminates the RxDs of ring
  1690. */
  1691. static enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1692. {
  1693. void *rxdh;
  1694. struct __vxge_hw_channel *channel;
  1695. channel = &ring->channel;
  1696. for (;;) {
  1697. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1698. if (rxdh == NULL)
  1699. break;
  1700. vxge_hw_channel_dtr_complete(channel);
  1701. if (ring->rxd_term)
  1702. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1703. channel->userdata);
  1704. vxge_hw_channel_dtr_free(channel, rxdh);
  1705. }
  1706. return VXGE_HW_OK;
  1707. }
  1708. /*
  1709. * __vxge_hw_ring_reset - Resets the ring
  1710. * This function resets the ring during vpath reset operation
  1711. */
  1712. static enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1713. {
  1714. enum vxge_hw_status status = VXGE_HW_OK;
  1715. struct __vxge_hw_channel *channel;
  1716. channel = &ring->channel;
  1717. __vxge_hw_ring_abort(ring);
  1718. status = __vxge_hw_channel_reset(channel);
  1719. if (status != VXGE_HW_OK)
  1720. goto exit;
  1721. if (ring->rxd_init) {
  1722. status = vxge_hw_ring_replenish(ring);
  1723. if (status != VXGE_HW_OK)
  1724. goto exit;
  1725. }
  1726. exit:
  1727. return status;
  1728. }
  1729. /*
  1730. * __vxge_hw_ring_delete - Removes the ring
  1731. * This function freeup the memory pool and removes the ring
  1732. */
  1733. static enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1734. {
  1735. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1736. __vxge_hw_ring_abort(ring);
  1737. if (ring->mempool)
  1738. __vxge_hw_mempool_destroy(ring->mempool);
  1739. vp->vpath->ringh = NULL;
  1740. __vxge_hw_channel_free(&ring->channel);
  1741. return VXGE_HW_OK;
  1742. }
  1743. /*
  1744. * __vxge_hw_mempool_grow
  1745. * Will resize mempool up to %num_allocate value.
  1746. */
  1747. static enum vxge_hw_status
  1748. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1749. u32 *num_allocated)
  1750. {
  1751. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1752. u32 n_items = mempool->items_per_memblock;
  1753. u32 start_block_idx = mempool->memblocks_allocated;
  1754. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1755. enum vxge_hw_status status = VXGE_HW_OK;
  1756. *num_allocated = 0;
  1757. if (end_block_idx > mempool->memblocks_max) {
  1758. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1759. goto exit;
  1760. }
  1761. for (i = start_block_idx; i < end_block_idx; i++) {
  1762. u32 j;
  1763. u32 is_last = ((end_block_idx - 1) == i);
  1764. struct vxge_hw_mempool_dma *dma_object =
  1765. mempool->memblocks_dma_arr + i;
  1766. void *the_memblock;
  1767. /* allocate memblock's private part. Each DMA memblock
  1768. * has a space allocated for item's private usage upon
  1769. * mempool's user request. Each time mempool grows, it will
  1770. * allocate new memblock and its private part at once.
  1771. * This helps to minimize memory usage a lot. */
  1772. mempool->memblocks_priv_arr[i] =
  1773. vmalloc(mempool->items_priv_size * n_items);
  1774. if (mempool->memblocks_priv_arr[i] == NULL) {
  1775. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1776. goto exit;
  1777. }
  1778. memset(mempool->memblocks_priv_arr[i], 0,
  1779. mempool->items_priv_size * n_items);
  1780. /* allocate DMA-capable memblock */
  1781. mempool->memblocks_arr[i] =
  1782. __vxge_hw_blockpool_malloc(mempool->devh,
  1783. mempool->memblock_size, dma_object);
  1784. if (mempool->memblocks_arr[i] == NULL) {
  1785. vfree(mempool->memblocks_priv_arr[i]);
  1786. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1787. goto exit;
  1788. }
  1789. (*num_allocated)++;
  1790. mempool->memblocks_allocated++;
  1791. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1792. the_memblock = mempool->memblocks_arr[i];
  1793. /* fill the items hash array */
  1794. for (j = 0; j < n_items; j++) {
  1795. u32 index = i * n_items + j;
  1796. if (first_time && index >= mempool->items_initial)
  1797. break;
  1798. mempool->items_arr[index] =
  1799. ((char *)the_memblock + j*mempool->item_size);
  1800. /* let caller to do more job on each item */
  1801. if (mempool->item_func_alloc != NULL)
  1802. mempool->item_func_alloc(mempool, i,
  1803. dma_object, index, is_last);
  1804. mempool->items_current = index + 1;
  1805. }
  1806. if (first_time && mempool->items_current ==
  1807. mempool->items_initial)
  1808. break;
  1809. }
  1810. exit:
  1811. return status;
  1812. }
  1813. /*
  1814. * vxge_hw_mempool_create
  1815. * This function will create memory pool object. Pool may grow but will
  1816. * never shrink. Pool consists of number of dynamically allocated blocks
  1817. * with size enough to hold %items_initial number of items. Memory is
  1818. * DMA-able but client must map/unmap before interoperating with the device.
  1819. */
  1820. static struct vxge_hw_mempool*
  1821. __vxge_hw_mempool_create(
  1822. struct __vxge_hw_device *devh,
  1823. u32 memblock_size,
  1824. u32 item_size,
  1825. u32 items_priv_size,
  1826. u32 items_initial,
  1827. u32 items_max,
  1828. struct vxge_hw_mempool_cbs *mp_callback,
  1829. void *userdata)
  1830. {
  1831. enum vxge_hw_status status = VXGE_HW_OK;
  1832. u32 memblocks_to_allocate;
  1833. struct vxge_hw_mempool *mempool = NULL;
  1834. u32 allocated;
  1835. if (memblock_size < item_size) {
  1836. status = VXGE_HW_FAIL;
  1837. goto exit;
  1838. }
  1839. mempool = (struct vxge_hw_mempool *)
  1840. vmalloc(sizeof(struct vxge_hw_mempool));
  1841. if (mempool == NULL) {
  1842. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1843. goto exit;
  1844. }
  1845. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1846. mempool->devh = devh;
  1847. mempool->memblock_size = memblock_size;
  1848. mempool->items_max = items_max;
  1849. mempool->items_initial = items_initial;
  1850. mempool->item_size = item_size;
  1851. mempool->items_priv_size = items_priv_size;
  1852. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1853. mempool->userdata = userdata;
  1854. mempool->memblocks_allocated = 0;
  1855. mempool->items_per_memblock = memblock_size / item_size;
  1856. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1857. mempool->items_per_memblock;
  1858. /* allocate array of memblocks */
  1859. mempool->memblocks_arr =
  1860. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1861. if (mempool->memblocks_arr == NULL) {
  1862. __vxge_hw_mempool_destroy(mempool);
  1863. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1864. mempool = NULL;
  1865. goto exit;
  1866. }
  1867. memset(mempool->memblocks_arr, 0,
  1868. sizeof(void *) * mempool->memblocks_max);
  1869. /* allocate array of private parts of items per memblocks */
  1870. mempool->memblocks_priv_arr =
  1871. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1872. if (mempool->memblocks_priv_arr == NULL) {
  1873. __vxge_hw_mempool_destroy(mempool);
  1874. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1875. mempool = NULL;
  1876. goto exit;
  1877. }
  1878. memset(mempool->memblocks_priv_arr, 0,
  1879. sizeof(void *) * mempool->memblocks_max);
  1880. /* allocate array of memblocks DMA objects */
  1881. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1882. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1883. mempool->memblocks_max);
  1884. if (mempool->memblocks_dma_arr == NULL) {
  1885. __vxge_hw_mempool_destroy(mempool);
  1886. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1887. mempool = NULL;
  1888. goto exit;
  1889. }
  1890. memset(mempool->memblocks_dma_arr, 0,
  1891. sizeof(struct vxge_hw_mempool_dma) *
  1892. mempool->memblocks_max);
  1893. /* allocate hash array of items */
  1894. mempool->items_arr =
  1895. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1896. if (mempool->items_arr == NULL) {
  1897. __vxge_hw_mempool_destroy(mempool);
  1898. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1899. mempool = NULL;
  1900. goto exit;
  1901. }
  1902. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1903. /* calculate initial number of memblocks */
  1904. memblocks_to_allocate = (mempool->items_initial +
  1905. mempool->items_per_memblock - 1) /
  1906. mempool->items_per_memblock;
  1907. /* pre-allocate the mempool */
  1908. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1909. &allocated);
  1910. if (status != VXGE_HW_OK) {
  1911. __vxge_hw_mempool_destroy(mempool);
  1912. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1913. mempool = NULL;
  1914. goto exit;
  1915. }
  1916. exit:
  1917. return mempool;
  1918. }
  1919. /*
  1920. * vxge_hw_mempool_destroy
  1921. */
  1922. static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1923. {
  1924. u32 i, j;
  1925. struct __vxge_hw_device *devh = mempool->devh;
  1926. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1927. struct vxge_hw_mempool_dma *dma_object;
  1928. vxge_assert(mempool->memblocks_arr[i]);
  1929. vxge_assert(mempool->memblocks_dma_arr + i);
  1930. dma_object = mempool->memblocks_dma_arr + i;
  1931. for (j = 0; j < mempool->items_per_memblock; j++) {
  1932. u32 index = i * mempool->items_per_memblock + j;
  1933. /* to skip last partially filled(if any) memblock */
  1934. if (index >= mempool->items_current)
  1935. break;
  1936. }
  1937. vfree(mempool->memblocks_priv_arr[i]);
  1938. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1939. mempool->memblock_size, dma_object);
  1940. }
  1941. vfree(mempool->items_arr);
  1942. vfree(mempool->memblocks_dma_arr);
  1943. vfree(mempool->memblocks_priv_arr);
  1944. vfree(mempool->memblocks_arr);
  1945. vfree(mempool);
  1946. }
  1947. /*
  1948. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1949. * Check the fifo configuration
  1950. */
  1951. enum vxge_hw_status
  1952. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1953. {
  1954. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1955. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1956. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1957. return VXGE_HW_OK;
  1958. }
  1959. /*
  1960. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1961. * Check the vpath configuration
  1962. */
  1963. static enum vxge_hw_status
  1964. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1965. {
  1966. enum vxge_hw_status status;
  1967. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1968. (vp_config->min_bandwidth >
  1969. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1970. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1971. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1972. if (status != VXGE_HW_OK)
  1973. return status;
  1974. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1975. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1976. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1977. return VXGE_HW_BADCFG_VPATH_MTU;
  1978. if ((vp_config->rpa_strip_vlan_tag !=
  1979. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1980. (vp_config->rpa_strip_vlan_tag !=
  1981. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1982. (vp_config->rpa_strip_vlan_tag !=
  1983. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1984. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1985. return VXGE_HW_OK;
  1986. }
  1987. /*
  1988. * __vxge_hw_device_config_check - Check device configuration.
  1989. * Check the device configuration
  1990. */
  1991. enum vxge_hw_status
  1992. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1993. {
  1994. u32 i;
  1995. enum vxge_hw_status status;
  1996. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1997. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1998. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1999. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  2000. return VXGE_HW_BADCFG_INTR_MODE;
  2001. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  2002. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  2003. return VXGE_HW_BADCFG_RTS_MAC_EN;
  2004. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2005. status = __vxge_hw_device_vpath_config_check(
  2006. &new_config->vp_config[i]);
  2007. if (status != VXGE_HW_OK)
  2008. return status;
  2009. }
  2010. return VXGE_HW_OK;
  2011. }
  2012. /*
  2013. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  2014. * Initialize Titan device config with default values.
  2015. */
  2016. enum vxge_hw_status __devinit
  2017. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  2018. {
  2019. u32 i;
  2020. device_config->dma_blockpool_initial =
  2021. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  2022. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  2023. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  2024. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  2025. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  2026. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  2027. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  2028. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2029. device_config->vp_config[i].vp_id = i;
  2030. device_config->vp_config[i].min_bandwidth =
  2031. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  2032. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  2033. device_config->vp_config[i].ring.ring_blocks =
  2034. VXGE_HW_DEF_RING_BLOCKS;
  2035. device_config->vp_config[i].ring.buffer_mode =
  2036. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  2037. device_config->vp_config[i].ring.scatter_mode =
  2038. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  2039. device_config->vp_config[i].ring.rxds_limit =
  2040. VXGE_HW_DEF_RING_RXDS_LIMIT;
  2041. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  2042. device_config->vp_config[i].fifo.fifo_blocks =
  2043. VXGE_HW_MIN_FIFO_BLOCKS;
  2044. device_config->vp_config[i].fifo.max_frags =
  2045. VXGE_HW_MAX_FIFO_FRAGS;
  2046. device_config->vp_config[i].fifo.memblock_size =
  2047. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  2048. device_config->vp_config[i].fifo.alignment_size =
  2049. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  2050. device_config->vp_config[i].fifo.intr =
  2051. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  2052. device_config->vp_config[i].fifo.no_snoop_bits =
  2053. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  2054. device_config->vp_config[i].tti.intr_enable =
  2055. VXGE_HW_TIM_INTR_DEFAULT;
  2056. device_config->vp_config[i].tti.btimer_val =
  2057. VXGE_HW_USE_FLASH_DEFAULT;
  2058. device_config->vp_config[i].tti.timer_ac_en =
  2059. VXGE_HW_USE_FLASH_DEFAULT;
  2060. device_config->vp_config[i].tti.timer_ci_en =
  2061. VXGE_HW_USE_FLASH_DEFAULT;
  2062. device_config->vp_config[i].tti.timer_ri_en =
  2063. VXGE_HW_USE_FLASH_DEFAULT;
  2064. device_config->vp_config[i].tti.rtimer_val =
  2065. VXGE_HW_USE_FLASH_DEFAULT;
  2066. device_config->vp_config[i].tti.util_sel =
  2067. VXGE_HW_USE_FLASH_DEFAULT;
  2068. device_config->vp_config[i].tti.ltimer_val =
  2069. VXGE_HW_USE_FLASH_DEFAULT;
  2070. device_config->vp_config[i].tti.urange_a =
  2071. VXGE_HW_USE_FLASH_DEFAULT;
  2072. device_config->vp_config[i].tti.uec_a =
  2073. VXGE_HW_USE_FLASH_DEFAULT;
  2074. device_config->vp_config[i].tti.urange_b =
  2075. VXGE_HW_USE_FLASH_DEFAULT;
  2076. device_config->vp_config[i].tti.uec_b =
  2077. VXGE_HW_USE_FLASH_DEFAULT;
  2078. device_config->vp_config[i].tti.urange_c =
  2079. VXGE_HW_USE_FLASH_DEFAULT;
  2080. device_config->vp_config[i].tti.uec_c =
  2081. VXGE_HW_USE_FLASH_DEFAULT;
  2082. device_config->vp_config[i].tti.uec_d =
  2083. VXGE_HW_USE_FLASH_DEFAULT;
  2084. device_config->vp_config[i].rti.intr_enable =
  2085. VXGE_HW_TIM_INTR_DEFAULT;
  2086. device_config->vp_config[i].rti.btimer_val =
  2087. VXGE_HW_USE_FLASH_DEFAULT;
  2088. device_config->vp_config[i].rti.timer_ac_en =
  2089. VXGE_HW_USE_FLASH_DEFAULT;
  2090. device_config->vp_config[i].rti.timer_ci_en =
  2091. VXGE_HW_USE_FLASH_DEFAULT;
  2092. device_config->vp_config[i].rti.timer_ri_en =
  2093. VXGE_HW_USE_FLASH_DEFAULT;
  2094. device_config->vp_config[i].rti.rtimer_val =
  2095. VXGE_HW_USE_FLASH_DEFAULT;
  2096. device_config->vp_config[i].rti.util_sel =
  2097. VXGE_HW_USE_FLASH_DEFAULT;
  2098. device_config->vp_config[i].rti.ltimer_val =
  2099. VXGE_HW_USE_FLASH_DEFAULT;
  2100. device_config->vp_config[i].rti.urange_a =
  2101. VXGE_HW_USE_FLASH_DEFAULT;
  2102. device_config->vp_config[i].rti.uec_a =
  2103. VXGE_HW_USE_FLASH_DEFAULT;
  2104. device_config->vp_config[i].rti.urange_b =
  2105. VXGE_HW_USE_FLASH_DEFAULT;
  2106. device_config->vp_config[i].rti.uec_b =
  2107. VXGE_HW_USE_FLASH_DEFAULT;
  2108. device_config->vp_config[i].rti.urange_c =
  2109. VXGE_HW_USE_FLASH_DEFAULT;
  2110. device_config->vp_config[i].rti.uec_c =
  2111. VXGE_HW_USE_FLASH_DEFAULT;
  2112. device_config->vp_config[i].rti.uec_d =
  2113. VXGE_HW_USE_FLASH_DEFAULT;
  2114. device_config->vp_config[i].mtu =
  2115. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  2116. device_config->vp_config[i].rpa_strip_vlan_tag =
  2117. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  2118. }
  2119. return VXGE_HW_OK;
  2120. }
  2121. /*
  2122. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  2123. * Set the swapper bits appropriately for the lagacy section.
  2124. */
  2125. static enum vxge_hw_status
  2126. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  2127. {
  2128. u64 val64;
  2129. enum vxge_hw_status status = VXGE_HW_OK;
  2130. val64 = readq(&legacy_reg->toc_swapper_fb);
  2131. wmb();
  2132. switch (val64) {
  2133. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  2134. return status;
  2135. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  2136. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  2137. &legacy_reg->pifm_rd_swap_en);
  2138. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  2139. &legacy_reg->pifm_rd_flip_en);
  2140. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  2141. &legacy_reg->pifm_wr_swap_en);
  2142. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  2143. &legacy_reg->pifm_wr_flip_en);
  2144. break;
  2145. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  2146. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  2147. &legacy_reg->pifm_rd_swap_en);
  2148. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  2149. &legacy_reg->pifm_wr_swap_en);
  2150. break;
  2151. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  2152. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  2153. &legacy_reg->pifm_rd_flip_en);
  2154. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  2155. &legacy_reg->pifm_wr_flip_en);
  2156. break;
  2157. }
  2158. wmb();
  2159. val64 = readq(&legacy_reg->toc_swapper_fb);
  2160. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  2161. status = VXGE_HW_ERR_SWAPPER_CTRL;
  2162. return status;
  2163. }
  2164. /*
  2165. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  2166. * Set the swapper bits appropriately for the vpath.
  2167. */
  2168. static enum vxge_hw_status
  2169. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2170. {
  2171. #ifndef __BIG_ENDIAN
  2172. u64 val64;
  2173. val64 = readq(&vpath_reg->vpath_general_cfg1);
  2174. wmb();
  2175. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  2176. writeq(val64, &vpath_reg->vpath_general_cfg1);
  2177. wmb();
  2178. #endif
  2179. return VXGE_HW_OK;
  2180. }
  2181. /*
  2182. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  2183. * Set the swapper bits appropriately for the vpath.
  2184. */
  2185. static enum vxge_hw_status
  2186. __vxge_hw_kdfc_swapper_set(
  2187. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  2188. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2189. {
  2190. u64 val64;
  2191. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  2192. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  2193. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  2194. wmb();
  2195. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  2196. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  2197. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  2198. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  2199. wmb();
  2200. }
  2201. return VXGE_HW_OK;
  2202. }
  2203. /*
  2204. * vxge_hw_mgmt_reg_read - Read Titan register.
  2205. */
  2206. enum vxge_hw_status
  2207. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  2208. enum vxge_hw_mgmt_reg_type type,
  2209. u32 index, u32 offset, u64 *value)
  2210. {
  2211. enum vxge_hw_status status = VXGE_HW_OK;
  2212. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  2213. status = VXGE_HW_ERR_INVALID_DEVICE;
  2214. goto exit;
  2215. }
  2216. switch (type) {
  2217. case vxge_hw_mgmt_reg_type_legacy:
  2218. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  2219. status = VXGE_HW_ERR_INVALID_OFFSET;
  2220. break;
  2221. }
  2222. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  2223. break;
  2224. case vxge_hw_mgmt_reg_type_toc:
  2225. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  2226. status = VXGE_HW_ERR_INVALID_OFFSET;
  2227. break;
  2228. }
  2229. *value = readq((void __iomem *)hldev->toc_reg + offset);
  2230. break;
  2231. case vxge_hw_mgmt_reg_type_common:
  2232. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  2233. status = VXGE_HW_ERR_INVALID_OFFSET;
  2234. break;
  2235. }
  2236. *value = readq((void __iomem *)hldev->common_reg + offset);
  2237. break;
  2238. case vxge_hw_mgmt_reg_type_mrpcim:
  2239. if (!(hldev->access_rights &
  2240. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  2241. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2242. break;
  2243. }
  2244. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  2245. status = VXGE_HW_ERR_INVALID_OFFSET;
  2246. break;
  2247. }
  2248. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  2249. break;
  2250. case vxge_hw_mgmt_reg_type_srpcim:
  2251. if (!(hldev->access_rights &
  2252. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  2253. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2254. break;
  2255. }
  2256. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2257. status = VXGE_HW_ERR_INVALID_INDEX;
  2258. break;
  2259. }
  2260. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2261. status = VXGE_HW_ERR_INVALID_OFFSET;
  2262. break;
  2263. }
  2264. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  2265. offset);
  2266. break;
  2267. case vxge_hw_mgmt_reg_type_vpmgmt:
  2268. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2269. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2270. status = VXGE_HW_ERR_INVALID_INDEX;
  2271. break;
  2272. }
  2273. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2274. status = VXGE_HW_ERR_INVALID_OFFSET;
  2275. break;
  2276. }
  2277. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  2278. offset);
  2279. break;
  2280. case vxge_hw_mgmt_reg_type_vpath:
  2281. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  2282. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2283. status = VXGE_HW_ERR_INVALID_INDEX;
  2284. break;
  2285. }
  2286. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  2287. status = VXGE_HW_ERR_INVALID_INDEX;
  2288. break;
  2289. }
  2290. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2291. status = VXGE_HW_ERR_INVALID_OFFSET;
  2292. break;
  2293. }
  2294. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  2295. offset);
  2296. break;
  2297. default:
  2298. status = VXGE_HW_ERR_INVALID_TYPE;
  2299. break;
  2300. }
  2301. exit:
  2302. return status;
  2303. }
  2304. /*
  2305. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  2306. */
  2307. enum vxge_hw_status
  2308. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  2309. {
  2310. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  2311. enum vxge_hw_status status = VXGE_HW_OK;
  2312. int i = 0, j = 0;
  2313. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2314. if (!((vpath_mask) & vxge_mBIT(i)))
  2315. continue;
  2316. vpmgmt_reg = hldev->vpmgmt_reg[i];
  2317. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  2318. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  2319. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  2320. return VXGE_HW_FAIL;
  2321. }
  2322. }
  2323. return status;
  2324. }
  2325. /*
  2326. * vxge_hw_mgmt_reg_Write - Write Titan register.
  2327. */
  2328. enum vxge_hw_status
  2329. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  2330. enum vxge_hw_mgmt_reg_type type,
  2331. u32 index, u32 offset, u64 value)
  2332. {
  2333. enum vxge_hw_status status = VXGE_HW_OK;
  2334. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  2335. status = VXGE_HW_ERR_INVALID_DEVICE;
  2336. goto exit;
  2337. }
  2338. switch (type) {
  2339. case vxge_hw_mgmt_reg_type_legacy:
  2340. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  2341. status = VXGE_HW_ERR_INVALID_OFFSET;
  2342. break;
  2343. }
  2344. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  2345. break;
  2346. case vxge_hw_mgmt_reg_type_toc:
  2347. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  2348. status = VXGE_HW_ERR_INVALID_OFFSET;
  2349. break;
  2350. }
  2351. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  2352. break;
  2353. case vxge_hw_mgmt_reg_type_common:
  2354. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  2355. status = VXGE_HW_ERR_INVALID_OFFSET;
  2356. break;
  2357. }
  2358. writeq(value, (void __iomem *)hldev->common_reg + offset);
  2359. break;
  2360. case vxge_hw_mgmt_reg_type_mrpcim:
  2361. if (!(hldev->access_rights &
  2362. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  2363. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2364. break;
  2365. }
  2366. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  2367. status = VXGE_HW_ERR_INVALID_OFFSET;
  2368. break;
  2369. }
  2370. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  2371. break;
  2372. case vxge_hw_mgmt_reg_type_srpcim:
  2373. if (!(hldev->access_rights &
  2374. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  2375. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2376. break;
  2377. }
  2378. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2379. status = VXGE_HW_ERR_INVALID_INDEX;
  2380. break;
  2381. }
  2382. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2383. status = VXGE_HW_ERR_INVALID_OFFSET;
  2384. break;
  2385. }
  2386. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2387. offset);
  2388. break;
  2389. case vxge_hw_mgmt_reg_type_vpmgmt:
  2390. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2391. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2392. status = VXGE_HW_ERR_INVALID_INDEX;
  2393. break;
  2394. }
  2395. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2396. status = VXGE_HW_ERR_INVALID_OFFSET;
  2397. break;
  2398. }
  2399. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2400. offset);
  2401. break;
  2402. case vxge_hw_mgmt_reg_type_vpath:
  2403. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2404. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2405. status = VXGE_HW_ERR_INVALID_INDEX;
  2406. break;
  2407. }
  2408. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2409. status = VXGE_HW_ERR_INVALID_OFFSET;
  2410. break;
  2411. }
  2412. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2413. offset);
  2414. break;
  2415. default:
  2416. status = VXGE_HW_ERR_INVALID_TYPE;
  2417. break;
  2418. }
  2419. exit:
  2420. return status;
  2421. }
  2422. /*
  2423. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2424. * list callback
  2425. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2426. * pool for TxD list
  2427. */
  2428. static void
  2429. __vxge_hw_fifo_mempool_item_alloc(
  2430. struct vxge_hw_mempool *mempoolh,
  2431. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2432. u32 index, u32 is_last)
  2433. {
  2434. u32 memblock_item_idx;
  2435. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2436. struct vxge_hw_fifo_txd *txdp =
  2437. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2438. struct __vxge_hw_fifo *fifo =
  2439. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2440. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2441. vxge_assert(txdp);
  2442. txdp->host_control = (u64) (size_t)
  2443. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2444. &memblock_item_idx);
  2445. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2446. vxge_assert(txdl_priv);
  2447. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2448. /* pre-format HW's TxDL's private */
  2449. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2450. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2451. txdl_priv->dma_handle = dma_object->handle;
  2452. txdl_priv->memblock = memblock;
  2453. txdl_priv->first_txdp = txdp;
  2454. txdl_priv->next_txdl_priv = NULL;
  2455. txdl_priv->alloc_frags = 0;
  2456. }
  2457. /*
  2458. * __vxge_hw_fifo_create - Create a FIFO
  2459. * This function creates FIFO and initializes it.
  2460. */
  2461. enum vxge_hw_status
  2462. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2463. struct vxge_hw_fifo_attr *attr)
  2464. {
  2465. enum vxge_hw_status status = VXGE_HW_OK;
  2466. struct __vxge_hw_fifo *fifo;
  2467. struct vxge_hw_fifo_config *config;
  2468. u32 txdl_size, txdl_per_memblock;
  2469. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2470. struct __vxge_hw_virtualpath *vpath;
  2471. if ((vp == NULL) || (attr == NULL)) {
  2472. status = VXGE_HW_ERR_INVALID_HANDLE;
  2473. goto exit;
  2474. }
  2475. vpath = vp->vpath;
  2476. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2477. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2478. txdl_per_memblock = config->memblock_size / txdl_size;
  2479. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2480. VXGE_HW_CHANNEL_TYPE_FIFO,
  2481. config->fifo_blocks * txdl_per_memblock,
  2482. attr->per_txdl_space, attr->userdata);
  2483. if (fifo == NULL) {
  2484. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2485. goto exit;
  2486. }
  2487. vpath->fifoh = fifo;
  2488. fifo->nofl_db = vpath->nofl_db;
  2489. fifo->vp_id = vpath->vp_id;
  2490. fifo->vp_reg = vpath->vp_reg;
  2491. fifo->stats = &vpath->sw_stats->fifo_stats;
  2492. fifo->config = config;
  2493. /* apply "interrupts per txdl" attribute */
  2494. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2495. if (fifo->config->intr)
  2496. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2497. fifo->no_snoop_bits = config->no_snoop_bits;
  2498. /*
  2499. * FIFO memory management strategy:
  2500. *
  2501. * TxDL split into three independent parts:
  2502. * - set of TxD's
  2503. * - TxD HW private part
  2504. * - driver private part
  2505. *
  2506. * Adaptative memory allocation used. i.e. Memory allocated on
  2507. * demand with the size which will fit into one memory block.
  2508. * One memory block may contain more than one TxDL.
  2509. *
  2510. * During "reserve" operations more memory can be allocated on demand
  2511. * for example due to FIFO full condition.
  2512. *
  2513. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2514. * routine which will essentially stop the channel and free resources.
  2515. */
  2516. /* TxDL common private size == TxDL private + driver private */
  2517. fifo->priv_size =
  2518. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2519. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2520. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2521. fifo->per_txdl_space = attr->per_txdl_space;
  2522. /* recompute txdl size to be cacheline aligned */
  2523. fifo->txdl_size = txdl_size;
  2524. fifo->txdl_per_memblock = txdl_per_memblock;
  2525. fifo->txdl_term = attr->txdl_term;
  2526. fifo->callback = attr->callback;
  2527. if (fifo->txdl_per_memblock == 0) {
  2528. __vxge_hw_fifo_delete(vp);
  2529. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2530. goto exit;
  2531. }
  2532. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2533. fifo->mempool =
  2534. __vxge_hw_mempool_create(vpath->hldev,
  2535. fifo->config->memblock_size,
  2536. fifo->txdl_size,
  2537. fifo->priv_size,
  2538. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2539. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2540. &fifo_mp_callback,
  2541. fifo);
  2542. if (fifo->mempool == NULL) {
  2543. __vxge_hw_fifo_delete(vp);
  2544. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2545. goto exit;
  2546. }
  2547. status = __vxge_hw_channel_initialize(&fifo->channel);
  2548. if (status != VXGE_HW_OK) {
  2549. __vxge_hw_fifo_delete(vp);
  2550. goto exit;
  2551. }
  2552. vxge_assert(fifo->channel.reserve_ptr);
  2553. exit:
  2554. return status;
  2555. }
  2556. /*
  2557. * __vxge_hw_fifo_abort - Returns the TxD
  2558. * This function terminates the TxDs of fifo
  2559. */
  2560. static enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2561. {
  2562. void *txdlh;
  2563. for (;;) {
  2564. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2565. if (txdlh == NULL)
  2566. break;
  2567. vxge_hw_channel_dtr_complete(&fifo->channel);
  2568. if (fifo->txdl_term) {
  2569. fifo->txdl_term(txdlh,
  2570. VXGE_HW_TXDL_STATE_POSTED,
  2571. fifo->channel.userdata);
  2572. }
  2573. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2574. }
  2575. return VXGE_HW_OK;
  2576. }
  2577. /*
  2578. * __vxge_hw_fifo_reset - Resets the fifo
  2579. * This function resets the fifo during vpath reset operation
  2580. */
  2581. static enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2582. {
  2583. enum vxge_hw_status status = VXGE_HW_OK;
  2584. __vxge_hw_fifo_abort(fifo);
  2585. status = __vxge_hw_channel_reset(&fifo->channel);
  2586. return status;
  2587. }
  2588. /*
  2589. * __vxge_hw_fifo_delete - Removes the FIFO
  2590. * This function freeup the memory pool and removes the FIFO
  2591. */
  2592. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2593. {
  2594. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2595. __vxge_hw_fifo_abort(fifo);
  2596. if (fifo->mempool)
  2597. __vxge_hw_mempool_destroy(fifo->mempool);
  2598. vp->vpath->fifoh = NULL;
  2599. __vxge_hw_channel_free(&fifo->channel);
  2600. return VXGE_HW_OK;
  2601. }
  2602. /*
  2603. * __vxge_hw_vpath_pci_read - Read the content of given address
  2604. * in pci config space.
  2605. * Read from the vpath pci config space.
  2606. */
  2607. static enum vxge_hw_status
  2608. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2609. u32 phy_func_0, u32 offset, u32 *val)
  2610. {
  2611. u64 val64;
  2612. enum vxge_hw_status status = VXGE_HW_OK;
  2613. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2614. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2615. if (phy_func_0)
  2616. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2617. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2618. wmb();
  2619. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2620. &vp_reg->pci_config_access_cfg2);
  2621. wmb();
  2622. status = __vxge_hw_device_register_poll(
  2623. &vp_reg->pci_config_access_cfg2,
  2624. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2625. if (status != VXGE_HW_OK)
  2626. goto exit;
  2627. val64 = readq(&vp_reg->pci_config_access_status);
  2628. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2629. status = VXGE_HW_FAIL;
  2630. *val = 0;
  2631. } else
  2632. *val = (u32)vxge_bVALn(val64, 32, 32);
  2633. exit:
  2634. return status;
  2635. }
  2636. /**
  2637. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2638. * @hldev: HW device.
  2639. * @on_off: TRUE if flickering to be on, FALSE to be off
  2640. *
  2641. * Flicker the link LED.
  2642. */
  2643. enum vxge_hw_status
  2644. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev, u64 on_off)
  2645. {
  2646. struct __vxge_hw_virtualpath *vpath;
  2647. u64 data0, data1 = 0, steer_ctrl = 0;
  2648. enum vxge_hw_status status;
  2649. if (hldev == NULL) {
  2650. status = VXGE_HW_ERR_INVALID_DEVICE;
  2651. goto exit;
  2652. }
  2653. vpath = &hldev->virtual_paths[hldev->first_vp_id];
  2654. data0 = on_off;
  2655. status = vxge_hw_vpath_fw_api(vpath,
  2656. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL,
  2657. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
  2658. 0, &data0, &data1, &steer_ctrl);
  2659. exit:
  2660. return status;
  2661. }
  2662. /*
  2663. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2664. */
  2665. enum vxge_hw_status
  2666. __vxge_hw_vpath_rts_table_get(struct __vxge_hw_vpath_handle *vp,
  2667. u32 action, u32 rts_table, u32 offset,
  2668. u64 *data0, u64 *data1)
  2669. {
  2670. enum vxge_hw_status status;
  2671. u64 steer_ctrl = 0;
  2672. if (vp == NULL) {
  2673. status = VXGE_HW_ERR_INVALID_HANDLE;
  2674. goto exit;
  2675. }
  2676. if ((rts_table ==
  2677. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2678. (rts_table ==
  2679. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2680. (rts_table ==
  2681. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2682. (rts_table ==
  2683. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2684. steer_ctrl = VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2685. }
  2686. status = vxge_hw_vpath_fw_api(vp->vpath, action, rts_table, offset,
  2687. data0, data1, &steer_ctrl);
  2688. if (status != VXGE_HW_OK)
  2689. goto exit;
  2690. if ((rts_table != VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2691. (rts_table !=
  2692. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT))
  2693. *data1 = 0;
  2694. exit:
  2695. return status;
  2696. }
  2697. /*
  2698. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2699. */
  2700. enum vxge_hw_status
  2701. __vxge_hw_vpath_rts_table_set(struct __vxge_hw_vpath_handle *vp, u32 action,
  2702. u32 rts_table, u32 offset, u64 steer_data0,
  2703. u64 steer_data1)
  2704. {
  2705. u64 data0, data1 = 0, steer_ctrl = 0;
  2706. enum vxge_hw_status status;
  2707. if (vp == NULL) {
  2708. status = VXGE_HW_ERR_INVALID_HANDLE;
  2709. goto exit;
  2710. }
  2711. data0 = steer_data0;
  2712. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2713. (rts_table ==
  2714. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT))
  2715. data1 = steer_data1;
  2716. status = vxge_hw_vpath_fw_api(vp->vpath, action, rts_table, offset,
  2717. &data0, &data1, &steer_ctrl);
  2718. exit:
  2719. return status;
  2720. }
  2721. /*
  2722. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2723. */
  2724. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2725. struct __vxge_hw_vpath_handle *vp,
  2726. enum vxge_hw_rth_algoritms algorithm,
  2727. struct vxge_hw_rth_hash_types *hash_type,
  2728. u16 bucket_size)
  2729. {
  2730. u64 data0, data1;
  2731. enum vxge_hw_status status = VXGE_HW_OK;
  2732. if (vp == NULL) {
  2733. status = VXGE_HW_ERR_INVALID_HANDLE;
  2734. goto exit;
  2735. }
  2736. status = __vxge_hw_vpath_rts_table_get(vp,
  2737. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2738. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2739. 0, &data0, &data1);
  2740. if (status != VXGE_HW_OK)
  2741. goto exit;
  2742. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2743. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2744. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2745. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2746. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2747. if (hash_type->hash_type_tcpipv4_en)
  2748. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2749. if (hash_type->hash_type_ipv4_en)
  2750. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2751. if (hash_type->hash_type_tcpipv6_en)
  2752. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2753. if (hash_type->hash_type_ipv6_en)
  2754. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2755. if (hash_type->hash_type_tcpipv6ex_en)
  2756. data0 |=
  2757. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2758. if (hash_type->hash_type_ipv6ex_en)
  2759. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2760. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2761. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2762. else
  2763. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2764. status = __vxge_hw_vpath_rts_table_set(vp,
  2765. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2766. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2767. 0, data0, 0);
  2768. exit:
  2769. return status;
  2770. }
  2771. static void
  2772. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2773. u16 flag, u8 *itable)
  2774. {
  2775. switch (flag) {
  2776. case 1:
  2777. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2778. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2779. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2780. itable[j]);
  2781. case 2:
  2782. *data0 |=
  2783. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2784. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2785. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2786. itable[j]);
  2787. case 3:
  2788. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2789. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2790. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2791. itable[j]);
  2792. case 4:
  2793. *data1 |=
  2794. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2795. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2796. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2797. itable[j]);
  2798. default:
  2799. return;
  2800. }
  2801. }
  2802. /*
  2803. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2804. */
  2805. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2806. struct __vxge_hw_vpath_handle **vpath_handles,
  2807. u32 vpath_count,
  2808. u8 *mtable,
  2809. u8 *itable,
  2810. u32 itable_size)
  2811. {
  2812. u32 i, j, action, rts_table;
  2813. u64 data0;
  2814. u64 data1;
  2815. u32 max_entries;
  2816. enum vxge_hw_status status = VXGE_HW_OK;
  2817. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2818. if (vp == NULL) {
  2819. status = VXGE_HW_ERR_INVALID_HANDLE;
  2820. goto exit;
  2821. }
  2822. max_entries = (((u32)1) << itable_size);
  2823. if (vp->vpath->hldev->config.rth_it_type
  2824. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2825. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2826. rts_table =
  2827. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2828. for (j = 0; j < max_entries; j++) {
  2829. data1 = 0;
  2830. data0 =
  2831. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2832. itable[j]);
  2833. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2834. action, rts_table, j, data0, data1);
  2835. if (status != VXGE_HW_OK)
  2836. goto exit;
  2837. }
  2838. for (j = 0; j < max_entries; j++) {
  2839. data1 = 0;
  2840. data0 =
  2841. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2842. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2843. itable[j]);
  2844. status = __vxge_hw_vpath_rts_table_set(
  2845. vpath_handles[mtable[itable[j]]], action,
  2846. rts_table, j, data0, data1);
  2847. if (status != VXGE_HW_OK)
  2848. goto exit;
  2849. }
  2850. } else {
  2851. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2852. rts_table =
  2853. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2854. for (i = 0; i < vpath_count; i++) {
  2855. for (j = 0; j < max_entries;) {
  2856. data0 = 0;
  2857. data1 = 0;
  2858. while (j < max_entries) {
  2859. if (mtable[itable[j]] != i) {
  2860. j++;
  2861. continue;
  2862. }
  2863. vxge_hw_rts_rth_data0_data1_get(j,
  2864. &data0, &data1, 1, itable);
  2865. j++;
  2866. break;
  2867. }
  2868. while (j < max_entries) {
  2869. if (mtable[itable[j]] != i) {
  2870. j++;
  2871. continue;
  2872. }
  2873. vxge_hw_rts_rth_data0_data1_get(j,
  2874. &data0, &data1, 2, itable);
  2875. j++;
  2876. break;
  2877. }
  2878. while (j < max_entries) {
  2879. if (mtable[itable[j]] != i) {
  2880. j++;
  2881. continue;
  2882. }
  2883. vxge_hw_rts_rth_data0_data1_get(j,
  2884. &data0, &data1, 3, itable);
  2885. j++;
  2886. break;
  2887. }
  2888. while (j < max_entries) {
  2889. if (mtable[itable[j]] != i) {
  2890. j++;
  2891. continue;
  2892. }
  2893. vxge_hw_rts_rth_data0_data1_get(j,
  2894. &data0, &data1, 4, itable);
  2895. j++;
  2896. break;
  2897. }
  2898. if (data0 != 0) {
  2899. status = __vxge_hw_vpath_rts_table_set(
  2900. vpath_handles[i],
  2901. action, rts_table,
  2902. 0, data0, data1);
  2903. if (status != VXGE_HW_OK)
  2904. goto exit;
  2905. }
  2906. }
  2907. }
  2908. }
  2909. exit:
  2910. return status;
  2911. }
  2912. /**
  2913. * vxge_hw_vpath_check_leak - Check for memory leak
  2914. * @ringh: Handle to the ring object used for receive
  2915. *
  2916. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2917. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2918. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2919. *
  2920. */
  2921. enum vxge_hw_status
  2922. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2923. {
  2924. enum vxge_hw_status status = VXGE_HW_OK;
  2925. u64 rxd_new_count, rxd_spat;
  2926. if (ring == NULL)
  2927. return status;
  2928. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2929. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2930. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2931. if (rxd_new_count >= rxd_spat)
  2932. status = VXGE_HW_FAIL;
  2933. return status;
  2934. }
  2935. /*
  2936. * __vxge_hw_vpath_mgmt_read
  2937. * This routine reads the vpath_mgmt registers
  2938. */
  2939. static enum vxge_hw_status
  2940. __vxge_hw_vpath_mgmt_read(
  2941. struct __vxge_hw_device *hldev,
  2942. struct __vxge_hw_virtualpath *vpath)
  2943. {
  2944. u32 i, mtu = 0, max_pyld = 0;
  2945. u64 val64;
  2946. enum vxge_hw_status status = VXGE_HW_OK;
  2947. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2948. val64 = readq(&vpath->vpmgmt_reg->
  2949. rxmac_cfg0_port_vpmgmt_clone[i]);
  2950. max_pyld =
  2951. (u32)
  2952. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2953. (val64);
  2954. if (mtu < max_pyld)
  2955. mtu = max_pyld;
  2956. }
  2957. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2958. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2959. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2960. if (val64 & vxge_mBIT(i))
  2961. vpath->vsport_number = i;
  2962. }
  2963. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2964. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2965. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2966. else
  2967. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2968. return status;
  2969. }
  2970. /*
  2971. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2972. * This routine checks the vpath_rst_in_prog register to see if
  2973. * adapter completed the reset process for the vpath
  2974. */
  2975. static enum vxge_hw_status
  2976. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2977. {
  2978. enum vxge_hw_status status;
  2979. status = __vxge_hw_device_register_poll(
  2980. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2981. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2982. 1 << (16 - vpath->vp_id)),
  2983. vpath->hldev->config.device_poll_millis);
  2984. return status;
  2985. }
  2986. /*
  2987. * __vxge_hw_vpath_reset
  2988. * This routine resets the vpath on the device
  2989. */
  2990. static enum vxge_hw_status
  2991. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2992. {
  2993. u64 val64;
  2994. enum vxge_hw_status status = VXGE_HW_OK;
  2995. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2996. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2997. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2998. return status;
  2999. }
  3000. /*
  3001. * __vxge_hw_vpath_sw_reset
  3002. * This routine resets the vpath structures
  3003. */
  3004. static enum vxge_hw_status
  3005. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  3006. {
  3007. enum vxge_hw_status status = VXGE_HW_OK;
  3008. struct __vxge_hw_virtualpath *vpath;
  3009. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  3010. if (vpath->ringh) {
  3011. status = __vxge_hw_ring_reset(vpath->ringh);
  3012. if (status != VXGE_HW_OK)
  3013. goto exit;
  3014. }
  3015. if (vpath->fifoh)
  3016. status = __vxge_hw_fifo_reset(vpath->fifoh);
  3017. exit:
  3018. return status;
  3019. }
  3020. /*
  3021. * __vxge_hw_vpath_prc_configure
  3022. * This routine configures the prc registers of virtual path using the config
  3023. * passed
  3024. */
  3025. static void
  3026. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3027. {
  3028. u64 val64;
  3029. struct __vxge_hw_virtualpath *vpath;
  3030. struct vxge_hw_vp_config *vp_config;
  3031. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3032. vpath = &hldev->virtual_paths[vp_id];
  3033. vp_reg = vpath->vp_reg;
  3034. vp_config = vpath->vp_config;
  3035. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  3036. return;
  3037. val64 = readq(&vp_reg->prc_cfg1);
  3038. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  3039. writeq(val64, &vp_reg->prc_cfg1);
  3040. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3041. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  3042. writeq(val64, &vpath->vp_reg->prc_cfg6);
  3043. val64 = readq(&vp_reg->prc_cfg7);
  3044. if (vpath->vp_config->ring.scatter_mode !=
  3045. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  3046. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  3047. switch (vpath->vp_config->ring.scatter_mode) {
  3048. case VXGE_HW_RING_SCATTER_MODE_A:
  3049. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3050. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  3051. break;
  3052. case VXGE_HW_RING_SCATTER_MODE_B:
  3053. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3054. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  3055. break;
  3056. case VXGE_HW_RING_SCATTER_MODE_C:
  3057. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3058. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3059. break;
  3060. }
  3061. }
  3062. writeq(val64, &vp_reg->prc_cfg7);
  3063. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3064. __vxge_hw_ring_first_block_address_get(
  3065. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3066. val64 = readq(&vp_reg->prc_cfg4);
  3067. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3068. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3069. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3070. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3071. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3072. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3073. else
  3074. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3075. writeq(val64, &vp_reg->prc_cfg4);
  3076. }
  3077. /*
  3078. * __vxge_hw_vpath_kdfc_configure
  3079. * This routine configures the kdfc registers of virtual path using the
  3080. * config passed
  3081. */
  3082. static enum vxge_hw_status
  3083. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3084. {
  3085. u64 val64;
  3086. u64 vpath_stride;
  3087. enum vxge_hw_status status = VXGE_HW_OK;
  3088. struct __vxge_hw_virtualpath *vpath;
  3089. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3090. vpath = &hldev->virtual_paths[vp_id];
  3091. vp_reg = vpath->vp_reg;
  3092. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3093. if (status != VXGE_HW_OK)
  3094. goto exit;
  3095. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3096. vpath->max_kdfc_db =
  3097. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3098. val64+1)/2;
  3099. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3100. vpath->max_nofl_db = vpath->max_kdfc_db;
  3101. if (vpath->max_nofl_db <
  3102. ((vpath->vp_config->fifo.memblock_size /
  3103. (vpath->vp_config->fifo.max_frags *
  3104. sizeof(struct vxge_hw_fifo_txd))) *
  3105. vpath->vp_config->fifo.fifo_blocks)) {
  3106. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3107. }
  3108. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3109. (vpath->max_nofl_db*2)-1);
  3110. }
  3111. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3112. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3113. &vp_reg->kdfc_fifo_trpl_ctrl);
  3114. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3115. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3116. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3117. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3118. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3119. #ifndef __BIG_ENDIAN
  3120. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3121. #endif
  3122. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3123. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3124. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3125. wmb();
  3126. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3127. vpath->nofl_db =
  3128. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3129. (hldev->kdfc + (vp_id *
  3130. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3131. vpath_stride)));
  3132. exit:
  3133. return status;
  3134. }
  3135. /*
  3136. * __vxge_hw_vpath_mac_configure
  3137. * This routine configures the mac of virtual path using the config passed
  3138. */
  3139. static enum vxge_hw_status
  3140. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3141. {
  3142. u64 val64;
  3143. enum vxge_hw_status status = VXGE_HW_OK;
  3144. struct __vxge_hw_virtualpath *vpath;
  3145. struct vxge_hw_vp_config *vp_config;
  3146. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3147. vpath = &hldev->virtual_paths[vp_id];
  3148. vp_reg = vpath->vp_reg;
  3149. vp_config = vpath->vp_config;
  3150. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3151. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3152. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3153. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3154. if (vp_config->rpa_strip_vlan_tag !=
  3155. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3156. if (vp_config->rpa_strip_vlan_tag)
  3157. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3158. else
  3159. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3160. }
  3161. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3162. val64 = readq(&vp_reg->rxmac_vcfg0);
  3163. if (vp_config->mtu !=
  3164. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3165. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3166. if ((vp_config->mtu +
  3167. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3168. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3169. vp_config->mtu +
  3170. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3171. else
  3172. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3173. vpath->max_mtu);
  3174. }
  3175. writeq(val64, &vp_reg->rxmac_vcfg0);
  3176. val64 = readq(&vp_reg->rxmac_vcfg1);
  3177. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3178. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3179. if (hldev->config.rth_it_type ==
  3180. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3181. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3182. 0x2) |
  3183. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3184. }
  3185. writeq(val64, &vp_reg->rxmac_vcfg1);
  3186. }
  3187. return status;
  3188. }
  3189. /*
  3190. * __vxge_hw_vpath_tim_configure
  3191. * This routine configures the tim registers of virtual path using the config
  3192. * passed
  3193. */
  3194. static enum vxge_hw_status
  3195. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3196. {
  3197. u64 val64;
  3198. enum vxge_hw_status status = VXGE_HW_OK;
  3199. struct __vxge_hw_virtualpath *vpath;
  3200. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3201. struct vxge_hw_vp_config *config;
  3202. vpath = &hldev->virtual_paths[vp_id];
  3203. vp_reg = vpath->vp_reg;
  3204. config = vpath->vp_config;
  3205. writeq((u64)0, &vp_reg->tim_dest_addr);
  3206. writeq((u64)0, &vp_reg->tim_vpath_map);
  3207. writeq((u64)0, &vp_reg->tim_bitmap);
  3208. writeq((u64)0, &vp_reg->tim_remap);
  3209. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3210. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3211. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3212. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3213. val64 = readq(&vp_reg->tim_pci_cfg);
  3214. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3215. writeq(val64, &vp_reg->tim_pci_cfg);
  3216. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3217. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3218. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3219. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3220. 0x3ffffff);
  3221. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3222. config->tti.btimer_val);
  3223. }
  3224. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3225. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3226. if (config->tti.timer_ac_en)
  3227. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3228. else
  3229. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3230. }
  3231. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3232. if (config->tti.timer_ci_en)
  3233. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3234. else
  3235. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3236. }
  3237. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3238. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3239. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3240. config->tti.urange_a);
  3241. }
  3242. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3243. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3244. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3245. config->tti.urange_b);
  3246. }
  3247. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3248. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3249. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3250. config->tti.urange_c);
  3251. }
  3252. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3253. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3254. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3255. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3256. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3257. config->tti.uec_a);
  3258. }
  3259. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3260. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3261. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3262. config->tti.uec_b);
  3263. }
  3264. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3265. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3266. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3267. config->tti.uec_c);
  3268. }
  3269. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3270. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3271. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3272. config->tti.uec_d);
  3273. }
  3274. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3275. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3276. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3277. if (config->tti.timer_ri_en)
  3278. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3279. else
  3280. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3281. }
  3282. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3283. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3284. 0x3ffffff);
  3285. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3286. config->tti.rtimer_val);
  3287. }
  3288. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3289. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3290. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3291. config->tti.util_sel);
  3292. }
  3293. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3294. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3295. 0x3ffffff);
  3296. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3297. config->tti.ltimer_val);
  3298. }
  3299. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3300. }
  3301. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3302. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3303. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3304. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3305. 0x3ffffff);
  3306. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3307. config->rti.btimer_val);
  3308. }
  3309. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3310. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3311. if (config->rti.timer_ac_en)
  3312. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3313. else
  3314. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3315. }
  3316. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3317. if (config->rti.timer_ci_en)
  3318. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3319. else
  3320. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3321. }
  3322. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3323. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3324. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3325. config->rti.urange_a);
  3326. }
  3327. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3328. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3329. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3330. config->rti.urange_b);
  3331. }
  3332. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3333. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3334. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3335. config->rti.urange_c);
  3336. }
  3337. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3338. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3339. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3340. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3341. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3342. config->rti.uec_a);
  3343. }
  3344. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3345. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3346. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3347. config->rti.uec_b);
  3348. }
  3349. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3350. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3351. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3352. config->rti.uec_c);
  3353. }
  3354. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3355. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3356. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3357. config->rti.uec_d);
  3358. }
  3359. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3360. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3361. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3362. if (config->rti.timer_ri_en)
  3363. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3364. else
  3365. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3366. }
  3367. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3368. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3369. 0x3ffffff);
  3370. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3371. config->rti.rtimer_val);
  3372. }
  3373. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3374. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3375. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3376. config->rti.util_sel);
  3377. }
  3378. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3379. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3380. 0x3ffffff);
  3381. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3382. config->rti.ltimer_val);
  3383. }
  3384. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3385. }
  3386. val64 = 0;
  3387. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3388. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3389. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3390. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3391. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3392. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3393. return status;
  3394. }
  3395. void
  3396. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3397. {
  3398. struct __vxge_hw_virtualpath *vpath;
  3399. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3400. struct vxge_hw_vp_config *config;
  3401. u64 val64;
  3402. vpath = &hldev->virtual_paths[vp_id];
  3403. vp_reg = vpath->vp_reg;
  3404. config = vpath->vp_config;
  3405. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3406. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3407. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3408. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3409. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3410. writeq(val64,
  3411. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3412. }
  3413. }
  3414. }
  3415. /*
  3416. * __vxge_hw_vpath_initialize
  3417. * This routine is the final phase of init which initializes the
  3418. * registers of the vpath using the configuration passed.
  3419. */
  3420. static enum vxge_hw_status
  3421. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3422. {
  3423. u64 val64;
  3424. u32 val32;
  3425. enum vxge_hw_status status = VXGE_HW_OK;
  3426. struct __vxge_hw_virtualpath *vpath;
  3427. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3428. vpath = &hldev->virtual_paths[vp_id];
  3429. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3430. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3431. goto exit;
  3432. }
  3433. vp_reg = vpath->vp_reg;
  3434. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3435. if (status != VXGE_HW_OK)
  3436. goto exit;
  3437. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3438. if (status != VXGE_HW_OK)
  3439. goto exit;
  3440. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3441. if (status != VXGE_HW_OK)
  3442. goto exit;
  3443. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3444. if (status != VXGE_HW_OK)
  3445. goto exit;
  3446. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3447. /* Get MRRS value from device control */
  3448. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3449. if (status == VXGE_HW_OK) {
  3450. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3451. val64 &=
  3452. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3453. val64 |=
  3454. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3455. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3456. }
  3457. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3458. val64 |=
  3459. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3460. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3461. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3462. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3463. exit:
  3464. return status;
  3465. }
  3466. /*
  3467. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3468. * This routine is the initial phase of init which resets the vpath and
  3469. * initializes the software support structures.
  3470. */
  3471. static enum vxge_hw_status
  3472. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3473. struct vxge_hw_vp_config *config)
  3474. {
  3475. struct __vxge_hw_virtualpath *vpath;
  3476. enum vxge_hw_status status = VXGE_HW_OK;
  3477. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3478. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3479. goto exit;
  3480. }
  3481. vpath = &hldev->virtual_paths[vp_id];
  3482. spin_lock_init(&hldev->virtual_paths[vp_id].lock);
  3483. vpath->vp_id = vp_id;
  3484. vpath->vp_open = VXGE_HW_VP_OPEN;
  3485. vpath->hldev = hldev;
  3486. vpath->vp_config = config;
  3487. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3488. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3489. __vxge_hw_vpath_reset(hldev, vp_id);
  3490. status = __vxge_hw_vpath_reset_check(vpath);
  3491. if (status != VXGE_HW_OK) {
  3492. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3493. goto exit;
  3494. }
  3495. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3496. if (status != VXGE_HW_OK) {
  3497. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3498. goto exit;
  3499. }
  3500. INIT_LIST_HEAD(&vpath->vpath_handles);
  3501. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3502. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3503. hldev->tim_int_mask1, vp_id);
  3504. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3505. if (status != VXGE_HW_OK)
  3506. __vxge_hw_vp_terminate(hldev, vp_id);
  3507. exit:
  3508. return status;
  3509. }
  3510. /*
  3511. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3512. * This routine closes all channels it opened and freeup memory
  3513. */
  3514. static void
  3515. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3516. {
  3517. struct __vxge_hw_virtualpath *vpath;
  3518. vpath = &hldev->virtual_paths[vp_id];
  3519. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3520. goto exit;
  3521. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3522. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3523. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3524. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3525. exit:
  3526. return;
  3527. }
  3528. /*
  3529. * vxge_hw_vpath_mtu_set - Set MTU.
  3530. * Set new MTU value. Example, to use jumbo frames:
  3531. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3532. */
  3533. enum vxge_hw_status
  3534. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3535. {
  3536. u64 val64;
  3537. enum vxge_hw_status status = VXGE_HW_OK;
  3538. struct __vxge_hw_virtualpath *vpath;
  3539. if (vp == NULL) {
  3540. status = VXGE_HW_ERR_INVALID_HANDLE;
  3541. goto exit;
  3542. }
  3543. vpath = vp->vpath;
  3544. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3545. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3546. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3547. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3548. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3549. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3550. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3551. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3552. exit:
  3553. return status;
  3554. }
  3555. /*
  3556. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3557. * This function is used to open access to virtual path of an
  3558. * adapter for offload, GRO operations. This function returns
  3559. * synchronously.
  3560. */
  3561. enum vxge_hw_status
  3562. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3563. struct vxge_hw_vpath_attr *attr,
  3564. struct __vxge_hw_vpath_handle **vpath_handle)
  3565. {
  3566. struct __vxge_hw_virtualpath *vpath;
  3567. struct __vxge_hw_vpath_handle *vp;
  3568. enum vxge_hw_status status;
  3569. vpath = &hldev->virtual_paths[attr->vp_id];
  3570. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3571. status = VXGE_HW_ERR_INVALID_STATE;
  3572. goto vpath_open_exit1;
  3573. }
  3574. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3575. &hldev->config.vp_config[attr->vp_id]);
  3576. if (status != VXGE_HW_OK)
  3577. goto vpath_open_exit1;
  3578. vp = (struct __vxge_hw_vpath_handle *)
  3579. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3580. if (vp == NULL) {
  3581. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3582. goto vpath_open_exit2;
  3583. }
  3584. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3585. vp->vpath = vpath;
  3586. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3587. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3588. if (status != VXGE_HW_OK)
  3589. goto vpath_open_exit6;
  3590. }
  3591. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3592. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3593. if (status != VXGE_HW_OK)
  3594. goto vpath_open_exit7;
  3595. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3596. }
  3597. vpath->fifoh->tx_intr_num =
  3598. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3599. VXGE_HW_VPATH_INTR_TX;
  3600. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3601. VXGE_HW_BLOCK_SIZE);
  3602. if (vpath->stats_block == NULL) {
  3603. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3604. goto vpath_open_exit8;
  3605. }
  3606. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3607. stats_block->memblock;
  3608. memset(vpath->hw_stats, 0,
  3609. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3610. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3611. vpath->hw_stats;
  3612. vpath->hw_stats_sav =
  3613. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3614. memset(vpath->hw_stats_sav, 0,
  3615. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3616. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3617. status = vxge_hw_vpath_stats_enable(vp);
  3618. if (status != VXGE_HW_OK)
  3619. goto vpath_open_exit8;
  3620. list_add(&vp->item, &vpath->vpath_handles);
  3621. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3622. *vpath_handle = vp;
  3623. attr->fifo_attr.userdata = vpath->fifoh;
  3624. attr->ring_attr.userdata = vpath->ringh;
  3625. return VXGE_HW_OK;
  3626. vpath_open_exit8:
  3627. if (vpath->ringh != NULL)
  3628. __vxge_hw_ring_delete(vp);
  3629. vpath_open_exit7:
  3630. if (vpath->fifoh != NULL)
  3631. __vxge_hw_fifo_delete(vp);
  3632. vpath_open_exit6:
  3633. vfree(vp);
  3634. vpath_open_exit2:
  3635. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3636. vpath_open_exit1:
  3637. return status;
  3638. }
  3639. /**
  3640. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3641. * (vpath) open
  3642. * @vp: Handle got from previous vpath open
  3643. *
  3644. * This function is used to close access to virtual path opened
  3645. * earlier.
  3646. */
  3647. void
  3648. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3649. {
  3650. struct __vxge_hw_virtualpath *vpath = NULL;
  3651. u64 new_count, val64, val164;
  3652. struct __vxge_hw_ring *ring;
  3653. vpath = vp->vpath;
  3654. ring = vpath->ringh;
  3655. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3656. new_count &= 0x1fff;
  3657. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3658. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3659. &vpath->vp_reg->prc_rxd_doorbell);
  3660. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3661. val164 /= 2;
  3662. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3663. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3664. val64 &= 0x1ff;
  3665. /*
  3666. * Each RxD is of 4 qwords
  3667. */
  3668. new_count -= (val64 + 1);
  3669. val64 = min(val164, new_count) / 4;
  3670. ring->rxds_limit = min(ring->rxds_limit, val64);
  3671. if (ring->rxds_limit < 4)
  3672. ring->rxds_limit = 4;
  3673. }
  3674. /*
  3675. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3676. * This function is used to close access to virtual path opened
  3677. * earlier.
  3678. */
  3679. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3680. {
  3681. struct __vxge_hw_virtualpath *vpath = NULL;
  3682. struct __vxge_hw_device *devh = NULL;
  3683. u32 vp_id = vp->vpath->vp_id;
  3684. u32 is_empty = TRUE;
  3685. enum vxge_hw_status status = VXGE_HW_OK;
  3686. vpath = vp->vpath;
  3687. devh = vpath->hldev;
  3688. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3689. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3690. goto vpath_close_exit;
  3691. }
  3692. list_del(&vp->item);
  3693. if (!list_empty(&vpath->vpath_handles)) {
  3694. list_add(&vp->item, &vpath->vpath_handles);
  3695. is_empty = FALSE;
  3696. }
  3697. if (!is_empty) {
  3698. status = VXGE_HW_FAIL;
  3699. goto vpath_close_exit;
  3700. }
  3701. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3702. if (vpath->ringh != NULL)
  3703. __vxge_hw_ring_delete(vp);
  3704. if (vpath->fifoh != NULL)
  3705. __vxge_hw_fifo_delete(vp);
  3706. if (vpath->stats_block != NULL)
  3707. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3708. vfree(vp);
  3709. __vxge_hw_vp_terminate(devh, vp_id);
  3710. spin_lock(&vpath->lock);
  3711. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3712. spin_unlock(&vpath->lock);
  3713. vpath_close_exit:
  3714. return status;
  3715. }
  3716. /*
  3717. * vxge_hw_vpath_reset - Resets vpath
  3718. * This function is used to request a reset of vpath
  3719. */
  3720. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3721. {
  3722. enum vxge_hw_status status;
  3723. u32 vp_id;
  3724. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3725. vp_id = vpath->vp_id;
  3726. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3727. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3728. goto exit;
  3729. }
  3730. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3731. if (status == VXGE_HW_OK)
  3732. vpath->sw_stats->soft_reset_cnt++;
  3733. exit:
  3734. return status;
  3735. }
  3736. /*
  3737. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3738. * This function poll's for the vpath reset completion and re initializes
  3739. * the vpath.
  3740. */
  3741. enum vxge_hw_status
  3742. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3743. {
  3744. struct __vxge_hw_virtualpath *vpath = NULL;
  3745. enum vxge_hw_status status;
  3746. struct __vxge_hw_device *hldev;
  3747. u32 vp_id;
  3748. vp_id = vp->vpath->vp_id;
  3749. vpath = vp->vpath;
  3750. hldev = vpath->hldev;
  3751. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3752. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3753. goto exit;
  3754. }
  3755. status = __vxge_hw_vpath_reset_check(vpath);
  3756. if (status != VXGE_HW_OK)
  3757. goto exit;
  3758. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3759. if (status != VXGE_HW_OK)
  3760. goto exit;
  3761. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3762. if (status != VXGE_HW_OK)
  3763. goto exit;
  3764. if (vpath->ringh != NULL)
  3765. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3766. memset(vpath->hw_stats, 0,
  3767. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3768. memset(vpath->hw_stats_sav, 0,
  3769. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3770. writeq(vpath->stats_block->dma_addr,
  3771. &vpath->vp_reg->stats_cfg);
  3772. status = vxge_hw_vpath_stats_enable(vp);
  3773. exit:
  3774. return status;
  3775. }
  3776. /*
  3777. * vxge_hw_vpath_enable - Enable vpath.
  3778. * This routine clears the vpath reset thereby enabling a vpath
  3779. * to start forwarding frames and generating interrupts.
  3780. */
  3781. void
  3782. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3783. {
  3784. struct __vxge_hw_device *hldev;
  3785. u64 val64;
  3786. hldev = vp->vpath->hldev;
  3787. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3788. 1 << (16 - vp->vpath->vp_id));
  3789. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3790. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3791. }
  3792. /*
  3793. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3794. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3795. * the adapter to update stats into the host memory
  3796. */
  3797. static enum vxge_hw_status
  3798. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3799. {
  3800. enum vxge_hw_status status = VXGE_HW_OK;
  3801. struct __vxge_hw_virtualpath *vpath;
  3802. vpath = vp->vpath;
  3803. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3804. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3805. goto exit;
  3806. }
  3807. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3808. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3809. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3810. exit:
  3811. return status;
  3812. }
  3813. /*
  3814. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3815. * and offset and perform an operation
  3816. */
  3817. static enum vxge_hw_status
  3818. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3819. u32 operation, u32 offset, u64 *stat)
  3820. {
  3821. u64 val64;
  3822. enum vxge_hw_status status = VXGE_HW_OK;
  3823. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3824. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3825. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3826. goto vpath_stats_access_exit;
  3827. }
  3828. vp_reg = vpath->vp_reg;
  3829. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3830. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3831. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3832. status = __vxge_hw_pio_mem_write64(val64,
  3833. &vp_reg->xmac_stats_access_cmd,
  3834. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3835. vpath->hldev->config.device_poll_millis);
  3836. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3837. *stat = readq(&vp_reg->xmac_stats_access_data);
  3838. else
  3839. *stat = 0;
  3840. vpath_stats_access_exit:
  3841. return status;
  3842. }
  3843. /*
  3844. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3845. */
  3846. static enum vxge_hw_status
  3847. __vxge_hw_vpath_xmac_tx_stats_get(
  3848. struct __vxge_hw_virtualpath *vpath,
  3849. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3850. {
  3851. u64 *val64;
  3852. int i;
  3853. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3854. enum vxge_hw_status status = VXGE_HW_OK;
  3855. val64 = (u64 *) vpath_tx_stats;
  3856. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3857. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3858. goto exit;
  3859. }
  3860. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3861. status = __vxge_hw_vpath_stats_access(vpath,
  3862. VXGE_HW_STATS_OP_READ,
  3863. offset, val64);
  3864. if (status != VXGE_HW_OK)
  3865. goto exit;
  3866. offset++;
  3867. val64++;
  3868. }
  3869. exit:
  3870. return status;
  3871. }
  3872. /*
  3873. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3874. */
  3875. static enum vxge_hw_status
  3876. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3877. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3878. {
  3879. u64 *val64;
  3880. enum vxge_hw_status status = VXGE_HW_OK;
  3881. int i;
  3882. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3883. val64 = (u64 *) vpath_rx_stats;
  3884. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3885. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3886. goto exit;
  3887. }
  3888. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3889. status = __vxge_hw_vpath_stats_access(vpath,
  3890. VXGE_HW_STATS_OP_READ,
  3891. offset >> 3, val64);
  3892. if (status != VXGE_HW_OK)
  3893. goto exit;
  3894. offset += 8;
  3895. val64++;
  3896. }
  3897. exit:
  3898. return status;
  3899. }
  3900. /*
  3901. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3902. */
  3903. static enum vxge_hw_status
  3904. __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
  3905. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3906. {
  3907. u64 val64;
  3908. enum vxge_hw_status status = VXGE_HW_OK;
  3909. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3910. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3911. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3912. goto exit;
  3913. }
  3914. vp_reg = vpath->vp_reg;
  3915. val64 = readq(&vp_reg->vpath_debug_stats0);
  3916. hw_stats->ini_num_mwr_sent =
  3917. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3918. val64 = readq(&vp_reg->vpath_debug_stats1);
  3919. hw_stats->ini_num_mrd_sent =
  3920. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3921. val64 = readq(&vp_reg->vpath_debug_stats2);
  3922. hw_stats->ini_num_cpl_rcvd =
  3923. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3924. val64 = readq(&vp_reg->vpath_debug_stats3);
  3925. hw_stats->ini_num_mwr_byte_sent =
  3926. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3927. val64 = readq(&vp_reg->vpath_debug_stats4);
  3928. hw_stats->ini_num_cpl_byte_rcvd =
  3929. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3930. val64 = readq(&vp_reg->vpath_debug_stats5);
  3931. hw_stats->wrcrdtarb_xoff =
  3932. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3933. val64 = readq(&vp_reg->vpath_debug_stats6);
  3934. hw_stats->rdcrdtarb_xoff =
  3935. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3936. val64 = readq(&vp_reg->vpath_genstats_count01);
  3937. hw_stats->vpath_genstats_count0 =
  3938. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3939. val64);
  3940. val64 = readq(&vp_reg->vpath_genstats_count01);
  3941. hw_stats->vpath_genstats_count1 =
  3942. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3943. val64);
  3944. val64 = readq(&vp_reg->vpath_genstats_count23);
  3945. hw_stats->vpath_genstats_count2 =
  3946. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3947. val64);
  3948. val64 = readq(&vp_reg->vpath_genstats_count01);
  3949. hw_stats->vpath_genstats_count3 =
  3950. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3951. val64);
  3952. val64 = readq(&vp_reg->vpath_genstats_count4);
  3953. hw_stats->vpath_genstats_count4 =
  3954. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3955. val64);
  3956. val64 = readq(&vp_reg->vpath_genstats_count5);
  3957. hw_stats->vpath_genstats_count5 =
  3958. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3959. val64);
  3960. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3961. if (status != VXGE_HW_OK)
  3962. goto exit;
  3963. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3964. if (status != VXGE_HW_OK)
  3965. goto exit;
  3966. VXGE_HW_VPATH_STATS_PIO_READ(
  3967. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3968. hw_stats->prog_event_vnum0 =
  3969. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3970. hw_stats->prog_event_vnum1 =
  3971. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3972. VXGE_HW_VPATH_STATS_PIO_READ(
  3973. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3974. hw_stats->prog_event_vnum2 =
  3975. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3976. hw_stats->prog_event_vnum3 =
  3977. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3978. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3979. hw_stats->rx_multi_cast_frame_discard =
  3980. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3981. val64 = readq(&vp_reg->rx_frm_transferred);
  3982. hw_stats->rx_frm_transferred =
  3983. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3984. val64 = readq(&vp_reg->rxd_returned);
  3985. hw_stats->rxd_returned =
  3986. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3987. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3988. hw_stats->rx_mpa_len_fail_frms =
  3989. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3990. hw_stats->rx_mpa_mrk_fail_frms =
  3991. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3992. hw_stats->rx_mpa_crc_fail_frms =
  3993. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3994. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3995. hw_stats->rx_permitted_frms =
  3996. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3997. hw_stats->rx_vp_reset_discarded_frms =
  3998. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3999. hw_stats->rx_wol_frms =
  4000. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  4001. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  4002. hw_stats->tx_vp_reset_discarded_frms =
  4003. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  4004. val64);
  4005. exit:
  4006. return status;
  4007. }
  4008. static void vxge_os_dma_malloc_async(struct pci_dev *pdev, void *devh,
  4009. unsigned long size)
  4010. {
  4011. gfp_t flags;
  4012. void *vaddr;
  4013. if (in_interrupt())
  4014. flags = GFP_ATOMIC | GFP_DMA;
  4015. else
  4016. flags = GFP_KERNEL | GFP_DMA;
  4017. vaddr = kmalloc((size), flags);
  4018. vxge_hw_blockpool_block_add(devh, vaddr, size, pdev, pdev);
  4019. }
  4020. static void vxge_os_dma_free(struct pci_dev *pdev, const void *vaddr,
  4021. struct pci_dev **p_dma_acch)
  4022. {
  4023. unsigned long misaligned = *(unsigned long *)p_dma_acch;
  4024. u8 *tmp = (u8 *)vaddr;
  4025. tmp -= misaligned;
  4026. kfree((void *)tmp);
  4027. }
  4028. /*
  4029. * __vxge_hw_blockpool_create - Create block pool
  4030. */
  4031. enum vxge_hw_status
  4032. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  4033. struct __vxge_hw_blockpool *blockpool,
  4034. u32 pool_size,
  4035. u32 pool_max)
  4036. {
  4037. u32 i;
  4038. struct __vxge_hw_blockpool_entry *entry = NULL;
  4039. void *memblock;
  4040. dma_addr_t dma_addr;
  4041. struct pci_dev *dma_handle;
  4042. struct pci_dev *acc_handle;
  4043. enum vxge_hw_status status = VXGE_HW_OK;
  4044. if (blockpool == NULL) {
  4045. status = VXGE_HW_FAIL;
  4046. goto blockpool_create_exit;
  4047. }
  4048. blockpool->hldev = hldev;
  4049. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  4050. blockpool->pool_size = 0;
  4051. blockpool->pool_max = pool_max;
  4052. blockpool->req_out = 0;
  4053. INIT_LIST_HEAD(&blockpool->free_block_list);
  4054. INIT_LIST_HEAD(&blockpool->free_entry_list);
  4055. for (i = 0; i < pool_size + pool_max; i++) {
  4056. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4057. GFP_KERNEL);
  4058. if (entry == NULL) {
  4059. __vxge_hw_blockpool_destroy(blockpool);
  4060. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4061. goto blockpool_create_exit;
  4062. }
  4063. list_add(&entry->item, &blockpool->free_entry_list);
  4064. }
  4065. for (i = 0; i < pool_size; i++) {
  4066. memblock = vxge_os_dma_malloc(
  4067. hldev->pdev,
  4068. VXGE_HW_BLOCK_SIZE,
  4069. &dma_handle,
  4070. &acc_handle);
  4071. if (memblock == NULL) {
  4072. __vxge_hw_blockpool_destroy(blockpool);
  4073. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4074. goto blockpool_create_exit;
  4075. }
  4076. dma_addr = pci_map_single(hldev->pdev, memblock,
  4077. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  4078. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  4079. dma_addr))) {
  4080. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  4081. __vxge_hw_blockpool_destroy(blockpool);
  4082. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4083. goto blockpool_create_exit;
  4084. }
  4085. if (!list_empty(&blockpool->free_entry_list))
  4086. entry = (struct __vxge_hw_blockpool_entry *)
  4087. list_first_entry(&blockpool->free_entry_list,
  4088. struct __vxge_hw_blockpool_entry,
  4089. item);
  4090. if (entry == NULL)
  4091. entry =
  4092. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4093. GFP_KERNEL);
  4094. if (entry != NULL) {
  4095. list_del(&entry->item);
  4096. entry->length = VXGE_HW_BLOCK_SIZE;
  4097. entry->memblock = memblock;
  4098. entry->dma_addr = dma_addr;
  4099. entry->acc_handle = acc_handle;
  4100. entry->dma_handle = dma_handle;
  4101. list_add(&entry->item,
  4102. &blockpool->free_block_list);
  4103. blockpool->pool_size++;
  4104. } else {
  4105. __vxge_hw_blockpool_destroy(blockpool);
  4106. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4107. goto blockpool_create_exit;
  4108. }
  4109. }
  4110. blockpool_create_exit:
  4111. return status;
  4112. }
  4113. /*
  4114. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4115. */
  4116. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4117. {
  4118. struct __vxge_hw_device *hldev;
  4119. struct list_head *p, *n;
  4120. u16 ret;
  4121. if (blockpool == NULL) {
  4122. ret = 1;
  4123. goto exit;
  4124. }
  4125. hldev = blockpool->hldev;
  4126. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4127. pci_unmap_single(hldev->pdev,
  4128. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4129. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4130. PCI_DMA_BIDIRECTIONAL);
  4131. vxge_os_dma_free(hldev->pdev,
  4132. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4133. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4134. list_del(
  4135. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4136. kfree(p);
  4137. blockpool->pool_size--;
  4138. }
  4139. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4140. list_del(
  4141. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4142. kfree((void *)p);
  4143. }
  4144. ret = 0;
  4145. exit:
  4146. return;
  4147. }
  4148. /*
  4149. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4150. */
  4151. static
  4152. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4153. {
  4154. u32 nreq = 0, i;
  4155. if ((blockpool->pool_size + blockpool->req_out) <
  4156. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4157. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4158. blockpool->req_out += nreq;
  4159. }
  4160. for (i = 0; i < nreq; i++)
  4161. vxge_os_dma_malloc_async(
  4162. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4163. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4164. }
  4165. /*
  4166. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4167. */
  4168. static
  4169. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4170. {
  4171. struct list_head *p, *n;
  4172. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4173. if (blockpool->pool_size < blockpool->pool_max)
  4174. break;
  4175. pci_unmap_single(
  4176. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4177. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4178. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4179. PCI_DMA_BIDIRECTIONAL);
  4180. vxge_os_dma_free(
  4181. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4182. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4183. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4184. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4185. list_add(p, &blockpool->free_entry_list);
  4186. blockpool->pool_size--;
  4187. }
  4188. }
  4189. /*
  4190. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4191. * Adds a block to block pool
  4192. */
  4193. static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
  4194. void *block_addr,
  4195. u32 length,
  4196. struct pci_dev *dma_h,
  4197. struct pci_dev *acc_handle)
  4198. {
  4199. struct __vxge_hw_blockpool *blockpool;
  4200. struct __vxge_hw_blockpool_entry *entry = NULL;
  4201. dma_addr_t dma_addr;
  4202. enum vxge_hw_status status = VXGE_HW_OK;
  4203. u32 req_out;
  4204. blockpool = &devh->block_pool;
  4205. if (block_addr == NULL) {
  4206. blockpool->req_out--;
  4207. status = VXGE_HW_FAIL;
  4208. goto exit;
  4209. }
  4210. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4211. PCI_DMA_BIDIRECTIONAL);
  4212. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4213. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4214. blockpool->req_out--;
  4215. status = VXGE_HW_FAIL;
  4216. goto exit;
  4217. }
  4218. if (!list_empty(&blockpool->free_entry_list))
  4219. entry = (struct __vxge_hw_blockpool_entry *)
  4220. list_first_entry(&blockpool->free_entry_list,
  4221. struct __vxge_hw_blockpool_entry,
  4222. item);
  4223. if (entry == NULL)
  4224. entry = (struct __vxge_hw_blockpool_entry *)
  4225. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4226. else
  4227. list_del(&entry->item);
  4228. if (entry != NULL) {
  4229. entry->length = length;
  4230. entry->memblock = block_addr;
  4231. entry->dma_addr = dma_addr;
  4232. entry->acc_handle = acc_handle;
  4233. entry->dma_handle = dma_h;
  4234. list_add(&entry->item, &blockpool->free_block_list);
  4235. blockpool->pool_size++;
  4236. status = VXGE_HW_OK;
  4237. } else
  4238. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4239. blockpool->req_out--;
  4240. req_out = blockpool->req_out;
  4241. exit:
  4242. return;
  4243. }
  4244. /*
  4245. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4246. * Allocates a block of memory of given size, either from block pool
  4247. * or by calling vxge_os_dma_malloc()
  4248. */
  4249. void *
  4250. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4251. struct vxge_hw_mempool_dma *dma_object)
  4252. {
  4253. struct __vxge_hw_blockpool_entry *entry = NULL;
  4254. struct __vxge_hw_blockpool *blockpool;
  4255. void *memblock = NULL;
  4256. enum vxge_hw_status status = VXGE_HW_OK;
  4257. blockpool = &devh->block_pool;
  4258. if (size != blockpool->block_size) {
  4259. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4260. &dma_object->handle,
  4261. &dma_object->acc_handle);
  4262. if (memblock == NULL) {
  4263. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4264. goto exit;
  4265. }
  4266. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4267. PCI_DMA_BIDIRECTIONAL);
  4268. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4269. dma_object->addr))) {
  4270. vxge_os_dma_free(devh->pdev, memblock,
  4271. &dma_object->acc_handle);
  4272. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4273. goto exit;
  4274. }
  4275. } else {
  4276. if (!list_empty(&blockpool->free_block_list))
  4277. entry = (struct __vxge_hw_blockpool_entry *)
  4278. list_first_entry(&blockpool->free_block_list,
  4279. struct __vxge_hw_blockpool_entry,
  4280. item);
  4281. if (entry != NULL) {
  4282. list_del(&entry->item);
  4283. dma_object->addr = entry->dma_addr;
  4284. dma_object->handle = entry->dma_handle;
  4285. dma_object->acc_handle = entry->acc_handle;
  4286. memblock = entry->memblock;
  4287. list_add(&entry->item,
  4288. &blockpool->free_entry_list);
  4289. blockpool->pool_size--;
  4290. }
  4291. if (memblock != NULL)
  4292. __vxge_hw_blockpool_blocks_add(blockpool);
  4293. }
  4294. exit:
  4295. return memblock;
  4296. }
  4297. /*
  4298. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4299. __vxge_hw_blockpool_malloc
  4300. */
  4301. void
  4302. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4303. void *memblock, u32 size,
  4304. struct vxge_hw_mempool_dma *dma_object)
  4305. {
  4306. struct __vxge_hw_blockpool_entry *entry = NULL;
  4307. struct __vxge_hw_blockpool *blockpool;
  4308. enum vxge_hw_status status = VXGE_HW_OK;
  4309. blockpool = &devh->block_pool;
  4310. if (size != blockpool->block_size) {
  4311. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4312. PCI_DMA_BIDIRECTIONAL);
  4313. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4314. } else {
  4315. if (!list_empty(&blockpool->free_entry_list))
  4316. entry = (struct __vxge_hw_blockpool_entry *)
  4317. list_first_entry(&blockpool->free_entry_list,
  4318. struct __vxge_hw_blockpool_entry,
  4319. item);
  4320. if (entry == NULL)
  4321. entry = (struct __vxge_hw_blockpool_entry *)
  4322. vmalloc(sizeof(
  4323. struct __vxge_hw_blockpool_entry));
  4324. else
  4325. list_del(&entry->item);
  4326. if (entry != NULL) {
  4327. entry->length = size;
  4328. entry->memblock = memblock;
  4329. entry->dma_addr = dma_object->addr;
  4330. entry->acc_handle = dma_object->acc_handle;
  4331. entry->dma_handle = dma_object->handle;
  4332. list_add(&entry->item,
  4333. &blockpool->free_block_list);
  4334. blockpool->pool_size++;
  4335. status = VXGE_HW_OK;
  4336. } else
  4337. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4338. if (status == VXGE_HW_OK)
  4339. __vxge_hw_blockpool_blocks_remove(blockpool);
  4340. }
  4341. }
  4342. /*
  4343. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4344. * This function allocates a block from block pool or from the system
  4345. */
  4346. struct __vxge_hw_blockpool_entry *
  4347. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4348. {
  4349. struct __vxge_hw_blockpool_entry *entry = NULL;
  4350. struct __vxge_hw_blockpool *blockpool;
  4351. blockpool = &devh->block_pool;
  4352. if (size == blockpool->block_size) {
  4353. if (!list_empty(&blockpool->free_block_list))
  4354. entry = (struct __vxge_hw_blockpool_entry *)
  4355. list_first_entry(&blockpool->free_block_list,
  4356. struct __vxge_hw_blockpool_entry,
  4357. item);
  4358. if (entry != NULL) {
  4359. list_del(&entry->item);
  4360. blockpool->pool_size--;
  4361. }
  4362. }
  4363. if (entry != NULL)
  4364. __vxge_hw_blockpool_blocks_add(blockpool);
  4365. return entry;
  4366. }
  4367. /*
  4368. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4369. * @devh: Hal device
  4370. * @entry: Entry of block to be freed
  4371. *
  4372. * This function frees a block from block pool
  4373. */
  4374. void
  4375. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4376. struct __vxge_hw_blockpool_entry *entry)
  4377. {
  4378. struct __vxge_hw_blockpool *blockpool;
  4379. blockpool = &devh->block_pool;
  4380. if (entry->length == blockpool->block_size) {
  4381. list_add(&entry->item, &blockpool->free_block_list);
  4382. blockpool->pool_size++;
  4383. }
  4384. __vxge_hw_blockpool_blocks_remove(blockpool);
  4385. }