radeon_cp.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else
  59. return RADEON_READ(RADEON_CP_RB_RPTR);
  60. }
  61. static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  62. {
  63. if (dev_priv->flags & RADEON_IS_AGP)
  64. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  65. else
  66. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  67. (off / sizeof(u32))) = cpu_to_le32(val);
  68. }
  69. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  70. {
  71. radeon_write_ring_rptr(dev_priv, 0, val);
  72. }
  73. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  74. {
  75. if (dev_priv->writeback_works)
  76. return radeon_read_ring_rptr(dev_priv,
  77. RADEON_SCRATCHOFF(index));
  78. else
  79. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  80. }
  81. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  82. {
  83. u32 ret;
  84. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  85. ret = RADEON_READ(R520_MC_IND_DATA);
  86. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  87. return ret;
  88. }
  89. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  90. {
  91. u32 ret;
  92. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  93. ret = RADEON_READ(RS480_NB_MC_DATA);
  94. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  95. return ret;
  96. }
  97. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  98. {
  99. u32 ret;
  100. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  101. ret = RADEON_READ(RS690_MC_DATA);
  102. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  103. return ret;
  104. }
  105. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  106. {
  107. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  108. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  109. return RS690_READ_MCIND(dev_priv, addr);
  110. else
  111. return RS480_READ_MCIND(dev_priv, addr);
  112. }
  113. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  114. {
  115. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  116. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  117. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  118. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  119. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  120. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  121. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  122. else
  123. return RADEON_READ(RADEON_MC_FB_LOCATION);
  124. }
  125. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  126. {
  127. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  128. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  129. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  130. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  131. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  132. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  133. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  134. else
  135. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  136. }
  137. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  138. {
  139. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  140. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  141. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  142. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  143. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  144. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  145. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  146. else
  147. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  148. }
  149. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  150. {
  151. u32 agp_base_hi = upper_32_bits(agp_base);
  152. u32 agp_base_lo = agp_base & 0xffffffff;
  153. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  154. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  155. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  156. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  157. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  158. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  159. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  160. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  161. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  162. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  163. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  164. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  165. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  166. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  167. } else {
  168. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  169. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  170. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  171. }
  172. }
  173. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  174. {
  175. drm_radeon_private_t *dev_priv = dev->dev_private;
  176. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  177. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  178. }
  179. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  180. {
  181. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  182. return RADEON_READ(RADEON_PCIE_DATA);
  183. }
  184. #if RADEON_FIFO_DEBUG
  185. static void radeon_status(drm_radeon_private_t * dev_priv)
  186. {
  187. printk("%s:\n", __func__);
  188. printk("RBBM_STATUS = 0x%08x\n",
  189. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  190. printk("CP_RB_RTPR = 0x%08x\n",
  191. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  192. printk("CP_RB_WTPR = 0x%08x\n",
  193. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  194. printk("AIC_CNTL = 0x%08x\n",
  195. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  196. printk("AIC_STAT = 0x%08x\n",
  197. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  198. printk("AIC_PT_BASE = 0x%08x\n",
  199. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  200. printk("TLB_ADDR = 0x%08x\n",
  201. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  202. printk("TLB_DATA = 0x%08x\n",
  203. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  204. }
  205. #endif
  206. /* ================================================================
  207. * Engine, FIFO control
  208. */
  209. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  210. {
  211. u32 tmp;
  212. int i;
  213. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  214. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  215. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  216. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  217. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  218. for (i = 0; i < dev_priv->usec_timeout; i++) {
  219. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  220. & RADEON_RB3D_DC_BUSY)) {
  221. return 0;
  222. }
  223. DRM_UDELAY(1);
  224. }
  225. } else {
  226. /* don't flush or purge cache here or lockup */
  227. return 0;
  228. }
  229. #if RADEON_FIFO_DEBUG
  230. DRM_ERROR("failed!\n");
  231. radeon_status(dev_priv);
  232. #endif
  233. return -EBUSY;
  234. }
  235. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  236. {
  237. int i;
  238. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  239. for (i = 0; i < dev_priv->usec_timeout; i++) {
  240. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  241. & RADEON_RBBM_FIFOCNT_MASK);
  242. if (slots >= entries)
  243. return 0;
  244. DRM_UDELAY(1);
  245. }
  246. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  247. RADEON_READ(RADEON_RBBM_STATUS),
  248. RADEON_READ(R300_VAP_CNTL_STATUS));
  249. #if RADEON_FIFO_DEBUG
  250. DRM_ERROR("failed!\n");
  251. radeon_status(dev_priv);
  252. #endif
  253. return -EBUSY;
  254. }
  255. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  256. {
  257. int i, ret;
  258. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  259. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  260. if (ret)
  261. return ret;
  262. for (i = 0; i < dev_priv->usec_timeout; i++) {
  263. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  264. & RADEON_RBBM_ACTIVE)) {
  265. radeon_do_pixcache_flush(dev_priv);
  266. return 0;
  267. }
  268. DRM_UDELAY(1);
  269. }
  270. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  271. RADEON_READ(RADEON_RBBM_STATUS),
  272. RADEON_READ(R300_VAP_CNTL_STATUS));
  273. #if RADEON_FIFO_DEBUG
  274. DRM_ERROR("failed!\n");
  275. radeon_status(dev_priv);
  276. #endif
  277. return -EBUSY;
  278. }
  279. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  280. {
  281. uint32_t gb_tile_config, gb_pipe_sel = 0;
  282. /* RS4xx/RS6xx/R4xx/R5xx */
  283. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  284. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  285. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  286. } else {
  287. /* R3xx */
  288. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  289. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  290. dev_priv->num_gb_pipes = 2;
  291. } else {
  292. /* R3Vxx */
  293. dev_priv->num_gb_pipes = 1;
  294. }
  295. }
  296. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  297. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  298. switch (dev_priv->num_gb_pipes) {
  299. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  300. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  301. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  302. default:
  303. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  304. }
  305. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  306. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  307. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  308. }
  309. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  310. radeon_do_wait_for_idle(dev_priv);
  311. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  312. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  313. R300_DC_AUTOFLUSH_ENABLE |
  314. R300_DC_DC_DISABLE_IGNORE_PE));
  315. }
  316. /* ================================================================
  317. * CP control, initialization
  318. */
  319. /* Load the microcode for the CP */
  320. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  321. {
  322. int i;
  323. DRM_DEBUG("\n");
  324. radeon_do_wait_for_idle(dev_priv);
  325. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  326. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  327. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  328. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  329. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  330. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  331. DRM_INFO("Loading R100 Microcode\n");
  332. for (i = 0; i < 256; i++) {
  333. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  334. R100_cp_microcode[i][1]);
  335. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  336. R100_cp_microcode[i][0]);
  337. }
  338. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  339. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  340. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  342. DRM_INFO("Loading R200 Microcode\n");
  343. for (i = 0; i < 256; i++) {
  344. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  345. R200_cp_microcode[i][1]);
  346. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  347. R200_cp_microcode[i][0]);
  348. }
  349. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  350. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  351. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  352. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  353. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  354. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  355. DRM_INFO("Loading R300 Microcode\n");
  356. for (i = 0; i < 256; i++) {
  357. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  358. R300_cp_microcode[i][1]);
  359. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  360. R300_cp_microcode[i][0]);
  361. }
  362. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  363. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  364. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  365. DRM_INFO("Loading R400 Microcode\n");
  366. for (i = 0; i < 256; i++) {
  367. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  368. R420_cp_microcode[i][1]);
  369. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  370. R420_cp_microcode[i][0]);
  371. }
  372. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  373. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  374. DRM_INFO("Loading RS690/RS740 Microcode\n");
  375. for (i = 0; i < 256; i++) {
  376. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  377. RS690_cp_microcode[i][1]);
  378. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  379. RS690_cp_microcode[i][0]);
  380. }
  381. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  383. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  384. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  385. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  387. DRM_INFO("Loading R500 Microcode\n");
  388. for (i = 0; i < 256; i++) {
  389. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  390. R520_cp_microcode[i][1]);
  391. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  392. R520_cp_microcode[i][0]);
  393. }
  394. }
  395. }
  396. /* Flush any pending commands to the CP. This should only be used just
  397. * prior to a wait for idle, as it informs the engine that the command
  398. * stream is ending.
  399. */
  400. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  401. {
  402. DRM_DEBUG("\n");
  403. #if 0
  404. u32 tmp;
  405. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  406. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  407. #endif
  408. }
  409. /* Wait for the CP to go idle.
  410. */
  411. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  412. {
  413. RING_LOCALS;
  414. DRM_DEBUG("\n");
  415. BEGIN_RING(6);
  416. RADEON_PURGE_CACHE();
  417. RADEON_PURGE_ZCACHE();
  418. RADEON_WAIT_UNTIL_IDLE();
  419. ADVANCE_RING();
  420. COMMIT_RING();
  421. return radeon_do_wait_for_idle(dev_priv);
  422. }
  423. /* Start the Command Processor.
  424. */
  425. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  426. {
  427. RING_LOCALS;
  428. DRM_DEBUG("\n");
  429. radeon_do_wait_for_idle(dev_priv);
  430. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  431. dev_priv->cp_running = 1;
  432. BEGIN_RING(8);
  433. /* isync can only be written through cp on r5xx write it here */
  434. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  435. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  436. RADEON_ISYNC_ANY3D_IDLE2D |
  437. RADEON_ISYNC_WAIT_IDLEGUI |
  438. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  439. RADEON_PURGE_CACHE();
  440. RADEON_PURGE_ZCACHE();
  441. RADEON_WAIT_UNTIL_IDLE();
  442. ADVANCE_RING();
  443. COMMIT_RING();
  444. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  445. }
  446. /* Reset the Command Processor. This will not flush any pending
  447. * commands, so you must wait for the CP command stream to complete
  448. * before calling this routine.
  449. */
  450. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  451. {
  452. u32 cur_read_ptr;
  453. DRM_DEBUG("\n");
  454. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  455. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  456. SET_RING_HEAD(dev_priv, cur_read_ptr);
  457. dev_priv->ring.tail = cur_read_ptr;
  458. }
  459. /* Stop the Command Processor. This will not flush any pending
  460. * commands, so you must flush the command stream and wait for the CP
  461. * to go idle before calling this routine.
  462. */
  463. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  464. {
  465. DRM_DEBUG("\n");
  466. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  467. dev_priv->cp_running = 0;
  468. }
  469. /* Reset the engine. This will stop the CP if it is running.
  470. */
  471. static int radeon_do_engine_reset(struct drm_device * dev)
  472. {
  473. drm_radeon_private_t *dev_priv = dev->dev_private;
  474. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  475. DRM_DEBUG("\n");
  476. radeon_do_pixcache_flush(dev_priv);
  477. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  478. /* may need something similar for newer chips */
  479. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  480. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  481. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  482. RADEON_FORCEON_MCLKA |
  483. RADEON_FORCEON_MCLKB |
  484. RADEON_FORCEON_YCLKA |
  485. RADEON_FORCEON_YCLKB |
  486. RADEON_FORCEON_MC |
  487. RADEON_FORCEON_AIC));
  488. }
  489. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  490. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  491. RADEON_SOFT_RESET_CP |
  492. RADEON_SOFT_RESET_HI |
  493. RADEON_SOFT_RESET_SE |
  494. RADEON_SOFT_RESET_RE |
  495. RADEON_SOFT_RESET_PP |
  496. RADEON_SOFT_RESET_E2 |
  497. RADEON_SOFT_RESET_RB));
  498. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  499. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  500. ~(RADEON_SOFT_RESET_CP |
  501. RADEON_SOFT_RESET_HI |
  502. RADEON_SOFT_RESET_SE |
  503. RADEON_SOFT_RESET_RE |
  504. RADEON_SOFT_RESET_PP |
  505. RADEON_SOFT_RESET_E2 |
  506. RADEON_SOFT_RESET_RB)));
  507. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  508. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  509. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  510. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  511. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  512. }
  513. /* setup the raster pipes */
  514. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  515. radeon_init_pipes(dev_priv);
  516. /* Reset the CP ring */
  517. radeon_do_cp_reset(dev_priv);
  518. /* The CP is no longer running after an engine reset */
  519. dev_priv->cp_running = 0;
  520. /* Reset any pending vertex, indirect buffers */
  521. radeon_freelist_reset(dev);
  522. return 0;
  523. }
  524. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  525. drm_radeon_private_t *dev_priv,
  526. struct drm_file *file_priv)
  527. {
  528. struct drm_radeon_master_private *master_priv;
  529. u32 ring_start, cur_read_ptr;
  530. u32 tmp;
  531. /* Initialize the memory controller. With new memory map, the fb location
  532. * is not changed, it should have been properly initialized already. Part
  533. * of the problem is that the code below is bogus, assuming the GART is
  534. * always appended to the fb which is not necessarily the case
  535. */
  536. if (!dev_priv->new_memmap)
  537. radeon_write_fb_location(dev_priv,
  538. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  539. | (dev_priv->fb_location >> 16));
  540. #if __OS_HAS_AGP
  541. if (dev_priv->flags & RADEON_IS_AGP) {
  542. radeon_write_agp_base(dev_priv, dev->agp->base);
  543. radeon_write_agp_location(dev_priv,
  544. (((dev_priv->gart_vm_start - 1 +
  545. dev_priv->gart_size) & 0xffff0000) |
  546. (dev_priv->gart_vm_start >> 16)));
  547. ring_start = (dev_priv->cp_ring->offset
  548. - dev->agp->base
  549. + dev_priv->gart_vm_start);
  550. } else
  551. #endif
  552. ring_start = (dev_priv->cp_ring->offset
  553. - (unsigned long)dev->sg->virtual
  554. + dev_priv->gart_vm_start);
  555. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  556. /* Set the write pointer delay */
  557. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  558. /* Initialize the ring buffer's read and write pointers */
  559. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  560. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  561. SET_RING_HEAD(dev_priv, cur_read_ptr);
  562. dev_priv->ring.tail = cur_read_ptr;
  563. #if __OS_HAS_AGP
  564. if (dev_priv->flags & RADEON_IS_AGP) {
  565. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  566. dev_priv->ring_rptr->offset
  567. - dev->agp->base + dev_priv->gart_vm_start);
  568. } else
  569. #endif
  570. {
  571. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  572. dev_priv->ring_rptr->offset
  573. - ((unsigned long) dev->sg->virtual)
  574. + dev_priv->gart_vm_start);
  575. }
  576. /* Set ring buffer size */
  577. #ifdef __BIG_ENDIAN
  578. RADEON_WRITE(RADEON_CP_RB_CNTL,
  579. RADEON_BUF_SWAP_32BIT |
  580. (dev_priv->ring.fetch_size_l2ow << 18) |
  581. (dev_priv->ring.rptr_update_l2qw << 8) |
  582. dev_priv->ring.size_l2qw);
  583. #else
  584. RADEON_WRITE(RADEON_CP_RB_CNTL,
  585. (dev_priv->ring.fetch_size_l2ow << 18) |
  586. (dev_priv->ring.rptr_update_l2qw << 8) |
  587. dev_priv->ring.size_l2qw);
  588. #endif
  589. /* Initialize the scratch register pointer. This will cause
  590. * the scratch register values to be written out to memory
  591. * whenever they are updated.
  592. *
  593. * We simply put this behind the ring read pointer, this works
  594. * with PCI GART as well as (whatever kind of) AGP GART
  595. */
  596. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  597. + RADEON_SCRATCH_REG_OFFSET);
  598. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  599. /* Turn on bus mastering */
  600. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  601. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  602. /* rs600/rs690/rs740 */
  603. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  604. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  605. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  606. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  607. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  608. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  609. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  610. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  611. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  612. } /* PCIE cards appears to not need this */
  613. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  614. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  615. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  616. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  617. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  618. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  619. /* reset sarea copies of these */
  620. master_priv = file_priv->master->driver_priv;
  621. if (master_priv->sarea_priv) {
  622. master_priv->sarea_priv->last_frame = 0;
  623. master_priv->sarea_priv->last_dispatch = 0;
  624. master_priv->sarea_priv->last_clear = 0;
  625. }
  626. radeon_do_wait_for_idle(dev_priv);
  627. /* Sync everything up */
  628. RADEON_WRITE(RADEON_ISYNC_CNTL,
  629. (RADEON_ISYNC_ANY2D_IDLE3D |
  630. RADEON_ISYNC_ANY3D_IDLE2D |
  631. RADEON_ISYNC_WAIT_IDLEGUI |
  632. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  633. }
  634. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  635. {
  636. u32 tmp;
  637. /* Start with assuming that writeback doesn't work */
  638. dev_priv->writeback_works = 0;
  639. /* Writeback doesn't seem to work everywhere, test it here and possibly
  640. * enable it if it appears to work
  641. */
  642. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  643. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  644. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  645. u32 val;
  646. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  647. if (val == 0xdeadbeef)
  648. break;
  649. DRM_UDELAY(1);
  650. }
  651. if (tmp < dev_priv->usec_timeout) {
  652. dev_priv->writeback_works = 1;
  653. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  654. } else {
  655. dev_priv->writeback_works = 0;
  656. DRM_INFO("writeback test failed\n");
  657. }
  658. if (radeon_no_wb == 1) {
  659. dev_priv->writeback_works = 0;
  660. DRM_INFO("writeback forced off\n");
  661. }
  662. if (!dev_priv->writeback_works) {
  663. /* Disable writeback to avoid unnecessary bus master transfer */
  664. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  665. RADEON_RB_NO_UPDATE);
  666. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  667. }
  668. }
  669. /* Enable or disable IGP GART on the chip */
  670. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  671. {
  672. u32 temp;
  673. if (on) {
  674. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  675. dev_priv->gart_vm_start,
  676. (long)dev_priv->gart_info.bus_addr,
  677. dev_priv->gart_size);
  678. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  679. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  680. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  681. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  682. RS690_BLOCK_GFX_D3_EN));
  683. else
  684. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  685. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  686. RS480_VA_SIZE_32MB));
  687. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  688. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  689. RS480_TLB_ENABLE |
  690. RS480_GTW_LAC_EN |
  691. RS480_1LEVEL_GART));
  692. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  693. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  694. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  695. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  696. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  697. RS480_REQ_TYPE_SNOOP_DIS));
  698. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  699. dev_priv->gart_size = 32*1024*1024;
  700. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  701. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  702. radeon_write_agp_location(dev_priv, temp);
  703. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  704. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  705. RS480_VA_SIZE_32MB));
  706. do {
  707. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  708. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  709. break;
  710. DRM_UDELAY(1);
  711. } while (1);
  712. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  713. RS480_GART_CACHE_INVALIDATE);
  714. do {
  715. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  716. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  717. break;
  718. DRM_UDELAY(1);
  719. } while (1);
  720. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  721. } else {
  722. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  723. }
  724. }
  725. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  726. {
  727. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  728. if (on) {
  729. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  730. dev_priv->gart_vm_start,
  731. (long)dev_priv->gart_info.bus_addr,
  732. dev_priv->gart_size);
  733. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  734. dev_priv->gart_vm_start);
  735. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  736. dev_priv->gart_info.bus_addr);
  737. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  738. dev_priv->gart_vm_start);
  739. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  740. dev_priv->gart_vm_start +
  741. dev_priv->gart_size - 1);
  742. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  743. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  744. RADEON_PCIE_TX_GART_EN);
  745. } else {
  746. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  747. tmp & ~RADEON_PCIE_TX_GART_EN);
  748. }
  749. }
  750. /* Enable or disable PCI GART on the chip */
  751. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  752. {
  753. u32 tmp;
  754. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  755. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  756. (dev_priv->flags & RADEON_IS_IGPGART)) {
  757. radeon_set_igpgart(dev_priv, on);
  758. return;
  759. }
  760. if (dev_priv->flags & RADEON_IS_PCIE) {
  761. radeon_set_pciegart(dev_priv, on);
  762. return;
  763. }
  764. tmp = RADEON_READ(RADEON_AIC_CNTL);
  765. if (on) {
  766. RADEON_WRITE(RADEON_AIC_CNTL,
  767. tmp | RADEON_PCIGART_TRANSLATE_EN);
  768. /* set PCI GART page-table base address
  769. */
  770. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  771. /* set address range for PCI address translate
  772. */
  773. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  774. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  775. + dev_priv->gart_size - 1);
  776. /* Turn off AGP aperture -- is this required for PCI GART?
  777. */
  778. radeon_write_agp_location(dev_priv, 0xffffffc0);
  779. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  780. } else {
  781. RADEON_WRITE(RADEON_AIC_CNTL,
  782. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  783. }
  784. }
  785. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  786. struct drm_file *file_priv)
  787. {
  788. drm_radeon_private_t *dev_priv = dev->dev_private;
  789. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  790. DRM_DEBUG("\n");
  791. /* if we require new memory map but we don't have it fail */
  792. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  793. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  794. radeon_do_cleanup_cp(dev);
  795. return -EINVAL;
  796. }
  797. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  798. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  799. dev_priv->flags &= ~RADEON_IS_AGP;
  800. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  801. && !init->is_pci) {
  802. DRM_DEBUG("Restoring AGP flag\n");
  803. dev_priv->flags |= RADEON_IS_AGP;
  804. }
  805. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  806. DRM_ERROR("PCI GART memory not allocated!\n");
  807. radeon_do_cleanup_cp(dev);
  808. return -EINVAL;
  809. }
  810. dev_priv->usec_timeout = init->usec_timeout;
  811. if (dev_priv->usec_timeout < 1 ||
  812. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  813. DRM_DEBUG("TIMEOUT problem!\n");
  814. radeon_do_cleanup_cp(dev);
  815. return -EINVAL;
  816. }
  817. /* Enable vblank on CRTC1 for older X servers
  818. */
  819. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  820. switch(init->func) {
  821. case RADEON_INIT_R200_CP:
  822. dev_priv->microcode_version = UCODE_R200;
  823. break;
  824. case RADEON_INIT_R300_CP:
  825. dev_priv->microcode_version = UCODE_R300;
  826. break;
  827. default:
  828. dev_priv->microcode_version = UCODE_R100;
  829. }
  830. dev_priv->do_boxes = 0;
  831. dev_priv->cp_mode = init->cp_mode;
  832. /* We don't support anything other than bus-mastering ring mode,
  833. * but the ring can be in either AGP or PCI space for the ring
  834. * read pointer.
  835. */
  836. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  837. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  838. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  839. radeon_do_cleanup_cp(dev);
  840. return -EINVAL;
  841. }
  842. switch (init->fb_bpp) {
  843. case 16:
  844. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  845. break;
  846. case 32:
  847. default:
  848. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  849. break;
  850. }
  851. dev_priv->front_offset = init->front_offset;
  852. dev_priv->front_pitch = init->front_pitch;
  853. dev_priv->back_offset = init->back_offset;
  854. dev_priv->back_pitch = init->back_pitch;
  855. switch (init->depth_bpp) {
  856. case 16:
  857. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  858. break;
  859. case 32:
  860. default:
  861. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  862. break;
  863. }
  864. dev_priv->depth_offset = init->depth_offset;
  865. dev_priv->depth_pitch = init->depth_pitch;
  866. /* Hardware state for depth clears. Remove this if/when we no
  867. * longer clear the depth buffer with a 3D rectangle. Hard-code
  868. * all values to prevent unwanted 3D state from slipping through
  869. * and screwing with the clear operation.
  870. */
  871. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  872. (dev_priv->color_fmt << 10) |
  873. (dev_priv->microcode_version ==
  874. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  875. dev_priv->depth_clear.rb3d_zstencilcntl =
  876. (dev_priv->depth_fmt |
  877. RADEON_Z_TEST_ALWAYS |
  878. RADEON_STENCIL_TEST_ALWAYS |
  879. RADEON_STENCIL_S_FAIL_REPLACE |
  880. RADEON_STENCIL_ZPASS_REPLACE |
  881. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  882. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  883. RADEON_BFACE_SOLID |
  884. RADEON_FFACE_SOLID |
  885. RADEON_FLAT_SHADE_VTX_LAST |
  886. RADEON_DIFFUSE_SHADE_FLAT |
  887. RADEON_ALPHA_SHADE_FLAT |
  888. RADEON_SPECULAR_SHADE_FLAT |
  889. RADEON_FOG_SHADE_FLAT |
  890. RADEON_VTX_PIX_CENTER_OGL |
  891. RADEON_ROUND_MODE_TRUNC |
  892. RADEON_ROUND_PREC_8TH_PIX);
  893. dev_priv->ring_offset = init->ring_offset;
  894. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  895. dev_priv->buffers_offset = init->buffers_offset;
  896. dev_priv->gart_textures_offset = init->gart_textures_offset;
  897. master_priv->sarea = drm_getsarea(dev);
  898. if (!master_priv->sarea) {
  899. DRM_ERROR("could not find sarea!\n");
  900. radeon_do_cleanup_cp(dev);
  901. return -EINVAL;
  902. }
  903. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  904. if (!dev_priv->cp_ring) {
  905. DRM_ERROR("could not find cp ring region!\n");
  906. radeon_do_cleanup_cp(dev);
  907. return -EINVAL;
  908. }
  909. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  910. if (!dev_priv->ring_rptr) {
  911. DRM_ERROR("could not find ring read pointer!\n");
  912. radeon_do_cleanup_cp(dev);
  913. return -EINVAL;
  914. }
  915. dev->agp_buffer_token = init->buffers_offset;
  916. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  917. if (!dev->agp_buffer_map) {
  918. DRM_ERROR("could not find dma buffer region!\n");
  919. radeon_do_cleanup_cp(dev);
  920. return -EINVAL;
  921. }
  922. if (init->gart_textures_offset) {
  923. dev_priv->gart_textures =
  924. drm_core_findmap(dev, init->gart_textures_offset);
  925. if (!dev_priv->gart_textures) {
  926. DRM_ERROR("could not find GART texture region!\n");
  927. radeon_do_cleanup_cp(dev);
  928. return -EINVAL;
  929. }
  930. }
  931. #if __OS_HAS_AGP
  932. if (dev_priv->flags & RADEON_IS_AGP) {
  933. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  934. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  935. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  936. if (!dev_priv->cp_ring->handle ||
  937. !dev_priv->ring_rptr->handle ||
  938. !dev->agp_buffer_map->handle) {
  939. DRM_ERROR("could not find ioremap agp regions!\n");
  940. radeon_do_cleanup_cp(dev);
  941. return -EINVAL;
  942. }
  943. } else
  944. #endif
  945. {
  946. dev_priv->cp_ring->handle =
  947. (void *)(unsigned long)dev_priv->cp_ring->offset;
  948. dev_priv->ring_rptr->handle =
  949. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  950. dev->agp_buffer_map->handle =
  951. (void *)(unsigned long)dev->agp_buffer_map->offset;
  952. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  953. dev_priv->cp_ring->handle);
  954. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  955. dev_priv->ring_rptr->handle);
  956. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  957. dev->agp_buffer_map->handle);
  958. }
  959. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  960. dev_priv->fb_size =
  961. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  962. - dev_priv->fb_location;
  963. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  964. ((dev_priv->front_offset
  965. + dev_priv->fb_location) >> 10));
  966. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  967. ((dev_priv->back_offset
  968. + dev_priv->fb_location) >> 10));
  969. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  970. ((dev_priv->depth_offset
  971. + dev_priv->fb_location) >> 10));
  972. dev_priv->gart_size = init->gart_size;
  973. /* New let's set the memory map ... */
  974. if (dev_priv->new_memmap) {
  975. u32 base = 0;
  976. DRM_INFO("Setting GART location based on new memory map\n");
  977. /* If using AGP, try to locate the AGP aperture at the same
  978. * location in the card and on the bus, though we have to
  979. * align it down.
  980. */
  981. #if __OS_HAS_AGP
  982. if (dev_priv->flags & RADEON_IS_AGP) {
  983. base = dev->agp->base;
  984. /* Check if valid */
  985. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  986. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  987. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  988. dev->agp->base);
  989. base = 0;
  990. }
  991. }
  992. #endif
  993. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  994. if (base == 0) {
  995. base = dev_priv->fb_location + dev_priv->fb_size;
  996. if (base < dev_priv->fb_location ||
  997. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  998. base = dev_priv->fb_location
  999. - dev_priv->gart_size;
  1000. }
  1001. dev_priv->gart_vm_start = base & 0xffc00000u;
  1002. if (dev_priv->gart_vm_start != base)
  1003. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1004. base, dev_priv->gart_vm_start);
  1005. } else {
  1006. DRM_INFO("Setting GART location based on old memory map\n");
  1007. dev_priv->gart_vm_start = dev_priv->fb_location +
  1008. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1009. }
  1010. #if __OS_HAS_AGP
  1011. if (dev_priv->flags & RADEON_IS_AGP)
  1012. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1013. - dev->agp->base
  1014. + dev_priv->gart_vm_start);
  1015. else
  1016. #endif
  1017. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1018. - (unsigned long)dev->sg->virtual
  1019. + dev_priv->gart_vm_start);
  1020. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1021. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1022. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1023. dev_priv->gart_buffers_offset);
  1024. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1025. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1026. + init->ring_size / sizeof(u32));
  1027. dev_priv->ring.size = init->ring_size;
  1028. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1029. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1030. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1031. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1032. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1033. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1034. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1035. #if __OS_HAS_AGP
  1036. if (dev_priv->flags & RADEON_IS_AGP) {
  1037. /* Turn off PCI GART */
  1038. radeon_set_pcigart(dev_priv, 0);
  1039. } else
  1040. #endif
  1041. {
  1042. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1043. /* if we have an offset set from userspace */
  1044. if (dev_priv->pcigart_offset_set) {
  1045. dev_priv->gart_info.bus_addr =
  1046. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1047. dev_priv->gart_info.mapping.offset =
  1048. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1049. dev_priv->gart_info.mapping.size =
  1050. dev_priv->gart_info.table_size;
  1051. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1052. dev_priv->gart_info.addr =
  1053. dev_priv->gart_info.mapping.handle;
  1054. if (dev_priv->flags & RADEON_IS_PCIE)
  1055. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1056. else
  1057. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1058. dev_priv->gart_info.gart_table_location =
  1059. DRM_ATI_GART_FB;
  1060. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1061. dev_priv->gart_info.addr,
  1062. dev_priv->pcigart_offset);
  1063. } else {
  1064. if (dev_priv->flags & RADEON_IS_IGPGART)
  1065. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1066. else
  1067. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1068. dev_priv->gart_info.gart_table_location =
  1069. DRM_ATI_GART_MAIN;
  1070. dev_priv->gart_info.addr = NULL;
  1071. dev_priv->gart_info.bus_addr = 0;
  1072. if (dev_priv->flags & RADEON_IS_PCIE) {
  1073. DRM_ERROR
  1074. ("Cannot use PCI Express without GART in FB memory\n");
  1075. radeon_do_cleanup_cp(dev);
  1076. return -EINVAL;
  1077. }
  1078. }
  1079. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1080. DRM_ERROR("failed to init PCI GART!\n");
  1081. radeon_do_cleanup_cp(dev);
  1082. return -ENOMEM;
  1083. }
  1084. /* Turn on PCI GART */
  1085. radeon_set_pcigart(dev_priv, 1);
  1086. }
  1087. radeon_cp_load_microcode(dev_priv);
  1088. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1089. dev_priv->last_buf = 0;
  1090. radeon_do_engine_reset(dev);
  1091. radeon_test_writeback(dev_priv);
  1092. return 0;
  1093. }
  1094. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1095. {
  1096. drm_radeon_private_t *dev_priv = dev->dev_private;
  1097. DRM_DEBUG("\n");
  1098. /* Make sure interrupts are disabled here because the uninstall ioctl
  1099. * may not have been called from userspace and after dev_private
  1100. * is freed, it's too late.
  1101. */
  1102. if (dev->irq_enabled)
  1103. drm_irq_uninstall(dev);
  1104. #if __OS_HAS_AGP
  1105. if (dev_priv->flags & RADEON_IS_AGP) {
  1106. if (dev_priv->cp_ring != NULL) {
  1107. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1108. dev_priv->cp_ring = NULL;
  1109. }
  1110. if (dev_priv->ring_rptr != NULL) {
  1111. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1112. dev_priv->ring_rptr = NULL;
  1113. }
  1114. if (dev->agp_buffer_map != NULL) {
  1115. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1116. dev->agp_buffer_map = NULL;
  1117. }
  1118. } else
  1119. #endif
  1120. {
  1121. if (dev_priv->gart_info.bus_addr) {
  1122. /* Turn off PCI GART */
  1123. radeon_set_pcigart(dev_priv, 0);
  1124. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1125. DRM_ERROR("failed to cleanup PCI GART!\n");
  1126. }
  1127. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1128. {
  1129. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1130. dev_priv->gart_info.addr = 0;
  1131. }
  1132. }
  1133. /* only clear to the start of flags */
  1134. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1135. return 0;
  1136. }
  1137. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1138. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1139. * here we make sure that all Radeon hardware initialisation is re-done without
  1140. * affecting running applications.
  1141. *
  1142. * Charl P. Botha <http://cpbotha.net>
  1143. */
  1144. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1145. {
  1146. drm_radeon_private_t *dev_priv = dev->dev_private;
  1147. if (!dev_priv) {
  1148. DRM_ERROR("Called with no initialization\n");
  1149. return -EINVAL;
  1150. }
  1151. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1152. #if __OS_HAS_AGP
  1153. if (dev_priv->flags & RADEON_IS_AGP) {
  1154. /* Turn off PCI GART */
  1155. radeon_set_pcigart(dev_priv, 0);
  1156. } else
  1157. #endif
  1158. {
  1159. /* Turn on PCI GART */
  1160. radeon_set_pcigart(dev_priv, 1);
  1161. }
  1162. radeon_cp_load_microcode(dev_priv);
  1163. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1164. radeon_do_engine_reset(dev);
  1165. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1166. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1167. return 0;
  1168. }
  1169. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1170. {
  1171. drm_radeon_init_t *init = data;
  1172. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1173. if (init->func == RADEON_INIT_R300_CP)
  1174. r300_init_reg_flags(dev);
  1175. switch (init->func) {
  1176. case RADEON_INIT_CP:
  1177. case RADEON_INIT_R200_CP:
  1178. case RADEON_INIT_R300_CP:
  1179. return radeon_do_init_cp(dev, init, file_priv);
  1180. case RADEON_CLEANUP_CP:
  1181. return radeon_do_cleanup_cp(dev);
  1182. }
  1183. return -EINVAL;
  1184. }
  1185. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1186. {
  1187. drm_radeon_private_t *dev_priv = dev->dev_private;
  1188. DRM_DEBUG("\n");
  1189. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1190. if (dev_priv->cp_running) {
  1191. DRM_DEBUG("while CP running\n");
  1192. return 0;
  1193. }
  1194. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1195. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1196. dev_priv->cp_mode);
  1197. return 0;
  1198. }
  1199. radeon_do_cp_start(dev_priv);
  1200. return 0;
  1201. }
  1202. /* Stop the CP. The engine must have been idled before calling this
  1203. * routine.
  1204. */
  1205. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1206. {
  1207. drm_radeon_private_t *dev_priv = dev->dev_private;
  1208. drm_radeon_cp_stop_t *stop = data;
  1209. int ret;
  1210. DRM_DEBUG("\n");
  1211. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1212. if (!dev_priv->cp_running)
  1213. return 0;
  1214. /* Flush any pending CP commands. This ensures any outstanding
  1215. * commands are exectuted by the engine before we turn it off.
  1216. */
  1217. if (stop->flush) {
  1218. radeon_do_cp_flush(dev_priv);
  1219. }
  1220. /* If we fail to make the engine go idle, we return an error
  1221. * code so that the DRM ioctl wrapper can try again.
  1222. */
  1223. if (stop->idle) {
  1224. ret = radeon_do_cp_idle(dev_priv);
  1225. if (ret)
  1226. return ret;
  1227. }
  1228. /* Finally, we can turn off the CP. If the engine isn't idle,
  1229. * we will get some dropped triangles as they won't be fully
  1230. * rendered before the CP is shut down.
  1231. */
  1232. radeon_do_cp_stop(dev_priv);
  1233. /* Reset the engine */
  1234. radeon_do_engine_reset(dev);
  1235. return 0;
  1236. }
  1237. void radeon_do_release(struct drm_device * dev)
  1238. {
  1239. drm_radeon_private_t *dev_priv = dev->dev_private;
  1240. int i, ret;
  1241. if (dev_priv) {
  1242. if (dev_priv->cp_running) {
  1243. /* Stop the cp */
  1244. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1245. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1246. #ifdef __linux__
  1247. schedule();
  1248. #else
  1249. tsleep(&ret, PZERO, "rdnrel", 1);
  1250. #endif
  1251. }
  1252. radeon_do_cp_stop(dev_priv);
  1253. radeon_do_engine_reset(dev);
  1254. }
  1255. /* Disable *all* interrupts */
  1256. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1257. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1258. if (dev_priv->mmio) { /* remove all surfaces */
  1259. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1260. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1261. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1262. 16 * i, 0);
  1263. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1264. 16 * i, 0);
  1265. }
  1266. }
  1267. /* Free memory heap structures */
  1268. radeon_mem_takedown(&(dev_priv->gart_heap));
  1269. radeon_mem_takedown(&(dev_priv->fb_heap));
  1270. /* deallocate kernel resources */
  1271. radeon_do_cleanup_cp(dev);
  1272. }
  1273. }
  1274. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1275. */
  1276. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1277. {
  1278. drm_radeon_private_t *dev_priv = dev->dev_private;
  1279. DRM_DEBUG("\n");
  1280. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1281. if (!dev_priv) {
  1282. DRM_DEBUG("called before init done\n");
  1283. return -EINVAL;
  1284. }
  1285. radeon_do_cp_reset(dev_priv);
  1286. /* The CP is no longer running after an engine reset */
  1287. dev_priv->cp_running = 0;
  1288. return 0;
  1289. }
  1290. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1291. {
  1292. drm_radeon_private_t *dev_priv = dev->dev_private;
  1293. DRM_DEBUG("\n");
  1294. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1295. return radeon_do_cp_idle(dev_priv);
  1296. }
  1297. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1298. */
  1299. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1300. {
  1301. return radeon_do_resume_cp(dev, file_priv);
  1302. }
  1303. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1304. {
  1305. DRM_DEBUG("\n");
  1306. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1307. return radeon_do_engine_reset(dev);
  1308. }
  1309. /* ================================================================
  1310. * Fullscreen mode
  1311. */
  1312. /* KW: Deprecated to say the least:
  1313. */
  1314. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1315. {
  1316. return 0;
  1317. }
  1318. /* ================================================================
  1319. * Freelist management
  1320. */
  1321. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1322. * bufs until freelist code is used. Note this hides a problem with
  1323. * the scratch register * (used to keep track of last buffer
  1324. * completed) being written to before * the last buffer has actually
  1325. * completed rendering.
  1326. *
  1327. * KW: It's also a good way to find free buffers quickly.
  1328. *
  1329. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1330. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1331. * we essentially have to do this, else old clients will break.
  1332. *
  1333. * However, it does leave open a potential deadlock where all the
  1334. * buffers are held by other clients, which can't release them because
  1335. * they can't get the lock.
  1336. */
  1337. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1338. {
  1339. struct drm_device_dma *dma = dev->dma;
  1340. drm_radeon_private_t *dev_priv = dev->dev_private;
  1341. drm_radeon_buf_priv_t *buf_priv;
  1342. struct drm_buf *buf;
  1343. int i, t;
  1344. int start;
  1345. if (++dev_priv->last_buf >= dma->buf_count)
  1346. dev_priv->last_buf = 0;
  1347. start = dev_priv->last_buf;
  1348. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1349. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1350. DRM_DEBUG("done_age = %d\n", done_age);
  1351. for (i = start; i < dma->buf_count; i++) {
  1352. buf = dma->buflist[i];
  1353. buf_priv = buf->dev_private;
  1354. if (buf->file_priv == NULL || (buf->pending &&
  1355. buf_priv->age <=
  1356. done_age)) {
  1357. dev_priv->stats.requested_bufs++;
  1358. buf->pending = 0;
  1359. return buf;
  1360. }
  1361. start = 0;
  1362. }
  1363. if (t) {
  1364. DRM_UDELAY(1);
  1365. dev_priv->stats.freelist_loops++;
  1366. }
  1367. }
  1368. DRM_DEBUG("returning NULL!\n");
  1369. return NULL;
  1370. }
  1371. #if 0
  1372. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1373. {
  1374. struct drm_device_dma *dma = dev->dma;
  1375. drm_radeon_private_t *dev_priv = dev->dev_private;
  1376. drm_radeon_buf_priv_t *buf_priv;
  1377. struct drm_buf *buf;
  1378. int i, t;
  1379. int start;
  1380. u32 done_age;
  1381. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1382. if (++dev_priv->last_buf >= dma->buf_count)
  1383. dev_priv->last_buf = 0;
  1384. start = dev_priv->last_buf;
  1385. dev_priv->stats.freelist_loops++;
  1386. for (t = 0; t < 2; t++) {
  1387. for (i = start; i < dma->buf_count; i++) {
  1388. buf = dma->buflist[i];
  1389. buf_priv = buf->dev_private;
  1390. if (buf->file_priv == 0 || (buf->pending &&
  1391. buf_priv->age <=
  1392. done_age)) {
  1393. dev_priv->stats.requested_bufs++;
  1394. buf->pending = 0;
  1395. return buf;
  1396. }
  1397. }
  1398. start = 0;
  1399. }
  1400. return NULL;
  1401. }
  1402. #endif
  1403. void radeon_freelist_reset(struct drm_device * dev)
  1404. {
  1405. struct drm_device_dma *dma = dev->dma;
  1406. drm_radeon_private_t *dev_priv = dev->dev_private;
  1407. int i;
  1408. dev_priv->last_buf = 0;
  1409. for (i = 0; i < dma->buf_count; i++) {
  1410. struct drm_buf *buf = dma->buflist[i];
  1411. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1412. buf_priv->age = 0;
  1413. }
  1414. }
  1415. /* ================================================================
  1416. * CP command submission
  1417. */
  1418. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1419. {
  1420. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1421. int i;
  1422. u32 last_head = GET_RING_HEAD(dev_priv);
  1423. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1424. u32 head = GET_RING_HEAD(dev_priv);
  1425. ring->space = (head - ring->tail) * sizeof(u32);
  1426. if (ring->space <= 0)
  1427. ring->space += ring->size;
  1428. if (ring->space > n)
  1429. return 0;
  1430. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1431. if (head != last_head)
  1432. i = 0;
  1433. last_head = head;
  1434. DRM_UDELAY(1);
  1435. }
  1436. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1437. #if RADEON_FIFO_DEBUG
  1438. radeon_status(dev_priv);
  1439. DRM_ERROR("failed!\n");
  1440. #endif
  1441. return -EBUSY;
  1442. }
  1443. static int radeon_cp_get_buffers(struct drm_device *dev,
  1444. struct drm_file *file_priv,
  1445. struct drm_dma * d)
  1446. {
  1447. int i;
  1448. struct drm_buf *buf;
  1449. for (i = d->granted_count; i < d->request_count; i++) {
  1450. buf = radeon_freelist_get(dev);
  1451. if (!buf)
  1452. return -EBUSY; /* NOTE: broken client */
  1453. buf->file_priv = file_priv;
  1454. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1455. sizeof(buf->idx)))
  1456. return -EFAULT;
  1457. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1458. sizeof(buf->total)))
  1459. return -EFAULT;
  1460. d->granted_count++;
  1461. }
  1462. return 0;
  1463. }
  1464. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1465. {
  1466. struct drm_device_dma *dma = dev->dma;
  1467. int ret = 0;
  1468. struct drm_dma *d = data;
  1469. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1470. /* Please don't send us buffers.
  1471. */
  1472. if (d->send_count != 0) {
  1473. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1474. DRM_CURRENTPID, d->send_count);
  1475. return -EINVAL;
  1476. }
  1477. /* We'll send you buffers.
  1478. */
  1479. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1480. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1481. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1482. return -EINVAL;
  1483. }
  1484. d->granted_count = 0;
  1485. if (d->request_count) {
  1486. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1487. }
  1488. return ret;
  1489. }
  1490. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1491. {
  1492. drm_radeon_private_t *dev_priv;
  1493. int ret = 0;
  1494. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1495. if (dev_priv == NULL)
  1496. return -ENOMEM;
  1497. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1498. dev->dev_private = (void *)dev_priv;
  1499. dev_priv->flags = flags;
  1500. switch (flags & RADEON_FAMILY_MASK) {
  1501. case CHIP_R100:
  1502. case CHIP_RV200:
  1503. case CHIP_R200:
  1504. case CHIP_R300:
  1505. case CHIP_R350:
  1506. case CHIP_R420:
  1507. case CHIP_R423:
  1508. case CHIP_RV410:
  1509. case CHIP_RV515:
  1510. case CHIP_R520:
  1511. case CHIP_RV570:
  1512. case CHIP_R580:
  1513. dev_priv->flags |= RADEON_HAS_HIERZ;
  1514. break;
  1515. default:
  1516. /* all other chips have no hierarchical z buffer */
  1517. break;
  1518. }
  1519. if (drm_device_is_agp(dev))
  1520. dev_priv->flags |= RADEON_IS_AGP;
  1521. else if (drm_device_is_pcie(dev))
  1522. dev_priv->flags |= RADEON_IS_PCIE;
  1523. else
  1524. dev_priv->flags |= RADEON_IS_PCI;
  1525. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1526. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1527. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1528. if (ret != 0)
  1529. return ret;
  1530. ret = drm_vblank_init(dev, 2);
  1531. if (ret) {
  1532. radeon_driver_unload(dev);
  1533. return ret;
  1534. }
  1535. DRM_DEBUG("%s card detected\n",
  1536. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1537. return ret;
  1538. }
  1539. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1540. {
  1541. struct drm_radeon_master_private *master_priv;
  1542. unsigned long sareapage;
  1543. int ret;
  1544. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1545. if (!master_priv)
  1546. return -ENOMEM;
  1547. /* prebuild the SAREA */
  1548. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1549. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1550. &master_priv->sarea);
  1551. if (ret) {
  1552. DRM_ERROR("SAREA setup failed\n");
  1553. return ret;
  1554. }
  1555. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1556. master_priv->sarea_priv->pfCurrentPage = 0;
  1557. master->driver_priv = master_priv;
  1558. return 0;
  1559. }
  1560. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1561. {
  1562. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1563. if (!master_priv)
  1564. return;
  1565. if (master_priv->sarea_priv &&
  1566. master_priv->sarea_priv->pfCurrentPage != 0)
  1567. radeon_cp_dispatch_flip(dev, master);
  1568. master_priv->sarea_priv = NULL;
  1569. if (master_priv->sarea)
  1570. drm_rmmap_locked(dev, master_priv->sarea);
  1571. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1572. master->driver_priv = NULL;
  1573. }
  1574. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1575. * have to find them.
  1576. */
  1577. int radeon_driver_firstopen(struct drm_device *dev)
  1578. {
  1579. int ret;
  1580. drm_local_map_t *map;
  1581. drm_radeon_private_t *dev_priv = dev->dev_private;
  1582. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1583. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1584. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1585. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1586. _DRM_WRITE_COMBINING, &map);
  1587. if (ret != 0)
  1588. return ret;
  1589. return 0;
  1590. }
  1591. int radeon_driver_unload(struct drm_device *dev)
  1592. {
  1593. drm_radeon_private_t *dev_priv = dev->dev_private;
  1594. DRM_DEBUG("\n");
  1595. drm_rmmap(dev, dev_priv->mmio);
  1596. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1597. dev->dev_private = NULL;
  1598. return 0;
  1599. }