nouveau_state.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nv50_display.h"
  37. static void nouveau_stub_takedown(struct drm_device *dev) {}
  38. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  39. {
  40. struct drm_nouveau_private *dev_priv = dev->dev_private;
  41. struct nouveau_engine *engine = &dev_priv->engine;
  42. switch (dev_priv->chipset & 0xf0) {
  43. case 0x00:
  44. engine->instmem.init = nv04_instmem_init;
  45. engine->instmem.takedown = nv04_instmem_takedown;
  46. engine->instmem.suspend = nv04_instmem_suspend;
  47. engine->instmem.resume = nv04_instmem_resume;
  48. engine->instmem.populate = nv04_instmem_populate;
  49. engine->instmem.clear = nv04_instmem_clear;
  50. engine->instmem.bind = nv04_instmem_bind;
  51. engine->instmem.unbind = nv04_instmem_unbind;
  52. engine->instmem.flush = nv04_instmem_flush;
  53. engine->mc.init = nv04_mc_init;
  54. engine->mc.takedown = nv04_mc_takedown;
  55. engine->timer.init = nv04_timer_init;
  56. engine->timer.read = nv04_timer_read;
  57. engine->timer.takedown = nv04_timer_takedown;
  58. engine->fb.init = nv04_fb_init;
  59. engine->fb.takedown = nv04_fb_takedown;
  60. engine->graph.grclass = nv04_graph_grclass;
  61. engine->graph.init = nv04_graph_init;
  62. engine->graph.takedown = nv04_graph_takedown;
  63. engine->graph.fifo_access = nv04_graph_fifo_access;
  64. engine->graph.channel = nv04_graph_channel;
  65. engine->graph.create_context = nv04_graph_create_context;
  66. engine->graph.destroy_context = nv04_graph_destroy_context;
  67. engine->graph.load_context = nv04_graph_load_context;
  68. engine->graph.unload_context = nv04_graph_unload_context;
  69. engine->fifo.channels = 16;
  70. engine->fifo.init = nv04_fifo_init;
  71. engine->fifo.takedown = nouveau_stub_takedown;
  72. engine->fifo.disable = nv04_fifo_disable;
  73. engine->fifo.enable = nv04_fifo_enable;
  74. engine->fifo.reassign = nv04_fifo_reassign;
  75. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  76. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  77. engine->fifo.channel_id = nv04_fifo_channel_id;
  78. engine->fifo.create_context = nv04_fifo_create_context;
  79. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  80. engine->fifo.load_context = nv04_fifo_load_context;
  81. engine->fifo.unload_context = nv04_fifo_unload_context;
  82. break;
  83. case 0x10:
  84. engine->instmem.init = nv04_instmem_init;
  85. engine->instmem.takedown = nv04_instmem_takedown;
  86. engine->instmem.suspend = nv04_instmem_suspend;
  87. engine->instmem.resume = nv04_instmem_resume;
  88. engine->instmem.populate = nv04_instmem_populate;
  89. engine->instmem.clear = nv04_instmem_clear;
  90. engine->instmem.bind = nv04_instmem_bind;
  91. engine->instmem.unbind = nv04_instmem_unbind;
  92. engine->instmem.flush = nv04_instmem_flush;
  93. engine->mc.init = nv04_mc_init;
  94. engine->mc.takedown = nv04_mc_takedown;
  95. engine->timer.init = nv04_timer_init;
  96. engine->timer.read = nv04_timer_read;
  97. engine->timer.takedown = nv04_timer_takedown;
  98. engine->fb.init = nv10_fb_init;
  99. engine->fb.takedown = nv10_fb_takedown;
  100. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  101. engine->graph.grclass = nv10_graph_grclass;
  102. engine->graph.init = nv10_graph_init;
  103. engine->graph.takedown = nv10_graph_takedown;
  104. engine->graph.channel = nv10_graph_channel;
  105. engine->graph.create_context = nv10_graph_create_context;
  106. engine->graph.destroy_context = nv10_graph_destroy_context;
  107. engine->graph.fifo_access = nv04_graph_fifo_access;
  108. engine->graph.load_context = nv10_graph_load_context;
  109. engine->graph.unload_context = nv10_graph_unload_context;
  110. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  111. engine->fifo.channels = 32;
  112. engine->fifo.init = nv10_fifo_init;
  113. engine->fifo.takedown = nouveau_stub_takedown;
  114. engine->fifo.disable = nv04_fifo_disable;
  115. engine->fifo.enable = nv04_fifo_enable;
  116. engine->fifo.reassign = nv04_fifo_reassign;
  117. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. break;
  125. case 0x20:
  126. engine->instmem.init = nv04_instmem_init;
  127. engine->instmem.takedown = nv04_instmem_takedown;
  128. engine->instmem.suspend = nv04_instmem_suspend;
  129. engine->instmem.resume = nv04_instmem_resume;
  130. engine->instmem.populate = nv04_instmem_populate;
  131. engine->instmem.clear = nv04_instmem_clear;
  132. engine->instmem.bind = nv04_instmem_bind;
  133. engine->instmem.unbind = nv04_instmem_unbind;
  134. engine->instmem.flush = nv04_instmem_flush;
  135. engine->mc.init = nv04_mc_init;
  136. engine->mc.takedown = nv04_mc_takedown;
  137. engine->timer.init = nv04_timer_init;
  138. engine->timer.read = nv04_timer_read;
  139. engine->timer.takedown = nv04_timer_takedown;
  140. engine->fb.init = nv10_fb_init;
  141. engine->fb.takedown = nv10_fb_takedown;
  142. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  143. engine->graph.grclass = nv20_graph_grclass;
  144. engine->graph.init = nv20_graph_init;
  145. engine->graph.takedown = nv20_graph_takedown;
  146. engine->graph.channel = nv10_graph_channel;
  147. engine->graph.create_context = nv20_graph_create_context;
  148. engine->graph.destroy_context = nv20_graph_destroy_context;
  149. engine->graph.fifo_access = nv04_graph_fifo_access;
  150. engine->graph.load_context = nv20_graph_load_context;
  151. engine->graph.unload_context = nv20_graph_unload_context;
  152. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  153. engine->fifo.channels = 32;
  154. engine->fifo.init = nv10_fifo_init;
  155. engine->fifo.takedown = nouveau_stub_takedown;
  156. engine->fifo.disable = nv04_fifo_disable;
  157. engine->fifo.enable = nv04_fifo_enable;
  158. engine->fifo.reassign = nv04_fifo_reassign;
  159. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  160. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  161. engine->fifo.channel_id = nv10_fifo_channel_id;
  162. engine->fifo.create_context = nv10_fifo_create_context;
  163. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  164. engine->fifo.load_context = nv10_fifo_load_context;
  165. engine->fifo.unload_context = nv10_fifo_unload_context;
  166. break;
  167. case 0x30:
  168. engine->instmem.init = nv04_instmem_init;
  169. engine->instmem.takedown = nv04_instmem_takedown;
  170. engine->instmem.suspend = nv04_instmem_suspend;
  171. engine->instmem.resume = nv04_instmem_resume;
  172. engine->instmem.populate = nv04_instmem_populate;
  173. engine->instmem.clear = nv04_instmem_clear;
  174. engine->instmem.bind = nv04_instmem_bind;
  175. engine->instmem.unbind = nv04_instmem_unbind;
  176. engine->instmem.flush = nv04_instmem_flush;
  177. engine->mc.init = nv04_mc_init;
  178. engine->mc.takedown = nv04_mc_takedown;
  179. engine->timer.init = nv04_timer_init;
  180. engine->timer.read = nv04_timer_read;
  181. engine->timer.takedown = nv04_timer_takedown;
  182. engine->fb.init = nv10_fb_init;
  183. engine->fb.takedown = nv10_fb_takedown;
  184. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  185. engine->graph.grclass = nv30_graph_grclass;
  186. engine->graph.init = nv30_graph_init;
  187. engine->graph.takedown = nv20_graph_takedown;
  188. engine->graph.fifo_access = nv04_graph_fifo_access;
  189. engine->graph.channel = nv10_graph_channel;
  190. engine->graph.create_context = nv20_graph_create_context;
  191. engine->graph.destroy_context = nv20_graph_destroy_context;
  192. engine->graph.load_context = nv20_graph_load_context;
  193. engine->graph.unload_context = nv20_graph_unload_context;
  194. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  195. engine->fifo.channels = 32;
  196. engine->fifo.init = nv10_fifo_init;
  197. engine->fifo.takedown = nouveau_stub_takedown;
  198. engine->fifo.disable = nv04_fifo_disable;
  199. engine->fifo.enable = nv04_fifo_enable;
  200. engine->fifo.reassign = nv04_fifo_reassign;
  201. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  202. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  203. engine->fifo.channel_id = nv10_fifo_channel_id;
  204. engine->fifo.create_context = nv10_fifo_create_context;
  205. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  206. engine->fifo.load_context = nv10_fifo_load_context;
  207. engine->fifo.unload_context = nv10_fifo_unload_context;
  208. break;
  209. case 0x40:
  210. case 0x60:
  211. engine->instmem.init = nv04_instmem_init;
  212. engine->instmem.takedown = nv04_instmem_takedown;
  213. engine->instmem.suspend = nv04_instmem_suspend;
  214. engine->instmem.resume = nv04_instmem_resume;
  215. engine->instmem.populate = nv04_instmem_populate;
  216. engine->instmem.clear = nv04_instmem_clear;
  217. engine->instmem.bind = nv04_instmem_bind;
  218. engine->instmem.unbind = nv04_instmem_unbind;
  219. engine->instmem.flush = nv04_instmem_flush;
  220. engine->mc.init = nv40_mc_init;
  221. engine->mc.takedown = nv40_mc_takedown;
  222. engine->timer.init = nv04_timer_init;
  223. engine->timer.read = nv04_timer_read;
  224. engine->timer.takedown = nv04_timer_takedown;
  225. engine->fb.init = nv40_fb_init;
  226. engine->fb.takedown = nv40_fb_takedown;
  227. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  228. engine->graph.grclass = nv40_graph_grclass;
  229. engine->graph.init = nv40_graph_init;
  230. engine->graph.takedown = nv40_graph_takedown;
  231. engine->graph.fifo_access = nv04_graph_fifo_access;
  232. engine->graph.channel = nv40_graph_channel;
  233. engine->graph.create_context = nv40_graph_create_context;
  234. engine->graph.destroy_context = nv40_graph_destroy_context;
  235. engine->graph.load_context = nv40_graph_load_context;
  236. engine->graph.unload_context = nv40_graph_unload_context;
  237. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  238. engine->fifo.channels = 32;
  239. engine->fifo.init = nv40_fifo_init;
  240. engine->fifo.takedown = nouveau_stub_takedown;
  241. engine->fifo.disable = nv04_fifo_disable;
  242. engine->fifo.enable = nv04_fifo_enable;
  243. engine->fifo.reassign = nv04_fifo_reassign;
  244. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  245. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  246. engine->fifo.channel_id = nv10_fifo_channel_id;
  247. engine->fifo.create_context = nv40_fifo_create_context;
  248. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  249. engine->fifo.load_context = nv40_fifo_load_context;
  250. engine->fifo.unload_context = nv40_fifo_unload_context;
  251. break;
  252. case 0x50:
  253. case 0x80: /* gotta love NVIDIA's consistency.. */
  254. case 0x90:
  255. case 0xA0:
  256. engine->instmem.init = nv50_instmem_init;
  257. engine->instmem.takedown = nv50_instmem_takedown;
  258. engine->instmem.suspend = nv50_instmem_suspend;
  259. engine->instmem.resume = nv50_instmem_resume;
  260. engine->instmem.populate = nv50_instmem_populate;
  261. engine->instmem.clear = nv50_instmem_clear;
  262. engine->instmem.bind = nv50_instmem_bind;
  263. engine->instmem.unbind = nv50_instmem_unbind;
  264. engine->instmem.flush = nv50_instmem_flush;
  265. engine->mc.init = nv50_mc_init;
  266. engine->mc.takedown = nv50_mc_takedown;
  267. engine->timer.init = nv04_timer_init;
  268. engine->timer.read = nv04_timer_read;
  269. engine->timer.takedown = nv04_timer_takedown;
  270. engine->fb.init = nv50_fb_init;
  271. engine->fb.takedown = nv50_fb_takedown;
  272. engine->graph.grclass = nv50_graph_grclass;
  273. engine->graph.init = nv50_graph_init;
  274. engine->graph.takedown = nv50_graph_takedown;
  275. engine->graph.fifo_access = nv50_graph_fifo_access;
  276. engine->graph.channel = nv50_graph_channel;
  277. engine->graph.create_context = nv50_graph_create_context;
  278. engine->graph.destroy_context = nv50_graph_destroy_context;
  279. engine->graph.load_context = nv50_graph_load_context;
  280. engine->graph.unload_context = nv50_graph_unload_context;
  281. engine->fifo.channels = 128;
  282. engine->fifo.init = nv50_fifo_init;
  283. engine->fifo.takedown = nv50_fifo_takedown;
  284. engine->fifo.disable = nv04_fifo_disable;
  285. engine->fifo.enable = nv04_fifo_enable;
  286. engine->fifo.reassign = nv04_fifo_reassign;
  287. engine->fifo.channel_id = nv50_fifo_channel_id;
  288. engine->fifo.create_context = nv50_fifo_create_context;
  289. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  290. engine->fifo.load_context = nv50_fifo_load_context;
  291. engine->fifo.unload_context = nv50_fifo_unload_context;
  292. break;
  293. default:
  294. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  295. return 1;
  296. }
  297. return 0;
  298. }
  299. static unsigned int
  300. nouveau_vga_set_decode(void *priv, bool state)
  301. {
  302. struct drm_device *dev = priv;
  303. struct drm_nouveau_private *dev_priv = dev->dev_private;
  304. if (dev_priv->chipset >= 0x40)
  305. nv_wr32(dev, 0x88054, state);
  306. else
  307. nv_wr32(dev, 0x1854, state);
  308. if (state)
  309. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  310. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  311. else
  312. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  313. }
  314. static int
  315. nouveau_card_init_channel(struct drm_device *dev)
  316. {
  317. struct drm_nouveau_private *dev_priv = dev->dev_private;
  318. struct nouveau_gpuobj *gpuobj;
  319. int ret;
  320. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  321. (struct drm_file *)-2,
  322. NvDmaFB, NvDmaTT);
  323. if (ret)
  324. return ret;
  325. gpuobj = NULL;
  326. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  327. 0, dev_priv->vram_size,
  328. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  329. &gpuobj);
  330. if (ret)
  331. goto out_err;
  332. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
  333. gpuobj, NULL);
  334. if (ret)
  335. goto out_err;
  336. gpuobj = NULL;
  337. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  338. dev_priv->gart_info.aper_size,
  339. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  340. if (ret)
  341. goto out_err;
  342. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
  343. gpuobj, NULL);
  344. if (ret)
  345. goto out_err;
  346. return 0;
  347. out_err:
  348. nouveau_gpuobj_del(dev, &gpuobj);
  349. nouveau_channel_free(dev_priv->channel);
  350. dev_priv->channel = NULL;
  351. return ret;
  352. }
  353. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  354. enum vga_switcheroo_state state)
  355. {
  356. struct drm_device *dev = pci_get_drvdata(pdev);
  357. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  358. if (state == VGA_SWITCHEROO_ON) {
  359. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  360. nouveau_pci_resume(pdev);
  361. drm_kms_helper_poll_enable(dev);
  362. } else {
  363. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  364. drm_kms_helper_poll_disable(dev);
  365. nouveau_pci_suspend(pdev, pmm);
  366. }
  367. }
  368. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  369. {
  370. struct drm_device *dev = pci_get_drvdata(pdev);
  371. bool can_switch;
  372. spin_lock(&dev->count_lock);
  373. can_switch = (dev->open_count == 0);
  374. spin_unlock(&dev->count_lock);
  375. return can_switch;
  376. }
  377. int
  378. nouveau_card_init(struct drm_device *dev)
  379. {
  380. struct drm_nouveau_private *dev_priv = dev->dev_private;
  381. struct nouveau_engine *engine;
  382. int ret;
  383. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  384. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  385. nouveau_switcheroo_can_switch);
  386. /* Initialise internal driver API hooks */
  387. ret = nouveau_init_engine_ptrs(dev);
  388. if (ret)
  389. goto out;
  390. engine = &dev_priv->engine;
  391. spin_lock_init(&dev_priv->context_switch_lock);
  392. /* Parse BIOS tables / Run init tables if card not POSTed */
  393. ret = nouveau_bios_init(dev);
  394. if (ret)
  395. goto out;
  396. ret = nouveau_mem_detect(dev);
  397. if (ret)
  398. goto out_bios;
  399. ret = nouveau_gpuobj_early_init(dev);
  400. if (ret)
  401. goto out_bios;
  402. /* Initialise instance memory, must happen before mem_init so we
  403. * know exactly how much VRAM we're able to use for "normal"
  404. * purposes.
  405. */
  406. ret = engine->instmem.init(dev);
  407. if (ret)
  408. goto out_gpuobj_early;
  409. /* Setup the memory manager */
  410. ret = nouveau_mem_init(dev);
  411. if (ret)
  412. goto out_instmem;
  413. ret = nouveau_gpuobj_init(dev);
  414. if (ret)
  415. goto out_mem;
  416. /* PMC */
  417. ret = engine->mc.init(dev);
  418. if (ret)
  419. goto out_gpuobj;
  420. /* PTIMER */
  421. ret = engine->timer.init(dev);
  422. if (ret)
  423. goto out_mc;
  424. /* PFB */
  425. ret = engine->fb.init(dev);
  426. if (ret)
  427. goto out_timer;
  428. if (nouveau_noaccel)
  429. engine->graph.accel_blocked = true;
  430. else {
  431. /* PGRAPH */
  432. ret = engine->graph.init(dev);
  433. if (ret)
  434. goto out_fb;
  435. /* PFIFO */
  436. ret = engine->fifo.init(dev);
  437. if (ret)
  438. goto out_graph;
  439. }
  440. if (dev_priv->card_type >= NV_50)
  441. ret = nv50_display_create(dev);
  442. else
  443. ret = nv04_display_create(dev);
  444. if (ret)
  445. goto out_fifo;
  446. /* this call irq_preinstall, register irq handler and
  447. * call irq_postinstall
  448. */
  449. ret = drm_irq_install(dev);
  450. if (ret)
  451. goto out_display;
  452. ret = drm_vblank_init(dev, 0);
  453. if (ret)
  454. goto out_irq;
  455. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  456. if (!engine->graph.accel_blocked) {
  457. ret = nouveau_card_init_channel(dev);
  458. if (ret)
  459. goto out_irq;
  460. }
  461. ret = nouveau_backlight_init(dev);
  462. if (ret)
  463. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  464. nouveau_fbcon_init(dev);
  465. drm_kms_helper_poll_init(dev);
  466. return 0;
  467. out_irq:
  468. drm_irq_uninstall(dev);
  469. out_display:
  470. if (dev_priv->card_type >= NV_50)
  471. nv50_display_destroy(dev);
  472. else
  473. nv04_display_destroy(dev);
  474. out_fifo:
  475. if (!nouveau_noaccel)
  476. engine->fifo.takedown(dev);
  477. out_graph:
  478. if (!nouveau_noaccel)
  479. engine->graph.takedown(dev);
  480. out_fb:
  481. engine->fb.takedown(dev);
  482. out_timer:
  483. engine->timer.takedown(dev);
  484. out_mc:
  485. engine->mc.takedown(dev);
  486. out_gpuobj:
  487. nouveau_gpuobj_takedown(dev);
  488. out_mem:
  489. nouveau_sgdma_takedown(dev);
  490. nouveau_mem_close(dev);
  491. out_instmem:
  492. engine->instmem.takedown(dev);
  493. out_gpuobj_early:
  494. nouveau_gpuobj_late_takedown(dev);
  495. out_bios:
  496. nouveau_bios_takedown(dev);
  497. out:
  498. vga_client_register(dev->pdev, NULL, NULL, NULL);
  499. return ret;
  500. }
  501. static void nouveau_card_takedown(struct drm_device *dev)
  502. {
  503. struct drm_nouveau_private *dev_priv = dev->dev_private;
  504. struct nouveau_engine *engine = &dev_priv->engine;
  505. nouveau_backlight_exit(dev);
  506. if (dev_priv->channel) {
  507. nouveau_channel_free(dev_priv->channel);
  508. dev_priv->channel = NULL;
  509. }
  510. if (!nouveau_noaccel) {
  511. engine->fifo.takedown(dev);
  512. engine->graph.takedown(dev);
  513. }
  514. engine->fb.takedown(dev);
  515. engine->timer.takedown(dev);
  516. engine->mc.takedown(dev);
  517. mutex_lock(&dev->struct_mutex);
  518. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  519. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  520. mutex_unlock(&dev->struct_mutex);
  521. nouveau_sgdma_takedown(dev);
  522. nouveau_gpuobj_takedown(dev);
  523. nouveau_mem_close(dev);
  524. engine->instmem.takedown(dev);
  525. drm_irq_uninstall(dev);
  526. nouveau_gpuobj_late_takedown(dev);
  527. nouveau_bios_takedown(dev);
  528. vga_client_register(dev->pdev, NULL, NULL, NULL);
  529. }
  530. /* here a client dies, release the stuff that was allocated for its
  531. * file_priv */
  532. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  533. {
  534. nouveau_channel_cleanup(dev, file_priv);
  535. }
  536. /* first module load, setup the mmio/fb mapping */
  537. /* KMS: we need mmio at load time, not when the first drm client opens. */
  538. int nouveau_firstopen(struct drm_device *dev)
  539. {
  540. return 0;
  541. }
  542. /* if we have an OF card, copy vbios to RAMIN */
  543. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  544. {
  545. #if defined(__powerpc__)
  546. int size, i;
  547. const uint32_t *bios;
  548. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  549. if (!dn) {
  550. NV_INFO(dev, "Unable to get the OF node\n");
  551. return;
  552. }
  553. bios = of_get_property(dn, "NVDA,BMP", &size);
  554. if (bios) {
  555. for (i = 0; i < size; i += 4)
  556. nv_wi32(dev, i, bios[i/4]);
  557. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  558. } else {
  559. NV_INFO(dev, "Unable to get the OF bios\n");
  560. }
  561. #endif
  562. }
  563. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  564. {
  565. struct pci_dev *pdev = dev->pdev;
  566. struct apertures_struct *aper = alloc_apertures(3);
  567. if (!aper)
  568. return NULL;
  569. aper->ranges[0].base = pci_resource_start(pdev, 1);
  570. aper->ranges[0].size = pci_resource_len(pdev, 1);
  571. aper->count = 1;
  572. if (pci_resource_len(pdev, 2)) {
  573. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  574. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  575. aper->count++;
  576. }
  577. if (pci_resource_len(pdev, 3)) {
  578. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  579. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  580. aper->count++;
  581. }
  582. return aper;
  583. }
  584. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  585. {
  586. struct drm_nouveau_private *dev_priv = dev->dev_private;
  587. bool primary = false;
  588. dev_priv->apertures = nouveau_get_apertures(dev);
  589. if (!dev_priv->apertures)
  590. return -ENOMEM;
  591. #ifdef CONFIG_X86
  592. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  593. #endif
  594. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  595. return 0;
  596. }
  597. int nouveau_load(struct drm_device *dev, unsigned long flags)
  598. {
  599. struct drm_nouveau_private *dev_priv;
  600. uint32_t reg0;
  601. resource_size_t mmio_start_offs;
  602. int ret;
  603. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  604. if (!dev_priv)
  605. return -ENOMEM;
  606. dev->dev_private = dev_priv;
  607. dev_priv->dev = dev;
  608. dev_priv->flags = flags & NOUVEAU_FLAGS;
  609. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  610. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  611. dev_priv->wq = create_workqueue("nouveau");
  612. if (!dev_priv->wq)
  613. return -EINVAL;
  614. /* resource 0 is mmio regs */
  615. /* resource 1 is linear FB */
  616. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  617. /* resource 6 is bios */
  618. /* map the mmio regs */
  619. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  620. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  621. if (!dev_priv->mmio) {
  622. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  623. "Please report your setup to " DRIVER_EMAIL "\n");
  624. return -EINVAL;
  625. }
  626. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  627. (unsigned long long)mmio_start_offs);
  628. #ifdef __BIG_ENDIAN
  629. /* Put the card in BE mode if it's not */
  630. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  631. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  632. DRM_MEMORYBARRIER();
  633. #endif
  634. /* Time to determine the card architecture */
  635. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  636. /* We're dealing with >=NV10 */
  637. if ((reg0 & 0x0f000000) > 0) {
  638. /* Bit 27-20 contain the architecture in hex */
  639. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  640. /* NV04 or NV05 */
  641. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  642. if (reg0 & 0x00f00000)
  643. dev_priv->chipset = 0x05;
  644. else
  645. dev_priv->chipset = 0x04;
  646. } else
  647. dev_priv->chipset = 0xff;
  648. switch (dev_priv->chipset & 0xf0) {
  649. case 0x00:
  650. case 0x10:
  651. case 0x20:
  652. case 0x30:
  653. dev_priv->card_type = dev_priv->chipset & 0xf0;
  654. break;
  655. case 0x40:
  656. case 0x60:
  657. dev_priv->card_type = NV_40;
  658. break;
  659. case 0x50:
  660. case 0x80:
  661. case 0x90:
  662. case 0xa0:
  663. dev_priv->card_type = NV_50;
  664. break;
  665. default:
  666. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  667. return -EINVAL;
  668. }
  669. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  670. dev_priv->card_type, reg0);
  671. ret = nouveau_remove_conflicting_drivers(dev);
  672. if (ret)
  673. return ret;
  674. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  675. if (dev_priv->card_type >= NV_40) {
  676. int ramin_bar = 2;
  677. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  678. ramin_bar = 3;
  679. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  680. dev_priv->ramin =
  681. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  682. dev_priv->ramin_size);
  683. if (!dev_priv->ramin) {
  684. NV_ERROR(dev, "Failed to PRAMIN BAR");
  685. return -ENOMEM;
  686. }
  687. } else {
  688. dev_priv->ramin_size = 1 * 1024 * 1024;
  689. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  690. dev_priv->ramin_size);
  691. if (!dev_priv->ramin) {
  692. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  693. return -ENOMEM;
  694. }
  695. }
  696. nouveau_OF_copy_vbios_to_ramin(dev);
  697. /* Special flags */
  698. if (dev->pci_device == 0x01a0)
  699. dev_priv->flags |= NV_NFORCE;
  700. else if (dev->pci_device == 0x01f0)
  701. dev_priv->flags |= NV_NFORCE2;
  702. /* For kernel modesetting, init card now and bring up fbcon */
  703. ret = nouveau_card_init(dev);
  704. if (ret)
  705. return ret;
  706. return 0;
  707. }
  708. void nouveau_lastclose(struct drm_device *dev)
  709. {
  710. }
  711. int nouveau_unload(struct drm_device *dev)
  712. {
  713. struct drm_nouveau_private *dev_priv = dev->dev_private;
  714. drm_kms_helper_poll_fini(dev);
  715. nouveau_fbcon_fini(dev);
  716. if (dev_priv->card_type >= NV_50)
  717. nv50_display_destroy(dev);
  718. else
  719. nv04_display_destroy(dev);
  720. nouveau_card_takedown(dev);
  721. iounmap(dev_priv->mmio);
  722. iounmap(dev_priv->ramin);
  723. kfree(dev_priv);
  724. dev->dev_private = NULL;
  725. return 0;
  726. }
  727. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  728. struct drm_file *file_priv)
  729. {
  730. struct drm_nouveau_private *dev_priv = dev->dev_private;
  731. struct drm_nouveau_getparam *getparam = data;
  732. switch (getparam->param) {
  733. case NOUVEAU_GETPARAM_CHIPSET_ID:
  734. getparam->value = dev_priv->chipset;
  735. break;
  736. case NOUVEAU_GETPARAM_PCI_VENDOR:
  737. getparam->value = dev->pci_vendor;
  738. break;
  739. case NOUVEAU_GETPARAM_PCI_DEVICE:
  740. getparam->value = dev->pci_device;
  741. break;
  742. case NOUVEAU_GETPARAM_BUS_TYPE:
  743. if (drm_device_is_agp(dev))
  744. getparam->value = NV_AGP;
  745. else if (drm_device_is_pcie(dev))
  746. getparam->value = NV_PCIE;
  747. else
  748. getparam->value = NV_PCI;
  749. break;
  750. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  751. getparam->value = dev_priv->fb_phys;
  752. break;
  753. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  754. getparam->value = dev_priv->gart_info.aper_base;
  755. break;
  756. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  757. if (dev->sg) {
  758. getparam->value = (unsigned long)dev->sg->virtual;
  759. } else {
  760. NV_ERROR(dev, "Requested PCIGART address, "
  761. "while no PCIGART was created\n");
  762. return -EINVAL;
  763. }
  764. break;
  765. case NOUVEAU_GETPARAM_FB_SIZE:
  766. getparam->value = dev_priv->fb_available_size;
  767. break;
  768. case NOUVEAU_GETPARAM_AGP_SIZE:
  769. getparam->value = dev_priv->gart_info.aper_size;
  770. break;
  771. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  772. getparam->value = dev_priv->vm_vram_base;
  773. break;
  774. case NOUVEAU_GETPARAM_PTIMER_TIME:
  775. getparam->value = dev_priv->engine.timer.read(dev);
  776. break;
  777. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  778. /* NV40 and NV50 versions are quite different, but register
  779. * address is the same. User is supposed to know the card
  780. * family anyway... */
  781. if (dev_priv->chipset >= 0x40) {
  782. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  783. break;
  784. }
  785. /* FALLTHRU */
  786. default:
  787. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  788. return -EINVAL;
  789. }
  790. return 0;
  791. }
  792. int
  793. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  794. struct drm_file *file_priv)
  795. {
  796. struct drm_nouveau_setparam *setparam = data;
  797. switch (setparam->param) {
  798. default:
  799. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  800. return -EINVAL;
  801. }
  802. return 0;
  803. }
  804. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  805. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  806. uint32_t reg, uint32_t mask, uint32_t val)
  807. {
  808. struct drm_nouveau_private *dev_priv = dev->dev_private;
  809. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  810. uint64_t start = ptimer->read(dev);
  811. do {
  812. if ((nv_rd32(dev, reg) & mask) == val)
  813. return true;
  814. } while (ptimer->read(dev) - start < timeout);
  815. return false;
  816. }
  817. /* Waits for PGRAPH to go completely idle */
  818. bool nouveau_wait_for_idle(struct drm_device *dev)
  819. {
  820. if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  821. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  822. nv_rd32(dev, NV04_PGRAPH_STATUS));
  823. return false;
  824. }
  825. return true;
  826. }