dsi.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862
  1. /*
  2. * linux/drivers/video/omap2/dss/dsi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define DSS_SUBSYS_NAME "DSI"
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/err.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/delay.h>
  27. #include <linux/mutex.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/wait.h>
  33. #include <linux/workqueue.h>
  34. #include <video/omapdss.h>
  35. #include <plat/clock.h>
  36. #include "dss.h"
  37. #include "dss_features.h"
  38. /*#define VERBOSE_IRQ*/
  39. #define DSI_CATCH_MISSING_TE
  40. struct dsi_reg { u16 idx; };
  41. #define DSI_REG(idx) ((const struct dsi_reg) { idx })
  42. #define DSI_SZ_REGS SZ_1K
  43. /* DSI Protocol Engine */
  44. #define DSI_REVISION DSI_REG(0x0000)
  45. #define DSI_SYSCONFIG DSI_REG(0x0010)
  46. #define DSI_SYSSTATUS DSI_REG(0x0014)
  47. #define DSI_IRQSTATUS DSI_REG(0x0018)
  48. #define DSI_IRQENABLE DSI_REG(0x001C)
  49. #define DSI_CTRL DSI_REG(0x0040)
  50. #define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
  51. #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
  52. #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
  53. #define DSI_CLK_CTRL DSI_REG(0x0054)
  54. #define DSI_TIMING1 DSI_REG(0x0058)
  55. #define DSI_TIMING2 DSI_REG(0x005C)
  56. #define DSI_VM_TIMING1 DSI_REG(0x0060)
  57. #define DSI_VM_TIMING2 DSI_REG(0x0064)
  58. #define DSI_VM_TIMING3 DSI_REG(0x0068)
  59. #define DSI_CLK_TIMING DSI_REG(0x006C)
  60. #define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
  61. #define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
  62. #define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
  63. #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
  64. #define DSI_VM_TIMING4 DSI_REG(0x0080)
  65. #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
  66. #define DSI_VM_TIMING5 DSI_REG(0x0088)
  67. #define DSI_VM_TIMING6 DSI_REG(0x008C)
  68. #define DSI_VM_TIMING7 DSI_REG(0x0090)
  69. #define DSI_STOPCLK_TIMING DSI_REG(0x0094)
  70. #define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
  71. #define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
  72. #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
  73. #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
  74. #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
  75. #define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
  76. #define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
  77. /* DSIPHY_SCP */
  78. #define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
  79. #define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
  80. #define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
  81. #define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
  82. /* DSI_PLL_CTRL_SCP */
  83. #define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
  84. #define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
  85. #define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
  86. #define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
  87. #define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
  88. #define REG_GET(idx, start, end) \
  89. FLD_GET(dsi_read_reg(idx), start, end)
  90. #define REG_FLD_MOD(idx, val, start, end) \
  91. dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
  92. /* Global interrupts */
  93. #define DSI_IRQ_VC0 (1 << 0)
  94. #define DSI_IRQ_VC1 (1 << 1)
  95. #define DSI_IRQ_VC2 (1 << 2)
  96. #define DSI_IRQ_VC3 (1 << 3)
  97. #define DSI_IRQ_WAKEUP (1 << 4)
  98. #define DSI_IRQ_RESYNC (1 << 5)
  99. #define DSI_IRQ_PLL_LOCK (1 << 7)
  100. #define DSI_IRQ_PLL_UNLOCK (1 << 8)
  101. #define DSI_IRQ_PLL_RECALL (1 << 9)
  102. #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
  103. #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
  104. #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
  105. #define DSI_IRQ_TE_TRIGGER (1 << 16)
  106. #define DSI_IRQ_ACK_TRIGGER (1 << 17)
  107. #define DSI_IRQ_SYNC_LOST (1 << 18)
  108. #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
  109. #define DSI_IRQ_TA_TIMEOUT (1 << 20)
  110. #define DSI_IRQ_ERROR_MASK \
  111. (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
  112. DSI_IRQ_TA_TIMEOUT)
  113. #define DSI_IRQ_CHANNEL_MASK 0xf
  114. /* Virtual channel interrupts */
  115. #define DSI_VC_IRQ_CS (1 << 0)
  116. #define DSI_VC_IRQ_ECC_CORR (1 << 1)
  117. #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
  118. #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
  119. #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
  120. #define DSI_VC_IRQ_BTA (1 << 5)
  121. #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
  122. #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
  123. #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
  124. #define DSI_VC_IRQ_ERROR_MASK \
  125. (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
  126. DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
  127. DSI_VC_IRQ_FIFO_TX_UDF)
  128. /* ComplexIO interrupts */
  129. #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
  130. #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
  131. #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
  132. #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
  133. #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
  134. #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
  135. #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
  136. #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
  137. #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
  138. #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
  139. #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
  140. #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
  141. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
  142. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
  143. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
  144. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
  145. #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
  146. #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
  147. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
  148. #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
  149. #define DSI_CIO_IRQ_ERROR_MASK \
  150. (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
  151. DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
  152. DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRCONTROL1 | \
  153. DSI_CIO_IRQ_ERRCONTROL2 | DSI_CIO_IRQ_ERRCONTROL3 | \
  154. DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
  155. DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
  156. DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3)
  157. #define DSI_DT_DCS_SHORT_WRITE_0 0x05
  158. #define DSI_DT_DCS_SHORT_WRITE_1 0x15
  159. #define DSI_DT_DCS_READ 0x06
  160. #define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
  161. #define DSI_DT_NULL_PACKET 0x09
  162. #define DSI_DT_DCS_LONG_WRITE 0x39
  163. #define DSI_DT_RX_ACK_WITH_ERR 0x02
  164. #define DSI_DT_RX_DCS_LONG_READ 0x1c
  165. #define DSI_DT_RX_SHORT_READ_1 0x21
  166. #define DSI_DT_RX_SHORT_READ_2 0x22
  167. typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
  168. #define DSI_MAX_NR_ISRS 2
  169. struct dsi_isr_data {
  170. omap_dsi_isr_t isr;
  171. void *arg;
  172. u32 mask;
  173. };
  174. enum fifo_size {
  175. DSI_FIFO_SIZE_0 = 0,
  176. DSI_FIFO_SIZE_32 = 1,
  177. DSI_FIFO_SIZE_64 = 2,
  178. DSI_FIFO_SIZE_96 = 3,
  179. DSI_FIFO_SIZE_128 = 4,
  180. };
  181. enum dsi_vc_mode {
  182. DSI_VC_MODE_L4 = 0,
  183. DSI_VC_MODE_VP,
  184. };
  185. struct dsi_update_region {
  186. u16 x, y, w, h;
  187. struct omap_dss_device *device;
  188. };
  189. struct dsi_irq_stats {
  190. unsigned long last_reset;
  191. unsigned irq_count;
  192. unsigned dsi_irqs[32];
  193. unsigned vc_irqs[4][32];
  194. unsigned cio_irqs[32];
  195. };
  196. struct dsi_isr_tables {
  197. struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
  198. struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
  199. struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
  200. };
  201. static struct
  202. {
  203. struct platform_device *pdev;
  204. void __iomem *base;
  205. int irq;
  206. struct dsi_clock_info current_cinfo;
  207. struct regulator *vdds_dsi_reg;
  208. struct {
  209. enum dsi_vc_mode mode;
  210. struct omap_dss_device *dssdev;
  211. enum fifo_size fifo_size;
  212. int vc_id;
  213. } vc[4];
  214. struct mutex lock;
  215. struct semaphore bus_lock;
  216. unsigned pll_locked;
  217. spinlock_t irq_lock;
  218. struct dsi_isr_tables isr_tables;
  219. /* space for a copy used by the interrupt handler */
  220. struct dsi_isr_tables isr_tables_copy;
  221. int update_channel;
  222. struct dsi_update_region update_region;
  223. bool te_enabled;
  224. struct workqueue_struct *workqueue;
  225. void (*framedone_callback)(int, void *);
  226. void *framedone_data;
  227. struct delayed_work framedone_timeout_work;
  228. #ifdef DSI_CATCH_MISSING_TE
  229. struct timer_list te_timer;
  230. #endif
  231. unsigned long cache_req_pck;
  232. unsigned long cache_clk_freq;
  233. struct dsi_clock_info cache_cinfo;
  234. u32 errors;
  235. spinlock_t errors_lock;
  236. #ifdef DEBUG
  237. ktime_t perf_setup_time;
  238. ktime_t perf_start_time;
  239. #endif
  240. int debug_read;
  241. int debug_write;
  242. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  243. spinlock_t irq_stats_lock;
  244. struct dsi_irq_stats irq_stats;
  245. #endif
  246. /* DSI PLL Parameter Ranges */
  247. unsigned long regm_max, regn_max;
  248. unsigned long regm_dispc_max, regm_dsi_max;
  249. unsigned long fint_min, fint_max;
  250. unsigned long lpdiv_max;
  251. } dsi;
  252. #ifdef DEBUG
  253. static unsigned int dsi_perf;
  254. module_param_named(dsi_perf, dsi_perf, bool, 0644);
  255. #endif
  256. static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
  257. {
  258. __raw_writel(val, dsi.base + idx.idx);
  259. }
  260. static inline u32 dsi_read_reg(const struct dsi_reg idx)
  261. {
  262. return __raw_readl(dsi.base + idx.idx);
  263. }
  264. void dsi_save_context(void)
  265. {
  266. }
  267. void dsi_restore_context(void)
  268. {
  269. }
  270. void dsi_bus_lock(void)
  271. {
  272. down(&dsi.bus_lock);
  273. }
  274. EXPORT_SYMBOL(dsi_bus_lock);
  275. void dsi_bus_unlock(void)
  276. {
  277. up(&dsi.bus_lock);
  278. }
  279. EXPORT_SYMBOL(dsi_bus_unlock);
  280. static bool dsi_bus_is_locked(void)
  281. {
  282. return dsi.bus_lock.count == 0;
  283. }
  284. static void dsi_completion_handler(void *data, u32 mask)
  285. {
  286. complete((struct completion *)data);
  287. }
  288. static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
  289. int value)
  290. {
  291. int t = 100000;
  292. while (REG_GET(idx, bitnum, bitnum) != value) {
  293. if (--t == 0)
  294. return !value;
  295. }
  296. return value;
  297. }
  298. #ifdef DEBUG
  299. static void dsi_perf_mark_setup(void)
  300. {
  301. dsi.perf_setup_time = ktime_get();
  302. }
  303. static void dsi_perf_mark_start(void)
  304. {
  305. dsi.perf_start_time = ktime_get();
  306. }
  307. static void dsi_perf_show(const char *name)
  308. {
  309. ktime_t t, setup_time, trans_time;
  310. u32 total_bytes;
  311. u32 setup_us, trans_us, total_us;
  312. if (!dsi_perf)
  313. return;
  314. t = ktime_get();
  315. setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
  316. setup_us = (u32)ktime_to_us(setup_time);
  317. if (setup_us == 0)
  318. setup_us = 1;
  319. trans_time = ktime_sub(t, dsi.perf_start_time);
  320. trans_us = (u32)ktime_to_us(trans_time);
  321. if (trans_us == 0)
  322. trans_us = 1;
  323. total_us = setup_us + trans_us;
  324. total_bytes = dsi.update_region.w *
  325. dsi.update_region.h *
  326. dsi.update_region.device->ctrl.pixel_size / 8;
  327. printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
  328. "%u bytes, %u kbytes/sec\n",
  329. name,
  330. setup_us,
  331. trans_us,
  332. total_us,
  333. 1000*1000 / total_us,
  334. total_bytes,
  335. total_bytes * 1000 / total_us);
  336. }
  337. #else
  338. #define dsi_perf_mark_setup()
  339. #define dsi_perf_mark_start()
  340. #define dsi_perf_show(x)
  341. #endif
  342. static void print_irq_status(u32 status)
  343. {
  344. if (status == 0)
  345. return;
  346. #ifndef VERBOSE_IRQ
  347. if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
  348. return;
  349. #endif
  350. printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
  351. #define PIS(x) \
  352. if (status & DSI_IRQ_##x) \
  353. printk(#x " ");
  354. #ifdef VERBOSE_IRQ
  355. PIS(VC0);
  356. PIS(VC1);
  357. PIS(VC2);
  358. PIS(VC3);
  359. #endif
  360. PIS(WAKEUP);
  361. PIS(RESYNC);
  362. PIS(PLL_LOCK);
  363. PIS(PLL_UNLOCK);
  364. PIS(PLL_RECALL);
  365. PIS(COMPLEXIO_ERR);
  366. PIS(HS_TX_TIMEOUT);
  367. PIS(LP_RX_TIMEOUT);
  368. PIS(TE_TRIGGER);
  369. PIS(ACK_TRIGGER);
  370. PIS(SYNC_LOST);
  371. PIS(LDO_POWER_GOOD);
  372. PIS(TA_TIMEOUT);
  373. #undef PIS
  374. printk("\n");
  375. }
  376. static void print_irq_status_vc(int channel, u32 status)
  377. {
  378. if (status == 0)
  379. return;
  380. #ifndef VERBOSE_IRQ
  381. if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
  382. return;
  383. #endif
  384. printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
  385. #define PIS(x) \
  386. if (status & DSI_VC_IRQ_##x) \
  387. printk(#x " ");
  388. PIS(CS);
  389. PIS(ECC_CORR);
  390. #ifdef VERBOSE_IRQ
  391. PIS(PACKET_SENT);
  392. #endif
  393. PIS(FIFO_TX_OVF);
  394. PIS(FIFO_RX_OVF);
  395. PIS(BTA);
  396. PIS(ECC_NO_CORR);
  397. PIS(FIFO_TX_UDF);
  398. PIS(PP_BUSY_CHANGE);
  399. #undef PIS
  400. printk("\n");
  401. }
  402. static void print_irq_status_cio(u32 status)
  403. {
  404. if (status == 0)
  405. return;
  406. printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
  407. #define PIS(x) \
  408. if (status & DSI_CIO_IRQ_##x) \
  409. printk(#x " ");
  410. PIS(ERRSYNCESC1);
  411. PIS(ERRSYNCESC2);
  412. PIS(ERRSYNCESC3);
  413. PIS(ERRESC1);
  414. PIS(ERRESC2);
  415. PIS(ERRESC3);
  416. PIS(ERRCONTROL1);
  417. PIS(ERRCONTROL2);
  418. PIS(ERRCONTROL3);
  419. PIS(STATEULPS1);
  420. PIS(STATEULPS2);
  421. PIS(STATEULPS3);
  422. PIS(ERRCONTENTIONLP0_1);
  423. PIS(ERRCONTENTIONLP1_1);
  424. PIS(ERRCONTENTIONLP0_2);
  425. PIS(ERRCONTENTIONLP1_2);
  426. PIS(ERRCONTENTIONLP0_3);
  427. PIS(ERRCONTENTIONLP1_3);
  428. PIS(ULPSACTIVENOT_ALL0);
  429. PIS(ULPSACTIVENOT_ALL1);
  430. #undef PIS
  431. printk("\n");
  432. }
  433. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  434. static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  435. {
  436. int i;
  437. spin_lock(&dsi.irq_stats_lock);
  438. dsi.irq_stats.irq_count++;
  439. dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
  440. for (i = 0; i < 4; ++i)
  441. dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
  442. dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
  443. spin_unlock(&dsi.irq_stats_lock);
  444. }
  445. #else
  446. #define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
  447. #endif
  448. static int debug_irq;
  449. static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  450. {
  451. int i;
  452. if (irqstatus & DSI_IRQ_ERROR_MASK) {
  453. DSSERR("DSI error, irqstatus %x\n", irqstatus);
  454. print_irq_status(irqstatus);
  455. spin_lock(&dsi.errors_lock);
  456. dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
  457. spin_unlock(&dsi.errors_lock);
  458. } else if (debug_irq) {
  459. print_irq_status(irqstatus);
  460. }
  461. for (i = 0; i < 4; ++i) {
  462. if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
  463. DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
  464. i, vcstatus[i]);
  465. print_irq_status_vc(i, vcstatus[i]);
  466. } else if (debug_irq) {
  467. print_irq_status_vc(i, vcstatus[i]);
  468. }
  469. }
  470. if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
  471. DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
  472. print_irq_status_cio(ciostatus);
  473. } else if (debug_irq) {
  474. print_irq_status_cio(ciostatus);
  475. }
  476. }
  477. static void dsi_call_isrs(struct dsi_isr_data *isr_array,
  478. unsigned isr_array_size, u32 irqstatus)
  479. {
  480. struct dsi_isr_data *isr_data;
  481. int i;
  482. for (i = 0; i < isr_array_size; i++) {
  483. isr_data = &isr_array[i];
  484. if (isr_data->isr && isr_data->mask & irqstatus)
  485. isr_data->isr(isr_data->arg, irqstatus);
  486. }
  487. }
  488. static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
  489. u32 irqstatus, u32 *vcstatus, u32 ciostatus)
  490. {
  491. int i;
  492. dsi_call_isrs(isr_tables->isr_table,
  493. ARRAY_SIZE(isr_tables->isr_table),
  494. irqstatus);
  495. for (i = 0; i < 4; ++i) {
  496. if (vcstatus[i] == 0)
  497. continue;
  498. dsi_call_isrs(isr_tables->isr_table_vc[i],
  499. ARRAY_SIZE(isr_tables->isr_table_vc[i]),
  500. vcstatus[i]);
  501. }
  502. if (ciostatus != 0)
  503. dsi_call_isrs(isr_tables->isr_table_cio,
  504. ARRAY_SIZE(isr_tables->isr_table_cio),
  505. ciostatus);
  506. }
  507. static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
  508. {
  509. u32 irqstatus, vcstatus[4], ciostatus;
  510. int i;
  511. spin_lock(&dsi.irq_lock);
  512. irqstatus = dsi_read_reg(DSI_IRQSTATUS);
  513. /* IRQ is not for us */
  514. if (!irqstatus) {
  515. spin_unlock(&dsi.irq_lock);
  516. return IRQ_NONE;
  517. }
  518. dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
  519. /* flush posted write */
  520. dsi_read_reg(DSI_IRQSTATUS);
  521. for (i = 0; i < 4; ++i) {
  522. if ((irqstatus & (1 << i)) == 0) {
  523. vcstatus[i] = 0;
  524. continue;
  525. }
  526. vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
  527. dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
  528. /* flush posted write */
  529. dsi_read_reg(DSI_VC_IRQSTATUS(i));
  530. }
  531. if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
  532. ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  533. dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
  534. /* flush posted write */
  535. dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
  536. } else {
  537. ciostatus = 0;
  538. }
  539. #ifdef DSI_CATCH_MISSING_TE
  540. if (irqstatus & DSI_IRQ_TE_TRIGGER)
  541. del_timer(&dsi.te_timer);
  542. #endif
  543. /* make a copy and unlock, so that isrs can unregister
  544. * themselves */
  545. memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
  546. spin_unlock(&dsi.irq_lock);
  547. dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
  548. dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
  549. dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
  550. return IRQ_HANDLED;
  551. }
  552. /* dsi.irq_lock has to be locked by the caller */
  553. static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
  554. unsigned isr_array_size, u32 default_mask,
  555. const struct dsi_reg enable_reg,
  556. const struct dsi_reg status_reg)
  557. {
  558. struct dsi_isr_data *isr_data;
  559. u32 mask;
  560. u32 old_mask;
  561. int i;
  562. mask = default_mask;
  563. for (i = 0; i < isr_array_size; i++) {
  564. isr_data = &isr_array[i];
  565. if (isr_data->isr == NULL)
  566. continue;
  567. mask |= isr_data->mask;
  568. }
  569. old_mask = dsi_read_reg(enable_reg);
  570. /* clear the irqstatus for newly enabled irqs */
  571. dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
  572. dsi_write_reg(enable_reg, mask);
  573. /* flush posted writes */
  574. dsi_read_reg(enable_reg);
  575. dsi_read_reg(status_reg);
  576. }
  577. /* dsi.irq_lock has to be locked by the caller */
  578. static void _omap_dsi_set_irqs(void)
  579. {
  580. u32 mask = DSI_IRQ_ERROR_MASK;
  581. #ifdef DSI_CATCH_MISSING_TE
  582. mask |= DSI_IRQ_TE_TRIGGER;
  583. #endif
  584. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
  585. ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
  586. DSI_IRQENABLE, DSI_IRQSTATUS);
  587. }
  588. /* dsi.irq_lock has to be locked by the caller */
  589. static void _omap_dsi_set_irqs_vc(int vc)
  590. {
  591. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
  592. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
  593. DSI_VC_IRQ_ERROR_MASK,
  594. DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
  595. }
  596. /* dsi.irq_lock has to be locked by the caller */
  597. static void _omap_dsi_set_irqs_cio(void)
  598. {
  599. _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
  600. ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
  601. DSI_CIO_IRQ_ERROR_MASK,
  602. DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
  603. }
  604. static void _dsi_initialize_irq(void)
  605. {
  606. unsigned long flags;
  607. int vc;
  608. spin_lock_irqsave(&dsi.irq_lock, flags);
  609. memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
  610. _omap_dsi_set_irqs();
  611. for (vc = 0; vc < 4; ++vc)
  612. _omap_dsi_set_irqs_vc(vc);
  613. _omap_dsi_set_irqs_cio();
  614. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  615. }
  616. static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  617. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  618. {
  619. struct dsi_isr_data *isr_data;
  620. int free_idx;
  621. int i;
  622. BUG_ON(isr == NULL);
  623. /* check for duplicate entry and find a free slot */
  624. free_idx = -1;
  625. for (i = 0; i < isr_array_size; i++) {
  626. isr_data = &isr_array[i];
  627. if (isr_data->isr == isr && isr_data->arg == arg &&
  628. isr_data->mask == mask) {
  629. return -EINVAL;
  630. }
  631. if (isr_data->isr == NULL && free_idx == -1)
  632. free_idx = i;
  633. }
  634. if (free_idx == -1)
  635. return -EBUSY;
  636. isr_data = &isr_array[free_idx];
  637. isr_data->isr = isr;
  638. isr_data->arg = arg;
  639. isr_data->mask = mask;
  640. return 0;
  641. }
  642. static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
  643. struct dsi_isr_data *isr_array, unsigned isr_array_size)
  644. {
  645. struct dsi_isr_data *isr_data;
  646. int i;
  647. for (i = 0; i < isr_array_size; i++) {
  648. isr_data = &isr_array[i];
  649. if (isr_data->isr != isr || isr_data->arg != arg ||
  650. isr_data->mask != mask)
  651. continue;
  652. isr_data->isr = NULL;
  653. isr_data->arg = NULL;
  654. isr_data->mask = 0;
  655. return 0;
  656. }
  657. return -EINVAL;
  658. }
  659. static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  660. {
  661. unsigned long flags;
  662. int r;
  663. spin_lock_irqsave(&dsi.irq_lock, flags);
  664. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  665. ARRAY_SIZE(dsi.isr_tables.isr_table));
  666. if (r == 0)
  667. _omap_dsi_set_irqs();
  668. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  669. return r;
  670. }
  671. static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
  672. {
  673. unsigned long flags;
  674. int r;
  675. spin_lock_irqsave(&dsi.irq_lock, flags);
  676. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
  677. ARRAY_SIZE(dsi.isr_tables.isr_table));
  678. if (r == 0)
  679. _omap_dsi_set_irqs();
  680. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  681. return r;
  682. }
  683. static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  684. u32 mask)
  685. {
  686. unsigned long flags;
  687. int r;
  688. spin_lock_irqsave(&dsi.irq_lock, flags);
  689. r = _dsi_register_isr(isr, arg, mask,
  690. dsi.isr_tables.isr_table_vc[channel],
  691. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  692. if (r == 0)
  693. _omap_dsi_set_irqs_vc(channel);
  694. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  695. return r;
  696. }
  697. static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
  698. u32 mask)
  699. {
  700. unsigned long flags;
  701. int r;
  702. spin_lock_irqsave(&dsi.irq_lock, flags);
  703. r = _dsi_unregister_isr(isr, arg, mask,
  704. dsi.isr_tables.isr_table_vc[channel],
  705. ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
  706. if (r == 0)
  707. _omap_dsi_set_irqs_vc(channel);
  708. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  709. return r;
  710. }
  711. static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  712. {
  713. unsigned long flags;
  714. int r;
  715. spin_lock_irqsave(&dsi.irq_lock, flags);
  716. r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  717. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  718. if (r == 0)
  719. _omap_dsi_set_irqs_cio();
  720. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  721. return r;
  722. }
  723. static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
  724. {
  725. unsigned long flags;
  726. int r;
  727. spin_lock_irqsave(&dsi.irq_lock, flags);
  728. r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
  729. ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
  730. if (r == 0)
  731. _omap_dsi_set_irqs_cio();
  732. spin_unlock_irqrestore(&dsi.irq_lock, flags);
  733. return r;
  734. }
  735. static u32 dsi_get_errors(void)
  736. {
  737. unsigned long flags;
  738. u32 e;
  739. spin_lock_irqsave(&dsi.errors_lock, flags);
  740. e = dsi.errors;
  741. dsi.errors = 0;
  742. spin_unlock_irqrestore(&dsi.errors_lock, flags);
  743. return e;
  744. }
  745. /* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
  746. static inline void enable_clocks(bool enable)
  747. {
  748. if (enable)
  749. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  750. else
  751. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  752. }
  753. /* source clock for DSI PLL. this could also be PCLKFREE */
  754. static inline void dsi_enable_pll_clock(bool enable)
  755. {
  756. if (enable)
  757. dss_clk_enable(DSS_CLK_SYSCK);
  758. else
  759. dss_clk_disable(DSS_CLK_SYSCK);
  760. if (enable && dsi.pll_locked) {
  761. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
  762. DSSERR("cannot lock PLL when enabling clocks\n");
  763. }
  764. }
  765. #ifdef DEBUG
  766. static void _dsi_print_reset_status(void)
  767. {
  768. u32 l;
  769. if (!dss_debug)
  770. return;
  771. /* A dummy read using the SCP interface to any DSIPHY register is
  772. * required after DSIPHY reset to complete the reset of the DSI complex
  773. * I/O. */
  774. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  775. printk(KERN_DEBUG "DSI resets: ");
  776. l = dsi_read_reg(DSI_PLL_STATUS);
  777. printk("PLL (%d) ", FLD_GET(l, 0, 0));
  778. l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  779. printk("CIO (%d) ", FLD_GET(l, 29, 29));
  780. l = dsi_read_reg(DSI_DSIPHY_CFG5);
  781. printk("PHY (%x, %d, %d, %d)\n",
  782. FLD_GET(l, 28, 26),
  783. FLD_GET(l, 29, 29),
  784. FLD_GET(l, 30, 30),
  785. FLD_GET(l, 31, 31));
  786. }
  787. #else
  788. #define _dsi_print_reset_status()
  789. #endif
  790. static inline int dsi_if_enable(bool enable)
  791. {
  792. DSSDBG("dsi_if_enable(%d)\n", enable);
  793. enable = enable ? 1 : 0;
  794. REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
  795. if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
  796. DSSERR("Failed to set dsi_if_enable to %d\n", enable);
  797. return -EIO;
  798. }
  799. return 0;
  800. }
  801. unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
  802. {
  803. return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
  804. }
  805. static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
  806. {
  807. return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
  808. }
  809. static unsigned long dsi_get_txbyteclkhs(void)
  810. {
  811. return dsi.current_cinfo.clkin4ddr / 16;
  812. }
  813. static unsigned long dsi_fclk_rate(void)
  814. {
  815. unsigned long r;
  816. if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
  817. /* DSI FCLK source is DSS_CLK_FCK */
  818. r = dss_clk_get_rate(DSS_CLK_FCK);
  819. } else {
  820. /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
  821. r = dsi_get_pll_hsdiv_dsi_rate();
  822. }
  823. return r;
  824. }
  825. static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
  826. {
  827. unsigned long dsi_fclk;
  828. unsigned lp_clk_div;
  829. unsigned long lp_clk;
  830. lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
  831. if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
  832. return -EINVAL;
  833. dsi_fclk = dsi_fclk_rate();
  834. lp_clk = dsi_fclk / 2 / lp_clk_div;
  835. DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
  836. dsi.current_cinfo.lp_clk = lp_clk;
  837. dsi.current_cinfo.lp_clk_div = lp_clk_div;
  838. REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
  839. REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
  840. 21, 21); /* LP_RX_SYNCHRO_ENABLE */
  841. return 0;
  842. }
  843. enum dsi_pll_power_state {
  844. DSI_PLL_POWER_OFF = 0x0,
  845. DSI_PLL_POWER_ON_HSCLK = 0x1,
  846. DSI_PLL_POWER_ON_ALL = 0x2,
  847. DSI_PLL_POWER_ON_DIV = 0x3,
  848. };
  849. static int dsi_pll_power(enum dsi_pll_power_state state)
  850. {
  851. int t = 0;
  852. /* DSI-PLL power command 0x3 is not working */
  853. if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
  854. state == DSI_PLL_POWER_ON_DIV)
  855. state = DSI_PLL_POWER_ON_ALL;
  856. REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
  857. /* PLL_PWR_STATUS */
  858. while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
  859. if (++t > 1000) {
  860. DSSERR("Failed to set DSI PLL power mode to %d\n",
  861. state);
  862. return -ENODEV;
  863. }
  864. udelay(1);
  865. }
  866. return 0;
  867. }
  868. /* calculate clock rates using dividers in cinfo */
  869. static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
  870. struct dsi_clock_info *cinfo)
  871. {
  872. if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
  873. return -EINVAL;
  874. if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
  875. return -EINVAL;
  876. if (cinfo->regm_dispc > dsi.regm_dispc_max)
  877. return -EINVAL;
  878. if (cinfo->regm_dsi > dsi.regm_dsi_max)
  879. return -EINVAL;
  880. if (cinfo->use_sys_clk) {
  881. cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
  882. /* XXX it is unclear if highfreq should be used
  883. * with DSS_SYS_CLK source also */
  884. cinfo->highfreq = 0;
  885. } else {
  886. cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
  887. if (cinfo->clkin < 32000000)
  888. cinfo->highfreq = 0;
  889. else
  890. cinfo->highfreq = 1;
  891. }
  892. cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
  893. if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
  894. return -EINVAL;
  895. cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
  896. if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
  897. return -EINVAL;
  898. if (cinfo->regm_dispc > 0)
  899. cinfo->dsi_pll_hsdiv_dispc_clk =
  900. cinfo->clkin4ddr / cinfo->regm_dispc;
  901. else
  902. cinfo->dsi_pll_hsdiv_dispc_clk = 0;
  903. if (cinfo->regm_dsi > 0)
  904. cinfo->dsi_pll_hsdiv_dsi_clk =
  905. cinfo->clkin4ddr / cinfo->regm_dsi;
  906. else
  907. cinfo->dsi_pll_hsdiv_dsi_clk = 0;
  908. return 0;
  909. }
  910. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  911. struct dsi_clock_info *dsi_cinfo,
  912. struct dispc_clock_info *dispc_cinfo)
  913. {
  914. struct dsi_clock_info cur, best;
  915. struct dispc_clock_info best_dispc;
  916. int min_fck_per_pck;
  917. int match = 0;
  918. unsigned long dss_sys_clk, max_dss_fck;
  919. dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
  920. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  921. if (req_pck == dsi.cache_req_pck &&
  922. dsi.cache_cinfo.clkin == dss_sys_clk) {
  923. DSSDBG("DSI clock info found from cache\n");
  924. *dsi_cinfo = dsi.cache_cinfo;
  925. dispc_find_clk_divs(is_tft, req_pck,
  926. dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
  927. return 0;
  928. }
  929. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  930. if (min_fck_per_pck &&
  931. req_pck * min_fck_per_pck > max_dss_fck) {
  932. DSSERR("Requested pixel clock not possible with the current "
  933. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  934. "the constraint off.\n");
  935. min_fck_per_pck = 0;
  936. }
  937. DSSDBG("dsi_pll_calc\n");
  938. retry:
  939. memset(&best, 0, sizeof(best));
  940. memset(&best_dispc, 0, sizeof(best_dispc));
  941. memset(&cur, 0, sizeof(cur));
  942. cur.clkin = dss_sys_clk;
  943. cur.use_sys_clk = 1;
  944. cur.highfreq = 0;
  945. /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
  946. /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
  947. /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
  948. for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
  949. if (cur.highfreq == 0)
  950. cur.fint = cur.clkin / cur.regn;
  951. else
  952. cur.fint = cur.clkin / (2 * cur.regn);
  953. if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
  954. continue;
  955. /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
  956. for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
  957. unsigned long a, b;
  958. a = 2 * cur.regm * (cur.clkin/1000);
  959. b = cur.regn * (cur.highfreq + 1);
  960. cur.clkin4ddr = a / b * 1000;
  961. if (cur.clkin4ddr > 1800 * 1000 * 1000)
  962. break;
  963. /* dsi_pll_hsdiv_dispc_clk(MHz) =
  964. * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
  965. for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
  966. ++cur.regm_dispc) {
  967. struct dispc_clock_info cur_dispc;
  968. cur.dsi_pll_hsdiv_dispc_clk =
  969. cur.clkin4ddr / cur.regm_dispc;
  970. /* this will narrow down the search a bit,
  971. * but still give pixclocks below what was
  972. * requested */
  973. if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
  974. break;
  975. if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
  976. continue;
  977. if (min_fck_per_pck &&
  978. cur.dsi_pll_hsdiv_dispc_clk <
  979. req_pck * min_fck_per_pck)
  980. continue;
  981. match = 1;
  982. dispc_find_clk_divs(is_tft, req_pck,
  983. cur.dsi_pll_hsdiv_dispc_clk,
  984. &cur_dispc);
  985. if (abs(cur_dispc.pck - req_pck) <
  986. abs(best_dispc.pck - req_pck)) {
  987. best = cur;
  988. best_dispc = cur_dispc;
  989. if (cur_dispc.pck == req_pck)
  990. goto found;
  991. }
  992. }
  993. }
  994. }
  995. found:
  996. if (!match) {
  997. if (min_fck_per_pck) {
  998. DSSERR("Could not find suitable clock settings.\n"
  999. "Turning FCK/PCK constraint off and"
  1000. "trying again.\n");
  1001. min_fck_per_pck = 0;
  1002. goto retry;
  1003. }
  1004. DSSERR("Could not find suitable clock settings.\n");
  1005. return -EINVAL;
  1006. }
  1007. /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
  1008. best.regm_dsi = 0;
  1009. best.dsi_pll_hsdiv_dsi_clk = 0;
  1010. if (dsi_cinfo)
  1011. *dsi_cinfo = best;
  1012. if (dispc_cinfo)
  1013. *dispc_cinfo = best_dispc;
  1014. dsi.cache_req_pck = req_pck;
  1015. dsi.cache_clk_freq = 0;
  1016. dsi.cache_cinfo = best;
  1017. return 0;
  1018. }
  1019. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
  1020. {
  1021. int r = 0;
  1022. u32 l;
  1023. int f = 0;
  1024. u8 regn_start, regn_end, regm_start, regm_end;
  1025. u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
  1026. DSSDBGF();
  1027. dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
  1028. dsi.current_cinfo.highfreq = cinfo->highfreq;
  1029. dsi.current_cinfo.fint = cinfo->fint;
  1030. dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
  1031. dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
  1032. cinfo->dsi_pll_hsdiv_dispc_clk;
  1033. dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
  1034. cinfo->dsi_pll_hsdiv_dsi_clk;
  1035. dsi.current_cinfo.regn = cinfo->regn;
  1036. dsi.current_cinfo.regm = cinfo->regm;
  1037. dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
  1038. dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
  1039. DSSDBG("DSI Fint %ld\n", cinfo->fint);
  1040. DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
  1041. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
  1042. cinfo->clkin,
  1043. cinfo->highfreq);
  1044. /* DSIPHY == CLKIN4DDR */
  1045. DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
  1046. cinfo->regm,
  1047. cinfo->regn,
  1048. cinfo->clkin,
  1049. cinfo->highfreq + 1,
  1050. cinfo->clkin4ddr);
  1051. DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
  1052. cinfo->clkin4ddr / 1000 / 1000 / 2);
  1053. DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
  1054. DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
  1055. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1056. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  1057. cinfo->dsi_pll_hsdiv_dispc_clk);
  1058. DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
  1059. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1060. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  1061. cinfo->dsi_pll_hsdiv_dsi_clk);
  1062. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
  1063. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
  1064. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
  1065. &regm_dispc_end);
  1066. dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
  1067. &regm_dsi_end);
  1068. REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
  1069. l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
  1070. l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
  1071. /* DSI_PLL_REGN */
  1072. l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
  1073. /* DSI_PLL_REGM */
  1074. l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
  1075. /* DSI_CLOCK_DIV */
  1076. l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
  1077. regm_dispc_start, regm_dispc_end);
  1078. /* DSIPROTO_CLOCK_DIV */
  1079. l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
  1080. regm_dsi_start, regm_dsi_end);
  1081. dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
  1082. BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
  1083. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
  1084. f = cinfo->fint < 1000000 ? 0x3 :
  1085. cinfo->fint < 1250000 ? 0x4 :
  1086. cinfo->fint < 1500000 ? 0x5 :
  1087. cinfo->fint < 1750000 ? 0x6 :
  1088. 0x7;
  1089. }
  1090. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1091. if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
  1092. l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
  1093. l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
  1094. 11, 11); /* DSI_PLL_CLKSEL */
  1095. l = FLD_MOD(l, cinfo->highfreq,
  1096. 12, 12); /* DSI_PLL_HIGHFREQ */
  1097. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1098. l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
  1099. l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
  1100. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1101. REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
  1102. if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
  1103. DSSERR("dsi pll go bit not going down.\n");
  1104. r = -EIO;
  1105. goto err;
  1106. }
  1107. if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
  1108. DSSERR("cannot lock PLL\n");
  1109. r = -EIO;
  1110. goto err;
  1111. }
  1112. dsi.pll_locked = 1;
  1113. l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
  1114. l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
  1115. l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
  1116. l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
  1117. l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
  1118. l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
  1119. l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
  1120. l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
  1121. l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
  1122. l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
  1123. l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
  1124. l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
  1125. l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
  1126. l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
  1127. l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
  1128. dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
  1129. DSSDBG("PLL config done\n");
  1130. err:
  1131. return r;
  1132. }
  1133. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  1134. bool enable_hsdiv)
  1135. {
  1136. int r = 0;
  1137. enum dsi_pll_power_state pwstate;
  1138. DSSDBG("PLL init\n");
  1139. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  1140. /*
  1141. * HACK: this is just a quick hack to get the USE_DSI_PLL
  1142. * option working. USE_DSI_PLL is itself a big hack, and
  1143. * should be removed.
  1144. */
  1145. if (dsi.vdds_dsi_reg == NULL) {
  1146. struct regulator *vdds_dsi;
  1147. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  1148. if (IS_ERR(vdds_dsi)) {
  1149. DSSERR("can't get VDDS_DSI regulator\n");
  1150. return PTR_ERR(vdds_dsi);
  1151. }
  1152. dsi.vdds_dsi_reg = vdds_dsi;
  1153. }
  1154. #endif
  1155. enable_clocks(1);
  1156. dsi_enable_pll_clock(1);
  1157. r = regulator_enable(dsi.vdds_dsi_reg);
  1158. if (r)
  1159. goto err0;
  1160. /* XXX PLL does not come out of reset without this... */
  1161. dispc_pck_free_enable(1);
  1162. if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
  1163. DSSERR("PLL not coming out of reset.\n");
  1164. r = -ENODEV;
  1165. dispc_pck_free_enable(0);
  1166. goto err1;
  1167. }
  1168. /* XXX ... but if left on, we get problems when planes do not
  1169. * fill the whole display. No idea about this */
  1170. dispc_pck_free_enable(0);
  1171. if (enable_hsclk && enable_hsdiv)
  1172. pwstate = DSI_PLL_POWER_ON_ALL;
  1173. else if (enable_hsclk)
  1174. pwstate = DSI_PLL_POWER_ON_HSCLK;
  1175. else if (enable_hsdiv)
  1176. pwstate = DSI_PLL_POWER_ON_DIV;
  1177. else
  1178. pwstate = DSI_PLL_POWER_OFF;
  1179. r = dsi_pll_power(pwstate);
  1180. if (r)
  1181. goto err1;
  1182. DSSDBG("PLL init done\n");
  1183. return 0;
  1184. err1:
  1185. regulator_disable(dsi.vdds_dsi_reg);
  1186. err0:
  1187. enable_clocks(0);
  1188. dsi_enable_pll_clock(0);
  1189. return r;
  1190. }
  1191. void dsi_pll_uninit(void)
  1192. {
  1193. enable_clocks(0);
  1194. dsi_enable_pll_clock(0);
  1195. dsi.pll_locked = 0;
  1196. dsi_pll_power(DSI_PLL_POWER_OFF);
  1197. regulator_disable(dsi.vdds_dsi_reg);
  1198. DSSDBG("PLL uninit done\n");
  1199. }
  1200. void dsi_dump_clocks(struct seq_file *s)
  1201. {
  1202. struct dsi_clock_info *cinfo = &dsi.current_cinfo;
  1203. enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
  1204. dispc_clk_src = dss_get_dispc_clk_source();
  1205. dsi_clk_src = dss_get_dsi_clk_source();
  1206. enable_clocks(1);
  1207. seq_printf(s, "- DSI PLL -\n");
  1208. seq_printf(s, "dsi pll source = %s\n",
  1209. cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
  1210. seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
  1211. seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
  1212. cinfo->clkin4ddr, cinfo->regm);
  1213. seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
  1214. dss_get_generic_clk_source_name(dispc_clk_src),
  1215. dss_feat_get_clk_source_name(dispc_clk_src),
  1216. cinfo->dsi_pll_hsdiv_dispc_clk,
  1217. cinfo->regm_dispc,
  1218. dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1219. "off" : "on");
  1220. seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
  1221. dss_get_generic_clk_source_name(dsi_clk_src),
  1222. dss_feat_get_clk_source_name(dsi_clk_src),
  1223. cinfo->dsi_pll_hsdiv_dsi_clk,
  1224. cinfo->regm_dsi,
  1225. dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
  1226. "off" : "on");
  1227. seq_printf(s, "- DSI -\n");
  1228. seq_printf(s, "dsi fclk source = %s (%s)\n",
  1229. dss_get_generic_clk_source_name(dsi_clk_src),
  1230. dss_feat_get_clk_source_name(dsi_clk_src));
  1231. seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
  1232. seq_printf(s, "DDR_CLK\t\t%lu\n",
  1233. cinfo->clkin4ddr / 4);
  1234. seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
  1235. seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
  1236. seq_printf(s, "VP_CLK\t\t%lu\n"
  1237. "VP_PCLK\t\t%lu\n",
  1238. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
  1239. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
  1240. enable_clocks(0);
  1241. }
  1242. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1243. void dsi_dump_irqs(struct seq_file *s)
  1244. {
  1245. unsigned long flags;
  1246. struct dsi_irq_stats stats;
  1247. spin_lock_irqsave(&dsi.irq_stats_lock, flags);
  1248. stats = dsi.irq_stats;
  1249. memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
  1250. dsi.irq_stats.last_reset = jiffies;
  1251. spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
  1252. seq_printf(s, "period %u ms\n",
  1253. jiffies_to_msecs(jiffies - stats.last_reset));
  1254. seq_printf(s, "irqs %d\n", stats.irq_count);
  1255. #define PIS(x) \
  1256. seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
  1257. seq_printf(s, "-- DSI interrupts --\n");
  1258. PIS(VC0);
  1259. PIS(VC1);
  1260. PIS(VC2);
  1261. PIS(VC3);
  1262. PIS(WAKEUP);
  1263. PIS(RESYNC);
  1264. PIS(PLL_LOCK);
  1265. PIS(PLL_UNLOCK);
  1266. PIS(PLL_RECALL);
  1267. PIS(COMPLEXIO_ERR);
  1268. PIS(HS_TX_TIMEOUT);
  1269. PIS(LP_RX_TIMEOUT);
  1270. PIS(TE_TRIGGER);
  1271. PIS(ACK_TRIGGER);
  1272. PIS(SYNC_LOST);
  1273. PIS(LDO_POWER_GOOD);
  1274. PIS(TA_TIMEOUT);
  1275. #undef PIS
  1276. #define PIS(x) \
  1277. seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
  1278. stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
  1279. stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
  1280. stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
  1281. stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
  1282. seq_printf(s, "-- VC interrupts --\n");
  1283. PIS(CS);
  1284. PIS(ECC_CORR);
  1285. PIS(PACKET_SENT);
  1286. PIS(FIFO_TX_OVF);
  1287. PIS(FIFO_RX_OVF);
  1288. PIS(BTA);
  1289. PIS(ECC_NO_CORR);
  1290. PIS(FIFO_TX_UDF);
  1291. PIS(PP_BUSY_CHANGE);
  1292. #undef PIS
  1293. #define PIS(x) \
  1294. seq_printf(s, "%-20s %10d\n", #x, \
  1295. stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
  1296. seq_printf(s, "-- CIO interrupts --\n");
  1297. PIS(ERRSYNCESC1);
  1298. PIS(ERRSYNCESC2);
  1299. PIS(ERRSYNCESC3);
  1300. PIS(ERRESC1);
  1301. PIS(ERRESC2);
  1302. PIS(ERRESC3);
  1303. PIS(ERRCONTROL1);
  1304. PIS(ERRCONTROL2);
  1305. PIS(ERRCONTROL3);
  1306. PIS(STATEULPS1);
  1307. PIS(STATEULPS2);
  1308. PIS(STATEULPS3);
  1309. PIS(ERRCONTENTIONLP0_1);
  1310. PIS(ERRCONTENTIONLP1_1);
  1311. PIS(ERRCONTENTIONLP0_2);
  1312. PIS(ERRCONTENTIONLP1_2);
  1313. PIS(ERRCONTENTIONLP0_3);
  1314. PIS(ERRCONTENTIONLP1_3);
  1315. PIS(ULPSACTIVENOT_ALL0);
  1316. PIS(ULPSACTIVENOT_ALL1);
  1317. #undef PIS
  1318. }
  1319. #endif
  1320. void dsi_dump_regs(struct seq_file *s)
  1321. {
  1322. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
  1323. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  1324. DUMPREG(DSI_REVISION);
  1325. DUMPREG(DSI_SYSCONFIG);
  1326. DUMPREG(DSI_SYSSTATUS);
  1327. DUMPREG(DSI_IRQSTATUS);
  1328. DUMPREG(DSI_IRQENABLE);
  1329. DUMPREG(DSI_CTRL);
  1330. DUMPREG(DSI_COMPLEXIO_CFG1);
  1331. DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
  1332. DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
  1333. DUMPREG(DSI_CLK_CTRL);
  1334. DUMPREG(DSI_TIMING1);
  1335. DUMPREG(DSI_TIMING2);
  1336. DUMPREG(DSI_VM_TIMING1);
  1337. DUMPREG(DSI_VM_TIMING2);
  1338. DUMPREG(DSI_VM_TIMING3);
  1339. DUMPREG(DSI_CLK_TIMING);
  1340. DUMPREG(DSI_TX_FIFO_VC_SIZE);
  1341. DUMPREG(DSI_RX_FIFO_VC_SIZE);
  1342. DUMPREG(DSI_COMPLEXIO_CFG2);
  1343. DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
  1344. DUMPREG(DSI_VM_TIMING4);
  1345. DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
  1346. DUMPREG(DSI_VM_TIMING5);
  1347. DUMPREG(DSI_VM_TIMING6);
  1348. DUMPREG(DSI_VM_TIMING7);
  1349. DUMPREG(DSI_STOPCLK_TIMING);
  1350. DUMPREG(DSI_VC_CTRL(0));
  1351. DUMPREG(DSI_VC_TE(0));
  1352. DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
  1353. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
  1354. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
  1355. DUMPREG(DSI_VC_IRQSTATUS(0));
  1356. DUMPREG(DSI_VC_IRQENABLE(0));
  1357. DUMPREG(DSI_VC_CTRL(1));
  1358. DUMPREG(DSI_VC_TE(1));
  1359. DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
  1360. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
  1361. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
  1362. DUMPREG(DSI_VC_IRQSTATUS(1));
  1363. DUMPREG(DSI_VC_IRQENABLE(1));
  1364. DUMPREG(DSI_VC_CTRL(2));
  1365. DUMPREG(DSI_VC_TE(2));
  1366. DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
  1367. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
  1368. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
  1369. DUMPREG(DSI_VC_IRQSTATUS(2));
  1370. DUMPREG(DSI_VC_IRQENABLE(2));
  1371. DUMPREG(DSI_VC_CTRL(3));
  1372. DUMPREG(DSI_VC_TE(3));
  1373. DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
  1374. DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
  1375. DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
  1376. DUMPREG(DSI_VC_IRQSTATUS(3));
  1377. DUMPREG(DSI_VC_IRQENABLE(3));
  1378. DUMPREG(DSI_DSIPHY_CFG0);
  1379. DUMPREG(DSI_DSIPHY_CFG1);
  1380. DUMPREG(DSI_DSIPHY_CFG2);
  1381. DUMPREG(DSI_DSIPHY_CFG5);
  1382. DUMPREG(DSI_PLL_CONTROL);
  1383. DUMPREG(DSI_PLL_STATUS);
  1384. DUMPREG(DSI_PLL_GO);
  1385. DUMPREG(DSI_PLL_CONFIGURATION1);
  1386. DUMPREG(DSI_PLL_CONFIGURATION2);
  1387. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  1388. #undef DUMPREG
  1389. }
  1390. enum dsi_complexio_power_state {
  1391. DSI_COMPLEXIO_POWER_OFF = 0x0,
  1392. DSI_COMPLEXIO_POWER_ON = 0x1,
  1393. DSI_COMPLEXIO_POWER_ULPS = 0x2,
  1394. };
  1395. static int dsi_complexio_power(enum dsi_complexio_power_state state)
  1396. {
  1397. int t = 0;
  1398. /* PWR_CMD */
  1399. REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
  1400. /* PWR_STATUS */
  1401. while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
  1402. if (++t > 1000) {
  1403. DSSERR("failed to set complexio power state to "
  1404. "%d\n", state);
  1405. return -ENODEV;
  1406. }
  1407. udelay(1);
  1408. }
  1409. return 0;
  1410. }
  1411. static void dsi_complexio_config(struct omap_dss_device *dssdev)
  1412. {
  1413. u32 r;
  1414. int clk_lane = dssdev->phy.dsi.clk_lane;
  1415. int data1_lane = dssdev->phy.dsi.data1_lane;
  1416. int data2_lane = dssdev->phy.dsi.data2_lane;
  1417. int clk_pol = dssdev->phy.dsi.clk_pol;
  1418. int data1_pol = dssdev->phy.dsi.data1_pol;
  1419. int data2_pol = dssdev->phy.dsi.data2_pol;
  1420. r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
  1421. r = FLD_MOD(r, clk_lane, 2, 0);
  1422. r = FLD_MOD(r, clk_pol, 3, 3);
  1423. r = FLD_MOD(r, data1_lane, 6, 4);
  1424. r = FLD_MOD(r, data1_pol, 7, 7);
  1425. r = FLD_MOD(r, data2_lane, 10, 8);
  1426. r = FLD_MOD(r, data2_pol, 11, 11);
  1427. dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
  1428. /* The configuration of the DSI complex I/O (number of data lanes,
  1429. position, differential order) should not be changed while
  1430. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
  1431. the hardware to take into account a new configuration of the complex
  1432. I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
  1433. follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
  1434. then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
  1435. DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
  1436. DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
  1437. DSI complex I/O configuration is unknown. */
  1438. /*
  1439. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1440. REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
  1441. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
  1442. REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
  1443. */
  1444. }
  1445. static inline unsigned ns2ddr(unsigned ns)
  1446. {
  1447. /* convert time in ns to ddr ticks, rounding up */
  1448. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1449. return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
  1450. }
  1451. static inline unsigned ddr2ns(unsigned ddr)
  1452. {
  1453. unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
  1454. return ddr * 1000 * 1000 / (ddr_clk / 1000);
  1455. }
  1456. static void dsi_complexio_timings(void)
  1457. {
  1458. u32 r;
  1459. u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
  1460. u32 tlpx_half, tclk_trail, tclk_zero;
  1461. u32 tclk_prepare;
  1462. /* calculate timings */
  1463. /* 1 * DDR_CLK = 2 * UI */
  1464. /* min 40ns + 4*UI max 85ns + 6*UI */
  1465. ths_prepare = ns2ddr(70) + 2;
  1466. /* min 145ns + 10*UI */
  1467. ths_prepare_ths_zero = ns2ddr(175) + 2;
  1468. /* min max(8*UI, 60ns+4*UI) */
  1469. ths_trail = ns2ddr(60) + 5;
  1470. /* min 100ns */
  1471. ths_exit = ns2ddr(145);
  1472. /* tlpx min 50n */
  1473. tlpx_half = ns2ddr(25);
  1474. /* min 60ns */
  1475. tclk_trail = ns2ddr(60) + 2;
  1476. /* min 38ns, max 95ns */
  1477. tclk_prepare = ns2ddr(65);
  1478. /* min tclk-prepare + tclk-zero = 300ns */
  1479. tclk_zero = ns2ddr(260);
  1480. DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
  1481. ths_prepare, ddr2ns(ths_prepare),
  1482. ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
  1483. DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
  1484. ths_trail, ddr2ns(ths_trail),
  1485. ths_exit, ddr2ns(ths_exit));
  1486. DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
  1487. "tclk_zero %u (%uns)\n",
  1488. tlpx_half, ddr2ns(tlpx_half),
  1489. tclk_trail, ddr2ns(tclk_trail),
  1490. tclk_zero, ddr2ns(tclk_zero));
  1491. DSSDBG("tclk_prepare %u (%uns)\n",
  1492. tclk_prepare, ddr2ns(tclk_prepare));
  1493. /* program timings */
  1494. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  1495. r = FLD_MOD(r, ths_prepare, 31, 24);
  1496. r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
  1497. r = FLD_MOD(r, ths_trail, 15, 8);
  1498. r = FLD_MOD(r, ths_exit, 7, 0);
  1499. dsi_write_reg(DSI_DSIPHY_CFG0, r);
  1500. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  1501. r = FLD_MOD(r, tlpx_half, 22, 16);
  1502. r = FLD_MOD(r, tclk_trail, 15, 8);
  1503. r = FLD_MOD(r, tclk_zero, 7, 0);
  1504. dsi_write_reg(DSI_DSIPHY_CFG1, r);
  1505. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  1506. r = FLD_MOD(r, tclk_prepare, 7, 0);
  1507. dsi_write_reg(DSI_DSIPHY_CFG2, r);
  1508. }
  1509. static int dsi_complexio_init(struct omap_dss_device *dssdev)
  1510. {
  1511. int r = 0;
  1512. DSSDBG("dsi_complexio_init\n");
  1513. /* A dummy read using the SCP interface to any DSIPHY register is
  1514. * required after DSIPHY reset to complete the reset of the DSI complex
  1515. * I/O. */
  1516. dsi_read_reg(DSI_DSIPHY_CFG5);
  1517. if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
  1518. DSSERR("ComplexIO PHY not coming out of reset.\n");
  1519. r = -ENODEV;
  1520. goto err;
  1521. }
  1522. dsi_complexio_config(dssdev);
  1523. r = dsi_complexio_power(DSI_COMPLEXIO_POWER_ON);
  1524. if (r)
  1525. goto err;
  1526. if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
  1527. DSSERR("ComplexIO not coming out of reset.\n");
  1528. r = -ENODEV;
  1529. goto err;
  1530. }
  1531. if (dss_has_feature(FEAT_DSI_LDO_STATUS)) {
  1532. if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 21, 1) != 1) {
  1533. DSSERR("ComplexIO LDO power down.\n");
  1534. r = -ENODEV;
  1535. goto err;
  1536. }
  1537. }
  1538. dsi_complexio_timings();
  1539. /*
  1540. The configuration of the DSI complex I/O (number of data lanes,
  1541. position, differential order) should not be changed while
  1542. DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. For the
  1543. hardware to recognize a new configuration of the complex I/O (done
  1544. in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to follow
  1545. this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1, next
  1546. reset the DSS.DSI_CTRL[0] IF_EN to 0, then set DSS.DSI_CLK_CTRL[20]
  1547. LP_CLK_ENABLE to 1, and finally, set again the DSS.DSI_CTRL[0] IF_EN
  1548. bit to 1. If the sequence is not followed, the DSi complex I/O
  1549. configuration is undetermined.
  1550. */
  1551. dsi_if_enable(1);
  1552. dsi_if_enable(0);
  1553. REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
  1554. dsi_if_enable(1);
  1555. dsi_if_enable(0);
  1556. DSSDBG("CIO init done\n");
  1557. err:
  1558. return r;
  1559. }
  1560. static void dsi_complexio_uninit(void)
  1561. {
  1562. dsi_complexio_power(DSI_COMPLEXIO_POWER_OFF);
  1563. }
  1564. static int _dsi_wait_reset(void)
  1565. {
  1566. int t = 0;
  1567. while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
  1568. if (++t > 5) {
  1569. DSSERR("soft reset failed\n");
  1570. return -ENODEV;
  1571. }
  1572. udelay(1);
  1573. }
  1574. return 0;
  1575. }
  1576. static int _dsi_reset(void)
  1577. {
  1578. /* Soft reset */
  1579. REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
  1580. return _dsi_wait_reset();
  1581. }
  1582. static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
  1583. enum fifo_size size3, enum fifo_size size4)
  1584. {
  1585. u32 r = 0;
  1586. int add = 0;
  1587. int i;
  1588. dsi.vc[0].fifo_size = size1;
  1589. dsi.vc[1].fifo_size = size2;
  1590. dsi.vc[2].fifo_size = size3;
  1591. dsi.vc[3].fifo_size = size4;
  1592. for (i = 0; i < 4; i++) {
  1593. u8 v;
  1594. int size = dsi.vc[i].fifo_size;
  1595. if (add + size > 4) {
  1596. DSSERR("Illegal FIFO configuration\n");
  1597. BUG();
  1598. }
  1599. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1600. r |= v << (8 * i);
  1601. /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1602. add += size;
  1603. }
  1604. dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
  1605. }
  1606. static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
  1607. enum fifo_size size3, enum fifo_size size4)
  1608. {
  1609. u32 r = 0;
  1610. int add = 0;
  1611. int i;
  1612. dsi.vc[0].fifo_size = size1;
  1613. dsi.vc[1].fifo_size = size2;
  1614. dsi.vc[2].fifo_size = size3;
  1615. dsi.vc[3].fifo_size = size4;
  1616. for (i = 0; i < 4; i++) {
  1617. u8 v;
  1618. int size = dsi.vc[i].fifo_size;
  1619. if (add + size > 4) {
  1620. DSSERR("Illegal FIFO configuration\n");
  1621. BUG();
  1622. }
  1623. v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
  1624. r |= v << (8 * i);
  1625. /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
  1626. add += size;
  1627. }
  1628. dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
  1629. }
  1630. static int dsi_force_tx_stop_mode_io(void)
  1631. {
  1632. u32 r;
  1633. r = dsi_read_reg(DSI_TIMING1);
  1634. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  1635. dsi_write_reg(DSI_TIMING1, r);
  1636. if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
  1637. DSSERR("TX_STOP bit not going down\n");
  1638. return -EIO;
  1639. }
  1640. return 0;
  1641. }
  1642. static bool dsi_vc_is_enabled(int channel)
  1643. {
  1644. return REG_GET(DSI_VC_CTRL(channel), 0, 0);
  1645. }
  1646. static void dsi_packet_sent_handler_vp(void *data, u32 mask)
  1647. {
  1648. const int channel = dsi.update_channel;
  1649. u8 bit = dsi.te_enabled ? 30 : 31;
  1650. if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
  1651. complete((struct completion *)data);
  1652. }
  1653. static int dsi_sync_vc_vp(int channel)
  1654. {
  1655. int r = 0;
  1656. u8 bit;
  1657. DECLARE_COMPLETION_ONSTACK(completion);
  1658. bit = dsi.te_enabled ? 30 : 31;
  1659. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
  1660. &completion, DSI_VC_IRQ_PACKET_SENT);
  1661. if (r)
  1662. goto err0;
  1663. /* Wait for completion only if TE_EN/TE_START is still set */
  1664. if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
  1665. if (wait_for_completion_timeout(&completion,
  1666. msecs_to_jiffies(10)) == 0) {
  1667. DSSERR("Failed to complete previous frame transfer\n");
  1668. r = -EIO;
  1669. goto err1;
  1670. }
  1671. }
  1672. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
  1673. &completion, DSI_VC_IRQ_PACKET_SENT);
  1674. return 0;
  1675. err1:
  1676. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
  1677. DSI_VC_IRQ_PACKET_SENT);
  1678. err0:
  1679. return r;
  1680. }
  1681. static void dsi_packet_sent_handler_l4(void *data, u32 mask)
  1682. {
  1683. const int channel = dsi.update_channel;
  1684. if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
  1685. complete((struct completion *)data);
  1686. }
  1687. static int dsi_sync_vc_l4(int channel)
  1688. {
  1689. int r = 0;
  1690. DECLARE_COMPLETION_ONSTACK(completion);
  1691. r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
  1692. &completion, DSI_VC_IRQ_PACKET_SENT);
  1693. if (r)
  1694. goto err0;
  1695. /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
  1696. if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
  1697. if (wait_for_completion_timeout(&completion,
  1698. msecs_to_jiffies(10)) == 0) {
  1699. DSSERR("Failed to complete previous l4 transfer\n");
  1700. r = -EIO;
  1701. goto err1;
  1702. }
  1703. }
  1704. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1705. &completion, DSI_VC_IRQ_PACKET_SENT);
  1706. return 0;
  1707. err1:
  1708. dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
  1709. &completion, DSI_VC_IRQ_PACKET_SENT);
  1710. err0:
  1711. return r;
  1712. }
  1713. static int dsi_sync_vc(int channel)
  1714. {
  1715. WARN_ON(!dsi_bus_is_locked());
  1716. WARN_ON(in_interrupt());
  1717. if (!dsi_vc_is_enabled(channel))
  1718. return 0;
  1719. switch (dsi.vc[channel].mode) {
  1720. case DSI_VC_MODE_VP:
  1721. return dsi_sync_vc_vp(channel);
  1722. case DSI_VC_MODE_L4:
  1723. return dsi_sync_vc_l4(channel);
  1724. default:
  1725. BUG();
  1726. }
  1727. }
  1728. static int dsi_vc_enable(int channel, bool enable)
  1729. {
  1730. DSSDBG("dsi_vc_enable channel %d, enable %d\n",
  1731. channel, enable);
  1732. enable = enable ? 1 : 0;
  1733. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
  1734. if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
  1735. DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
  1736. return -EIO;
  1737. }
  1738. return 0;
  1739. }
  1740. static void dsi_vc_initial_config(int channel)
  1741. {
  1742. u32 r;
  1743. DSSDBGF("%d", channel);
  1744. r = dsi_read_reg(DSI_VC_CTRL(channel));
  1745. if (FLD_GET(r, 15, 15)) /* VC_BUSY */
  1746. DSSERR("VC(%d) busy when trying to configure it!\n",
  1747. channel);
  1748. r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
  1749. r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
  1750. r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
  1751. r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
  1752. r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
  1753. r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
  1754. r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
  1755. if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
  1756. r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
  1757. r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
  1758. r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
  1759. dsi_write_reg(DSI_VC_CTRL(channel), r);
  1760. }
  1761. static int dsi_vc_config_l4(int channel)
  1762. {
  1763. if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
  1764. return 0;
  1765. DSSDBGF("%d", channel);
  1766. dsi_sync_vc(channel);
  1767. dsi_vc_enable(channel, 0);
  1768. /* VC_BUSY */
  1769. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1770. DSSERR("vc(%d) busy when trying to config for L4\n", channel);
  1771. return -EIO;
  1772. }
  1773. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
  1774. /* DCS_CMD_ENABLE */
  1775. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1776. REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
  1777. dsi_vc_enable(channel, 1);
  1778. dsi.vc[channel].mode = DSI_VC_MODE_L4;
  1779. return 0;
  1780. }
  1781. static int dsi_vc_config_vp(int channel)
  1782. {
  1783. if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
  1784. return 0;
  1785. DSSDBGF("%d", channel);
  1786. dsi_sync_vc(channel);
  1787. dsi_vc_enable(channel, 0);
  1788. /* VC_BUSY */
  1789. if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
  1790. DSSERR("vc(%d) busy when trying to config for VP\n", channel);
  1791. return -EIO;
  1792. }
  1793. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
  1794. /* DCS_CMD_ENABLE */
  1795. if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
  1796. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
  1797. dsi_vc_enable(channel, 1);
  1798. dsi.vc[channel].mode = DSI_VC_MODE_VP;
  1799. return 0;
  1800. }
  1801. void omapdss_dsi_vc_enable_hs(int channel, bool enable)
  1802. {
  1803. DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
  1804. WARN_ON(!dsi_bus_is_locked());
  1805. dsi_vc_enable(channel, 0);
  1806. dsi_if_enable(0);
  1807. REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
  1808. dsi_vc_enable(channel, 1);
  1809. dsi_if_enable(1);
  1810. dsi_force_tx_stop_mode_io();
  1811. }
  1812. EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
  1813. static void dsi_vc_flush_long_data(int channel)
  1814. {
  1815. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  1816. u32 val;
  1817. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  1818. DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
  1819. (val >> 0) & 0xff,
  1820. (val >> 8) & 0xff,
  1821. (val >> 16) & 0xff,
  1822. (val >> 24) & 0xff);
  1823. }
  1824. }
  1825. static void dsi_show_rx_ack_with_err(u16 err)
  1826. {
  1827. DSSERR("\tACK with ERROR (%#x):\n", err);
  1828. if (err & (1 << 0))
  1829. DSSERR("\t\tSoT Error\n");
  1830. if (err & (1 << 1))
  1831. DSSERR("\t\tSoT Sync Error\n");
  1832. if (err & (1 << 2))
  1833. DSSERR("\t\tEoT Sync Error\n");
  1834. if (err & (1 << 3))
  1835. DSSERR("\t\tEscape Mode Entry Command Error\n");
  1836. if (err & (1 << 4))
  1837. DSSERR("\t\tLP Transmit Sync Error\n");
  1838. if (err & (1 << 5))
  1839. DSSERR("\t\tHS Receive Timeout Error\n");
  1840. if (err & (1 << 6))
  1841. DSSERR("\t\tFalse Control Error\n");
  1842. if (err & (1 << 7))
  1843. DSSERR("\t\t(reserved7)\n");
  1844. if (err & (1 << 8))
  1845. DSSERR("\t\tECC Error, single-bit (corrected)\n");
  1846. if (err & (1 << 9))
  1847. DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
  1848. if (err & (1 << 10))
  1849. DSSERR("\t\tChecksum Error\n");
  1850. if (err & (1 << 11))
  1851. DSSERR("\t\tData type not recognized\n");
  1852. if (err & (1 << 12))
  1853. DSSERR("\t\tInvalid VC ID\n");
  1854. if (err & (1 << 13))
  1855. DSSERR("\t\tInvalid Transmission Length\n");
  1856. if (err & (1 << 14))
  1857. DSSERR("\t\t(reserved14)\n");
  1858. if (err & (1 << 15))
  1859. DSSERR("\t\tDSI Protocol Violation\n");
  1860. }
  1861. static u16 dsi_vc_flush_receive_data(int channel)
  1862. {
  1863. /* RX_FIFO_NOT_EMPTY */
  1864. while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
  1865. u32 val;
  1866. u8 dt;
  1867. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  1868. DSSERR("\trawval %#08x\n", val);
  1869. dt = FLD_GET(val, 5, 0);
  1870. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  1871. u16 err = FLD_GET(val, 23, 8);
  1872. dsi_show_rx_ack_with_err(err);
  1873. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  1874. DSSERR("\tDCS short response, 1 byte: %#x\n",
  1875. FLD_GET(val, 23, 8));
  1876. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  1877. DSSERR("\tDCS short response, 2 byte: %#x\n",
  1878. FLD_GET(val, 23, 8));
  1879. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  1880. DSSERR("\tDCS long response, len %d\n",
  1881. FLD_GET(val, 23, 8));
  1882. dsi_vc_flush_long_data(channel);
  1883. } else {
  1884. DSSERR("\tunknown datatype 0x%02x\n", dt);
  1885. }
  1886. }
  1887. return 0;
  1888. }
  1889. static int dsi_vc_send_bta(int channel)
  1890. {
  1891. if (dsi.debug_write || dsi.debug_read)
  1892. DSSDBG("dsi_vc_send_bta %d\n", channel);
  1893. WARN_ON(!dsi_bus_is_locked());
  1894. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  1895. DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
  1896. dsi_vc_flush_receive_data(channel);
  1897. }
  1898. REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
  1899. return 0;
  1900. }
  1901. int dsi_vc_send_bta_sync(int channel)
  1902. {
  1903. DECLARE_COMPLETION_ONSTACK(completion);
  1904. int r = 0;
  1905. u32 err;
  1906. r = dsi_register_isr_vc(channel, dsi_completion_handler,
  1907. &completion, DSI_VC_IRQ_BTA);
  1908. if (r)
  1909. goto err0;
  1910. r = dsi_register_isr(dsi_completion_handler, &completion,
  1911. DSI_IRQ_ERROR_MASK);
  1912. if (r)
  1913. goto err1;
  1914. r = dsi_vc_send_bta(channel);
  1915. if (r)
  1916. goto err2;
  1917. if (wait_for_completion_timeout(&completion,
  1918. msecs_to_jiffies(500)) == 0) {
  1919. DSSERR("Failed to receive BTA\n");
  1920. r = -EIO;
  1921. goto err2;
  1922. }
  1923. err = dsi_get_errors();
  1924. if (err) {
  1925. DSSERR("Error while sending BTA: %x\n", err);
  1926. r = -EIO;
  1927. goto err2;
  1928. }
  1929. err2:
  1930. dsi_unregister_isr(dsi_completion_handler, &completion,
  1931. DSI_IRQ_ERROR_MASK);
  1932. err1:
  1933. dsi_unregister_isr_vc(channel, dsi_completion_handler,
  1934. &completion, DSI_VC_IRQ_BTA);
  1935. err0:
  1936. return r;
  1937. }
  1938. EXPORT_SYMBOL(dsi_vc_send_bta_sync);
  1939. static inline void dsi_vc_write_long_header(int channel, u8 data_type,
  1940. u16 len, u8 ecc)
  1941. {
  1942. u32 val;
  1943. u8 data_id;
  1944. WARN_ON(!dsi_bus_is_locked());
  1945. data_id = data_type | dsi.vc[channel].vc_id << 6;
  1946. val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
  1947. FLD_VAL(ecc, 31, 24);
  1948. dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
  1949. }
  1950. static inline void dsi_vc_write_long_payload(int channel,
  1951. u8 b1, u8 b2, u8 b3, u8 b4)
  1952. {
  1953. u32 val;
  1954. val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
  1955. /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
  1956. b1, b2, b3, b4, val); */
  1957. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
  1958. }
  1959. static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
  1960. u8 ecc)
  1961. {
  1962. /*u32 val; */
  1963. int i;
  1964. u8 *p;
  1965. int r = 0;
  1966. u8 b1, b2, b3, b4;
  1967. if (dsi.debug_write)
  1968. DSSDBG("dsi_vc_send_long, %d bytes\n", len);
  1969. /* len + header */
  1970. if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
  1971. DSSERR("unable to send long packet: packet too long.\n");
  1972. return -EINVAL;
  1973. }
  1974. dsi_vc_config_l4(channel);
  1975. dsi_vc_write_long_header(channel, data_type, len, ecc);
  1976. p = data;
  1977. for (i = 0; i < len >> 2; i++) {
  1978. if (dsi.debug_write)
  1979. DSSDBG("\tsending full packet %d\n", i);
  1980. b1 = *p++;
  1981. b2 = *p++;
  1982. b3 = *p++;
  1983. b4 = *p++;
  1984. dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
  1985. }
  1986. i = len % 4;
  1987. if (i) {
  1988. b1 = 0; b2 = 0; b3 = 0;
  1989. if (dsi.debug_write)
  1990. DSSDBG("\tsending remainder bytes %d\n", i);
  1991. switch (i) {
  1992. case 3:
  1993. b1 = *p++;
  1994. b2 = *p++;
  1995. b3 = *p++;
  1996. break;
  1997. case 2:
  1998. b1 = *p++;
  1999. b2 = *p++;
  2000. break;
  2001. case 1:
  2002. b1 = *p++;
  2003. break;
  2004. }
  2005. dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
  2006. }
  2007. return r;
  2008. }
  2009. static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
  2010. {
  2011. u32 r;
  2012. u8 data_id;
  2013. WARN_ON(!dsi_bus_is_locked());
  2014. if (dsi.debug_write)
  2015. DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
  2016. channel,
  2017. data_type, data & 0xff, (data >> 8) & 0xff);
  2018. dsi_vc_config_l4(channel);
  2019. if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
  2020. DSSERR("ERROR FIFO FULL, aborting transfer\n");
  2021. return -EINVAL;
  2022. }
  2023. data_id = data_type | dsi.vc[channel].vc_id << 6;
  2024. r = (data_id << 0) | (data << 8) | (ecc << 24);
  2025. dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
  2026. return 0;
  2027. }
  2028. int dsi_vc_send_null(int channel)
  2029. {
  2030. u8 nullpkg[] = {0, 0, 0, 0};
  2031. return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
  2032. }
  2033. EXPORT_SYMBOL(dsi_vc_send_null);
  2034. int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len)
  2035. {
  2036. int r;
  2037. BUG_ON(len == 0);
  2038. if (len == 1) {
  2039. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
  2040. data[0], 0);
  2041. } else if (len == 2) {
  2042. r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
  2043. data[0] | (data[1] << 8), 0);
  2044. } else {
  2045. /* 0x39 = DCS Long Write */
  2046. r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
  2047. data, len, 0);
  2048. }
  2049. return r;
  2050. }
  2051. EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
  2052. int dsi_vc_dcs_write(int channel, u8 *data, int len)
  2053. {
  2054. int r;
  2055. r = dsi_vc_dcs_write_nosync(channel, data, len);
  2056. if (r)
  2057. goto err;
  2058. r = dsi_vc_send_bta_sync(channel);
  2059. if (r)
  2060. goto err;
  2061. if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
  2062. DSSERR("rx fifo not empty after write, dumping data:\n");
  2063. dsi_vc_flush_receive_data(channel);
  2064. r = -EIO;
  2065. goto err;
  2066. }
  2067. return 0;
  2068. err:
  2069. DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
  2070. channel, data[0], len);
  2071. return r;
  2072. }
  2073. EXPORT_SYMBOL(dsi_vc_dcs_write);
  2074. int dsi_vc_dcs_write_0(int channel, u8 dcs_cmd)
  2075. {
  2076. return dsi_vc_dcs_write(channel, &dcs_cmd, 1);
  2077. }
  2078. EXPORT_SYMBOL(dsi_vc_dcs_write_0);
  2079. int dsi_vc_dcs_write_1(int channel, u8 dcs_cmd, u8 param)
  2080. {
  2081. u8 buf[2];
  2082. buf[0] = dcs_cmd;
  2083. buf[1] = param;
  2084. return dsi_vc_dcs_write(channel, buf, 2);
  2085. }
  2086. EXPORT_SYMBOL(dsi_vc_dcs_write_1);
  2087. int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen)
  2088. {
  2089. u32 val;
  2090. u8 dt;
  2091. int r;
  2092. if (dsi.debug_read)
  2093. DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
  2094. r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
  2095. if (r)
  2096. goto err;
  2097. r = dsi_vc_send_bta_sync(channel);
  2098. if (r)
  2099. goto err;
  2100. /* RX_FIFO_NOT_EMPTY */
  2101. if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
  2102. DSSERR("RX fifo empty when trying to read.\n");
  2103. r = -EIO;
  2104. goto err;
  2105. }
  2106. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2107. if (dsi.debug_read)
  2108. DSSDBG("\theader: %08x\n", val);
  2109. dt = FLD_GET(val, 5, 0);
  2110. if (dt == DSI_DT_RX_ACK_WITH_ERR) {
  2111. u16 err = FLD_GET(val, 23, 8);
  2112. dsi_show_rx_ack_with_err(err);
  2113. r = -EIO;
  2114. goto err;
  2115. } else if (dt == DSI_DT_RX_SHORT_READ_1) {
  2116. u8 data = FLD_GET(val, 15, 8);
  2117. if (dsi.debug_read)
  2118. DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
  2119. if (buflen < 1) {
  2120. r = -EIO;
  2121. goto err;
  2122. }
  2123. buf[0] = data;
  2124. return 1;
  2125. } else if (dt == DSI_DT_RX_SHORT_READ_2) {
  2126. u16 data = FLD_GET(val, 23, 8);
  2127. if (dsi.debug_read)
  2128. DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
  2129. if (buflen < 2) {
  2130. r = -EIO;
  2131. goto err;
  2132. }
  2133. buf[0] = data & 0xff;
  2134. buf[1] = (data >> 8) & 0xff;
  2135. return 2;
  2136. } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
  2137. int w;
  2138. int len = FLD_GET(val, 23, 8);
  2139. if (dsi.debug_read)
  2140. DSSDBG("\tDCS long response, len %d\n", len);
  2141. if (len > buflen) {
  2142. r = -EIO;
  2143. goto err;
  2144. }
  2145. /* two byte checksum ends the packet, not included in len */
  2146. for (w = 0; w < len + 2;) {
  2147. int b;
  2148. val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
  2149. if (dsi.debug_read)
  2150. DSSDBG("\t\t%02x %02x %02x %02x\n",
  2151. (val >> 0) & 0xff,
  2152. (val >> 8) & 0xff,
  2153. (val >> 16) & 0xff,
  2154. (val >> 24) & 0xff);
  2155. for (b = 0; b < 4; ++b) {
  2156. if (w < len)
  2157. buf[w] = (val >> (b * 8)) & 0xff;
  2158. /* we discard the 2 byte checksum */
  2159. ++w;
  2160. }
  2161. }
  2162. return len;
  2163. } else {
  2164. DSSERR("\tunknown datatype 0x%02x\n", dt);
  2165. r = -EIO;
  2166. goto err;
  2167. }
  2168. BUG();
  2169. err:
  2170. DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
  2171. channel, dcs_cmd);
  2172. return r;
  2173. }
  2174. EXPORT_SYMBOL(dsi_vc_dcs_read);
  2175. int dsi_vc_dcs_read_1(int channel, u8 dcs_cmd, u8 *data)
  2176. {
  2177. int r;
  2178. r = dsi_vc_dcs_read(channel, dcs_cmd, data, 1);
  2179. if (r < 0)
  2180. return r;
  2181. if (r != 1)
  2182. return -EIO;
  2183. return 0;
  2184. }
  2185. EXPORT_SYMBOL(dsi_vc_dcs_read_1);
  2186. int dsi_vc_dcs_read_2(int channel, u8 dcs_cmd, u8 *data1, u8 *data2)
  2187. {
  2188. u8 buf[2];
  2189. int r;
  2190. r = dsi_vc_dcs_read(channel, dcs_cmd, buf, 2);
  2191. if (r < 0)
  2192. return r;
  2193. if (r != 2)
  2194. return -EIO;
  2195. *data1 = buf[0];
  2196. *data2 = buf[1];
  2197. return 0;
  2198. }
  2199. EXPORT_SYMBOL(dsi_vc_dcs_read_2);
  2200. int dsi_vc_set_max_rx_packet_size(int channel, u16 len)
  2201. {
  2202. return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
  2203. len, 0);
  2204. }
  2205. EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
  2206. static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
  2207. {
  2208. unsigned long fck;
  2209. unsigned long total_ticks;
  2210. u32 r;
  2211. BUG_ON(ticks > 0x1fff);
  2212. /* ticks in DSI_FCK */
  2213. fck = dsi_fclk_rate();
  2214. r = dsi_read_reg(DSI_TIMING2);
  2215. r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
  2216. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
  2217. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
  2218. r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
  2219. dsi_write_reg(DSI_TIMING2, r);
  2220. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2221. DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2222. total_ticks,
  2223. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2224. (total_ticks * 1000) / (fck / 1000 / 1000));
  2225. }
  2226. static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
  2227. {
  2228. unsigned long fck;
  2229. unsigned long total_ticks;
  2230. u32 r;
  2231. BUG_ON(ticks > 0x1fff);
  2232. /* ticks in DSI_FCK */
  2233. fck = dsi_fclk_rate();
  2234. r = dsi_read_reg(DSI_TIMING1);
  2235. r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
  2236. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
  2237. r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
  2238. r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
  2239. dsi_write_reg(DSI_TIMING1, r);
  2240. total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
  2241. DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2242. total_ticks,
  2243. ticks, x8 ? " x8" : "", x16 ? " x16" : "",
  2244. (total_ticks * 1000) / (fck / 1000 / 1000));
  2245. }
  2246. static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
  2247. {
  2248. unsigned long fck;
  2249. unsigned long total_ticks;
  2250. u32 r;
  2251. BUG_ON(ticks > 0x1fff);
  2252. /* ticks in DSI_FCK */
  2253. fck = dsi_fclk_rate();
  2254. r = dsi_read_reg(DSI_TIMING1);
  2255. r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
  2256. r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
  2257. r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
  2258. r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
  2259. dsi_write_reg(DSI_TIMING1, r);
  2260. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2261. DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
  2262. total_ticks,
  2263. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2264. (total_ticks * 1000) / (fck / 1000 / 1000));
  2265. }
  2266. static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
  2267. {
  2268. unsigned long fck;
  2269. unsigned long total_ticks;
  2270. u32 r;
  2271. BUG_ON(ticks > 0x1fff);
  2272. /* ticks in TxByteClkHS */
  2273. fck = dsi_get_txbyteclkhs();
  2274. r = dsi_read_reg(DSI_TIMING2);
  2275. r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
  2276. r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
  2277. r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
  2278. r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
  2279. dsi_write_reg(DSI_TIMING2, r);
  2280. total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
  2281. DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
  2282. total_ticks,
  2283. ticks, x4 ? " x4" : "", x16 ? " x16" : "",
  2284. (total_ticks * 1000) / (fck / 1000 / 1000));
  2285. }
  2286. static int dsi_proto_config(struct omap_dss_device *dssdev)
  2287. {
  2288. u32 r;
  2289. int buswidth = 0;
  2290. dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
  2291. DSI_FIFO_SIZE_32,
  2292. DSI_FIFO_SIZE_32,
  2293. DSI_FIFO_SIZE_32);
  2294. dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
  2295. DSI_FIFO_SIZE_32,
  2296. DSI_FIFO_SIZE_32,
  2297. DSI_FIFO_SIZE_32);
  2298. /* XXX what values for the timeouts? */
  2299. dsi_set_stop_state_counter(0x1000, false, false);
  2300. dsi_set_ta_timeout(0x1fff, true, true);
  2301. dsi_set_lp_rx_timeout(0x1fff, true, true);
  2302. dsi_set_hs_tx_timeout(0x1fff, true, true);
  2303. switch (dssdev->ctrl.pixel_size) {
  2304. case 16:
  2305. buswidth = 0;
  2306. break;
  2307. case 18:
  2308. buswidth = 1;
  2309. break;
  2310. case 24:
  2311. buswidth = 2;
  2312. break;
  2313. default:
  2314. BUG();
  2315. }
  2316. r = dsi_read_reg(DSI_CTRL);
  2317. r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
  2318. r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
  2319. r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
  2320. r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
  2321. r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
  2322. r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
  2323. r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
  2324. r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
  2325. r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
  2326. if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
  2327. r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
  2328. /* DCS_CMD_CODE, 1=start, 0=continue */
  2329. r = FLD_MOD(r, 0, 25, 25);
  2330. }
  2331. dsi_write_reg(DSI_CTRL, r);
  2332. dsi_vc_initial_config(0);
  2333. dsi_vc_initial_config(1);
  2334. dsi_vc_initial_config(2);
  2335. dsi_vc_initial_config(3);
  2336. return 0;
  2337. }
  2338. static void dsi_proto_timings(struct omap_dss_device *dssdev)
  2339. {
  2340. unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
  2341. unsigned tclk_pre, tclk_post;
  2342. unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
  2343. unsigned ths_trail, ths_exit;
  2344. unsigned ddr_clk_pre, ddr_clk_post;
  2345. unsigned enter_hs_mode_lat, exit_hs_mode_lat;
  2346. unsigned ths_eot;
  2347. u32 r;
  2348. r = dsi_read_reg(DSI_DSIPHY_CFG0);
  2349. ths_prepare = FLD_GET(r, 31, 24);
  2350. ths_prepare_ths_zero = FLD_GET(r, 23, 16);
  2351. ths_zero = ths_prepare_ths_zero - ths_prepare;
  2352. ths_trail = FLD_GET(r, 15, 8);
  2353. ths_exit = FLD_GET(r, 7, 0);
  2354. r = dsi_read_reg(DSI_DSIPHY_CFG1);
  2355. tlpx = FLD_GET(r, 22, 16) * 2;
  2356. tclk_trail = FLD_GET(r, 15, 8);
  2357. tclk_zero = FLD_GET(r, 7, 0);
  2358. r = dsi_read_reg(DSI_DSIPHY_CFG2);
  2359. tclk_prepare = FLD_GET(r, 7, 0);
  2360. /* min 8*UI */
  2361. tclk_pre = 20;
  2362. /* min 60ns + 52*UI */
  2363. tclk_post = ns2ddr(60) + 26;
  2364. /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
  2365. if (dssdev->phy.dsi.data1_lane != 0 &&
  2366. dssdev->phy.dsi.data2_lane != 0)
  2367. ths_eot = 2;
  2368. else
  2369. ths_eot = 4;
  2370. ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
  2371. 4);
  2372. ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
  2373. BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
  2374. BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
  2375. r = dsi_read_reg(DSI_CLK_TIMING);
  2376. r = FLD_MOD(r, ddr_clk_pre, 15, 8);
  2377. r = FLD_MOD(r, ddr_clk_post, 7, 0);
  2378. dsi_write_reg(DSI_CLK_TIMING, r);
  2379. DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
  2380. ddr_clk_pre,
  2381. ddr_clk_post);
  2382. enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
  2383. DIV_ROUND_UP(ths_prepare, 4) +
  2384. DIV_ROUND_UP(ths_zero + 3, 4);
  2385. exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
  2386. r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
  2387. FLD_VAL(exit_hs_mode_lat, 15, 0);
  2388. dsi_write_reg(DSI_VM_TIMING7, r);
  2389. DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
  2390. enter_hs_mode_lat, exit_hs_mode_lat);
  2391. }
  2392. #define DSI_DECL_VARS \
  2393. int __dsi_cb = 0; u32 __dsi_cv = 0;
  2394. #define DSI_FLUSH(ch) \
  2395. if (__dsi_cb > 0) { \
  2396. /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
  2397. dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
  2398. __dsi_cb = __dsi_cv = 0; \
  2399. }
  2400. #define DSI_PUSH(ch, data) \
  2401. do { \
  2402. __dsi_cv |= (data) << (__dsi_cb * 8); \
  2403. /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
  2404. if (++__dsi_cb > 3) \
  2405. DSI_FLUSH(ch); \
  2406. } while (0)
  2407. static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
  2408. int x, int y, int w, int h)
  2409. {
  2410. /* Note: supports only 24bit colors in 32bit container */
  2411. int first = 1;
  2412. int fifo_stalls = 0;
  2413. int max_dsi_packet_size;
  2414. int max_data_per_packet;
  2415. int max_pixels_per_packet;
  2416. int pixels_left;
  2417. int bytespp = dssdev->ctrl.pixel_size / 8;
  2418. int scr_width;
  2419. u32 __iomem *data;
  2420. int start_offset;
  2421. int horiz_inc;
  2422. int current_x;
  2423. struct omap_overlay *ovl;
  2424. debug_irq = 0;
  2425. DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
  2426. x, y, w, h);
  2427. ovl = dssdev->manager->overlays[0];
  2428. if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
  2429. return -EINVAL;
  2430. if (dssdev->ctrl.pixel_size != 24)
  2431. return -EINVAL;
  2432. scr_width = ovl->info.screen_width;
  2433. data = ovl->info.vaddr;
  2434. start_offset = scr_width * y + x;
  2435. horiz_inc = scr_width - w;
  2436. current_x = x;
  2437. /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
  2438. * in fifo */
  2439. /* When using CPU, max long packet size is TX buffer size */
  2440. max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
  2441. /* we seem to get better perf if we divide the tx fifo to half,
  2442. and while the other half is being sent, we fill the other half
  2443. max_dsi_packet_size /= 2; */
  2444. max_data_per_packet = max_dsi_packet_size - 4 - 1;
  2445. max_pixels_per_packet = max_data_per_packet / bytespp;
  2446. DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
  2447. pixels_left = w * h;
  2448. DSSDBG("total pixels %d\n", pixels_left);
  2449. data += start_offset;
  2450. while (pixels_left > 0) {
  2451. /* 0x2c = write_memory_start */
  2452. /* 0x3c = write_memory_continue */
  2453. u8 dcs_cmd = first ? 0x2c : 0x3c;
  2454. int pixels;
  2455. DSI_DECL_VARS;
  2456. first = 0;
  2457. #if 1
  2458. /* using fifo not empty */
  2459. /* TX_FIFO_NOT_EMPTY */
  2460. while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
  2461. fifo_stalls++;
  2462. if (fifo_stalls > 0xfffff) {
  2463. DSSERR("fifo stalls overflow, pixels left %d\n",
  2464. pixels_left);
  2465. dsi_if_enable(0);
  2466. return -EIO;
  2467. }
  2468. udelay(1);
  2469. }
  2470. #elif 1
  2471. /* using fifo emptiness */
  2472. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
  2473. max_dsi_packet_size) {
  2474. fifo_stalls++;
  2475. if (fifo_stalls > 0xfffff) {
  2476. DSSERR("fifo stalls overflow, pixels left %d\n",
  2477. pixels_left);
  2478. dsi_if_enable(0);
  2479. return -EIO;
  2480. }
  2481. }
  2482. #else
  2483. while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
  2484. fifo_stalls++;
  2485. if (fifo_stalls > 0xfffff) {
  2486. DSSERR("fifo stalls overflow, pixels left %d\n",
  2487. pixels_left);
  2488. dsi_if_enable(0);
  2489. return -EIO;
  2490. }
  2491. }
  2492. #endif
  2493. pixels = min(max_pixels_per_packet, pixels_left);
  2494. pixels_left -= pixels;
  2495. dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
  2496. 1 + pixels * bytespp, 0);
  2497. DSI_PUSH(0, dcs_cmd);
  2498. while (pixels-- > 0) {
  2499. u32 pix = __raw_readl(data++);
  2500. DSI_PUSH(0, (pix >> 16) & 0xff);
  2501. DSI_PUSH(0, (pix >> 8) & 0xff);
  2502. DSI_PUSH(0, (pix >> 0) & 0xff);
  2503. current_x++;
  2504. if (current_x == x+w) {
  2505. current_x = x;
  2506. data += horiz_inc;
  2507. }
  2508. }
  2509. DSI_FLUSH(0);
  2510. }
  2511. return 0;
  2512. }
  2513. static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
  2514. u16 x, u16 y, u16 w, u16 h)
  2515. {
  2516. unsigned bytespp;
  2517. unsigned bytespl;
  2518. unsigned bytespf;
  2519. unsigned total_len;
  2520. unsigned packet_payload;
  2521. unsigned packet_len;
  2522. u32 l;
  2523. int r;
  2524. const unsigned channel = dsi.update_channel;
  2525. /* line buffer is 1024 x 24bits */
  2526. /* XXX: for some reason using full buffer size causes considerable TX
  2527. * slowdown with update sizes that fill the whole buffer */
  2528. const unsigned line_buf_size = 1023 * 3;
  2529. DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
  2530. x, y, w, h);
  2531. dsi_vc_config_vp(channel);
  2532. bytespp = dssdev->ctrl.pixel_size / 8;
  2533. bytespl = w * bytespp;
  2534. bytespf = bytespl * h;
  2535. /* NOTE: packet_payload has to be equal to N * bytespl, where N is
  2536. * number of lines in a packet. See errata about VP_CLK_RATIO */
  2537. if (bytespf < line_buf_size)
  2538. packet_payload = bytespf;
  2539. else
  2540. packet_payload = (line_buf_size) / bytespl * bytespl;
  2541. packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
  2542. total_len = (bytespf / packet_payload) * packet_len;
  2543. if (bytespf % packet_payload)
  2544. total_len += (bytespf % packet_payload) + 1;
  2545. l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
  2546. dsi_write_reg(DSI_VC_TE(channel), l);
  2547. dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
  2548. if (dsi.te_enabled)
  2549. l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
  2550. else
  2551. l = FLD_MOD(l, 1, 31, 31); /* TE_START */
  2552. dsi_write_reg(DSI_VC_TE(channel), l);
  2553. /* We put SIDLEMODE to no-idle for the duration of the transfer,
  2554. * because DSS interrupts are not capable of waking up the CPU and the
  2555. * framedone interrupt could be delayed for quite a long time. I think
  2556. * the same goes for any DSS interrupts, but for some reason I have not
  2557. * seen the problem anywhere else than here.
  2558. */
  2559. dispc_disable_sidle();
  2560. dsi_perf_mark_start();
  2561. r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
  2562. msecs_to_jiffies(250));
  2563. BUG_ON(r == 0);
  2564. dss_start_update(dssdev);
  2565. if (dsi.te_enabled) {
  2566. /* disable LP_RX_TO, so that we can receive TE. Time to wait
  2567. * for TE is longer than the timer allows */
  2568. REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
  2569. dsi_vc_send_bta(channel);
  2570. #ifdef DSI_CATCH_MISSING_TE
  2571. mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
  2572. #endif
  2573. }
  2574. }
  2575. #ifdef DSI_CATCH_MISSING_TE
  2576. static void dsi_te_timeout(unsigned long arg)
  2577. {
  2578. DSSERR("TE not received for 250ms!\n");
  2579. }
  2580. #endif
  2581. static void dsi_handle_framedone(int error)
  2582. {
  2583. /* SIDLEMODE back to smart-idle */
  2584. dispc_enable_sidle();
  2585. if (dsi.te_enabled) {
  2586. /* enable LP_RX_TO again after the TE */
  2587. REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
  2588. }
  2589. dsi.framedone_callback(error, dsi.framedone_data);
  2590. if (!error)
  2591. dsi_perf_show("DISPC");
  2592. }
  2593. static void dsi_framedone_timeout_work_callback(struct work_struct *work)
  2594. {
  2595. /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
  2596. * 250ms which would conflict with this timeout work. What should be
  2597. * done is first cancel the transfer on the HW, and then cancel the
  2598. * possibly scheduled framedone work. However, cancelling the transfer
  2599. * on the HW is buggy, and would probably require resetting the whole
  2600. * DSI */
  2601. DSSERR("Framedone not received for 250ms!\n");
  2602. dsi_handle_framedone(-ETIMEDOUT);
  2603. }
  2604. static void dsi_framedone_irq_callback(void *data, u32 mask)
  2605. {
  2606. /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
  2607. * turns itself off. However, DSI still has the pixels in its buffers,
  2608. * and is sending the data.
  2609. */
  2610. __cancel_delayed_work(&dsi.framedone_timeout_work);
  2611. dsi_handle_framedone(0);
  2612. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2613. dispc_fake_vsync_irq();
  2614. #endif
  2615. }
  2616. int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
  2617. u16 *x, u16 *y, u16 *w, u16 *h,
  2618. bool enlarge_update_area)
  2619. {
  2620. u16 dw, dh;
  2621. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  2622. if (*x > dw || *y > dh)
  2623. return -EINVAL;
  2624. if (*x + *w > dw)
  2625. return -EINVAL;
  2626. if (*y + *h > dh)
  2627. return -EINVAL;
  2628. if (*w == 1)
  2629. return -EINVAL;
  2630. if (*w == 0 || *h == 0)
  2631. return -EINVAL;
  2632. dsi_perf_mark_setup();
  2633. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2634. dss_setup_partial_planes(dssdev, x, y, w, h,
  2635. enlarge_update_area);
  2636. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  2637. }
  2638. return 0;
  2639. }
  2640. EXPORT_SYMBOL(omap_dsi_prepare_update);
  2641. int omap_dsi_update(struct omap_dss_device *dssdev,
  2642. int channel,
  2643. u16 x, u16 y, u16 w, u16 h,
  2644. void (*callback)(int, void *), void *data)
  2645. {
  2646. dsi.update_channel = channel;
  2647. /* OMAP DSS cannot send updates of odd widths.
  2648. * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
  2649. * here to make sure we catch erroneous updates. Otherwise we'll only
  2650. * see rather obscure HW error happening, as DSS halts. */
  2651. BUG_ON(x % 2 == 1);
  2652. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  2653. dsi.framedone_callback = callback;
  2654. dsi.framedone_data = data;
  2655. dsi.update_region.x = x;
  2656. dsi.update_region.y = y;
  2657. dsi.update_region.w = w;
  2658. dsi.update_region.h = h;
  2659. dsi.update_region.device = dssdev;
  2660. dsi_update_screen_dispc(dssdev, x, y, w, h);
  2661. } else {
  2662. int r;
  2663. r = dsi_update_screen_l4(dssdev, x, y, w, h);
  2664. if (r)
  2665. return r;
  2666. dsi_perf_show("L4");
  2667. callback(0, data);
  2668. }
  2669. return 0;
  2670. }
  2671. EXPORT_SYMBOL(omap_dsi_update);
  2672. /* Display funcs */
  2673. static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
  2674. {
  2675. int r;
  2676. r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
  2677. DISPC_IRQ_FRAMEDONE);
  2678. if (r) {
  2679. DSSERR("can't get FRAMEDONE irq\n");
  2680. return r;
  2681. }
  2682. dispc_set_lcd_display_type(dssdev->manager->id,
  2683. OMAP_DSS_LCD_DISPLAY_TFT);
  2684. dispc_set_parallel_interface_mode(dssdev->manager->id,
  2685. OMAP_DSS_PARALLELMODE_DSI);
  2686. dispc_enable_fifohandcheck(dssdev->manager->id, 1);
  2687. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  2688. {
  2689. struct omap_video_timings timings = {
  2690. .hsw = 1,
  2691. .hfp = 1,
  2692. .hbp = 1,
  2693. .vsw = 1,
  2694. .vfp = 0,
  2695. .vbp = 0,
  2696. };
  2697. dispc_set_lcd_timings(dssdev->manager->id, &timings);
  2698. }
  2699. return 0;
  2700. }
  2701. static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
  2702. {
  2703. omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
  2704. DISPC_IRQ_FRAMEDONE);
  2705. }
  2706. static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
  2707. {
  2708. struct dsi_clock_info cinfo;
  2709. int r;
  2710. /* we always use DSS_CLK_SYSCK as input clock */
  2711. cinfo.use_sys_clk = true;
  2712. cinfo.regn = dssdev->clocks.dsi.regn;
  2713. cinfo.regm = dssdev->clocks.dsi.regm;
  2714. cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
  2715. cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
  2716. r = dsi_calc_clock_rates(dssdev, &cinfo);
  2717. if (r) {
  2718. DSSERR("Failed to calc dsi clocks\n");
  2719. return r;
  2720. }
  2721. r = dsi_pll_set_clock_div(&cinfo);
  2722. if (r) {
  2723. DSSERR("Failed to set dsi clocks\n");
  2724. return r;
  2725. }
  2726. return 0;
  2727. }
  2728. static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
  2729. {
  2730. struct dispc_clock_info dispc_cinfo;
  2731. int r;
  2732. unsigned long long fck;
  2733. fck = dsi_get_pll_hsdiv_dispc_rate();
  2734. dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
  2735. dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
  2736. r = dispc_calc_clock_rates(fck, &dispc_cinfo);
  2737. if (r) {
  2738. DSSERR("Failed to calc dispc clocks\n");
  2739. return r;
  2740. }
  2741. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  2742. if (r) {
  2743. DSSERR("Failed to set dispc clocks\n");
  2744. return r;
  2745. }
  2746. return 0;
  2747. }
  2748. static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
  2749. {
  2750. int r;
  2751. /* The SCPClk is required for both PLL and CIO registers on OMAP4 */
  2752. /* CIO_CLK_ICG, enable L3 clk to CIO */
  2753. REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14);
  2754. _dsi_print_reset_status();
  2755. r = dsi_pll_init(dssdev, true, true);
  2756. if (r)
  2757. goto err0;
  2758. r = dsi_configure_dsi_clocks(dssdev);
  2759. if (r)
  2760. goto err1;
  2761. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  2762. dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
  2763. dss_select_lcd_clk_source(dssdev->manager->id,
  2764. dssdev->clocks.dispc.channel.lcd_clk_src);
  2765. DSSDBG("PLL OK\n");
  2766. r = dsi_configure_dispc_clocks(dssdev);
  2767. if (r)
  2768. goto err2;
  2769. r = dsi_complexio_init(dssdev);
  2770. if (r)
  2771. goto err2;
  2772. _dsi_print_reset_status();
  2773. dsi_proto_timings(dssdev);
  2774. dsi_set_lp_clk_divisor(dssdev);
  2775. if (1)
  2776. _dsi_print_reset_status();
  2777. r = dsi_proto_config(dssdev);
  2778. if (r)
  2779. goto err3;
  2780. /* enable interface */
  2781. dsi_vc_enable(0, 1);
  2782. dsi_vc_enable(1, 1);
  2783. dsi_vc_enable(2, 1);
  2784. dsi_vc_enable(3, 1);
  2785. dsi_if_enable(1);
  2786. dsi_force_tx_stop_mode_io();
  2787. return 0;
  2788. err3:
  2789. dsi_complexio_uninit();
  2790. err2:
  2791. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2792. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2793. err1:
  2794. dsi_pll_uninit();
  2795. err0:
  2796. return r;
  2797. }
  2798. static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev)
  2799. {
  2800. /* disable interface */
  2801. dsi_if_enable(0);
  2802. dsi_vc_enable(0, 0);
  2803. dsi_vc_enable(1, 0);
  2804. dsi_vc_enable(2, 0);
  2805. dsi_vc_enable(3, 0);
  2806. dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2807. dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
  2808. dsi_complexio_uninit();
  2809. dsi_pll_uninit();
  2810. }
  2811. static int dsi_core_init(void)
  2812. {
  2813. /* Autoidle */
  2814. REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
  2815. /* ENWAKEUP */
  2816. REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
  2817. /* SIDLEMODE smart-idle */
  2818. REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
  2819. _dsi_initialize_irq();
  2820. return 0;
  2821. }
  2822. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
  2823. {
  2824. int r = 0;
  2825. DSSDBG("dsi_display_enable\n");
  2826. WARN_ON(!dsi_bus_is_locked());
  2827. mutex_lock(&dsi.lock);
  2828. r = omap_dss_start_device(dssdev);
  2829. if (r) {
  2830. DSSERR("failed to start device\n");
  2831. goto err0;
  2832. }
  2833. enable_clocks(1);
  2834. dsi_enable_pll_clock(1);
  2835. r = _dsi_reset();
  2836. if (r)
  2837. goto err1;
  2838. dsi_core_init();
  2839. r = dsi_display_init_dispc(dssdev);
  2840. if (r)
  2841. goto err1;
  2842. r = dsi_display_init_dsi(dssdev);
  2843. if (r)
  2844. goto err2;
  2845. mutex_unlock(&dsi.lock);
  2846. return 0;
  2847. err2:
  2848. dsi_display_uninit_dispc(dssdev);
  2849. err1:
  2850. enable_clocks(0);
  2851. dsi_enable_pll_clock(0);
  2852. omap_dss_stop_device(dssdev);
  2853. err0:
  2854. mutex_unlock(&dsi.lock);
  2855. DSSDBG("dsi_display_enable FAILED\n");
  2856. return r;
  2857. }
  2858. EXPORT_SYMBOL(omapdss_dsi_display_enable);
  2859. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev)
  2860. {
  2861. DSSDBG("dsi_display_disable\n");
  2862. WARN_ON(!dsi_bus_is_locked());
  2863. mutex_lock(&dsi.lock);
  2864. dsi_display_uninit_dispc(dssdev);
  2865. dsi_display_uninit_dsi(dssdev);
  2866. enable_clocks(0);
  2867. dsi_enable_pll_clock(0);
  2868. omap_dss_stop_device(dssdev);
  2869. mutex_unlock(&dsi.lock);
  2870. }
  2871. EXPORT_SYMBOL(omapdss_dsi_display_disable);
  2872. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
  2873. {
  2874. dsi.te_enabled = enable;
  2875. return 0;
  2876. }
  2877. EXPORT_SYMBOL(omapdss_dsi_enable_te);
  2878. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  2879. u32 fifo_size, enum omap_burst_size *burst_size,
  2880. u32 *fifo_low, u32 *fifo_high)
  2881. {
  2882. unsigned burst_size_bytes;
  2883. *burst_size = OMAP_DSS_BURST_16x32;
  2884. burst_size_bytes = 16 * 32 / 8;
  2885. *fifo_high = fifo_size - burst_size_bytes;
  2886. *fifo_low = fifo_size - burst_size_bytes * 2;
  2887. }
  2888. int dsi_init_display(struct omap_dss_device *dssdev)
  2889. {
  2890. DSSDBG("DSI init\n");
  2891. /* XXX these should be figured out dynamically */
  2892. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
  2893. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
  2894. if (dsi.vdds_dsi_reg == NULL) {
  2895. struct regulator *vdds_dsi;
  2896. vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
  2897. if (IS_ERR(vdds_dsi)) {
  2898. DSSERR("can't get VDDS_DSI regulator\n");
  2899. return PTR_ERR(vdds_dsi);
  2900. }
  2901. dsi.vdds_dsi_reg = vdds_dsi;
  2902. }
  2903. return 0;
  2904. }
  2905. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
  2906. {
  2907. int i;
  2908. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  2909. if (!dsi.vc[i].dssdev) {
  2910. dsi.vc[i].dssdev = dssdev;
  2911. *channel = i;
  2912. return 0;
  2913. }
  2914. }
  2915. DSSERR("cannot get VC for display %s", dssdev->name);
  2916. return -ENOSPC;
  2917. }
  2918. EXPORT_SYMBOL(omap_dsi_request_vc);
  2919. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
  2920. {
  2921. if (vc_id < 0 || vc_id > 3) {
  2922. DSSERR("VC ID out of range\n");
  2923. return -EINVAL;
  2924. }
  2925. if (channel < 0 || channel > 3) {
  2926. DSSERR("Virtual Channel out of range\n");
  2927. return -EINVAL;
  2928. }
  2929. if (dsi.vc[channel].dssdev != dssdev) {
  2930. DSSERR("Virtual Channel not allocated to display %s\n",
  2931. dssdev->name);
  2932. return -EINVAL;
  2933. }
  2934. dsi.vc[channel].vc_id = vc_id;
  2935. return 0;
  2936. }
  2937. EXPORT_SYMBOL(omap_dsi_set_vc_id);
  2938. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
  2939. {
  2940. if ((channel >= 0 && channel <= 3) &&
  2941. dsi.vc[channel].dssdev == dssdev) {
  2942. dsi.vc[channel].dssdev = NULL;
  2943. dsi.vc[channel].vc_id = 0;
  2944. }
  2945. }
  2946. EXPORT_SYMBOL(omap_dsi_release_vc);
  2947. void dsi_wait_pll_hsdiv_dispc_active(void)
  2948. {
  2949. if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
  2950. DSSERR("%s (%s) not active\n",
  2951. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
  2952. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
  2953. }
  2954. void dsi_wait_pll_hsdiv_dsi_active(void)
  2955. {
  2956. if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
  2957. DSSERR("%s (%s) not active\n",
  2958. dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
  2959. dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
  2960. }
  2961. static void dsi_calc_clock_param_ranges(void)
  2962. {
  2963. dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
  2964. dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
  2965. dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
  2966. dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
  2967. dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
  2968. dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
  2969. dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
  2970. }
  2971. static int dsi_init(struct platform_device *pdev)
  2972. {
  2973. u32 rev;
  2974. int r, i;
  2975. struct resource *dsi_mem;
  2976. spin_lock_init(&dsi.irq_lock);
  2977. spin_lock_init(&dsi.errors_lock);
  2978. dsi.errors = 0;
  2979. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2980. spin_lock_init(&dsi.irq_stats_lock);
  2981. dsi.irq_stats.last_reset = jiffies;
  2982. #endif
  2983. mutex_init(&dsi.lock);
  2984. sema_init(&dsi.bus_lock, 1);
  2985. dsi.workqueue = create_singlethread_workqueue("dsi");
  2986. if (dsi.workqueue == NULL)
  2987. return -ENOMEM;
  2988. INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
  2989. dsi_framedone_timeout_work_callback);
  2990. #ifdef DSI_CATCH_MISSING_TE
  2991. init_timer(&dsi.te_timer);
  2992. dsi.te_timer.function = dsi_te_timeout;
  2993. dsi.te_timer.data = 0;
  2994. #endif
  2995. dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
  2996. if (!dsi_mem) {
  2997. DSSERR("can't get IORESOURCE_MEM DSI\n");
  2998. r = -EINVAL;
  2999. goto err1;
  3000. }
  3001. dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
  3002. if (!dsi.base) {
  3003. DSSERR("can't ioremap DSI\n");
  3004. r = -ENOMEM;
  3005. goto err1;
  3006. }
  3007. dsi.irq = platform_get_irq(dsi.pdev, 0);
  3008. if (dsi.irq < 0) {
  3009. DSSERR("platform_get_irq failed\n");
  3010. r = -ENODEV;
  3011. goto err2;
  3012. }
  3013. r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
  3014. "OMAP DSI1", dsi.pdev);
  3015. if (r < 0) {
  3016. DSSERR("request_irq failed\n");
  3017. goto err2;
  3018. }
  3019. /* DSI VCs initialization */
  3020. for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
  3021. dsi.vc[i].mode = DSI_VC_MODE_L4;
  3022. dsi.vc[i].dssdev = NULL;
  3023. dsi.vc[i].vc_id = 0;
  3024. }
  3025. dsi_calc_clock_param_ranges();
  3026. enable_clocks(1);
  3027. rev = dsi_read_reg(DSI_REVISION);
  3028. dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
  3029. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3030. enable_clocks(0);
  3031. return 0;
  3032. err2:
  3033. iounmap(dsi.base);
  3034. err1:
  3035. destroy_workqueue(dsi.workqueue);
  3036. return r;
  3037. }
  3038. static void dsi_exit(void)
  3039. {
  3040. if (dsi.vdds_dsi_reg != NULL) {
  3041. regulator_put(dsi.vdds_dsi_reg);
  3042. dsi.vdds_dsi_reg = NULL;
  3043. }
  3044. free_irq(dsi.irq, dsi.pdev);
  3045. iounmap(dsi.base);
  3046. destroy_workqueue(dsi.workqueue);
  3047. DSSDBG("omap_dsi_exit\n");
  3048. }
  3049. /* DSI1 HW IP initialisation */
  3050. static int omap_dsi1hw_probe(struct platform_device *pdev)
  3051. {
  3052. int r;
  3053. dsi.pdev = pdev;
  3054. r = dsi_init(pdev);
  3055. if (r) {
  3056. DSSERR("Failed to initialize DSI\n");
  3057. goto err_dsi;
  3058. }
  3059. err_dsi:
  3060. return r;
  3061. }
  3062. static int omap_dsi1hw_remove(struct platform_device *pdev)
  3063. {
  3064. dsi_exit();
  3065. return 0;
  3066. }
  3067. static struct platform_driver omap_dsi1hw_driver = {
  3068. .probe = omap_dsi1hw_probe,
  3069. .remove = omap_dsi1hw_remove,
  3070. .driver = {
  3071. .name = "omapdss_dsi1",
  3072. .owner = THIS_MODULE,
  3073. },
  3074. };
  3075. int dsi_init_platform_driver(void)
  3076. {
  3077. return platform_driver_register(&omap_dsi1hw_driver);
  3078. }
  3079. void dsi_uninit_platform_driver(void)
  3080. {
  3081. return platform_driver_unregister(&omap_dsi1hw_driver);
  3082. }