mmu.h 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. #ifndef _ASM_POWERPC_MMU_H_
  2. #define _ASM_POWERPC_MMU_H_
  3. #ifdef __KERNEL__
  4. #include <asm/asm-compat.h>
  5. #include <asm/feature-fixups.h>
  6. /*
  7. * MMU features bit definitions
  8. */
  9. /*
  10. * First half is MMU families
  11. */
  12. #define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
  13. #define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
  14. #define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
  15. #define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
  16. #define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
  17. /*
  18. * This is individual features
  19. */
  20. /* Enable use of high BAT registers */
  21. #define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
  22. /* Enable >32-bit physical addresses on 32-bit processor, only used
  23. * by CONFIG_6xx currently as BookE supports that from day 1
  24. */
  25. #define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
  26. /* Enable use of broadcast TLB invalidations. We don't always set it
  27. * on processors that support it due to other constraints with the
  28. * use of such invalidations
  29. */
  30. #define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
  31. /* Enable use of tlbilx invalidate instructions.
  32. */
  33. #define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
  34. /* This indicates that the processor cannot handle multiple outstanding
  35. * broadcast tlbivax or tlbsync. This makes the code use a spinlock
  36. * around such invalidate forms.
  37. */
  38. #define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
  39. /* This indicates that the processor doesn't handle way selection
  40. * properly and needs SW to track and update the LRU state. This
  41. * is specific to an errata on e300c2/c3/c4 class parts
  42. */
  43. #define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
  44. /* This indicates that the processor uses the ISA 2.06 server tlbie
  45. * mnemonics
  46. */
  47. #define MMU_FTR_TLBIE_206 ASM_CONST(0x00400000)
  48. #ifndef __ASSEMBLY__
  49. #include <asm/cputable.h>
  50. static inline int mmu_has_feature(unsigned long feature)
  51. {
  52. return (cur_cpu_spec->mmu_features & feature);
  53. }
  54. extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
  55. /* MMU initialization (64-bit only fo now) */
  56. extern void early_init_mmu(void);
  57. extern void early_init_mmu_secondary(void);
  58. #endif /* !__ASSEMBLY__ */
  59. #if defined(CONFIG_PPC_STD_MMU_64)
  60. /* 64-bit classic hash table MMU */
  61. # include <asm/mmu-hash64.h>
  62. #elif defined(CONFIG_PPC_STD_MMU_32)
  63. /* 32-bit classic hash table MMU */
  64. # include <asm/mmu-hash32.h>
  65. #elif defined(CONFIG_40x)
  66. /* 40x-style software loaded TLB */
  67. # include <asm/mmu-40x.h>
  68. #elif defined(CONFIG_44x)
  69. /* 44x-style software loaded TLB */
  70. # include <asm/mmu-44x.h>
  71. #elif defined(CONFIG_PPC_BOOK3E_MMU)
  72. /* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
  73. # include <asm/mmu-book3e.h>
  74. #elif defined (CONFIG_PPC_8xx)
  75. /* Motorola/Freescale 8xx software loaded TLB */
  76. # include <asm/mmu-8xx.h>
  77. #endif
  78. #endif /* __KERNEL__ */
  79. #endif /* _ASM_POWERPC_MMU_H_ */