base.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/hardirq.h>
  46. #include <linux/if.h>
  47. #include <linux/io.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/cache.h>
  50. #include <linux/pci.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  59. /******************\
  60. * Internal defines *
  61. \******************/
  62. /* Module info */
  63. MODULE_AUTHOR("Jiri Slaby");
  64. MODULE_AUTHOR("Nick Kossifidis");
  65. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  66. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  67. MODULE_LICENSE("Dual BSD/GPL");
  68. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  69. /* Known PCI ids */
  70. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  71. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  72. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  73. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  74. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  75. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  76. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  77. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  79. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  86. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  87. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  88. { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
  89. { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
  90. { 0 }
  91. };
  92. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  93. /* Known SREVs */
  94. static struct ath5k_srev_name srev_names[] = {
  95. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  96. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  97. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  98. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  99. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  100. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  101. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  102. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  103. { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
  104. { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
  105. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  106. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  107. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  108. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  109. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  110. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  111. { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
  112. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  113. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  114. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  119. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  120. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
  121. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  122. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  123. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  124. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  125. };
  126. /*
  127. * Prototypes - PCI stack related functions
  128. */
  129. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  130. const struct pci_device_id *id);
  131. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  132. #ifdef CONFIG_PM
  133. static int ath5k_pci_suspend(struct pci_dev *pdev,
  134. pm_message_t state);
  135. static int ath5k_pci_resume(struct pci_dev *pdev);
  136. #else
  137. #define ath5k_pci_suspend NULL
  138. #define ath5k_pci_resume NULL
  139. #endif /* CONFIG_PM */
  140. static struct pci_driver ath5k_pci_driver = {
  141. .name = "ath5k_pci",
  142. .id_table = ath5k_pci_id_table,
  143. .probe = ath5k_pci_probe,
  144. .remove = __devexit_p(ath5k_pci_remove),
  145. .suspend = ath5k_pci_suspend,
  146. .resume = ath5k_pci_resume,
  147. };
  148. /*
  149. * Prototypes - MAC 802.11 stack related functions
  150. */
  151. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  152. static int ath5k_reset(struct ieee80211_hw *hw);
  153. static int ath5k_start(struct ieee80211_hw *hw);
  154. static void ath5k_stop(struct ieee80211_hw *hw);
  155. static int ath5k_add_interface(struct ieee80211_hw *hw,
  156. struct ieee80211_if_init_conf *conf);
  157. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  158. struct ieee80211_if_init_conf *conf);
  159. static int ath5k_config(struct ieee80211_hw *hw,
  160. struct ieee80211_conf *conf);
  161. static int ath5k_config_interface(struct ieee80211_hw *hw,
  162. struct ieee80211_vif *vif,
  163. struct ieee80211_if_conf *conf);
  164. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  165. unsigned int changed_flags,
  166. unsigned int *new_flags,
  167. int mc_count, struct dev_mc_list *mclist);
  168. static int ath5k_set_key(struct ieee80211_hw *hw,
  169. enum set_key_cmd cmd,
  170. const u8 *local_addr, const u8 *addr,
  171. struct ieee80211_key_conf *key);
  172. static int ath5k_get_stats(struct ieee80211_hw *hw,
  173. struct ieee80211_low_level_stats *stats);
  174. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  175. struct ieee80211_tx_queue_stats *stats);
  176. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  177. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  178. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  179. struct sk_buff *skb);
  180. static struct ieee80211_ops ath5k_hw_ops = {
  181. .tx = ath5k_tx,
  182. .start = ath5k_start,
  183. .stop = ath5k_stop,
  184. .add_interface = ath5k_add_interface,
  185. .remove_interface = ath5k_remove_interface,
  186. .config = ath5k_config,
  187. .config_interface = ath5k_config_interface,
  188. .configure_filter = ath5k_configure_filter,
  189. .set_key = ath5k_set_key,
  190. .get_stats = ath5k_get_stats,
  191. .conf_tx = NULL,
  192. .get_tx_stats = ath5k_get_tx_stats,
  193. .get_tsf = ath5k_get_tsf,
  194. .reset_tsf = ath5k_reset_tsf,
  195. };
  196. /*
  197. * Prototypes - Internal functions
  198. */
  199. /* Attach detach */
  200. static int ath5k_attach(struct pci_dev *pdev,
  201. struct ieee80211_hw *hw);
  202. static void ath5k_detach(struct pci_dev *pdev,
  203. struct ieee80211_hw *hw);
  204. /* Channel/mode setup */
  205. static inline short ath5k_ieee2mhz(short chan);
  206. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  207. const struct ath5k_rate_table *rt,
  208. unsigned int max);
  209. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  210. struct ieee80211_channel *channels,
  211. unsigned int mode,
  212. unsigned int max);
  213. static int ath5k_getchannels(struct ieee80211_hw *hw);
  214. static int ath5k_chan_set(struct ath5k_softc *sc,
  215. struct ieee80211_channel *chan);
  216. static void ath5k_setcurmode(struct ath5k_softc *sc,
  217. unsigned int mode);
  218. static void ath5k_mode_setup(struct ath5k_softc *sc);
  219. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  220. /* Descriptor setup */
  221. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  222. struct pci_dev *pdev);
  223. static void ath5k_desc_free(struct ath5k_softc *sc,
  224. struct pci_dev *pdev);
  225. /* Buffers setup */
  226. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  227. struct ath5k_buf *bf);
  228. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  229. struct ath5k_buf *bf);
  230. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  231. struct ath5k_buf *bf)
  232. {
  233. BUG_ON(!bf);
  234. if (!bf->skb)
  235. return;
  236. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  237. PCI_DMA_TODEVICE);
  238. dev_kfree_skb(bf->skb);
  239. bf->skb = NULL;
  240. }
  241. /* Queues setup */
  242. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  243. int qtype, int subtype);
  244. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  245. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  246. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  247. struct ath5k_txq *txq);
  248. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  249. static void ath5k_txq_release(struct ath5k_softc *sc);
  250. /* Rx handling */
  251. static int ath5k_rx_start(struct ath5k_softc *sc);
  252. static void ath5k_rx_stop(struct ath5k_softc *sc);
  253. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  254. struct ath5k_desc *ds,
  255. struct sk_buff *skb,
  256. struct ath5k_rx_status *rs);
  257. static void ath5k_tasklet_rx(unsigned long data);
  258. /* Tx handling */
  259. static void ath5k_tx_processq(struct ath5k_softc *sc,
  260. struct ath5k_txq *txq);
  261. static void ath5k_tasklet_tx(unsigned long data);
  262. /* Beacon handling */
  263. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  264. struct ath5k_buf *bf);
  265. static void ath5k_beacon_send(struct ath5k_softc *sc);
  266. static void ath5k_beacon_config(struct ath5k_softc *sc);
  267. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  268. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  269. {
  270. u64 tsf = ath5k_hw_get_tsf64(ah);
  271. if ((tsf & 0x7fff) < rstamp)
  272. tsf -= 0x8000;
  273. return (tsf & ~0x7fff) | rstamp;
  274. }
  275. /* Interrupt handling */
  276. static int ath5k_init(struct ath5k_softc *sc);
  277. static int ath5k_stop_locked(struct ath5k_softc *sc);
  278. static int ath5k_stop_hw(struct ath5k_softc *sc);
  279. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  280. static void ath5k_tasklet_reset(unsigned long data);
  281. static void ath5k_calibrate(unsigned long data);
  282. /* LED functions */
  283. static int ath5k_init_leds(struct ath5k_softc *sc);
  284. static void ath5k_led_enable(struct ath5k_softc *sc);
  285. static void ath5k_led_off(struct ath5k_softc *sc);
  286. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  287. /*
  288. * Module init/exit functions
  289. */
  290. static int __init
  291. init_ath5k_pci(void)
  292. {
  293. int ret;
  294. ath5k_debug_init();
  295. ret = pci_register_driver(&ath5k_pci_driver);
  296. if (ret) {
  297. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  298. return ret;
  299. }
  300. return 0;
  301. }
  302. static void __exit
  303. exit_ath5k_pci(void)
  304. {
  305. pci_unregister_driver(&ath5k_pci_driver);
  306. ath5k_debug_finish();
  307. }
  308. module_init(init_ath5k_pci);
  309. module_exit(exit_ath5k_pci);
  310. /********************\
  311. * PCI Initialization *
  312. \********************/
  313. static const char *
  314. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  315. {
  316. const char *name = "xxxxx";
  317. unsigned int i;
  318. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  319. if (srev_names[i].sr_type != type)
  320. continue;
  321. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  322. name = srev_names[i].sr_name;
  323. break;
  324. }
  325. }
  326. return name;
  327. }
  328. static int __devinit
  329. ath5k_pci_probe(struct pci_dev *pdev,
  330. const struct pci_device_id *id)
  331. {
  332. void __iomem *mem;
  333. struct ath5k_softc *sc;
  334. struct ieee80211_hw *hw;
  335. int ret;
  336. u8 csz;
  337. ret = pci_enable_device(pdev);
  338. if (ret) {
  339. dev_err(&pdev->dev, "can't enable device\n");
  340. goto err;
  341. }
  342. /* XXX 32-bit addressing only */
  343. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  344. if (ret) {
  345. dev_err(&pdev->dev, "32-bit DMA not available\n");
  346. goto err_dis;
  347. }
  348. /*
  349. * Cache line size is used to size and align various
  350. * structures used to communicate with the hardware.
  351. */
  352. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  353. if (csz == 0) {
  354. /*
  355. * Linux 2.4.18 (at least) writes the cache line size
  356. * register as a 16-bit wide register which is wrong.
  357. * We must have this setup properly for rx buffer
  358. * DMA to work so force a reasonable value here if it
  359. * comes up zero.
  360. */
  361. csz = L1_CACHE_BYTES / sizeof(u32);
  362. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  363. }
  364. /*
  365. * The default setting of latency timer yields poor results,
  366. * set it to the value used by other systems. It may be worth
  367. * tweaking this setting more.
  368. */
  369. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  370. /* Enable bus mastering */
  371. pci_set_master(pdev);
  372. /*
  373. * Disable the RETRY_TIMEOUT register (0x41) to keep
  374. * PCI Tx retries from interfering with C3 CPU state.
  375. */
  376. pci_write_config_byte(pdev, 0x41, 0);
  377. ret = pci_request_region(pdev, 0, "ath5k");
  378. if (ret) {
  379. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  380. goto err_dis;
  381. }
  382. mem = pci_iomap(pdev, 0, 0);
  383. if (!mem) {
  384. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  385. ret = -EIO;
  386. goto err_reg;
  387. }
  388. /*
  389. * Allocate hw (mac80211 main struct)
  390. * and hw->priv (driver private data)
  391. */
  392. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  393. if (hw == NULL) {
  394. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  395. ret = -ENOMEM;
  396. goto err_map;
  397. }
  398. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  399. /* Initialize driver private data */
  400. SET_IEEE80211_DEV(hw, &pdev->dev);
  401. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  402. IEEE80211_HW_SIGNAL_DBM |
  403. IEEE80211_HW_NOISE_DBM;
  404. hw->extra_tx_headroom = 2;
  405. hw->channel_change_time = 5000;
  406. sc = hw->priv;
  407. sc->hw = hw;
  408. sc->pdev = pdev;
  409. ath5k_debug_init_device(sc);
  410. /*
  411. * Mark the device as detached to avoid processing
  412. * interrupts until setup is complete.
  413. */
  414. __set_bit(ATH_STAT_INVALID, sc->status);
  415. sc->iobase = mem; /* So we can unmap it on detach */
  416. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  417. sc->opmode = IEEE80211_IF_TYPE_STA;
  418. mutex_init(&sc->lock);
  419. spin_lock_init(&sc->rxbuflock);
  420. spin_lock_init(&sc->txbuflock);
  421. /* Set private data */
  422. pci_set_drvdata(pdev, hw);
  423. /* Enable msi for devices that support it */
  424. pci_enable_msi(pdev);
  425. /* Setup interrupt handler */
  426. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  427. if (ret) {
  428. ATH5K_ERR(sc, "request_irq failed\n");
  429. goto err_free;
  430. }
  431. /* Initialize device */
  432. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  433. if (IS_ERR(sc->ah)) {
  434. ret = PTR_ERR(sc->ah);
  435. goto err_irq;
  436. }
  437. /* Finish private driver data initialization */
  438. ret = ath5k_attach(pdev, hw);
  439. if (ret)
  440. goto err_ah;
  441. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  442. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  443. sc->ah->ah_mac_srev,
  444. sc->ah->ah_phy_revision);
  445. if (!sc->ah->ah_single_chip) {
  446. /* Single chip radio (!RF5111) */
  447. if (sc->ah->ah_radio_5ghz_revision &&
  448. !sc->ah->ah_radio_2ghz_revision) {
  449. /* No 5GHz support -> report 2GHz radio */
  450. if (!test_bit(AR5K_MODE_11A,
  451. sc->ah->ah_capabilities.cap_mode)) {
  452. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  453. ath5k_chip_name(AR5K_VERSION_RAD,
  454. sc->ah->ah_radio_5ghz_revision),
  455. sc->ah->ah_radio_5ghz_revision);
  456. /* No 2GHz support (5110 and some
  457. * 5Ghz only cards) -> report 5Ghz radio */
  458. } else if (!test_bit(AR5K_MODE_11B,
  459. sc->ah->ah_capabilities.cap_mode)) {
  460. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  461. ath5k_chip_name(AR5K_VERSION_RAD,
  462. sc->ah->ah_radio_5ghz_revision),
  463. sc->ah->ah_radio_5ghz_revision);
  464. /* Multiband radio */
  465. } else {
  466. ATH5K_INFO(sc, "RF%s multiband radio found"
  467. " (0x%x)\n",
  468. ath5k_chip_name(AR5K_VERSION_RAD,
  469. sc->ah->ah_radio_5ghz_revision),
  470. sc->ah->ah_radio_5ghz_revision);
  471. }
  472. }
  473. /* Multi chip radio (RF5111 - RF2111) ->
  474. * report both 2GHz/5GHz radios */
  475. else if (sc->ah->ah_radio_5ghz_revision &&
  476. sc->ah->ah_radio_2ghz_revision){
  477. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  478. ath5k_chip_name(AR5K_VERSION_RAD,
  479. sc->ah->ah_radio_5ghz_revision),
  480. sc->ah->ah_radio_5ghz_revision);
  481. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  482. ath5k_chip_name(AR5K_VERSION_RAD,
  483. sc->ah->ah_radio_2ghz_revision),
  484. sc->ah->ah_radio_2ghz_revision);
  485. }
  486. }
  487. /* ready to process interrupts */
  488. __clear_bit(ATH_STAT_INVALID, sc->status);
  489. return 0;
  490. err_ah:
  491. ath5k_hw_detach(sc->ah);
  492. err_irq:
  493. free_irq(pdev->irq, sc);
  494. err_free:
  495. pci_disable_msi(pdev);
  496. ieee80211_free_hw(hw);
  497. err_map:
  498. pci_iounmap(pdev, mem);
  499. err_reg:
  500. pci_release_region(pdev, 0);
  501. err_dis:
  502. pci_disable_device(pdev);
  503. err:
  504. return ret;
  505. }
  506. static void __devexit
  507. ath5k_pci_remove(struct pci_dev *pdev)
  508. {
  509. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  510. struct ath5k_softc *sc = hw->priv;
  511. ath5k_debug_finish_device(sc);
  512. ath5k_detach(pdev, hw);
  513. ath5k_hw_detach(sc->ah);
  514. free_irq(pdev->irq, sc);
  515. pci_disable_msi(pdev);
  516. pci_iounmap(pdev, sc->iobase);
  517. pci_release_region(pdev, 0);
  518. pci_disable_device(pdev);
  519. ieee80211_free_hw(hw);
  520. }
  521. #ifdef CONFIG_PM
  522. static int
  523. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  524. {
  525. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  526. struct ath5k_softc *sc = hw->priv;
  527. ath5k_led_off(sc);
  528. ath5k_stop_hw(sc);
  529. pci_save_state(pdev);
  530. pci_disable_device(pdev);
  531. pci_set_power_state(pdev, PCI_D3hot);
  532. return 0;
  533. }
  534. static int
  535. ath5k_pci_resume(struct pci_dev *pdev)
  536. {
  537. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  538. struct ath5k_softc *sc = hw->priv;
  539. struct ath5k_hw *ah = sc->ah;
  540. int i, err;
  541. err = pci_set_power_state(pdev, PCI_D0);
  542. if (err)
  543. return err;
  544. err = pci_enable_device(pdev);
  545. if (err)
  546. return err;
  547. pci_restore_state(pdev);
  548. /*
  549. * Suspend/Resume resets the PCI configuration space, so we have to
  550. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  551. * PCI Tx retries from interfering with C3 CPU state
  552. */
  553. pci_write_config_byte(pdev, 0x41, 0);
  554. ath5k_init(sc);
  555. ath5k_led_enable(sc);
  556. /*
  557. * Reset the key cache since some parts do not
  558. * reset the contents on initial power up or resume.
  559. *
  560. * FIXME: This may need to be revisited when mac80211 becomes
  561. * aware of suspend/resume.
  562. */
  563. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  564. ath5k_hw_reset_key(ah, i);
  565. return 0;
  566. }
  567. #endif /* CONFIG_PM */
  568. /***********************\
  569. * Driver Initialization *
  570. \***********************/
  571. static int
  572. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  573. {
  574. struct ath5k_softc *sc = hw->priv;
  575. struct ath5k_hw *ah = sc->ah;
  576. u8 mac[ETH_ALEN];
  577. unsigned int i;
  578. int ret;
  579. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  580. /*
  581. * Check if the MAC has multi-rate retry support.
  582. * We do this by trying to setup a fake extended
  583. * descriptor. MAC's that don't have support will
  584. * return false w/o doing anything. MAC's that do
  585. * support it will return true w/o doing anything.
  586. */
  587. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  588. if (ret < 0)
  589. goto err;
  590. if (ret > 0)
  591. __set_bit(ATH_STAT_MRRETRY, sc->status);
  592. /*
  593. * Reset the key cache since some parts do not
  594. * reset the contents on initial power up.
  595. */
  596. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  597. ath5k_hw_reset_key(ah, i);
  598. /*
  599. * Collect the channel list. The 802.11 layer
  600. * is resposible for filtering this list based
  601. * on settings like the phy mode and regulatory
  602. * domain restrictions.
  603. */
  604. ret = ath5k_getchannels(hw);
  605. if (ret) {
  606. ATH5K_ERR(sc, "can't get channels\n");
  607. goto err;
  608. }
  609. /* Set *_rates so we can map hw rate index */
  610. ath5k_set_total_hw_rates(sc);
  611. /* NB: setup here so ath5k_rate_update is happy */
  612. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  613. ath5k_setcurmode(sc, AR5K_MODE_11A);
  614. else
  615. ath5k_setcurmode(sc, AR5K_MODE_11B);
  616. /*
  617. * Allocate tx+rx descriptors and populate the lists.
  618. */
  619. ret = ath5k_desc_alloc(sc, pdev);
  620. if (ret) {
  621. ATH5K_ERR(sc, "can't allocate descriptors\n");
  622. goto err;
  623. }
  624. /*
  625. * Allocate hardware transmit queues: one queue for
  626. * beacon frames and one data queue for each QoS
  627. * priority. Note that hw functions handle reseting
  628. * these queues at the needed time.
  629. */
  630. ret = ath5k_beaconq_setup(ah);
  631. if (ret < 0) {
  632. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  633. goto err_desc;
  634. }
  635. sc->bhalq = ret;
  636. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  637. if (IS_ERR(sc->txq)) {
  638. ATH5K_ERR(sc, "can't setup xmit queue\n");
  639. ret = PTR_ERR(sc->txq);
  640. goto err_bhal;
  641. }
  642. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  643. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  644. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  645. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  646. ath5k_hw_get_lladdr(ah, mac);
  647. SET_IEEE80211_PERM_ADDR(hw, mac);
  648. /* All MAC address bits matter for ACKs */
  649. memset(sc->bssidmask, 0xff, ETH_ALEN);
  650. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  651. ret = ieee80211_register_hw(hw);
  652. if (ret) {
  653. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  654. goto err_queues;
  655. }
  656. ath5k_init_leds(sc);
  657. return 0;
  658. err_queues:
  659. ath5k_txq_release(sc);
  660. err_bhal:
  661. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  662. err_desc:
  663. ath5k_desc_free(sc, pdev);
  664. err:
  665. return ret;
  666. }
  667. static void
  668. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  669. {
  670. struct ath5k_softc *sc = hw->priv;
  671. /*
  672. * NB: the order of these is important:
  673. * o call the 802.11 layer before detaching ath5k_hw to
  674. * insure callbacks into the driver to delete global
  675. * key cache entries can be handled
  676. * o reclaim the tx queue data structures after calling
  677. * the 802.11 layer as we'll get called back to reclaim
  678. * node state and potentially want to use them
  679. * o to cleanup the tx queues the hal is called, so detach
  680. * it last
  681. * XXX: ??? detach ath5k_hw ???
  682. * Other than that, it's straightforward...
  683. */
  684. ieee80211_unregister_hw(hw);
  685. ath5k_desc_free(sc, pdev);
  686. ath5k_txq_release(sc);
  687. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  688. ath5k_unregister_leds(sc);
  689. /*
  690. * NB: can't reclaim these until after ieee80211_ifdetach
  691. * returns because we'll get called back to reclaim node
  692. * state and potentially want to use them.
  693. */
  694. }
  695. /********************\
  696. * Channel/mode setup *
  697. \********************/
  698. /*
  699. * Convert IEEE channel number to MHz frequency.
  700. */
  701. static inline short
  702. ath5k_ieee2mhz(short chan)
  703. {
  704. if (chan <= 14 || chan >= 27)
  705. return ieee80211chan2mhz(chan);
  706. else
  707. return 2212 + chan * 20;
  708. }
  709. static unsigned int
  710. ath5k_copy_rates(struct ieee80211_rate *rates,
  711. const struct ath5k_rate_table *rt,
  712. unsigned int max)
  713. {
  714. unsigned int i, count;
  715. if (rt == NULL)
  716. return 0;
  717. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  718. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  719. rates[count].hw_value = rt->rates[i].rate_code;
  720. rates[count].flags = rt->rates[i].modulation;
  721. count++;
  722. max--;
  723. }
  724. return count;
  725. }
  726. static unsigned int
  727. ath5k_copy_channels(struct ath5k_hw *ah,
  728. struct ieee80211_channel *channels,
  729. unsigned int mode,
  730. unsigned int max)
  731. {
  732. unsigned int i, count, size, chfreq, freq, ch;
  733. if (!test_bit(mode, ah->ah_modes))
  734. return 0;
  735. switch (mode) {
  736. case AR5K_MODE_11A:
  737. case AR5K_MODE_11A_TURBO:
  738. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  739. size = 220 ;
  740. chfreq = CHANNEL_5GHZ;
  741. break;
  742. case AR5K_MODE_11B:
  743. case AR5K_MODE_11G:
  744. case AR5K_MODE_11G_TURBO:
  745. size = 26;
  746. chfreq = CHANNEL_2GHZ;
  747. break;
  748. default:
  749. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  750. return 0;
  751. }
  752. for (i = 0, count = 0; i < size && max > 0; i++) {
  753. ch = i + 1 ;
  754. freq = ath5k_ieee2mhz(ch);
  755. /* Check if channel is supported by the chipset */
  756. if (!ath5k_channel_ok(ah, freq, chfreq))
  757. continue;
  758. /* Write channel info and increment counter */
  759. channels[count].center_freq = freq;
  760. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  761. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  762. switch (mode) {
  763. case AR5K_MODE_11A:
  764. case AR5K_MODE_11G:
  765. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  766. break;
  767. case AR5K_MODE_11A_TURBO:
  768. case AR5K_MODE_11G_TURBO:
  769. channels[count].hw_value = chfreq |
  770. CHANNEL_OFDM | CHANNEL_TURBO;
  771. break;
  772. case AR5K_MODE_11B:
  773. channels[count].hw_value = CHANNEL_B;
  774. }
  775. count++;
  776. max--;
  777. }
  778. return count;
  779. }
  780. static int
  781. ath5k_getchannels(struct ieee80211_hw *hw)
  782. {
  783. struct ath5k_softc *sc = hw->priv;
  784. struct ath5k_hw *ah = sc->ah;
  785. struct ieee80211_supported_band *sbands = sc->sbands;
  786. const struct ath5k_rate_table *hw_rates;
  787. unsigned int max_r, max_c, count_r, count_c;
  788. int mode2g = AR5K_MODE_11G;
  789. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  790. max_r = ARRAY_SIZE(sc->rates);
  791. max_c = ARRAY_SIZE(sc->channels);
  792. count_r = count_c = 0;
  793. /* 2GHz band */
  794. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  795. mode2g = AR5K_MODE_11B;
  796. if (!test_bit(AR5K_MODE_11B,
  797. sc->ah->ah_capabilities.cap_mode))
  798. mode2g = -1;
  799. }
  800. if (mode2g > 0) {
  801. struct ieee80211_supported_band *sband =
  802. &sbands[IEEE80211_BAND_2GHZ];
  803. sband->bitrates = sc->rates;
  804. sband->channels = sc->channels;
  805. sband->band = IEEE80211_BAND_2GHZ;
  806. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  807. mode2g, max_c);
  808. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  809. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  810. hw_rates, max_r);
  811. count_c = sband->n_channels;
  812. count_r = sband->n_bitrates;
  813. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  814. max_r -= count_r;
  815. max_c -= count_c;
  816. }
  817. /* 5GHz band */
  818. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  819. struct ieee80211_supported_band *sband =
  820. &sbands[IEEE80211_BAND_5GHZ];
  821. sband->bitrates = &sc->rates[count_r];
  822. sband->channels = &sc->channels[count_c];
  823. sband->band = IEEE80211_BAND_5GHZ;
  824. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  825. AR5K_MODE_11A, max_c);
  826. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  827. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  828. hw_rates, max_r);
  829. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  830. }
  831. ath5k_debug_dump_bands(sc);
  832. return 0;
  833. }
  834. /*
  835. * Set/change channels. If the channel is really being changed,
  836. * it's done by reseting the chip. To accomplish this we must
  837. * first cleanup any pending DMA, then restart stuff after a la
  838. * ath5k_init.
  839. */
  840. static int
  841. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  842. {
  843. struct ath5k_hw *ah = sc->ah;
  844. int ret;
  845. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  846. sc->curchan->center_freq, chan->center_freq);
  847. if (chan->center_freq != sc->curchan->center_freq ||
  848. chan->hw_value != sc->curchan->hw_value) {
  849. sc->curchan = chan;
  850. sc->curband = &sc->sbands[chan->band];
  851. /*
  852. * To switch channels clear any pending DMA operations;
  853. * wait long enough for the RX fifo to drain, reset the
  854. * hardware at the new frequency, and then re-enable
  855. * the relevant bits of the h/w.
  856. */
  857. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  858. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  859. ath5k_rx_stop(sc); /* turn off frame recv */
  860. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  861. if (ret) {
  862. ATH5K_ERR(sc, "%s: unable to reset channel "
  863. "(%u Mhz)\n", __func__, chan->center_freq);
  864. return ret;
  865. }
  866. ath5k_hw_set_txpower_limit(sc->ah, 0);
  867. /*
  868. * Re-enable rx framework.
  869. */
  870. ret = ath5k_rx_start(sc);
  871. if (ret) {
  872. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  873. __func__);
  874. return ret;
  875. }
  876. /*
  877. * Change channels and update the h/w rate map
  878. * if we're switching; e.g. 11a to 11b/g.
  879. *
  880. * XXX needed?
  881. */
  882. /* ath5k_chan_change(sc, chan); */
  883. ath5k_beacon_config(sc);
  884. /*
  885. * Re-enable interrupts.
  886. */
  887. ath5k_hw_set_intr(ah, sc->imask);
  888. }
  889. return 0;
  890. }
  891. static void
  892. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  893. {
  894. sc->curmode = mode;
  895. if (mode == AR5K_MODE_11A) {
  896. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  897. } else {
  898. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  899. }
  900. }
  901. static void
  902. ath5k_mode_setup(struct ath5k_softc *sc)
  903. {
  904. struct ath5k_hw *ah = sc->ah;
  905. u32 rfilt;
  906. /* configure rx filter */
  907. rfilt = sc->filter_flags;
  908. ath5k_hw_set_rx_filter(ah, rfilt);
  909. if (ath5k_hw_hasbssidmask(ah))
  910. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  911. /* configure operational mode */
  912. ath5k_hw_set_opmode(ah);
  913. ath5k_hw_set_mcast_filter(ah, 0, 0);
  914. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  915. }
  916. /*
  917. * Match the hw provided rate index (through descriptors)
  918. * to an index for sc->curband->bitrates, so it can be used
  919. * by the stack.
  920. *
  921. * This one is a little bit tricky but i think i'm right
  922. * about this...
  923. *
  924. * We have 4 rate tables in the following order:
  925. * XR (4 rates)
  926. * 802.11a (8 rates)
  927. * 802.11b (4 rates)
  928. * 802.11g (12 rates)
  929. * that make the hw rate table.
  930. *
  931. * Lets take a 5211 for example that supports a and b modes only.
  932. * First comes the 802.11a table and then 802.11b (total 12 rates).
  933. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  934. * if it returns 2 it points to the second 802.11a rate etc.
  935. *
  936. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  937. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  938. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  939. */
  940. static void
  941. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  942. struct ath5k_hw *ah = sc->ah;
  943. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  944. sc->a_rates = 8;
  945. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  946. sc->b_rates = 4;
  947. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  948. sc->g_rates = 12;
  949. /* XXX: Need to see what what happens when
  950. xr disable bits in eeprom are set */
  951. if (ah->ah_version >= AR5K_AR5212)
  952. sc->xr_rates = 4;
  953. }
  954. static inline int
  955. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  956. int mac80211_rix;
  957. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  958. /* We setup a g ratetable for both b/g modes */
  959. mac80211_rix =
  960. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  961. } else {
  962. mac80211_rix = hw_rix - sc->xr_rates;
  963. }
  964. /* Something went wrong, fallback to basic rate for this band */
  965. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  966. (mac80211_rix <= 0 ))
  967. mac80211_rix = 1;
  968. return mac80211_rix;
  969. }
  970. /***************\
  971. * Buffers setup *
  972. \***************/
  973. static int
  974. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  975. {
  976. struct ath5k_hw *ah = sc->ah;
  977. struct sk_buff *skb = bf->skb;
  978. struct ath5k_desc *ds;
  979. if (likely(skb == NULL)) {
  980. unsigned int off;
  981. /*
  982. * Allocate buffer with headroom_needed space for the
  983. * fake physical layer header at the start.
  984. */
  985. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  986. if (unlikely(skb == NULL)) {
  987. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  988. sc->rxbufsize + sc->cachelsz - 1);
  989. return -ENOMEM;
  990. }
  991. /*
  992. * Cache-line-align. This is important (for the
  993. * 5210 at least) as not doing so causes bogus data
  994. * in rx'd frames.
  995. */
  996. off = ((unsigned long)skb->data) % sc->cachelsz;
  997. if (off != 0)
  998. skb_reserve(skb, sc->cachelsz - off);
  999. bf->skb = skb;
  1000. bf->skbaddr = pci_map_single(sc->pdev,
  1001. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1002. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  1003. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1004. dev_kfree_skb(skb);
  1005. bf->skb = NULL;
  1006. return -ENOMEM;
  1007. }
  1008. }
  1009. /*
  1010. * Setup descriptors. For receive we always terminate
  1011. * the descriptor list with a self-linked entry so we'll
  1012. * not get overrun under high load (as can happen with a
  1013. * 5212 when ANI processing enables PHY error frames).
  1014. *
  1015. * To insure the last descriptor is self-linked we create
  1016. * each descriptor as self-linked and add it to the end. As
  1017. * each additional descriptor is added the previous self-linked
  1018. * entry is ``fixed'' naturally. This should be safe even
  1019. * if DMA is happening. When processing RX interrupts we
  1020. * never remove/process the last, self-linked, entry on the
  1021. * descriptor list. This insures the hardware always has
  1022. * someplace to write a new frame.
  1023. */
  1024. ds = bf->desc;
  1025. ds->ds_link = bf->daddr; /* link to self */
  1026. ds->ds_data = bf->skbaddr;
  1027. ath5k_hw_setup_rx_desc(ah, ds,
  1028. skb_tailroom(skb), /* buffer size */
  1029. 0);
  1030. if (sc->rxlink != NULL)
  1031. *sc->rxlink = bf->daddr;
  1032. sc->rxlink = &ds->ds_link;
  1033. return 0;
  1034. }
  1035. static int
  1036. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1037. {
  1038. struct ath5k_hw *ah = sc->ah;
  1039. struct ath5k_txq *txq = sc->txq;
  1040. struct ath5k_desc *ds = bf->desc;
  1041. struct sk_buff *skb = bf->skb;
  1042. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1043. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1044. int ret;
  1045. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1046. /* XXX endianness */
  1047. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1048. PCI_DMA_TODEVICE);
  1049. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1050. flags |= AR5K_TXDESC_NOACK;
  1051. pktlen = skb->len;
  1052. if (!(info->flags & IEEE80211_TX_CTL_DO_NOT_ENCRYPT)) {
  1053. keyidx = info->control.hw_key->hw_key_idx;
  1054. pktlen += info->control.icv_len;
  1055. }
  1056. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1057. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1058. (sc->power_level * 2),
  1059. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1060. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1061. if (ret)
  1062. goto err_unmap;
  1063. ds->ds_link = 0;
  1064. ds->ds_data = bf->skbaddr;
  1065. spin_lock_bh(&txq->lock);
  1066. list_add_tail(&bf->list, &txq->q);
  1067. sc->tx_stats[txq->qnum].len++;
  1068. if (txq->link == NULL) /* is this first packet? */
  1069. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1070. else /* no, so only link it */
  1071. *txq->link = bf->daddr;
  1072. txq->link = &ds->ds_link;
  1073. ath5k_hw_tx_start(ah, txq->qnum);
  1074. mmiowb();
  1075. spin_unlock_bh(&txq->lock);
  1076. return 0;
  1077. err_unmap:
  1078. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1079. return ret;
  1080. }
  1081. /*******************\
  1082. * Descriptors setup *
  1083. \*******************/
  1084. static int
  1085. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1086. {
  1087. struct ath5k_desc *ds;
  1088. struct ath5k_buf *bf;
  1089. dma_addr_t da;
  1090. unsigned int i;
  1091. int ret;
  1092. /* allocate descriptors */
  1093. sc->desc_len = sizeof(struct ath5k_desc) *
  1094. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1095. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1096. if (sc->desc == NULL) {
  1097. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1098. ret = -ENOMEM;
  1099. goto err;
  1100. }
  1101. ds = sc->desc;
  1102. da = sc->desc_daddr;
  1103. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1104. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1105. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1106. sizeof(struct ath5k_buf), GFP_KERNEL);
  1107. if (bf == NULL) {
  1108. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1109. ret = -ENOMEM;
  1110. goto err_free;
  1111. }
  1112. sc->bufptr = bf;
  1113. INIT_LIST_HEAD(&sc->rxbuf);
  1114. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1115. bf->desc = ds;
  1116. bf->daddr = da;
  1117. list_add_tail(&bf->list, &sc->rxbuf);
  1118. }
  1119. INIT_LIST_HEAD(&sc->txbuf);
  1120. sc->txbuf_len = ATH_TXBUF;
  1121. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1122. da += sizeof(*ds)) {
  1123. bf->desc = ds;
  1124. bf->daddr = da;
  1125. list_add_tail(&bf->list, &sc->txbuf);
  1126. }
  1127. /* beacon buffer */
  1128. bf->desc = ds;
  1129. bf->daddr = da;
  1130. sc->bbuf = bf;
  1131. return 0;
  1132. err_free:
  1133. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1134. err:
  1135. sc->desc = NULL;
  1136. return ret;
  1137. }
  1138. static void
  1139. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1140. {
  1141. struct ath5k_buf *bf;
  1142. ath5k_txbuf_free(sc, sc->bbuf);
  1143. list_for_each_entry(bf, &sc->txbuf, list)
  1144. ath5k_txbuf_free(sc, bf);
  1145. list_for_each_entry(bf, &sc->rxbuf, list)
  1146. ath5k_txbuf_free(sc, bf);
  1147. /* Free memory associated with all descriptors */
  1148. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1149. kfree(sc->bufptr);
  1150. sc->bufptr = NULL;
  1151. }
  1152. /**************\
  1153. * Queues setup *
  1154. \**************/
  1155. static struct ath5k_txq *
  1156. ath5k_txq_setup(struct ath5k_softc *sc,
  1157. int qtype, int subtype)
  1158. {
  1159. struct ath5k_hw *ah = sc->ah;
  1160. struct ath5k_txq *txq;
  1161. struct ath5k_txq_info qi = {
  1162. .tqi_subtype = subtype,
  1163. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1164. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1165. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1166. };
  1167. int qnum;
  1168. /*
  1169. * Enable interrupts only for EOL and DESC conditions.
  1170. * We mark tx descriptors to receive a DESC interrupt
  1171. * when a tx queue gets deep; otherwise waiting for the
  1172. * EOL to reap descriptors. Note that this is done to
  1173. * reduce interrupt load and this only defers reaping
  1174. * descriptors, never transmitting frames. Aside from
  1175. * reducing interrupts this also permits more concurrency.
  1176. * The only potential downside is if the tx queue backs
  1177. * up in which case the top half of the kernel may backup
  1178. * due to a lack of tx descriptors.
  1179. */
  1180. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1181. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1182. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1183. if (qnum < 0) {
  1184. /*
  1185. * NB: don't print a message, this happens
  1186. * normally on parts with too few tx queues
  1187. */
  1188. return ERR_PTR(qnum);
  1189. }
  1190. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1191. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1192. qnum, ARRAY_SIZE(sc->txqs));
  1193. ath5k_hw_release_tx_queue(ah, qnum);
  1194. return ERR_PTR(-EINVAL);
  1195. }
  1196. txq = &sc->txqs[qnum];
  1197. if (!txq->setup) {
  1198. txq->qnum = qnum;
  1199. txq->link = NULL;
  1200. INIT_LIST_HEAD(&txq->q);
  1201. spin_lock_init(&txq->lock);
  1202. txq->setup = true;
  1203. }
  1204. return &sc->txqs[qnum];
  1205. }
  1206. static int
  1207. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1208. {
  1209. struct ath5k_txq_info qi = {
  1210. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1211. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1212. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1213. /* NB: for dynamic turbo, don't enable any other interrupts */
  1214. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1215. };
  1216. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1217. }
  1218. static int
  1219. ath5k_beaconq_config(struct ath5k_softc *sc)
  1220. {
  1221. struct ath5k_hw *ah = sc->ah;
  1222. struct ath5k_txq_info qi;
  1223. int ret;
  1224. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1225. if (ret)
  1226. return ret;
  1227. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1228. /*
  1229. * Always burst out beacon and CAB traffic
  1230. * (aifs = cwmin = cwmax = 0)
  1231. */
  1232. qi.tqi_aifs = 0;
  1233. qi.tqi_cw_min = 0;
  1234. qi.tqi_cw_max = 0;
  1235. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1236. /*
  1237. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1238. */
  1239. qi.tqi_aifs = 0;
  1240. qi.tqi_cw_min = 0;
  1241. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1242. }
  1243. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1244. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1245. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1246. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1247. if (ret) {
  1248. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1249. "hardware queue!\n", __func__);
  1250. return ret;
  1251. }
  1252. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1253. }
  1254. static void
  1255. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1256. {
  1257. struct ath5k_buf *bf, *bf0;
  1258. /*
  1259. * NB: this assumes output has been stopped and
  1260. * we do not need to block ath5k_tx_tasklet
  1261. */
  1262. spin_lock_bh(&txq->lock);
  1263. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1264. ath5k_debug_printtxbuf(sc, bf);
  1265. ath5k_txbuf_free(sc, bf);
  1266. spin_lock_bh(&sc->txbuflock);
  1267. sc->tx_stats[txq->qnum].len--;
  1268. list_move_tail(&bf->list, &sc->txbuf);
  1269. sc->txbuf_len++;
  1270. spin_unlock_bh(&sc->txbuflock);
  1271. }
  1272. txq->link = NULL;
  1273. spin_unlock_bh(&txq->lock);
  1274. }
  1275. /*
  1276. * Drain the transmit queues and reclaim resources.
  1277. */
  1278. static void
  1279. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1280. {
  1281. struct ath5k_hw *ah = sc->ah;
  1282. unsigned int i;
  1283. /* XXX return value */
  1284. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1285. /* don't touch the hardware if marked invalid */
  1286. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1287. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1288. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1289. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1290. if (sc->txqs[i].setup) {
  1291. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1292. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1293. "link %p\n",
  1294. sc->txqs[i].qnum,
  1295. ath5k_hw_get_tx_buf(ah,
  1296. sc->txqs[i].qnum),
  1297. sc->txqs[i].link);
  1298. }
  1299. }
  1300. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1301. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1302. if (sc->txqs[i].setup)
  1303. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1304. }
  1305. static void
  1306. ath5k_txq_release(struct ath5k_softc *sc)
  1307. {
  1308. struct ath5k_txq *txq = sc->txqs;
  1309. unsigned int i;
  1310. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1311. if (txq->setup) {
  1312. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1313. txq->setup = false;
  1314. }
  1315. }
  1316. /*************\
  1317. * RX Handling *
  1318. \*************/
  1319. /*
  1320. * Enable the receive h/w following a reset.
  1321. */
  1322. static int
  1323. ath5k_rx_start(struct ath5k_softc *sc)
  1324. {
  1325. struct ath5k_hw *ah = sc->ah;
  1326. struct ath5k_buf *bf;
  1327. int ret;
  1328. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1329. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1330. sc->cachelsz, sc->rxbufsize);
  1331. sc->rxlink = NULL;
  1332. spin_lock_bh(&sc->rxbuflock);
  1333. list_for_each_entry(bf, &sc->rxbuf, list) {
  1334. ret = ath5k_rxbuf_setup(sc, bf);
  1335. if (ret != 0) {
  1336. spin_unlock_bh(&sc->rxbuflock);
  1337. goto err;
  1338. }
  1339. }
  1340. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1341. spin_unlock_bh(&sc->rxbuflock);
  1342. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1343. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1344. ath5k_mode_setup(sc); /* set filters, etc. */
  1345. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1346. return 0;
  1347. err:
  1348. return ret;
  1349. }
  1350. /*
  1351. * Disable the receive h/w in preparation for a reset.
  1352. */
  1353. static void
  1354. ath5k_rx_stop(struct ath5k_softc *sc)
  1355. {
  1356. struct ath5k_hw *ah = sc->ah;
  1357. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1358. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1359. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1360. ath5k_debug_printrxbuffs(sc, ah);
  1361. sc->rxlink = NULL; /* just in case */
  1362. }
  1363. static unsigned int
  1364. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1365. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1366. {
  1367. struct ieee80211_hdr *hdr = (void *)skb->data;
  1368. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1369. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1370. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1371. return RX_FLAG_DECRYPTED;
  1372. /* Apparently when a default key is used to decrypt the packet
  1373. the hw does not set the index used to decrypt. In such cases
  1374. get the index from the packet. */
  1375. if (ieee80211_has_protected(hdr->frame_control) &&
  1376. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1377. skb->len >= hlen + 4) {
  1378. keyix = skb->data[hlen + 3] >> 6;
  1379. if (test_bit(keyix, sc->keymap))
  1380. return RX_FLAG_DECRYPTED;
  1381. }
  1382. return 0;
  1383. }
  1384. static void
  1385. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1386. struct ieee80211_rx_status *rxs)
  1387. {
  1388. u64 tsf, bc_tstamp;
  1389. u32 hw_tu;
  1390. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1391. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1392. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1393. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1394. /*
  1395. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1396. * have updated the local TSF. We have to work around various
  1397. * hardware bugs, though...
  1398. */
  1399. tsf = ath5k_hw_get_tsf64(sc->ah);
  1400. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1401. hw_tu = TSF_TO_TU(tsf);
  1402. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1403. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1404. (unsigned long long)bc_tstamp,
  1405. (unsigned long long)rxs->mactime,
  1406. (unsigned long long)(rxs->mactime - bc_tstamp),
  1407. (unsigned long long)tsf);
  1408. /*
  1409. * Sometimes the HW will give us a wrong tstamp in the rx
  1410. * status, causing the timestamp extension to go wrong.
  1411. * (This seems to happen especially with beacon frames bigger
  1412. * than 78 byte (incl. FCS))
  1413. * But we know that the receive timestamp must be later than the
  1414. * timestamp of the beacon since HW must have synced to that.
  1415. *
  1416. * NOTE: here we assume mactime to be after the frame was
  1417. * received, not like mac80211 which defines it at the start.
  1418. */
  1419. if (bc_tstamp > rxs->mactime) {
  1420. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1421. "fixing mactime from %llx to %llx\n",
  1422. (unsigned long long)rxs->mactime,
  1423. (unsigned long long)tsf);
  1424. rxs->mactime = tsf;
  1425. }
  1426. /*
  1427. * Local TSF might have moved higher than our beacon timers,
  1428. * in that case we have to update them to continue sending
  1429. * beacons. This also takes care of synchronizing beacon sending
  1430. * times with other stations.
  1431. */
  1432. if (hw_tu >= sc->nexttbtt)
  1433. ath5k_beacon_update_timers(sc, bc_tstamp);
  1434. }
  1435. }
  1436. static void
  1437. ath5k_tasklet_rx(unsigned long data)
  1438. {
  1439. struct ieee80211_rx_status rxs = {};
  1440. struct ath5k_rx_status rs = {};
  1441. struct sk_buff *skb;
  1442. struct ath5k_softc *sc = (void *)data;
  1443. struct ath5k_buf *bf, *bf_last;
  1444. struct ath5k_desc *ds;
  1445. int ret;
  1446. int hdrlen;
  1447. int pad;
  1448. spin_lock(&sc->rxbuflock);
  1449. if (list_empty(&sc->rxbuf)) {
  1450. ATH5K_WARN(sc, "empty rx buf pool\n");
  1451. goto unlock;
  1452. }
  1453. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1454. do {
  1455. rxs.flag = 0;
  1456. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1457. BUG_ON(bf->skb == NULL);
  1458. skb = bf->skb;
  1459. ds = bf->desc;
  1460. /*
  1461. * last buffer must not be freed to ensure proper hardware
  1462. * function. When the hardware finishes also a packet next to
  1463. * it, we are sure, it doesn't use it anymore and we can go on.
  1464. */
  1465. if (bf_last == bf)
  1466. bf->flags |= 1;
  1467. if (bf->flags) {
  1468. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1469. struct ath5k_buf, list);
  1470. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1471. &rs);
  1472. if (ret)
  1473. break;
  1474. bf->flags &= ~1;
  1475. /* skip the overwritten one (even status is martian) */
  1476. goto next;
  1477. }
  1478. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1479. if (unlikely(ret == -EINPROGRESS))
  1480. break;
  1481. else if (unlikely(ret)) {
  1482. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1483. spin_unlock(&sc->rxbuflock);
  1484. return;
  1485. }
  1486. if (unlikely(rs.rs_more)) {
  1487. ATH5K_WARN(sc, "unsupported jumbo\n");
  1488. goto next;
  1489. }
  1490. if (unlikely(rs.rs_status)) {
  1491. if (rs.rs_status & AR5K_RXERR_PHY)
  1492. goto next;
  1493. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1494. /*
  1495. * Decrypt error. If the error occurred
  1496. * because there was no hardware key, then
  1497. * let the frame through so the upper layers
  1498. * can process it. This is necessary for 5210
  1499. * parts which have no way to setup a ``clear''
  1500. * key cache entry.
  1501. *
  1502. * XXX do key cache faulting
  1503. */
  1504. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1505. !(rs.rs_status & AR5K_RXERR_CRC))
  1506. goto accept;
  1507. }
  1508. if (rs.rs_status & AR5K_RXERR_MIC) {
  1509. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1510. goto accept;
  1511. }
  1512. /* let crypto-error packets fall through in MNTR */
  1513. if ((rs.rs_status &
  1514. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1515. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1516. goto next;
  1517. }
  1518. accept:
  1519. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1520. PCI_DMA_FROMDEVICE);
  1521. bf->skb = NULL;
  1522. skb_put(skb, rs.rs_datalen);
  1523. /*
  1524. * the hardware adds a padding to 4 byte boundaries between
  1525. * the header and the payload data if the header length is
  1526. * not multiples of 4 - remove it
  1527. */
  1528. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1529. if (hdrlen & 3) {
  1530. pad = hdrlen % 4;
  1531. memmove(skb->data + pad, skb->data, hdrlen);
  1532. skb_pull(skb, pad);
  1533. }
  1534. /*
  1535. * always extend the mac timestamp, since this information is
  1536. * also needed for proper IBSS merging.
  1537. *
  1538. * XXX: it might be too late to do it here, since rs_tstamp is
  1539. * 15bit only. that means TSF extension has to be done within
  1540. * 32768usec (about 32ms). it might be necessary to move this to
  1541. * the interrupt handler, like it is done in madwifi.
  1542. *
  1543. * Unfortunately we don't know when the hardware takes the rx
  1544. * timestamp (beginning of phy frame, data frame, end of rx?).
  1545. * The only thing we know is that it is hardware specific...
  1546. * On AR5213 it seems the rx timestamp is at the end of the
  1547. * frame, but i'm not sure.
  1548. *
  1549. * NOTE: mac80211 defines mactime at the beginning of the first
  1550. * data symbol. Since we don't have any time references it's
  1551. * impossible to comply to that. This affects IBSS merge only
  1552. * right now, so it's not too bad...
  1553. */
  1554. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1555. rxs.flag |= RX_FLAG_TSFT;
  1556. rxs.freq = sc->curchan->center_freq;
  1557. rxs.band = sc->curband->band;
  1558. rxs.noise = sc->ah->ah_noise_floor;
  1559. rxs.signal = rxs.noise + rs.rs_rssi;
  1560. rxs.qual = rs.rs_rssi * 100 / 64;
  1561. rxs.antenna = rs.rs_antenna;
  1562. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1563. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1564. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1565. /* check beacons in IBSS mode */
  1566. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1567. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1568. __ieee80211_rx(sc->hw, skb, &rxs);
  1569. next:
  1570. list_move_tail(&bf->list, &sc->rxbuf);
  1571. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1572. unlock:
  1573. spin_unlock(&sc->rxbuflock);
  1574. }
  1575. /*************\
  1576. * TX Handling *
  1577. \*************/
  1578. static void
  1579. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1580. {
  1581. struct ath5k_tx_status ts = {};
  1582. struct ath5k_buf *bf, *bf0;
  1583. struct ath5k_desc *ds;
  1584. struct sk_buff *skb;
  1585. struct ieee80211_tx_info *info;
  1586. int ret;
  1587. spin_lock(&txq->lock);
  1588. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1589. ds = bf->desc;
  1590. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1591. if (unlikely(ret == -EINPROGRESS))
  1592. break;
  1593. else if (unlikely(ret)) {
  1594. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1595. ret, txq->qnum);
  1596. break;
  1597. }
  1598. skb = bf->skb;
  1599. info = IEEE80211_SKB_CB(skb);
  1600. bf->skb = NULL;
  1601. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1602. PCI_DMA_TODEVICE);
  1603. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1604. if (unlikely(ts.ts_status)) {
  1605. sc->ll_stats.dot11ACKFailureCount++;
  1606. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1607. info->status.excessive_retries = 1;
  1608. else if (ts.ts_status & AR5K_TXERR_FILT)
  1609. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1610. } else {
  1611. info->flags |= IEEE80211_TX_STAT_ACK;
  1612. info->status.ack_signal = ts.ts_rssi;
  1613. }
  1614. ieee80211_tx_status(sc->hw, skb);
  1615. sc->tx_stats[txq->qnum].count++;
  1616. spin_lock(&sc->txbuflock);
  1617. sc->tx_stats[txq->qnum].len--;
  1618. list_move_tail(&bf->list, &sc->txbuf);
  1619. sc->txbuf_len++;
  1620. spin_unlock(&sc->txbuflock);
  1621. }
  1622. if (likely(list_empty(&txq->q)))
  1623. txq->link = NULL;
  1624. spin_unlock(&txq->lock);
  1625. if (sc->txbuf_len > ATH_TXBUF / 5)
  1626. ieee80211_wake_queues(sc->hw);
  1627. }
  1628. static void
  1629. ath5k_tasklet_tx(unsigned long data)
  1630. {
  1631. struct ath5k_softc *sc = (void *)data;
  1632. ath5k_tx_processq(sc, sc->txq);
  1633. }
  1634. /*****************\
  1635. * Beacon handling *
  1636. \*****************/
  1637. /*
  1638. * Setup the beacon frame for transmit.
  1639. */
  1640. static int
  1641. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1642. {
  1643. struct sk_buff *skb = bf->skb;
  1644. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1645. struct ath5k_hw *ah = sc->ah;
  1646. struct ath5k_desc *ds;
  1647. int ret, antenna = 0;
  1648. u32 flags;
  1649. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1650. PCI_DMA_TODEVICE);
  1651. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1652. "skbaddr %llx\n", skb, skb->data, skb->len,
  1653. (unsigned long long)bf->skbaddr);
  1654. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1655. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1656. return -EIO;
  1657. }
  1658. ds = bf->desc;
  1659. flags = AR5K_TXDESC_NOACK;
  1660. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1661. ds->ds_link = bf->daddr; /* self-linked */
  1662. flags |= AR5K_TXDESC_VEOL;
  1663. /*
  1664. * Let hardware handle antenna switching if txantenna is not set
  1665. */
  1666. } else {
  1667. ds->ds_link = 0;
  1668. /*
  1669. * Switch antenna every 4 beacons if txantenna is not set
  1670. * XXX assumes two antennas
  1671. */
  1672. if (antenna == 0)
  1673. antenna = sc->bsent & 4 ? 2 : 1;
  1674. }
  1675. ds->ds_data = bf->skbaddr;
  1676. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1677. ieee80211_get_hdrlen_from_skb(skb),
  1678. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1679. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1680. 1, AR5K_TXKEYIX_INVALID,
  1681. antenna, flags, 0, 0);
  1682. if (ret)
  1683. goto err_unmap;
  1684. return 0;
  1685. err_unmap:
  1686. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1687. return ret;
  1688. }
  1689. /*
  1690. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1691. * frame contents are done as needed and the slot time is
  1692. * also adjusted based on current state.
  1693. *
  1694. * this is usually called from interrupt context (ath5k_intr())
  1695. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1696. * can be called from a tasklet and user context
  1697. */
  1698. static void
  1699. ath5k_beacon_send(struct ath5k_softc *sc)
  1700. {
  1701. struct ath5k_buf *bf = sc->bbuf;
  1702. struct ath5k_hw *ah = sc->ah;
  1703. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1704. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1705. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1706. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1707. return;
  1708. }
  1709. /*
  1710. * Check if the previous beacon has gone out. If
  1711. * not don't don't try to post another, skip this
  1712. * period and wait for the next. Missed beacons
  1713. * indicate a problem and should not occur. If we
  1714. * miss too many consecutive beacons reset the device.
  1715. */
  1716. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1717. sc->bmisscount++;
  1718. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1719. "missed %u consecutive beacons\n", sc->bmisscount);
  1720. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1721. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1722. "stuck beacon time (%u missed)\n",
  1723. sc->bmisscount);
  1724. tasklet_schedule(&sc->restq);
  1725. }
  1726. return;
  1727. }
  1728. if (unlikely(sc->bmisscount != 0)) {
  1729. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1730. "resume beacon xmit after %u misses\n",
  1731. sc->bmisscount);
  1732. sc->bmisscount = 0;
  1733. }
  1734. /*
  1735. * Stop any current dma and put the new frame on the queue.
  1736. * This should never fail since we check above that no frames
  1737. * are still pending on the queue.
  1738. */
  1739. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1740. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1741. /* NB: hw still stops DMA, so proceed */
  1742. }
  1743. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1744. ath5k_hw_tx_start(ah, sc->bhalq);
  1745. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1746. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1747. sc->bsent++;
  1748. }
  1749. /**
  1750. * ath5k_beacon_update_timers - update beacon timers
  1751. *
  1752. * @sc: struct ath5k_softc pointer we are operating on
  1753. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1754. * beacon timer update based on the current HW TSF.
  1755. *
  1756. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1757. * of a received beacon or the current local hardware TSF and write it to the
  1758. * beacon timer registers.
  1759. *
  1760. * This is called in a variety of situations, e.g. when a beacon is received,
  1761. * when a TSF update has been detected, but also when an new IBSS is created or
  1762. * when we otherwise know we have to update the timers, but we keep it in this
  1763. * function to have it all together in one place.
  1764. */
  1765. static void
  1766. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1767. {
  1768. struct ath5k_hw *ah = sc->ah;
  1769. u32 nexttbtt, intval, hw_tu, bc_tu;
  1770. u64 hw_tsf;
  1771. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1772. if (WARN_ON(!intval))
  1773. return;
  1774. /* beacon TSF converted to TU */
  1775. bc_tu = TSF_TO_TU(bc_tsf);
  1776. /* current TSF converted to TU */
  1777. hw_tsf = ath5k_hw_get_tsf64(ah);
  1778. hw_tu = TSF_TO_TU(hw_tsf);
  1779. #define FUDGE 3
  1780. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1781. if (bc_tsf == -1) {
  1782. /*
  1783. * no beacons received, called internally.
  1784. * just need to refresh timers based on HW TSF.
  1785. */
  1786. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1787. } else if (bc_tsf == 0) {
  1788. /*
  1789. * no beacon received, probably called by ath5k_reset_tsf().
  1790. * reset TSF to start with 0.
  1791. */
  1792. nexttbtt = intval;
  1793. intval |= AR5K_BEACON_RESET_TSF;
  1794. } else if (bc_tsf > hw_tsf) {
  1795. /*
  1796. * beacon received, SW merge happend but HW TSF not yet updated.
  1797. * not possible to reconfigure timers yet, but next time we
  1798. * receive a beacon with the same BSSID, the hardware will
  1799. * automatically update the TSF and then we need to reconfigure
  1800. * the timers.
  1801. */
  1802. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1803. "need to wait for HW TSF sync\n");
  1804. return;
  1805. } else {
  1806. /*
  1807. * most important case for beacon synchronization between STA.
  1808. *
  1809. * beacon received and HW TSF has been already updated by HW.
  1810. * update next TBTT based on the TSF of the beacon, but make
  1811. * sure it is ahead of our local TSF timer.
  1812. */
  1813. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1814. }
  1815. #undef FUDGE
  1816. sc->nexttbtt = nexttbtt;
  1817. intval |= AR5K_BEACON_ENA;
  1818. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1819. /*
  1820. * debugging output last in order to preserve the time critical aspect
  1821. * of this function
  1822. */
  1823. if (bc_tsf == -1)
  1824. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1825. "reconfigured timers based on HW TSF\n");
  1826. else if (bc_tsf == 0)
  1827. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1828. "reset HW TSF and timers\n");
  1829. else
  1830. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1831. "updated timers based on beacon TSF\n");
  1832. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1833. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1834. (unsigned long long) bc_tsf,
  1835. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1836. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1837. intval & AR5K_BEACON_PERIOD,
  1838. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1839. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1840. }
  1841. /**
  1842. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1843. *
  1844. * @sc: struct ath5k_softc pointer we are operating on
  1845. *
  1846. * When operating in station mode we want to receive a BMISS interrupt when we
  1847. * stop seeing beacons from the AP we've associated with so we can look for
  1848. * another AP to associate with.
  1849. *
  1850. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1851. * interrupts to detect TSF updates only.
  1852. *
  1853. * AP mode is missing.
  1854. */
  1855. static void
  1856. ath5k_beacon_config(struct ath5k_softc *sc)
  1857. {
  1858. struct ath5k_hw *ah = sc->ah;
  1859. ath5k_hw_set_intr(ah, 0);
  1860. sc->bmisscount = 0;
  1861. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1862. sc->imask |= AR5K_INT_BMISS;
  1863. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1864. /*
  1865. * In IBSS mode we use a self-linked tx descriptor and let the
  1866. * hardware send the beacons automatically. We have to load it
  1867. * only once here.
  1868. * We use the SWBA interrupt only to keep track of the beacon
  1869. * timers in order to detect automatic TSF updates.
  1870. */
  1871. ath5k_beaconq_config(sc);
  1872. sc->imask |= AR5K_INT_SWBA;
  1873. if (ath5k_hw_hasveol(ah))
  1874. ath5k_beacon_send(sc);
  1875. }
  1876. /* TODO else AP */
  1877. ath5k_hw_set_intr(ah, sc->imask);
  1878. }
  1879. /********************\
  1880. * Interrupt handling *
  1881. \********************/
  1882. static int
  1883. ath5k_init(struct ath5k_softc *sc)
  1884. {
  1885. int ret;
  1886. mutex_lock(&sc->lock);
  1887. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1888. /*
  1889. * Stop anything previously setup. This is safe
  1890. * no matter this is the first time through or not.
  1891. */
  1892. ath5k_stop_locked(sc);
  1893. /*
  1894. * The basic interface to setting the hardware in a good
  1895. * state is ``reset''. On return the hardware is known to
  1896. * be powered up and with interrupts disabled. This must
  1897. * be followed by initialization of the appropriate bits
  1898. * and then setup of the interrupt mask.
  1899. */
  1900. sc->curchan = sc->hw->conf.channel;
  1901. sc->curband = &sc->sbands[sc->curchan->band];
  1902. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1903. if (ret) {
  1904. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1905. goto done;
  1906. }
  1907. /*
  1908. * This is needed only to setup initial state
  1909. * but it's best done after a reset.
  1910. */
  1911. ath5k_hw_set_txpower_limit(sc->ah, 0);
  1912. /*
  1913. * Setup the hardware after reset: the key cache
  1914. * is filled as needed and the receive engine is
  1915. * set going. Frame transmit is handled entirely
  1916. * in the frame output path; there's nothing to do
  1917. * here except setup the interrupt mask.
  1918. */
  1919. ret = ath5k_rx_start(sc);
  1920. if (ret)
  1921. goto done;
  1922. /*
  1923. * Enable interrupts.
  1924. */
  1925. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1926. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1927. AR5K_INT_MIB;
  1928. ath5k_hw_set_intr(sc->ah, sc->imask);
  1929. /* Set ack to be sent at low bit-rates */
  1930. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1931. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1932. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1933. ret = 0;
  1934. done:
  1935. mmiowb();
  1936. mutex_unlock(&sc->lock);
  1937. return ret;
  1938. }
  1939. static int
  1940. ath5k_stop_locked(struct ath5k_softc *sc)
  1941. {
  1942. struct ath5k_hw *ah = sc->ah;
  1943. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1944. test_bit(ATH_STAT_INVALID, sc->status));
  1945. /*
  1946. * Shutdown the hardware and driver:
  1947. * stop output from above
  1948. * disable interrupts
  1949. * turn off timers
  1950. * turn off the radio
  1951. * clear transmit machinery
  1952. * clear receive machinery
  1953. * drain and release tx queues
  1954. * reclaim beacon resources
  1955. * power down hardware
  1956. *
  1957. * Note that some of this work is not possible if the
  1958. * hardware is gone (invalid).
  1959. */
  1960. ieee80211_stop_queues(sc->hw);
  1961. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1962. ath5k_led_off(sc);
  1963. ath5k_hw_set_intr(ah, 0);
  1964. synchronize_irq(sc->pdev->irq);
  1965. }
  1966. ath5k_txq_cleanup(sc);
  1967. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1968. ath5k_rx_stop(sc);
  1969. ath5k_hw_phy_disable(ah);
  1970. } else
  1971. sc->rxlink = NULL;
  1972. return 0;
  1973. }
  1974. /*
  1975. * Stop the device, grabbing the top-level lock to protect
  1976. * against concurrent entry through ath5k_init (which can happen
  1977. * if another thread does a system call and the thread doing the
  1978. * stop is preempted).
  1979. */
  1980. static int
  1981. ath5k_stop_hw(struct ath5k_softc *sc)
  1982. {
  1983. int ret;
  1984. mutex_lock(&sc->lock);
  1985. ret = ath5k_stop_locked(sc);
  1986. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1987. /*
  1988. * Set the chip in full sleep mode. Note that we are
  1989. * careful to do this only when bringing the interface
  1990. * completely to a stop. When the chip is in this state
  1991. * it must be carefully woken up or references to
  1992. * registers in the PCI clock domain may freeze the bus
  1993. * (and system). This varies by chip and is mostly an
  1994. * issue with newer parts that go to sleep more quickly.
  1995. */
  1996. if (sc->ah->ah_mac_srev >= 0x78) {
  1997. /*
  1998. * XXX
  1999. * don't put newer MAC revisions > 7.8 to sleep because
  2000. * of the above mentioned problems
  2001. */
  2002. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2003. "not putting device to sleep\n");
  2004. } else {
  2005. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2006. "putting device to full sleep\n");
  2007. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2008. }
  2009. }
  2010. ath5k_txbuf_free(sc, sc->bbuf);
  2011. mmiowb();
  2012. mutex_unlock(&sc->lock);
  2013. del_timer_sync(&sc->calib_tim);
  2014. tasklet_kill(&sc->rxtq);
  2015. tasklet_kill(&sc->txtq);
  2016. tasklet_kill(&sc->restq);
  2017. return ret;
  2018. }
  2019. static irqreturn_t
  2020. ath5k_intr(int irq, void *dev_id)
  2021. {
  2022. struct ath5k_softc *sc = dev_id;
  2023. struct ath5k_hw *ah = sc->ah;
  2024. enum ath5k_int status;
  2025. unsigned int counter = 1000;
  2026. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2027. !ath5k_hw_is_intr_pending(ah)))
  2028. return IRQ_NONE;
  2029. do {
  2030. /*
  2031. * Figure out the reason(s) for the interrupt. Note
  2032. * that get_isr returns a pseudo-ISR that may include
  2033. * bits we haven't explicitly enabled so we mask the
  2034. * value to insure we only process bits we requested.
  2035. */
  2036. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2037. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2038. status, sc->imask);
  2039. status &= sc->imask; /* discard unasked for bits */
  2040. if (unlikely(status & AR5K_INT_FATAL)) {
  2041. /*
  2042. * Fatal errors are unrecoverable.
  2043. * Typically these are caused by DMA errors.
  2044. */
  2045. tasklet_schedule(&sc->restq);
  2046. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2047. tasklet_schedule(&sc->restq);
  2048. } else {
  2049. if (status & AR5K_INT_SWBA) {
  2050. /*
  2051. * Software beacon alert--time to send a beacon.
  2052. * Handle beacon transmission directly; deferring
  2053. * this is too slow to meet timing constraints
  2054. * under load.
  2055. *
  2056. * In IBSS mode we use this interrupt just to
  2057. * keep track of the next TBTT (target beacon
  2058. * transmission time) in order to detect wether
  2059. * automatic TSF updates happened.
  2060. */
  2061. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2062. /* XXX: only if VEOL suppported */
  2063. u64 tsf = ath5k_hw_get_tsf64(ah);
  2064. sc->nexttbtt += sc->bintval;
  2065. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2066. "SWBA nexttbtt: %x hw_tu: %x "
  2067. "TSF: %llx\n",
  2068. sc->nexttbtt,
  2069. TSF_TO_TU(tsf),
  2070. (unsigned long long) tsf);
  2071. } else {
  2072. ath5k_beacon_send(sc);
  2073. }
  2074. }
  2075. if (status & AR5K_INT_RXEOL) {
  2076. /*
  2077. * NB: the hardware should re-read the link when
  2078. * RXE bit is written, but it doesn't work at
  2079. * least on older hardware revs.
  2080. */
  2081. sc->rxlink = NULL;
  2082. }
  2083. if (status & AR5K_INT_TXURN) {
  2084. /* bump tx trigger level */
  2085. ath5k_hw_update_tx_triglevel(ah, true);
  2086. }
  2087. if (status & AR5K_INT_RX)
  2088. tasklet_schedule(&sc->rxtq);
  2089. if (status & AR5K_INT_TX)
  2090. tasklet_schedule(&sc->txtq);
  2091. if (status & AR5K_INT_BMISS) {
  2092. }
  2093. if (status & AR5K_INT_MIB) {
  2094. /*
  2095. * These stats are also used for ANI i think
  2096. * so how about updating them more often ?
  2097. */
  2098. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2099. }
  2100. }
  2101. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2102. if (unlikely(!counter))
  2103. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2104. return IRQ_HANDLED;
  2105. }
  2106. static void
  2107. ath5k_tasklet_reset(unsigned long data)
  2108. {
  2109. struct ath5k_softc *sc = (void *)data;
  2110. ath5k_reset(sc->hw);
  2111. }
  2112. /*
  2113. * Periodically recalibrate the PHY to account
  2114. * for temperature/environment changes.
  2115. */
  2116. static void
  2117. ath5k_calibrate(unsigned long data)
  2118. {
  2119. struct ath5k_softc *sc = (void *)data;
  2120. struct ath5k_hw *ah = sc->ah;
  2121. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2122. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2123. sc->curchan->hw_value);
  2124. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2125. /*
  2126. * Rfgain is out of bounds, reset the chip
  2127. * to load new gain values.
  2128. */
  2129. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2130. ath5k_reset(sc->hw);
  2131. }
  2132. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2133. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2134. ieee80211_frequency_to_channel(
  2135. sc->curchan->center_freq));
  2136. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2137. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2138. }
  2139. /***************\
  2140. * LED functions *
  2141. \***************/
  2142. static void
  2143. ath5k_led_enable(struct ath5k_softc *sc)
  2144. {
  2145. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2146. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2147. ath5k_led_off(sc);
  2148. }
  2149. }
  2150. static void
  2151. ath5k_led_on(struct ath5k_softc *sc)
  2152. {
  2153. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2154. return;
  2155. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2156. }
  2157. static void
  2158. ath5k_led_off(struct ath5k_softc *sc)
  2159. {
  2160. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2161. return;
  2162. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2163. }
  2164. static void
  2165. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2166. enum led_brightness brightness)
  2167. {
  2168. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2169. led_dev);
  2170. if (brightness == LED_OFF)
  2171. ath5k_led_off(led->sc);
  2172. else
  2173. ath5k_led_on(led->sc);
  2174. }
  2175. static int
  2176. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2177. const char *name, char *trigger)
  2178. {
  2179. int err;
  2180. led->sc = sc;
  2181. strncpy(led->name, name, sizeof(led->name));
  2182. led->led_dev.name = led->name;
  2183. led->led_dev.default_trigger = trigger;
  2184. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2185. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2186. if (err)
  2187. {
  2188. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2189. led->sc = NULL;
  2190. }
  2191. return err;
  2192. }
  2193. static void
  2194. ath5k_unregister_led(struct ath5k_led *led)
  2195. {
  2196. if (!led->sc)
  2197. return;
  2198. led_classdev_unregister(&led->led_dev);
  2199. ath5k_led_off(led->sc);
  2200. led->sc = NULL;
  2201. }
  2202. static void
  2203. ath5k_unregister_leds(struct ath5k_softc *sc)
  2204. {
  2205. ath5k_unregister_led(&sc->rx_led);
  2206. ath5k_unregister_led(&sc->tx_led);
  2207. }
  2208. static int
  2209. ath5k_init_leds(struct ath5k_softc *sc)
  2210. {
  2211. int ret = 0;
  2212. struct ieee80211_hw *hw = sc->hw;
  2213. struct pci_dev *pdev = sc->pdev;
  2214. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2215. sc->led_on = 0; /* active low */
  2216. /*
  2217. * Auto-enable soft led processing for IBM cards and for
  2218. * 5211 minipci cards.
  2219. */
  2220. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2221. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2222. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2223. sc->led_pin = 0;
  2224. }
  2225. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2226. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2227. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2228. sc->led_pin = 1;
  2229. }
  2230. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2231. goto out;
  2232. ath5k_led_enable(sc);
  2233. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2234. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2235. ieee80211_get_rx_led_name(hw));
  2236. if (ret)
  2237. goto out;
  2238. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2239. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2240. ieee80211_get_tx_led_name(hw));
  2241. out:
  2242. return ret;
  2243. }
  2244. /********************\
  2245. * Mac80211 functions *
  2246. \********************/
  2247. static int
  2248. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2249. {
  2250. struct ath5k_softc *sc = hw->priv;
  2251. struct ath5k_buf *bf;
  2252. unsigned long flags;
  2253. int hdrlen;
  2254. int pad;
  2255. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2256. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2257. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2258. /*
  2259. * the hardware expects the header padded to 4 byte boundaries
  2260. * if this is not the case we add the padding after the header
  2261. */
  2262. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2263. if (hdrlen & 3) {
  2264. pad = hdrlen % 4;
  2265. if (skb_headroom(skb) < pad) {
  2266. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2267. " headroom to pad %d\n", hdrlen, pad);
  2268. return -1;
  2269. }
  2270. skb_push(skb, pad);
  2271. memmove(skb->data, skb->data+pad, hdrlen);
  2272. }
  2273. spin_lock_irqsave(&sc->txbuflock, flags);
  2274. if (list_empty(&sc->txbuf)) {
  2275. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2276. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2277. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2278. return -1;
  2279. }
  2280. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2281. list_del(&bf->list);
  2282. sc->txbuf_len--;
  2283. if (list_empty(&sc->txbuf))
  2284. ieee80211_stop_queues(hw);
  2285. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2286. bf->skb = skb;
  2287. if (ath5k_txbuf_setup(sc, bf)) {
  2288. bf->skb = NULL;
  2289. spin_lock_irqsave(&sc->txbuflock, flags);
  2290. list_add_tail(&bf->list, &sc->txbuf);
  2291. sc->txbuf_len++;
  2292. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2293. dev_kfree_skb_any(skb);
  2294. return 0;
  2295. }
  2296. return 0;
  2297. }
  2298. static int
  2299. ath5k_reset(struct ieee80211_hw *hw)
  2300. {
  2301. struct ath5k_softc *sc = hw->priv;
  2302. struct ath5k_hw *ah = sc->ah;
  2303. int ret;
  2304. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2305. ath5k_hw_set_intr(ah, 0);
  2306. ath5k_txq_cleanup(sc);
  2307. ath5k_rx_stop(sc);
  2308. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2309. if (unlikely(ret)) {
  2310. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2311. goto err;
  2312. }
  2313. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2314. ret = ath5k_rx_start(sc);
  2315. if (unlikely(ret)) {
  2316. ATH5K_ERR(sc, "can't start recv logic\n");
  2317. goto err;
  2318. }
  2319. /*
  2320. * We may be doing a reset in response to an ioctl
  2321. * that changes the channel so update any state that
  2322. * might change as a result.
  2323. *
  2324. * XXX needed?
  2325. */
  2326. /* ath5k_chan_change(sc, c); */
  2327. ath5k_beacon_config(sc);
  2328. /* intrs are started by ath5k_beacon_config */
  2329. ieee80211_wake_queues(hw);
  2330. return 0;
  2331. err:
  2332. return ret;
  2333. }
  2334. static int ath5k_start(struct ieee80211_hw *hw)
  2335. {
  2336. return ath5k_init(hw->priv);
  2337. }
  2338. static void ath5k_stop(struct ieee80211_hw *hw)
  2339. {
  2340. ath5k_stop_hw(hw->priv);
  2341. }
  2342. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2343. struct ieee80211_if_init_conf *conf)
  2344. {
  2345. struct ath5k_softc *sc = hw->priv;
  2346. int ret;
  2347. mutex_lock(&sc->lock);
  2348. if (sc->vif) {
  2349. ret = 0;
  2350. goto end;
  2351. }
  2352. sc->vif = conf->vif;
  2353. switch (conf->type) {
  2354. case IEEE80211_IF_TYPE_STA:
  2355. case IEEE80211_IF_TYPE_IBSS:
  2356. case IEEE80211_IF_TYPE_MNTR:
  2357. sc->opmode = conf->type;
  2358. break;
  2359. default:
  2360. ret = -EOPNOTSUPP;
  2361. goto end;
  2362. }
  2363. ret = 0;
  2364. end:
  2365. mutex_unlock(&sc->lock);
  2366. return ret;
  2367. }
  2368. static void
  2369. ath5k_remove_interface(struct ieee80211_hw *hw,
  2370. struct ieee80211_if_init_conf *conf)
  2371. {
  2372. struct ath5k_softc *sc = hw->priv;
  2373. mutex_lock(&sc->lock);
  2374. if (sc->vif != conf->vif)
  2375. goto end;
  2376. sc->vif = NULL;
  2377. end:
  2378. mutex_unlock(&sc->lock);
  2379. }
  2380. /*
  2381. * TODO: Phy disable/diversity etc
  2382. */
  2383. static int
  2384. ath5k_config(struct ieee80211_hw *hw,
  2385. struct ieee80211_conf *conf)
  2386. {
  2387. struct ath5k_softc *sc = hw->priv;
  2388. sc->bintval = conf->beacon_int;
  2389. sc->power_level = conf->power_level;
  2390. return ath5k_chan_set(sc, conf->channel);
  2391. }
  2392. static int
  2393. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2394. struct ieee80211_if_conf *conf)
  2395. {
  2396. struct ath5k_softc *sc = hw->priv;
  2397. struct ath5k_hw *ah = sc->ah;
  2398. int ret;
  2399. /* Set to a reasonable value. Note that this will
  2400. * be set to mac80211's value at ath5k_config(). */
  2401. sc->bintval = 1000;
  2402. mutex_lock(&sc->lock);
  2403. if (sc->vif != vif) {
  2404. ret = -EIO;
  2405. goto unlock;
  2406. }
  2407. if (conf->bssid) {
  2408. /* Cache for later use during resets */
  2409. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2410. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2411. * a clean way of letting us retrieve this yet. */
  2412. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2413. mmiowb();
  2414. }
  2415. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2416. vif->type == IEEE80211_IF_TYPE_IBSS) {
  2417. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2418. if (!beacon) {
  2419. ret = -ENOMEM;
  2420. goto unlock;
  2421. }
  2422. /* call old handler for now */
  2423. ath5k_beacon_update(hw, beacon);
  2424. }
  2425. mutex_unlock(&sc->lock);
  2426. return ath5k_reset(hw);
  2427. unlock:
  2428. mutex_unlock(&sc->lock);
  2429. return ret;
  2430. }
  2431. #define SUPPORTED_FIF_FLAGS \
  2432. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2433. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2434. FIF_BCN_PRBRESP_PROMISC
  2435. /*
  2436. * o always accept unicast, broadcast, and multicast traffic
  2437. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2438. * says it should be
  2439. * o maintain current state of phy ofdm or phy cck error reception.
  2440. * If the hardware detects any of these type of errors then
  2441. * ath5k_hw_get_rx_filter() will pass to us the respective
  2442. * hardware filters to be able to receive these type of frames.
  2443. * o probe request frames are accepted only when operating in
  2444. * hostap, adhoc, or monitor modes
  2445. * o enable promiscuous mode according to the interface state
  2446. * o accept beacons:
  2447. * - when operating in adhoc mode so the 802.11 layer creates
  2448. * node table entries for peers,
  2449. * - when operating in station mode for collecting rssi data when
  2450. * the station is otherwise quiet, or
  2451. * - when scanning
  2452. */
  2453. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2454. unsigned int changed_flags,
  2455. unsigned int *new_flags,
  2456. int mc_count, struct dev_mc_list *mclist)
  2457. {
  2458. struct ath5k_softc *sc = hw->priv;
  2459. struct ath5k_hw *ah = sc->ah;
  2460. u32 mfilt[2], val, rfilt;
  2461. u8 pos;
  2462. int i;
  2463. mfilt[0] = 0;
  2464. mfilt[1] = 0;
  2465. /* Only deal with supported flags */
  2466. changed_flags &= SUPPORTED_FIF_FLAGS;
  2467. *new_flags &= SUPPORTED_FIF_FLAGS;
  2468. /* If HW detects any phy or radar errors, leave those filters on.
  2469. * Also, always enable Unicast, Broadcasts and Multicast
  2470. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2471. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2472. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2473. AR5K_RX_FILTER_MCAST);
  2474. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2475. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2476. rfilt |= AR5K_RX_FILTER_PROM;
  2477. __set_bit(ATH_STAT_PROMISC, sc->status);
  2478. }
  2479. else
  2480. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2481. }
  2482. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2483. if (*new_flags & FIF_ALLMULTI) {
  2484. mfilt[0] = ~0;
  2485. mfilt[1] = ~0;
  2486. } else {
  2487. for (i = 0; i < mc_count; i++) {
  2488. if (!mclist)
  2489. break;
  2490. /* calculate XOR of eight 6-bit values */
  2491. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2492. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2493. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2494. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2495. pos &= 0x3f;
  2496. mfilt[pos / 32] |= (1 << (pos % 32));
  2497. /* XXX: we might be able to just do this instead,
  2498. * but not sure, needs testing, if we do use this we'd
  2499. * neet to inform below to not reset the mcast */
  2500. /* ath5k_hw_set_mcast_filterindex(ah,
  2501. * mclist->dmi_addr[5]); */
  2502. mclist = mclist->next;
  2503. }
  2504. }
  2505. /* This is the best we can do */
  2506. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2507. rfilt |= AR5K_RX_FILTER_PHYERR;
  2508. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2509. * and probes for any BSSID, this needs testing */
  2510. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2511. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2512. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2513. * set we should only pass on control frames for this
  2514. * station. This needs testing. I believe right now this
  2515. * enables *all* control frames, which is OK.. but
  2516. * but we should see if we can improve on granularity */
  2517. if (*new_flags & FIF_CONTROL)
  2518. rfilt |= AR5K_RX_FILTER_CONTROL;
  2519. /* Additional settings per mode -- this is per ath5k */
  2520. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2521. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2522. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2523. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2524. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2525. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2526. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2527. test_bit(ATH_STAT_PROMISC, sc->status))
  2528. rfilt |= AR5K_RX_FILTER_PROM;
  2529. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2530. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2531. rfilt |= AR5K_RX_FILTER_BEACON;
  2532. }
  2533. /* Set filters */
  2534. ath5k_hw_set_rx_filter(ah,rfilt);
  2535. /* Set multicast bits */
  2536. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2537. /* Set the cached hw filter flags, this will alter actually
  2538. * be set in HW */
  2539. sc->filter_flags = rfilt;
  2540. }
  2541. static int
  2542. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2543. const u8 *local_addr, const u8 *addr,
  2544. struct ieee80211_key_conf *key)
  2545. {
  2546. struct ath5k_softc *sc = hw->priv;
  2547. int ret = 0;
  2548. switch(key->alg) {
  2549. case ALG_WEP:
  2550. /* XXX: fix hardware encryption, its not working. For now
  2551. * allow software encryption */
  2552. /* break; */
  2553. case ALG_TKIP:
  2554. case ALG_CCMP:
  2555. return -EOPNOTSUPP;
  2556. default:
  2557. WARN_ON(1);
  2558. return -EINVAL;
  2559. }
  2560. mutex_lock(&sc->lock);
  2561. switch (cmd) {
  2562. case SET_KEY:
  2563. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2564. if (ret) {
  2565. ATH5K_ERR(sc, "can't set the key\n");
  2566. goto unlock;
  2567. }
  2568. __set_bit(key->keyidx, sc->keymap);
  2569. key->hw_key_idx = key->keyidx;
  2570. break;
  2571. case DISABLE_KEY:
  2572. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2573. __clear_bit(key->keyidx, sc->keymap);
  2574. break;
  2575. default:
  2576. ret = -EINVAL;
  2577. goto unlock;
  2578. }
  2579. unlock:
  2580. mmiowb();
  2581. mutex_unlock(&sc->lock);
  2582. return ret;
  2583. }
  2584. static int
  2585. ath5k_get_stats(struct ieee80211_hw *hw,
  2586. struct ieee80211_low_level_stats *stats)
  2587. {
  2588. struct ath5k_softc *sc = hw->priv;
  2589. struct ath5k_hw *ah = sc->ah;
  2590. /* Force update */
  2591. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2592. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2593. return 0;
  2594. }
  2595. static int
  2596. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2597. struct ieee80211_tx_queue_stats *stats)
  2598. {
  2599. struct ath5k_softc *sc = hw->priv;
  2600. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2601. return 0;
  2602. }
  2603. static u64
  2604. ath5k_get_tsf(struct ieee80211_hw *hw)
  2605. {
  2606. struct ath5k_softc *sc = hw->priv;
  2607. return ath5k_hw_get_tsf64(sc->ah);
  2608. }
  2609. static void
  2610. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2611. {
  2612. struct ath5k_softc *sc = hw->priv;
  2613. /*
  2614. * in IBSS mode we need to update the beacon timers too.
  2615. * this will also reset the TSF if we call it with 0
  2616. */
  2617. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2618. ath5k_beacon_update_timers(sc, 0);
  2619. else
  2620. ath5k_hw_reset_tsf(sc->ah);
  2621. }
  2622. static int
  2623. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2624. {
  2625. struct ath5k_softc *sc = hw->priv;
  2626. int ret;
  2627. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2628. mutex_lock(&sc->lock);
  2629. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2630. ret = -EIO;
  2631. goto end;
  2632. }
  2633. ath5k_txbuf_free(sc, sc->bbuf);
  2634. sc->bbuf->skb = skb;
  2635. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2636. if (ret)
  2637. sc->bbuf->skb = NULL;
  2638. else {
  2639. ath5k_beacon_config(sc);
  2640. mmiowb();
  2641. }
  2642. end:
  2643. mutex_unlock(&sc->lock);
  2644. return ret;
  2645. }