cvmx-helper-errata.c 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2008 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. /**
  28. *
  29. * Fixes and workaround for Octeon chip errata. This file
  30. * contains functions called by cvmx-helper to workaround known
  31. * chip errata. For the most part, code doesn't need to call
  32. * these functions directly.
  33. *
  34. */
  35. #include <asm/octeon/octeon.h>
  36. #include <asm/octeon/cvmx-helper-jtag.h>
  37. /**
  38. * Due to errata G-720, the 2nd order CDR circuit on CN52XX pass
  39. * 1 doesn't work properly. The following code disables 2nd order
  40. * CDR for the specified QLM.
  41. *
  42. * @qlm: QLM to disable 2nd order CDR for.
  43. */
  44. void __cvmx_helper_errata_qlm_disable_2nd_order_cdr(int qlm)
  45. {
  46. int lane;
  47. cvmx_helper_qlm_jtag_init();
  48. /* We need to load all four lanes of the QLM, a total of 1072 bits */
  49. for (lane = 0; lane < 4; lane++) {
  50. /*
  51. * Each lane has 268 bits. We need to set
  52. * cfg_cdr_incx<67:64> = 3 and cfg_cdr_secord<77> =
  53. * 1. All other bits are zero. Bits go in LSB first,
  54. * so start off with the zeros for bits <63:0>.
  55. */
  56. cvmx_helper_qlm_jtag_shift_zeros(qlm, 63 - 0 + 1);
  57. /* cfg_cdr_incx<67:64>=3 */
  58. cvmx_helper_qlm_jtag_shift(qlm, 67 - 64 + 1, 3);
  59. /* Zeros for bits <76:68> */
  60. cvmx_helper_qlm_jtag_shift_zeros(qlm, 76 - 68 + 1);
  61. /* cfg_cdr_secord<77>=1 */
  62. cvmx_helper_qlm_jtag_shift(qlm, 77 - 77 + 1, 1);
  63. /* Zeros for bits <267:78> */
  64. cvmx_helper_qlm_jtag_shift_zeros(qlm, 267 - 78 + 1);
  65. }
  66. cvmx_helper_qlm_jtag_update(qlm);
  67. }