pci.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. /* PCI-E CUS198 */
  35. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  36. 0x0032,
  37. PCI_VENDOR_ID_AZWAVE,
  38. 0x2086),
  39. .driver_data = ATH9K_PCI_CUS198 },
  40. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  41. 0x0032,
  42. PCI_VENDOR_ID_AZWAVE,
  43. 0x1237),
  44. .driver_data = ATH9K_PCI_CUS198 },
  45. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  46. 0x0032,
  47. PCI_VENDOR_ID_AZWAVE,
  48. 0x2126),
  49. .driver_data = ATH9K_PCI_CUS198 },
  50. /* PCI-E CUS230 */
  51. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  52. 0x0032,
  53. PCI_VENDOR_ID_AZWAVE,
  54. 0x2152),
  55. .driver_data = ATH9K_PCI_CUS230 },
  56. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  57. 0x0032,
  58. PCI_VENDOR_ID_FOXCONN,
  59. 0xE075),
  60. .driver_data = ATH9K_PCI_CUS230 },
  61. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  62. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  63. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  64. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  65. { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
  66. { 0 }
  67. };
  68. /* return bus cachesize in 4B word units */
  69. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  70. {
  71. struct ath_softc *sc = (struct ath_softc *) common->priv;
  72. u8 u8tmp;
  73. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  74. *csz = (int)u8tmp;
  75. /*
  76. * This check was put in to avoid "unpleasant" consequences if
  77. * the bootrom has not fully initialized all PCI devices.
  78. * Sometimes the cache line size register is not set
  79. */
  80. if (*csz == 0)
  81. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  82. }
  83. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  84. {
  85. struct ath_softc *sc = (struct ath_softc *) common->priv;
  86. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  87. if (pdata) {
  88. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  89. ath_err(common,
  90. "%s: eeprom read failed, offset %08x is out of range\n",
  91. __func__, off);
  92. }
  93. *data = pdata->eeprom_data[off];
  94. } else {
  95. struct ath_hw *ah = (struct ath_hw *) common->ah;
  96. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  97. (off << AR5416_EEPROM_S));
  98. if (!ath9k_hw_wait(ah,
  99. AR_EEPROM_STATUS_DATA,
  100. AR_EEPROM_STATUS_DATA_BUSY |
  101. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  102. AH_WAIT_TIMEOUT)) {
  103. return false;
  104. }
  105. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  106. AR_EEPROM_STATUS_DATA_VAL);
  107. }
  108. return true;
  109. }
  110. /* Need to be called after we discover btcoex capabilities */
  111. static void ath_pci_aspm_init(struct ath_common *common)
  112. {
  113. struct ath_softc *sc = (struct ath_softc *) common->priv;
  114. struct ath_hw *ah = sc->sc_ah;
  115. struct pci_dev *pdev = to_pci_dev(sc->dev);
  116. struct pci_dev *parent;
  117. u16 aspm;
  118. if (!ah->is_pciexpress)
  119. return;
  120. parent = pdev->bus->self;
  121. if (!parent)
  122. return;
  123. if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
  124. (AR_SREV_9285(ah))) {
  125. /* Bluetooth coexistence requires disabling ASPM. */
  126. pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
  127. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  128. /*
  129. * Both upstream and downstream PCIe components should
  130. * have the same ASPM settings.
  131. */
  132. pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
  133. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  134. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  135. return;
  136. }
  137. pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
  138. if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
  139. ah->aspm_enabled = true;
  140. /* Initialize PCIe PM and SERDES registers. */
  141. ath9k_hw_configpcipowersave(ah, false);
  142. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  143. }
  144. }
  145. static const struct ath_bus_ops ath_pci_bus_ops = {
  146. .ath_bus_type = ATH_PCI,
  147. .read_cachesize = ath_pci_read_cachesize,
  148. .eeprom_read = ath_pci_eeprom_read,
  149. .aspm_init = ath_pci_aspm_init,
  150. };
  151. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  152. {
  153. struct ath_softc *sc;
  154. struct ieee80211_hw *hw;
  155. u8 csz;
  156. u32 val;
  157. int ret = 0;
  158. char hw_name[64];
  159. if (pcim_enable_device(pdev))
  160. return -EIO;
  161. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  162. if (ret) {
  163. pr_err("32-bit DMA not available\n");
  164. return ret;
  165. }
  166. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  167. if (ret) {
  168. pr_err("32-bit DMA consistent DMA enable failed\n");
  169. return ret;
  170. }
  171. /*
  172. * Cache line size is used to size and align various
  173. * structures used to communicate with the hardware.
  174. */
  175. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  176. if (csz == 0) {
  177. /*
  178. * Linux 2.4.18 (at least) writes the cache line size
  179. * register as a 16-bit wide register which is wrong.
  180. * We must have this setup properly for rx buffer
  181. * DMA to work so force a reasonable value here if it
  182. * comes up zero.
  183. */
  184. csz = L1_CACHE_BYTES / sizeof(u32);
  185. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  186. }
  187. /*
  188. * The default setting of latency timer yields poor results,
  189. * set it to the value used by other systems. It may be worth
  190. * tweaking this setting more.
  191. */
  192. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  193. pci_set_master(pdev);
  194. /*
  195. * Disable the RETRY_TIMEOUT register (0x41) to keep
  196. * PCI Tx retries from interfering with C3 CPU state.
  197. */
  198. pci_read_config_dword(pdev, 0x40, &val);
  199. if ((val & 0x0000ff00) != 0)
  200. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  201. ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
  202. if (ret) {
  203. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  204. return -ENODEV;
  205. }
  206. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  207. if (!hw) {
  208. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  209. return -ENOMEM;
  210. }
  211. SET_IEEE80211_DEV(hw, &pdev->dev);
  212. pci_set_drvdata(pdev, hw);
  213. sc = hw->priv;
  214. sc->hw = hw;
  215. sc->dev = &pdev->dev;
  216. sc->mem = pcim_iomap_table(pdev)[0];
  217. sc->driver_data = id->driver_data;
  218. /* Will be cleared in ath9k_start() */
  219. set_bit(SC_OP_INVALID, &sc->sc_flags);
  220. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  221. if (ret) {
  222. dev_err(&pdev->dev, "request_irq failed\n");
  223. goto err_irq;
  224. }
  225. sc->irq = pdev->irq;
  226. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  227. if (ret) {
  228. dev_err(&pdev->dev, "Failed to initialize device\n");
  229. goto err_init;
  230. }
  231. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  232. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  233. hw_name, (unsigned long)sc->mem, pdev->irq);
  234. return 0;
  235. err_init:
  236. free_irq(sc->irq, sc);
  237. err_irq:
  238. ieee80211_free_hw(hw);
  239. return ret;
  240. }
  241. static void ath_pci_remove(struct pci_dev *pdev)
  242. {
  243. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  244. struct ath_softc *sc = hw->priv;
  245. if (!is_ath9k_unloaded)
  246. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  247. ath9k_deinit_device(sc);
  248. free_irq(sc->irq, sc);
  249. ieee80211_free_hw(sc->hw);
  250. }
  251. #ifdef CONFIG_PM_SLEEP
  252. static int ath_pci_suspend(struct device *device)
  253. {
  254. struct pci_dev *pdev = to_pci_dev(device);
  255. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  256. struct ath_softc *sc = hw->priv;
  257. if (sc->wow_enabled)
  258. return 0;
  259. /* The device has to be moved to FULLSLEEP forcibly.
  260. * Otherwise the chip never moved to full sleep,
  261. * when no interface is up.
  262. */
  263. ath9k_stop_btcoex(sc);
  264. ath9k_hw_disable(sc->sc_ah);
  265. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  266. return 0;
  267. }
  268. static int ath_pci_resume(struct device *device)
  269. {
  270. struct pci_dev *pdev = to_pci_dev(device);
  271. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  272. struct ath_softc *sc = hw->priv;
  273. struct ath_hw *ah = sc->sc_ah;
  274. struct ath_common *common = ath9k_hw_common(ah);
  275. u32 val;
  276. /*
  277. * Suspend/Resume resets the PCI configuration space, so we have to
  278. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  279. * PCI Tx retries from interfering with C3 CPU state
  280. */
  281. pci_read_config_dword(pdev, 0x40, &val);
  282. if ((val & 0x0000ff00) != 0)
  283. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  284. ath_pci_aspm_init(common);
  285. ah->reset_power_on = false;
  286. return 0;
  287. }
  288. static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
  289. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  290. #else /* !CONFIG_PM_SLEEP */
  291. #define ATH9K_PM_OPS NULL
  292. #endif /* !CONFIG_PM_SLEEP */
  293. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  294. static struct pci_driver ath_pci_driver = {
  295. .name = "ath9k",
  296. .id_table = ath_pci_id_table,
  297. .probe = ath_pci_probe,
  298. .remove = ath_pci_remove,
  299. .driver.pm = ATH9K_PM_OPS,
  300. };
  301. int ath_pci_init(void)
  302. {
  303. return pci_register_driver(&ath_pci_driver);
  304. }
  305. void ath_pci_exit(void)
  306. {
  307. pci_unregister_driver(&ath_pci_driver);
  308. }