omap-serial.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/platform_data/serial-omap.h>
  42. #define OMAP_MAX_HSUART_PORTS 6
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  49. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  50. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  51. /* SCR register bitmasks */
  52. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  53. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  54. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  55. /* FCR register bitmasks */
  56. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  57. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  58. /* MVR register bitmasks */
  59. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  60. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  61. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  62. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  63. #define OMAP_UART_MVR_MAJ_MASK 0x700
  64. #define OMAP_UART_MVR_MAJ_SHIFT 8
  65. #define OMAP_UART_MVR_MIN_MASK 0x3f
  66. #define OMAP_UART_DMA_CH_FREE -1
  67. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  68. #define OMAP_MODE13X_SPEED 230400
  69. /* WER = 0x7F
  70. * Enable module level wakeup in WER reg
  71. */
  72. #define OMAP_UART_WER_MOD_WKUP 0X7F
  73. /* Enable XON/XOFF flow control on output */
  74. #define OMAP_UART_SW_TX 0x08
  75. /* Enable XON/XOFF flow control on input */
  76. #define OMAP_UART_SW_RX 0x02
  77. #define OMAP_UART_SW_CLR 0xF0
  78. #define OMAP_UART_TCR_TRIG 0x0F
  79. struct uart_omap_dma {
  80. u8 uart_dma_tx;
  81. u8 uart_dma_rx;
  82. int rx_dma_channel;
  83. int tx_dma_channel;
  84. dma_addr_t rx_buf_dma_phys;
  85. dma_addr_t tx_buf_dma_phys;
  86. unsigned int uart_base;
  87. /*
  88. * Buffer for rx dma.It is not required for tx because the buffer
  89. * comes from port structure.
  90. */
  91. unsigned char *rx_buf;
  92. unsigned int prev_rx_dma_pos;
  93. int tx_buf_size;
  94. int tx_dma_used;
  95. int rx_dma_used;
  96. spinlock_t tx_lock;
  97. spinlock_t rx_lock;
  98. /* timer to poll activity on rx dma */
  99. struct timer_list rx_timer;
  100. unsigned int rx_buf_size;
  101. unsigned int rx_poll_rate;
  102. unsigned int rx_timeout;
  103. };
  104. struct uart_omap_port {
  105. struct uart_port port;
  106. struct uart_omap_dma uart_dma;
  107. struct device *dev;
  108. unsigned char ier;
  109. unsigned char lcr;
  110. unsigned char mcr;
  111. unsigned char fcr;
  112. unsigned char efr;
  113. unsigned char dll;
  114. unsigned char dlh;
  115. unsigned char mdr1;
  116. unsigned char scr;
  117. int use_dma;
  118. /*
  119. * Some bits in registers are cleared on a read, so they must
  120. * be saved whenever the register is read but the bits will not
  121. * be immediately processed.
  122. */
  123. unsigned int lsr_break_flag;
  124. unsigned char msr_saved_flags;
  125. char name[20];
  126. unsigned long port_activity;
  127. int context_loss_cnt;
  128. u32 errata;
  129. u8 wakeups_enabled;
  130. int DTR_gpio;
  131. int DTR_inverted;
  132. int DTR_active;
  133. struct pm_qos_request pm_qos_request;
  134. u32 latency;
  135. u32 calc_latency;
  136. struct work_struct qos_work;
  137. bool is_suspending;
  138. };
  139. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  140. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  141. /* Forward declaration of functions */
  142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  143. static struct workqueue_struct *serial_omap_uart_wq;
  144. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  145. {
  146. offset <<= up->port.regshift;
  147. return readw(up->port.membase + offset);
  148. }
  149. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  150. {
  151. offset <<= up->port.regshift;
  152. writew(value, up->port.membase + offset);
  153. }
  154. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  155. {
  156. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  158. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  159. serial_out(up, UART_FCR, 0);
  160. }
  161. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  162. {
  163. struct omap_uart_port_info *pdata = up->dev->platform_data;
  164. if (!pdata || !pdata->get_context_loss_count)
  165. return -EINVAL;
  166. return pdata->get_context_loss_count(up->dev);
  167. }
  168. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  169. {
  170. struct omap_uart_port_info *pdata = up->dev->platform_data;
  171. if (!pdata || !pdata->enable_wakeup)
  172. return;
  173. pdata->enable_wakeup(up->dev, enable);
  174. }
  175. /*
  176. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  177. * @port: uart port info
  178. * @baud: baudrate for which mode needs to be determined
  179. *
  180. * Returns true if baud rate is MODE16X and false if MODE13X
  181. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  182. * and Error Rates" determines modes not for all common baud rates.
  183. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  184. * table it's determined as 13x.
  185. */
  186. static bool
  187. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  188. {
  189. unsigned int n13 = port->uartclk / (13 * baud);
  190. unsigned int n16 = port->uartclk / (16 * baud);
  191. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  192. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  193. if(baudAbsDiff13 < 0)
  194. baudAbsDiff13 = -baudAbsDiff13;
  195. if(baudAbsDiff16 < 0)
  196. baudAbsDiff16 = -baudAbsDiff16;
  197. return (baudAbsDiff13 > baudAbsDiff16);
  198. }
  199. /*
  200. * serial_omap_get_divisor - calculate divisor value
  201. * @port: uart port info
  202. * @baud: baudrate for which divisor needs to be calculated.
  203. */
  204. static unsigned int
  205. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  206. {
  207. unsigned int divisor;
  208. if (!serial_omap_baud_is_mode16(port, baud))
  209. divisor = 13;
  210. else
  211. divisor = 16;
  212. return port->uartclk/(baud * divisor);
  213. }
  214. static void serial_omap_enable_ms(struct uart_port *port)
  215. {
  216. struct uart_omap_port *up = to_uart_omap_port(port);
  217. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  218. pm_runtime_get_sync(up->dev);
  219. up->ier |= UART_IER_MSI;
  220. serial_out(up, UART_IER, up->ier);
  221. pm_runtime_mark_last_busy(up->dev);
  222. pm_runtime_put_autosuspend(up->dev);
  223. }
  224. static void serial_omap_stop_tx(struct uart_port *port)
  225. {
  226. struct uart_omap_port *up = to_uart_omap_port(port);
  227. pm_runtime_get_sync(up->dev);
  228. if (up->ier & UART_IER_THRI) {
  229. up->ier &= ~UART_IER_THRI;
  230. serial_out(up, UART_IER, up->ier);
  231. }
  232. pm_runtime_mark_last_busy(up->dev);
  233. pm_runtime_put_autosuspend(up->dev);
  234. }
  235. static void serial_omap_stop_rx(struct uart_port *port)
  236. {
  237. struct uart_omap_port *up = to_uart_omap_port(port);
  238. pm_runtime_get_sync(up->dev);
  239. up->ier &= ~UART_IER_RLSI;
  240. up->port.read_status_mask &= ~UART_LSR_DR;
  241. serial_out(up, UART_IER, up->ier);
  242. pm_runtime_mark_last_busy(up->dev);
  243. pm_runtime_put_autosuspend(up->dev);
  244. }
  245. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  246. {
  247. struct circ_buf *xmit = &up->port.state->xmit;
  248. int count;
  249. if (up->port.x_char) {
  250. serial_out(up, UART_TX, up->port.x_char);
  251. up->port.icount.tx++;
  252. up->port.x_char = 0;
  253. return;
  254. }
  255. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  256. serial_omap_stop_tx(&up->port);
  257. return;
  258. }
  259. count = up->port.fifosize / 4;
  260. do {
  261. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  262. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  263. up->port.icount.tx++;
  264. if (uart_circ_empty(xmit))
  265. break;
  266. } while (--count > 0);
  267. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  268. spin_unlock(&up->port.lock);
  269. uart_write_wakeup(&up->port);
  270. spin_lock(&up->port.lock);
  271. }
  272. if (uart_circ_empty(xmit))
  273. serial_omap_stop_tx(&up->port);
  274. }
  275. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  276. {
  277. if (!(up->ier & UART_IER_THRI)) {
  278. up->ier |= UART_IER_THRI;
  279. serial_out(up, UART_IER, up->ier);
  280. }
  281. }
  282. static void serial_omap_start_tx(struct uart_port *port)
  283. {
  284. struct uart_omap_port *up = to_uart_omap_port(port);
  285. pm_runtime_get_sync(up->dev);
  286. serial_omap_enable_ier_thri(up);
  287. pm_runtime_mark_last_busy(up->dev);
  288. pm_runtime_put_autosuspend(up->dev);
  289. }
  290. static void serial_omap_throttle(struct uart_port *port)
  291. {
  292. struct uart_omap_port *up = to_uart_omap_port(port);
  293. unsigned long flags;
  294. pm_runtime_get_sync(up->dev);
  295. spin_lock_irqsave(&up->port.lock, flags);
  296. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  297. serial_out(up, UART_IER, up->ier);
  298. spin_unlock_irqrestore(&up->port.lock, flags);
  299. pm_runtime_mark_last_busy(up->dev);
  300. pm_runtime_put_autosuspend(up->dev);
  301. }
  302. static void serial_omap_unthrottle(struct uart_port *port)
  303. {
  304. struct uart_omap_port *up = to_uart_omap_port(port);
  305. unsigned long flags;
  306. pm_runtime_get_sync(up->dev);
  307. spin_lock_irqsave(&up->port.lock, flags);
  308. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  309. serial_out(up, UART_IER, up->ier);
  310. spin_unlock_irqrestore(&up->port.lock, flags);
  311. pm_runtime_mark_last_busy(up->dev);
  312. pm_runtime_put_autosuspend(up->dev);
  313. }
  314. static unsigned int check_modem_status(struct uart_omap_port *up)
  315. {
  316. unsigned int status;
  317. status = serial_in(up, UART_MSR);
  318. status |= up->msr_saved_flags;
  319. up->msr_saved_flags = 0;
  320. if ((status & UART_MSR_ANY_DELTA) == 0)
  321. return status;
  322. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  323. up->port.state != NULL) {
  324. if (status & UART_MSR_TERI)
  325. up->port.icount.rng++;
  326. if (status & UART_MSR_DDSR)
  327. up->port.icount.dsr++;
  328. if (status & UART_MSR_DDCD)
  329. uart_handle_dcd_change
  330. (&up->port, status & UART_MSR_DCD);
  331. if (status & UART_MSR_DCTS)
  332. uart_handle_cts_change
  333. (&up->port, status & UART_MSR_CTS);
  334. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  335. }
  336. return status;
  337. }
  338. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  339. {
  340. unsigned int flag;
  341. unsigned char ch = 0;
  342. if (likely(lsr & UART_LSR_DR))
  343. ch = serial_in(up, UART_RX);
  344. up->port.icount.rx++;
  345. flag = TTY_NORMAL;
  346. if (lsr & UART_LSR_BI) {
  347. flag = TTY_BREAK;
  348. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  349. up->port.icount.brk++;
  350. /*
  351. * We do the SysRQ and SAK checking
  352. * here because otherwise the break
  353. * may get masked by ignore_status_mask
  354. * or read_status_mask.
  355. */
  356. if (uart_handle_break(&up->port))
  357. return;
  358. }
  359. if (lsr & UART_LSR_PE) {
  360. flag = TTY_PARITY;
  361. up->port.icount.parity++;
  362. }
  363. if (lsr & UART_LSR_FE) {
  364. flag = TTY_FRAME;
  365. up->port.icount.frame++;
  366. }
  367. if (lsr & UART_LSR_OE)
  368. up->port.icount.overrun++;
  369. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  370. if (up->port.line == up->port.cons->index) {
  371. /* Recover the break flag from console xmit */
  372. lsr |= up->lsr_break_flag;
  373. }
  374. #endif
  375. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  376. }
  377. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  378. {
  379. unsigned char ch = 0;
  380. unsigned int flag;
  381. if (!(lsr & UART_LSR_DR))
  382. return;
  383. ch = serial_in(up, UART_RX);
  384. flag = TTY_NORMAL;
  385. up->port.icount.rx++;
  386. if (uart_handle_sysrq_char(&up->port, ch))
  387. return;
  388. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  389. }
  390. /**
  391. * serial_omap_irq() - This handles the interrupt from one port
  392. * @irq: uart port irq number
  393. * @dev_id: uart port info
  394. */
  395. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  396. {
  397. struct uart_omap_port *up = dev_id;
  398. unsigned int iir, lsr;
  399. unsigned int type;
  400. irqreturn_t ret = IRQ_NONE;
  401. int max_count = 256;
  402. spin_lock(&up->port.lock);
  403. pm_runtime_get_sync(up->dev);
  404. do {
  405. iir = serial_in(up, UART_IIR);
  406. if (iir & UART_IIR_NO_INT)
  407. break;
  408. ret = IRQ_HANDLED;
  409. lsr = serial_in(up, UART_LSR);
  410. /* extract IRQ type from IIR register */
  411. type = iir & 0x3e;
  412. switch (type) {
  413. case UART_IIR_MSI:
  414. check_modem_status(up);
  415. break;
  416. case UART_IIR_THRI:
  417. transmit_chars(up, lsr);
  418. break;
  419. case UART_IIR_RX_TIMEOUT:
  420. /* FALLTHROUGH */
  421. case UART_IIR_RDI:
  422. serial_omap_rdi(up, lsr);
  423. break;
  424. case UART_IIR_RLSI:
  425. serial_omap_rlsi(up, lsr);
  426. break;
  427. case UART_IIR_CTS_RTS_DSR:
  428. /* simply try again */
  429. break;
  430. case UART_IIR_XOFF:
  431. /* FALLTHROUGH */
  432. default:
  433. break;
  434. }
  435. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  436. spin_unlock(&up->port.lock);
  437. tty_flip_buffer_push(&up->port.state->port);
  438. pm_runtime_mark_last_busy(up->dev);
  439. pm_runtime_put_autosuspend(up->dev);
  440. up->port_activity = jiffies;
  441. return ret;
  442. }
  443. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  444. {
  445. struct uart_omap_port *up = to_uart_omap_port(port);
  446. unsigned long flags = 0;
  447. unsigned int ret = 0;
  448. pm_runtime_get_sync(up->dev);
  449. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  450. spin_lock_irqsave(&up->port.lock, flags);
  451. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  452. spin_unlock_irqrestore(&up->port.lock, flags);
  453. pm_runtime_mark_last_busy(up->dev);
  454. pm_runtime_put_autosuspend(up->dev);
  455. return ret;
  456. }
  457. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  458. {
  459. struct uart_omap_port *up = to_uart_omap_port(port);
  460. unsigned int status;
  461. unsigned int ret = 0;
  462. pm_runtime_get_sync(up->dev);
  463. status = check_modem_status(up);
  464. pm_runtime_mark_last_busy(up->dev);
  465. pm_runtime_put_autosuspend(up->dev);
  466. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  467. if (status & UART_MSR_DCD)
  468. ret |= TIOCM_CAR;
  469. if (status & UART_MSR_RI)
  470. ret |= TIOCM_RNG;
  471. if (status & UART_MSR_DSR)
  472. ret |= TIOCM_DSR;
  473. if (status & UART_MSR_CTS)
  474. ret |= TIOCM_CTS;
  475. return ret;
  476. }
  477. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  478. {
  479. struct uart_omap_port *up = to_uart_omap_port(port);
  480. unsigned char mcr = 0, old_mcr;
  481. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  482. if (mctrl & TIOCM_RTS)
  483. mcr |= UART_MCR_RTS;
  484. if (mctrl & TIOCM_DTR)
  485. mcr |= UART_MCR_DTR;
  486. if (mctrl & TIOCM_OUT1)
  487. mcr |= UART_MCR_OUT1;
  488. if (mctrl & TIOCM_OUT2)
  489. mcr |= UART_MCR_OUT2;
  490. if (mctrl & TIOCM_LOOP)
  491. mcr |= UART_MCR_LOOP;
  492. pm_runtime_get_sync(up->dev);
  493. old_mcr = serial_in(up, UART_MCR);
  494. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  495. UART_MCR_DTR | UART_MCR_RTS);
  496. up->mcr = old_mcr | mcr;
  497. serial_out(up, UART_MCR, up->mcr);
  498. pm_runtime_mark_last_busy(up->dev);
  499. pm_runtime_put_autosuspend(up->dev);
  500. if (gpio_is_valid(up->DTR_gpio) &&
  501. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  502. up->DTR_active = !up->DTR_active;
  503. if (gpio_cansleep(up->DTR_gpio))
  504. schedule_work(&up->qos_work);
  505. else
  506. gpio_set_value(up->DTR_gpio,
  507. up->DTR_active != up->DTR_inverted);
  508. }
  509. }
  510. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  511. {
  512. struct uart_omap_port *up = to_uart_omap_port(port);
  513. unsigned long flags = 0;
  514. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  515. pm_runtime_get_sync(up->dev);
  516. spin_lock_irqsave(&up->port.lock, flags);
  517. if (break_state == -1)
  518. up->lcr |= UART_LCR_SBC;
  519. else
  520. up->lcr &= ~UART_LCR_SBC;
  521. serial_out(up, UART_LCR, up->lcr);
  522. spin_unlock_irqrestore(&up->port.lock, flags);
  523. pm_runtime_mark_last_busy(up->dev);
  524. pm_runtime_put_autosuspend(up->dev);
  525. }
  526. static int serial_omap_startup(struct uart_port *port)
  527. {
  528. struct uart_omap_port *up = to_uart_omap_port(port);
  529. unsigned long flags = 0;
  530. int retval;
  531. /*
  532. * Allocate the IRQ
  533. */
  534. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  535. up->name, up);
  536. if (retval)
  537. return retval;
  538. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  539. pm_runtime_get_sync(up->dev);
  540. /*
  541. * Clear the FIFO buffers and disable them.
  542. * (they will be reenabled in set_termios())
  543. */
  544. serial_omap_clear_fifos(up);
  545. /* For Hardware flow control */
  546. serial_out(up, UART_MCR, UART_MCR_RTS);
  547. /*
  548. * Clear the interrupt registers.
  549. */
  550. (void) serial_in(up, UART_LSR);
  551. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  552. (void) serial_in(up, UART_RX);
  553. (void) serial_in(up, UART_IIR);
  554. (void) serial_in(up, UART_MSR);
  555. /*
  556. * Now, initialize the UART
  557. */
  558. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  559. spin_lock_irqsave(&up->port.lock, flags);
  560. /*
  561. * Most PC uarts need OUT2 raised to enable interrupts.
  562. */
  563. up->port.mctrl |= TIOCM_OUT2;
  564. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  565. spin_unlock_irqrestore(&up->port.lock, flags);
  566. up->msr_saved_flags = 0;
  567. /*
  568. * Finally, enable interrupts. Note: Modem status interrupts
  569. * are set via set_termios(), which will be occurring imminently
  570. * anyway, so we don't enable them here.
  571. */
  572. up->ier = UART_IER_RLSI | UART_IER_RDI;
  573. serial_out(up, UART_IER, up->ier);
  574. /* Enable module level wake up */
  575. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  576. pm_runtime_mark_last_busy(up->dev);
  577. pm_runtime_put_autosuspend(up->dev);
  578. up->port_activity = jiffies;
  579. return 0;
  580. }
  581. static void serial_omap_shutdown(struct uart_port *port)
  582. {
  583. struct uart_omap_port *up = to_uart_omap_port(port);
  584. unsigned long flags = 0;
  585. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  586. pm_runtime_get_sync(up->dev);
  587. /*
  588. * Disable interrupts from this port
  589. */
  590. up->ier = 0;
  591. serial_out(up, UART_IER, 0);
  592. spin_lock_irqsave(&up->port.lock, flags);
  593. up->port.mctrl &= ~TIOCM_OUT2;
  594. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  595. spin_unlock_irqrestore(&up->port.lock, flags);
  596. /*
  597. * Disable break condition and FIFOs
  598. */
  599. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  600. serial_omap_clear_fifos(up);
  601. /*
  602. * Read data port to reset things, and then free the irq
  603. */
  604. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  605. (void) serial_in(up, UART_RX);
  606. pm_runtime_mark_last_busy(up->dev);
  607. pm_runtime_put_autosuspend(up->dev);
  608. free_irq(up->port.irq, up);
  609. }
  610. static void serial_omap_uart_qos_work(struct work_struct *work)
  611. {
  612. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  613. qos_work);
  614. pm_qos_update_request(&up->pm_qos_request, up->latency);
  615. if (gpio_is_valid(up->DTR_gpio))
  616. gpio_set_value_cansleep(up->DTR_gpio,
  617. up->DTR_active != up->DTR_inverted);
  618. }
  619. static void
  620. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  621. struct ktermios *old)
  622. {
  623. struct uart_omap_port *up = to_uart_omap_port(port);
  624. unsigned char cval = 0;
  625. unsigned long flags = 0;
  626. unsigned int baud, quot;
  627. switch (termios->c_cflag & CSIZE) {
  628. case CS5:
  629. cval = UART_LCR_WLEN5;
  630. break;
  631. case CS6:
  632. cval = UART_LCR_WLEN6;
  633. break;
  634. case CS7:
  635. cval = UART_LCR_WLEN7;
  636. break;
  637. default:
  638. case CS8:
  639. cval = UART_LCR_WLEN8;
  640. break;
  641. }
  642. if (termios->c_cflag & CSTOPB)
  643. cval |= UART_LCR_STOP;
  644. if (termios->c_cflag & PARENB)
  645. cval |= UART_LCR_PARITY;
  646. if (!(termios->c_cflag & PARODD))
  647. cval |= UART_LCR_EPAR;
  648. if (termios->c_cflag & CMSPAR)
  649. cval |= UART_LCR_SPAR;
  650. /*
  651. * Ask the core to calculate the divisor for us.
  652. */
  653. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  654. quot = serial_omap_get_divisor(port, baud);
  655. /* calculate wakeup latency constraint */
  656. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  657. up->latency = up->calc_latency;
  658. schedule_work(&up->qos_work);
  659. up->dll = quot & 0xff;
  660. up->dlh = quot >> 8;
  661. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  662. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  663. UART_FCR_ENABLE_FIFO;
  664. /*
  665. * Ok, we're now changing the port state. Do it with
  666. * interrupts disabled.
  667. */
  668. pm_runtime_get_sync(up->dev);
  669. spin_lock_irqsave(&up->port.lock, flags);
  670. /*
  671. * Update the per-port timeout.
  672. */
  673. uart_update_timeout(port, termios->c_cflag, baud);
  674. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  675. if (termios->c_iflag & INPCK)
  676. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  677. if (termios->c_iflag & (BRKINT | PARMRK))
  678. up->port.read_status_mask |= UART_LSR_BI;
  679. /*
  680. * Characters to ignore
  681. */
  682. up->port.ignore_status_mask = 0;
  683. if (termios->c_iflag & IGNPAR)
  684. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  685. if (termios->c_iflag & IGNBRK) {
  686. up->port.ignore_status_mask |= UART_LSR_BI;
  687. /*
  688. * If we're ignoring parity and break indicators,
  689. * ignore overruns too (for real raw support).
  690. */
  691. if (termios->c_iflag & IGNPAR)
  692. up->port.ignore_status_mask |= UART_LSR_OE;
  693. }
  694. /*
  695. * ignore all characters if CREAD is not set
  696. */
  697. if ((termios->c_cflag & CREAD) == 0)
  698. up->port.ignore_status_mask |= UART_LSR_DR;
  699. /*
  700. * Modem status interrupts
  701. */
  702. up->ier &= ~UART_IER_MSI;
  703. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  704. up->ier |= UART_IER_MSI;
  705. serial_out(up, UART_IER, up->ier);
  706. serial_out(up, UART_LCR, cval); /* reset DLAB */
  707. up->lcr = cval;
  708. up->scr = 0;
  709. /* FIFOs and DMA Settings */
  710. /* FCR can be changed only when the
  711. * baud clock is not running
  712. * DLL_REG and DLH_REG set to 0.
  713. */
  714. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  715. serial_out(up, UART_DLL, 0);
  716. serial_out(up, UART_DLM, 0);
  717. serial_out(up, UART_LCR, 0);
  718. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  719. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  720. up->efr &= ~UART_EFR_SCD;
  721. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  722. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  723. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  724. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  725. /* FIFO ENABLE, DMA MODE */
  726. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  727. /*
  728. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  729. * sets Enables the granularity of 1 for TRIGGER RX
  730. * level. Along with setting RX FIFO trigger level
  731. * to 1 (as noted below, 16 characters) and TLR[3:0]
  732. * to zero this will result RX FIFO threshold level
  733. * to 1 character, instead of 16 as noted in comment
  734. * below.
  735. */
  736. /* Set receive FIFO threshold to 16 characters and
  737. * transmit FIFO threshold to 16 spaces
  738. */
  739. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  740. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  741. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  742. UART_FCR_ENABLE_FIFO;
  743. serial_out(up, UART_FCR, up->fcr);
  744. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  745. serial_out(up, UART_OMAP_SCR, up->scr);
  746. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  747. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  748. serial_out(up, UART_MCR, up->mcr);
  749. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  750. serial_out(up, UART_EFR, up->efr);
  751. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  752. /* Protocol, Baud Rate, and Interrupt Settings */
  753. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  754. serial_omap_mdr1_errataset(up, up->mdr1);
  755. else
  756. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  757. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  758. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  759. serial_out(up, UART_LCR, 0);
  760. serial_out(up, UART_IER, 0);
  761. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  762. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  763. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  764. serial_out(up, UART_LCR, 0);
  765. serial_out(up, UART_IER, up->ier);
  766. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  767. serial_out(up, UART_EFR, up->efr);
  768. serial_out(up, UART_LCR, cval);
  769. if (!serial_omap_baud_is_mode16(port, baud))
  770. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  771. else
  772. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  773. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  774. serial_omap_mdr1_errataset(up, up->mdr1);
  775. else
  776. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  777. /* Configure flow control */
  778. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  779. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  780. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  781. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  782. /* Enable access to TCR/TLR */
  783. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  784. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  785. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  786. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  787. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  788. /* Enable AUTORTS and AUTOCTS */
  789. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  790. /* Ensure MCR RTS is asserted */
  791. up->mcr |= UART_MCR_RTS;
  792. } else {
  793. /* Disable AUTORTS and AUTOCTS */
  794. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  795. }
  796. if (up->port.flags & UPF_SOFT_FLOW) {
  797. /* clear SW control mode bits */
  798. up->efr &= OMAP_UART_SW_CLR;
  799. /*
  800. * IXON Flag:
  801. * Enable XON/XOFF flow control on input.
  802. * Receiver compares XON1, XOFF1.
  803. */
  804. if (termios->c_iflag & IXON)
  805. up->efr |= OMAP_UART_SW_RX;
  806. /*
  807. * IXOFF Flag:
  808. * Enable XON/XOFF flow control on output.
  809. * Transmit XON1, XOFF1
  810. */
  811. if (termios->c_iflag & IXOFF)
  812. up->efr |= OMAP_UART_SW_TX;
  813. /*
  814. * IXANY Flag:
  815. * Enable any character to restart output.
  816. * Operation resumes after receiving any
  817. * character after recognition of the XOFF character
  818. */
  819. if (termios->c_iflag & IXANY)
  820. up->mcr |= UART_MCR_XONANY;
  821. else
  822. up->mcr &= ~UART_MCR_XONANY;
  823. }
  824. serial_out(up, UART_MCR, up->mcr);
  825. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  826. serial_out(up, UART_EFR, up->efr);
  827. serial_out(up, UART_LCR, up->lcr);
  828. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  829. spin_unlock_irqrestore(&up->port.lock, flags);
  830. pm_runtime_mark_last_busy(up->dev);
  831. pm_runtime_put_autosuspend(up->dev);
  832. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  833. }
  834. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  835. {
  836. struct uart_omap_port *up = to_uart_omap_port(port);
  837. serial_omap_enable_wakeup(up, state);
  838. return 0;
  839. }
  840. static void
  841. serial_omap_pm(struct uart_port *port, unsigned int state,
  842. unsigned int oldstate)
  843. {
  844. struct uart_omap_port *up = to_uart_omap_port(port);
  845. unsigned char efr;
  846. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  847. pm_runtime_get_sync(up->dev);
  848. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  849. efr = serial_in(up, UART_EFR);
  850. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  851. serial_out(up, UART_LCR, 0);
  852. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  853. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  854. serial_out(up, UART_EFR, efr);
  855. serial_out(up, UART_LCR, 0);
  856. if (!device_may_wakeup(up->dev)) {
  857. if (!state)
  858. pm_runtime_forbid(up->dev);
  859. else
  860. pm_runtime_allow(up->dev);
  861. }
  862. pm_runtime_mark_last_busy(up->dev);
  863. pm_runtime_put_autosuspend(up->dev);
  864. }
  865. static void serial_omap_release_port(struct uart_port *port)
  866. {
  867. dev_dbg(port->dev, "serial_omap_release_port+\n");
  868. }
  869. static int serial_omap_request_port(struct uart_port *port)
  870. {
  871. dev_dbg(port->dev, "serial_omap_request_port+\n");
  872. return 0;
  873. }
  874. static void serial_omap_config_port(struct uart_port *port, int flags)
  875. {
  876. struct uart_omap_port *up = to_uart_omap_port(port);
  877. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  878. up->port.line);
  879. up->port.type = PORT_OMAP;
  880. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  881. }
  882. static int
  883. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  884. {
  885. /* we don't want the core code to modify any port params */
  886. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  887. return -EINVAL;
  888. }
  889. static const char *
  890. serial_omap_type(struct uart_port *port)
  891. {
  892. struct uart_omap_port *up = to_uart_omap_port(port);
  893. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  894. return up->name;
  895. }
  896. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  897. static inline void wait_for_xmitr(struct uart_omap_port *up)
  898. {
  899. unsigned int status, tmout = 10000;
  900. /* Wait up to 10ms for the character(s) to be sent. */
  901. do {
  902. status = serial_in(up, UART_LSR);
  903. if (status & UART_LSR_BI)
  904. up->lsr_break_flag = UART_LSR_BI;
  905. if (--tmout == 0)
  906. break;
  907. udelay(1);
  908. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  909. /* Wait up to 1s for flow control if necessary */
  910. if (up->port.flags & UPF_CONS_FLOW) {
  911. tmout = 1000000;
  912. for (tmout = 1000000; tmout; tmout--) {
  913. unsigned int msr = serial_in(up, UART_MSR);
  914. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  915. if (msr & UART_MSR_CTS)
  916. break;
  917. udelay(1);
  918. }
  919. }
  920. }
  921. #ifdef CONFIG_CONSOLE_POLL
  922. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  923. {
  924. struct uart_omap_port *up = to_uart_omap_port(port);
  925. pm_runtime_get_sync(up->dev);
  926. wait_for_xmitr(up);
  927. serial_out(up, UART_TX, ch);
  928. pm_runtime_mark_last_busy(up->dev);
  929. pm_runtime_put_autosuspend(up->dev);
  930. }
  931. static int serial_omap_poll_get_char(struct uart_port *port)
  932. {
  933. struct uart_omap_port *up = to_uart_omap_port(port);
  934. unsigned int status;
  935. pm_runtime_get_sync(up->dev);
  936. status = serial_in(up, UART_LSR);
  937. if (!(status & UART_LSR_DR)) {
  938. status = NO_POLL_CHAR;
  939. goto out;
  940. }
  941. status = serial_in(up, UART_RX);
  942. out:
  943. pm_runtime_mark_last_busy(up->dev);
  944. pm_runtime_put_autosuspend(up->dev);
  945. return status;
  946. }
  947. #endif /* CONFIG_CONSOLE_POLL */
  948. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  949. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  950. static struct uart_driver serial_omap_reg;
  951. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  952. {
  953. struct uart_omap_port *up = to_uart_omap_port(port);
  954. wait_for_xmitr(up);
  955. serial_out(up, UART_TX, ch);
  956. }
  957. static void
  958. serial_omap_console_write(struct console *co, const char *s,
  959. unsigned int count)
  960. {
  961. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  962. unsigned long flags;
  963. unsigned int ier;
  964. int locked = 1;
  965. pm_runtime_get_sync(up->dev);
  966. local_irq_save(flags);
  967. if (up->port.sysrq)
  968. locked = 0;
  969. else if (oops_in_progress)
  970. locked = spin_trylock(&up->port.lock);
  971. else
  972. spin_lock(&up->port.lock);
  973. /*
  974. * First save the IER then disable the interrupts
  975. */
  976. ier = serial_in(up, UART_IER);
  977. serial_out(up, UART_IER, 0);
  978. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  979. /*
  980. * Finally, wait for transmitter to become empty
  981. * and restore the IER
  982. */
  983. wait_for_xmitr(up);
  984. serial_out(up, UART_IER, ier);
  985. /*
  986. * The receive handling will happen properly because the
  987. * receive ready bit will still be set; it is not cleared
  988. * on read. However, modem control will not, we must
  989. * call it if we have saved something in the saved flags
  990. * while processing with interrupts off.
  991. */
  992. if (up->msr_saved_flags)
  993. check_modem_status(up);
  994. pm_runtime_mark_last_busy(up->dev);
  995. pm_runtime_put_autosuspend(up->dev);
  996. if (locked)
  997. spin_unlock(&up->port.lock);
  998. local_irq_restore(flags);
  999. }
  1000. static int __init
  1001. serial_omap_console_setup(struct console *co, char *options)
  1002. {
  1003. struct uart_omap_port *up;
  1004. int baud = 115200;
  1005. int bits = 8;
  1006. int parity = 'n';
  1007. int flow = 'n';
  1008. if (serial_omap_console_ports[co->index] == NULL)
  1009. return -ENODEV;
  1010. up = serial_omap_console_ports[co->index];
  1011. if (options)
  1012. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1013. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1014. }
  1015. static struct console serial_omap_console = {
  1016. .name = OMAP_SERIAL_NAME,
  1017. .write = serial_omap_console_write,
  1018. .device = uart_console_device,
  1019. .setup = serial_omap_console_setup,
  1020. .flags = CON_PRINTBUFFER,
  1021. .index = -1,
  1022. .data = &serial_omap_reg,
  1023. };
  1024. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1025. {
  1026. serial_omap_console_ports[up->port.line] = up;
  1027. }
  1028. #define OMAP_CONSOLE (&serial_omap_console)
  1029. #else
  1030. #define OMAP_CONSOLE NULL
  1031. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1032. {}
  1033. #endif
  1034. static struct uart_ops serial_omap_pops = {
  1035. .tx_empty = serial_omap_tx_empty,
  1036. .set_mctrl = serial_omap_set_mctrl,
  1037. .get_mctrl = serial_omap_get_mctrl,
  1038. .stop_tx = serial_omap_stop_tx,
  1039. .start_tx = serial_omap_start_tx,
  1040. .throttle = serial_omap_throttle,
  1041. .unthrottle = serial_omap_unthrottle,
  1042. .stop_rx = serial_omap_stop_rx,
  1043. .enable_ms = serial_omap_enable_ms,
  1044. .break_ctl = serial_omap_break_ctl,
  1045. .startup = serial_omap_startup,
  1046. .shutdown = serial_omap_shutdown,
  1047. .set_termios = serial_omap_set_termios,
  1048. .pm = serial_omap_pm,
  1049. .set_wake = serial_omap_set_wake,
  1050. .type = serial_omap_type,
  1051. .release_port = serial_omap_release_port,
  1052. .request_port = serial_omap_request_port,
  1053. .config_port = serial_omap_config_port,
  1054. .verify_port = serial_omap_verify_port,
  1055. #ifdef CONFIG_CONSOLE_POLL
  1056. .poll_put_char = serial_omap_poll_put_char,
  1057. .poll_get_char = serial_omap_poll_get_char,
  1058. #endif
  1059. };
  1060. static struct uart_driver serial_omap_reg = {
  1061. .owner = THIS_MODULE,
  1062. .driver_name = "OMAP-SERIAL",
  1063. .dev_name = OMAP_SERIAL_NAME,
  1064. .nr = OMAP_MAX_HSUART_PORTS,
  1065. .cons = OMAP_CONSOLE,
  1066. };
  1067. #ifdef CONFIG_PM_SLEEP
  1068. static int serial_omap_prepare(struct device *dev)
  1069. {
  1070. struct uart_omap_port *up = dev_get_drvdata(dev);
  1071. up->is_suspending = true;
  1072. return 0;
  1073. }
  1074. static void serial_omap_complete(struct device *dev)
  1075. {
  1076. struct uart_omap_port *up = dev_get_drvdata(dev);
  1077. up->is_suspending = false;
  1078. }
  1079. static int serial_omap_suspend(struct device *dev)
  1080. {
  1081. struct uart_omap_port *up = dev_get_drvdata(dev);
  1082. uart_suspend_port(&serial_omap_reg, &up->port);
  1083. flush_work(&up->qos_work);
  1084. return 0;
  1085. }
  1086. static int serial_omap_resume(struct device *dev)
  1087. {
  1088. struct uart_omap_port *up = dev_get_drvdata(dev);
  1089. uart_resume_port(&serial_omap_reg, &up->port);
  1090. return 0;
  1091. }
  1092. #else
  1093. #define serial_omap_prepare NULL
  1094. #define serial_omap_complete NULL
  1095. #endif /* CONFIG_PM_SLEEP */
  1096. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1097. {
  1098. u32 mvr, scheme;
  1099. u16 revision, major, minor;
  1100. mvr = serial_in(up, UART_OMAP_MVER);
  1101. /* Check revision register scheme */
  1102. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1103. switch (scheme) {
  1104. case 0: /* Legacy Scheme: OMAP2/3 */
  1105. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1106. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1107. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1108. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1109. break;
  1110. case 1:
  1111. /* New Scheme: OMAP4+ */
  1112. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1113. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1114. OMAP_UART_MVR_MAJ_SHIFT;
  1115. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1116. break;
  1117. default:
  1118. dev_warn(up->dev,
  1119. "Unknown %s revision, defaulting to highest\n",
  1120. up->name);
  1121. /* highest possible revision */
  1122. major = 0xff;
  1123. minor = 0xff;
  1124. }
  1125. /* normalize revision for the driver */
  1126. revision = UART_BUILD_REVISION(major, minor);
  1127. switch (revision) {
  1128. case OMAP_UART_REV_46:
  1129. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1130. UART_ERRATA_i291_DMA_FORCEIDLE);
  1131. break;
  1132. case OMAP_UART_REV_52:
  1133. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1134. UART_ERRATA_i291_DMA_FORCEIDLE);
  1135. break;
  1136. case OMAP_UART_REV_63:
  1137. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1138. break;
  1139. default:
  1140. break;
  1141. }
  1142. }
  1143. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1144. {
  1145. struct omap_uart_port_info *omap_up_info;
  1146. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1147. if (!omap_up_info)
  1148. return NULL; /* out of memory */
  1149. of_property_read_u32(dev->of_node, "clock-frequency",
  1150. &omap_up_info->uartclk);
  1151. return omap_up_info;
  1152. }
  1153. static int serial_omap_probe(struct platform_device *pdev)
  1154. {
  1155. struct uart_omap_port *up;
  1156. struct resource *mem, *irq;
  1157. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1158. int ret;
  1159. if (pdev->dev.of_node)
  1160. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1161. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1162. if (!mem) {
  1163. dev_err(&pdev->dev, "no mem resource?\n");
  1164. return -ENODEV;
  1165. }
  1166. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1167. if (!irq) {
  1168. dev_err(&pdev->dev, "no irq resource?\n");
  1169. return -ENODEV;
  1170. }
  1171. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1172. pdev->dev.driver->name)) {
  1173. dev_err(&pdev->dev, "memory region already claimed\n");
  1174. return -EBUSY;
  1175. }
  1176. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1177. omap_up_info->DTR_present) {
  1178. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1179. if (ret < 0)
  1180. return ret;
  1181. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1182. omap_up_info->DTR_inverted);
  1183. if (ret < 0)
  1184. return ret;
  1185. }
  1186. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1187. if (!up)
  1188. return -ENOMEM;
  1189. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1190. omap_up_info->DTR_present) {
  1191. up->DTR_gpio = omap_up_info->DTR_gpio;
  1192. up->DTR_inverted = omap_up_info->DTR_inverted;
  1193. } else
  1194. up->DTR_gpio = -EINVAL;
  1195. up->DTR_active = 0;
  1196. up->dev = &pdev->dev;
  1197. up->port.dev = &pdev->dev;
  1198. up->port.type = PORT_OMAP;
  1199. up->port.iotype = UPIO_MEM;
  1200. up->port.irq = irq->start;
  1201. up->port.regshift = 2;
  1202. up->port.fifosize = 64;
  1203. up->port.ops = &serial_omap_pops;
  1204. if (pdev->dev.of_node)
  1205. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1206. else
  1207. up->port.line = pdev->id;
  1208. if (up->port.line < 0) {
  1209. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1210. up->port.line);
  1211. ret = -ENODEV;
  1212. goto err_port_line;
  1213. }
  1214. sprintf(up->name, "OMAP UART%d", up->port.line);
  1215. up->port.mapbase = mem->start;
  1216. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1217. resource_size(mem));
  1218. if (!up->port.membase) {
  1219. dev_err(&pdev->dev, "can't ioremap UART\n");
  1220. ret = -ENOMEM;
  1221. goto err_ioremap;
  1222. }
  1223. up->port.flags = omap_up_info->flags;
  1224. up->port.uartclk = omap_up_info->uartclk;
  1225. if (!up->port.uartclk) {
  1226. up->port.uartclk = DEFAULT_CLK_SPEED;
  1227. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1228. "%d\n", DEFAULT_CLK_SPEED);
  1229. }
  1230. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1231. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1232. pm_qos_add_request(&up->pm_qos_request,
  1233. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1234. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1235. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1236. platform_set_drvdata(pdev, up);
  1237. pm_runtime_enable(&pdev->dev);
  1238. if (omap_up_info->autosuspend_timeout == 0)
  1239. omap_up_info->autosuspend_timeout = -1;
  1240. device_init_wakeup(up->dev, true);
  1241. pm_runtime_use_autosuspend(&pdev->dev);
  1242. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1243. omap_up_info->autosuspend_timeout);
  1244. pm_runtime_irq_safe(&pdev->dev);
  1245. pm_runtime_get_sync(&pdev->dev);
  1246. omap_serial_fill_features_erratas(up);
  1247. ui[up->port.line] = up;
  1248. serial_omap_add_console_port(up);
  1249. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1250. if (ret != 0)
  1251. goto err_add_port;
  1252. pm_runtime_mark_last_busy(up->dev);
  1253. pm_runtime_put_autosuspend(up->dev);
  1254. return 0;
  1255. err_add_port:
  1256. pm_runtime_put(&pdev->dev);
  1257. pm_runtime_disable(&pdev->dev);
  1258. err_ioremap:
  1259. err_port_line:
  1260. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1261. pdev->id, __func__, ret);
  1262. return ret;
  1263. }
  1264. static int serial_omap_remove(struct platform_device *dev)
  1265. {
  1266. struct uart_omap_port *up = platform_get_drvdata(dev);
  1267. pm_runtime_put_sync(up->dev);
  1268. pm_runtime_disable(up->dev);
  1269. uart_remove_one_port(&serial_omap_reg, &up->port);
  1270. pm_qos_remove_request(&up->pm_qos_request);
  1271. return 0;
  1272. }
  1273. /*
  1274. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1275. * The access to uart register after MDR1 Access
  1276. * causes UART to corrupt data.
  1277. *
  1278. * Need a delay =
  1279. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1280. * give 10 times as much
  1281. */
  1282. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1283. {
  1284. u8 timeout = 255;
  1285. serial_out(up, UART_OMAP_MDR1, mdr1);
  1286. udelay(2);
  1287. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1288. UART_FCR_CLEAR_RCVR);
  1289. /*
  1290. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1291. * TX_FIFO_E bit is 1.
  1292. */
  1293. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1294. (UART_LSR_THRE | UART_LSR_DR))) {
  1295. timeout--;
  1296. if (!timeout) {
  1297. /* Should *never* happen. we warn and carry on */
  1298. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1299. serial_in(up, UART_LSR));
  1300. break;
  1301. }
  1302. udelay(1);
  1303. }
  1304. }
  1305. #ifdef CONFIG_PM_RUNTIME
  1306. static void serial_omap_restore_context(struct uart_omap_port *up)
  1307. {
  1308. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1309. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1310. else
  1311. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1312. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1313. serial_out(up, UART_EFR, UART_EFR_ECB);
  1314. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1315. serial_out(up, UART_IER, 0x0);
  1316. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1317. serial_out(up, UART_DLL, up->dll);
  1318. serial_out(up, UART_DLM, up->dlh);
  1319. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1320. serial_out(up, UART_IER, up->ier);
  1321. serial_out(up, UART_FCR, up->fcr);
  1322. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1323. serial_out(up, UART_MCR, up->mcr);
  1324. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1325. serial_out(up, UART_OMAP_SCR, up->scr);
  1326. serial_out(up, UART_EFR, up->efr);
  1327. serial_out(up, UART_LCR, up->lcr);
  1328. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1329. serial_omap_mdr1_errataset(up, up->mdr1);
  1330. else
  1331. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1332. }
  1333. static int serial_omap_runtime_suspend(struct device *dev)
  1334. {
  1335. struct uart_omap_port *up = dev_get_drvdata(dev);
  1336. if (!up)
  1337. return -EINVAL;
  1338. /*
  1339. * When using 'no_console_suspend', the console UART must not be
  1340. * suspended. Since driver suspend is managed by runtime suspend,
  1341. * preventing runtime suspend (by returning error) will keep device
  1342. * active during suspend.
  1343. */
  1344. if (up->is_suspending && !console_suspend_enabled &&
  1345. uart_console(&up->port))
  1346. return -EBUSY;
  1347. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1348. if (device_may_wakeup(dev)) {
  1349. if (!up->wakeups_enabled) {
  1350. serial_omap_enable_wakeup(up, true);
  1351. up->wakeups_enabled = true;
  1352. }
  1353. } else {
  1354. if (up->wakeups_enabled) {
  1355. serial_omap_enable_wakeup(up, false);
  1356. up->wakeups_enabled = false;
  1357. }
  1358. }
  1359. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1360. schedule_work(&up->qos_work);
  1361. return 0;
  1362. }
  1363. static int serial_omap_runtime_resume(struct device *dev)
  1364. {
  1365. struct uart_omap_port *up = dev_get_drvdata(dev);
  1366. int loss_cnt = serial_omap_get_context_loss_count(up);
  1367. if (loss_cnt < 0) {
  1368. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1369. loss_cnt);
  1370. serial_omap_restore_context(up);
  1371. } else if (up->context_loss_cnt != loss_cnt) {
  1372. serial_omap_restore_context(up);
  1373. }
  1374. up->latency = up->calc_latency;
  1375. schedule_work(&up->qos_work);
  1376. return 0;
  1377. }
  1378. #endif
  1379. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1380. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1381. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1382. serial_omap_runtime_resume, NULL)
  1383. .prepare = serial_omap_prepare,
  1384. .complete = serial_omap_complete,
  1385. };
  1386. #if defined(CONFIG_OF)
  1387. static const struct of_device_id omap_serial_of_match[] = {
  1388. { .compatible = "ti,omap2-uart" },
  1389. { .compatible = "ti,omap3-uart" },
  1390. { .compatible = "ti,omap4-uart" },
  1391. {},
  1392. };
  1393. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1394. #endif
  1395. static struct platform_driver serial_omap_driver = {
  1396. .probe = serial_omap_probe,
  1397. .remove = serial_omap_remove,
  1398. .driver = {
  1399. .name = DRIVER_NAME,
  1400. .pm = &serial_omap_dev_pm_ops,
  1401. .of_match_table = of_match_ptr(omap_serial_of_match),
  1402. },
  1403. };
  1404. static int __init serial_omap_init(void)
  1405. {
  1406. int ret;
  1407. ret = uart_register_driver(&serial_omap_reg);
  1408. if (ret != 0)
  1409. return ret;
  1410. ret = platform_driver_register(&serial_omap_driver);
  1411. if (ret != 0)
  1412. uart_unregister_driver(&serial_omap_reg);
  1413. return ret;
  1414. }
  1415. static void __exit serial_omap_exit(void)
  1416. {
  1417. platform_driver_unregister(&serial_omap_driver);
  1418. uart_unregister_driver(&serial_omap_reg);
  1419. }
  1420. module_init(serial_omap_init);
  1421. module_exit(serial_omap_exit);
  1422. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1423. MODULE_LICENSE("GPL");
  1424. MODULE_AUTHOR("Texas Instruments Inc");