intel_sprite.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static void
  40. vlv_update_plane(struct drm_plane *dplane, struct drm_framebuffer *fb,
  41. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  42. unsigned int crtc_w, unsigned int crtc_h,
  43. uint32_t x, uint32_t y,
  44. uint32_t src_w, uint32_t src_h)
  45. {
  46. struct drm_device *dev = dplane->dev;
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. struct intel_plane *intel_plane = to_intel_plane(dplane);
  49. int pipe = intel_plane->pipe;
  50. int plane = intel_plane->plane;
  51. u32 sprctl;
  52. unsigned long sprsurf_offset, linear_offset;
  53. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  54. sprctl = I915_READ(SPCNTR(pipe, plane));
  55. /* Mask out pixel format bits in case we change it */
  56. sprctl &= ~SP_PIXFORMAT_MASK;
  57. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  58. sprctl &= ~SP_TILED;
  59. switch (fb->pixel_format) {
  60. case DRM_FORMAT_YUYV:
  61. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  62. break;
  63. case DRM_FORMAT_YVYU:
  64. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  65. break;
  66. case DRM_FORMAT_UYVY:
  67. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  68. break;
  69. case DRM_FORMAT_VYUY:
  70. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  71. break;
  72. case DRM_FORMAT_RGB565:
  73. sprctl |= SP_FORMAT_BGR565;
  74. break;
  75. case DRM_FORMAT_XRGB8888:
  76. sprctl |= SP_FORMAT_BGRX8888;
  77. break;
  78. case DRM_FORMAT_ARGB8888:
  79. sprctl |= SP_FORMAT_BGRA8888;
  80. break;
  81. case DRM_FORMAT_XBGR2101010:
  82. sprctl |= SP_FORMAT_RGBX1010102;
  83. break;
  84. case DRM_FORMAT_ABGR2101010:
  85. sprctl |= SP_FORMAT_RGBA1010102;
  86. break;
  87. case DRM_FORMAT_XBGR8888:
  88. sprctl |= SP_FORMAT_RGBX8888;
  89. break;
  90. case DRM_FORMAT_ABGR8888:
  91. sprctl |= SP_FORMAT_RGBA8888;
  92. break;
  93. default:
  94. /*
  95. * If we get here one of the upper layers failed to filter
  96. * out the unsupported plane formats
  97. */
  98. BUG();
  99. break;
  100. }
  101. if (obj->tiling_mode != I915_TILING_NONE)
  102. sprctl |= SP_TILED;
  103. sprctl |= SP_ENABLE;
  104. /* Sizes are 0 based */
  105. src_w--;
  106. src_h--;
  107. crtc_w--;
  108. crtc_h--;
  109. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  110. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  111. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  112. linear_offset = y * fb->pitches[0] + x * pixel_size;
  113. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  114. obj->tiling_mode,
  115. pixel_size,
  116. fb->pitches[0]);
  117. linear_offset -= sprsurf_offset;
  118. if (obj->tiling_mode != I915_TILING_NONE)
  119. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  120. else
  121. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  122. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  123. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  124. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), obj->gtt_offset +
  125. sprsurf_offset);
  126. POSTING_READ(SPSURF(pipe, plane));
  127. }
  128. static void
  129. vlv_disable_plane(struct drm_plane *dplane)
  130. {
  131. struct drm_device *dev = dplane->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct intel_plane *intel_plane = to_intel_plane(dplane);
  134. int pipe = intel_plane->pipe;
  135. int plane = intel_plane->plane;
  136. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  137. ~SP_ENABLE);
  138. /* Activate double buffered register update */
  139. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  140. POSTING_READ(SPSURF(pipe, plane));
  141. }
  142. static int
  143. vlv_update_colorkey(struct drm_plane *dplane,
  144. struct drm_intel_sprite_colorkey *key)
  145. {
  146. struct drm_device *dev = dplane->dev;
  147. struct drm_i915_private *dev_priv = dev->dev_private;
  148. struct intel_plane *intel_plane = to_intel_plane(dplane);
  149. int pipe = intel_plane->pipe;
  150. int plane = intel_plane->plane;
  151. u32 sprctl;
  152. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  153. return -EINVAL;
  154. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  155. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  156. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  157. sprctl = I915_READ(SPCNTR(pipe, plane));
  158. sprctl &= ~SP_SOURCE_KEY;
  159. if (key->flags & I915_SET_COLORKEY_SOURCE)
  160. sprctl |= SP_SOURCE_KEY;
  161. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  162. POSTING_READ(SPKEYMSK(pipe, plane));
  163. return 0;
  164. }
  165. static void
  166. vlv_get_colorkey(struct drm_plane *dplane,
  167. struct drm_intel_sprite_colorkey *key)
  168. {
  169. struct drm_device *dev = dplane->dev;
  170. struct drm_i915_private *dev_priv = dev->dev_private;
  171. struct intel_plane *intel_plane = to_intel_plane(dplane);
  172. int pipe = intel_plane->pipe;
  173. int plane = intel_plane->plane;
  174. u32 sprctl;
  175. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  176. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  177. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  178. sprctl = I915_READ(SPCNTR(pipe, plane));
  179. if (sprctl & SP_SOURCE_KEY)
  180. key->flags = I915_SET_COLORKEY_SOURCE;
  181. else
  182. key->flags = I915_SET_COLORKEY_NONE;
  183. }
  184. static void
  185. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  186. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  187. unsigned int crtc_w, unsigned int crtc_h,
  188. uint32_t x, uint32_t y,
  189. uint32_t src_w, uint32_t src_h)
  190. {
  191. struct drm_device *dev = plane->dev;
  192. struct drm_i915_private *dev_priv = dev->dev_private;
  193. struct intel_plane *intel_plane = to_intel_plane(plane);
  194. int pipe = intel_plane->pipe;
  195. u32 sprctl, sprscale = 0;
  196. unsigned long sprsurf_offset, linear_offset;
  197. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  198. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  199. sprctl = I915_READ(SPRCTL(pipe));
  200. /* Mask out pixel format bits in case we change it */
  201. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  202. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  203. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  204. sprctl &= ~SPRITE_TILED;
  205. switch (fb->pixel_format) {
  206. case DRM_FORMAT_XBGR8888:
  207. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  208. break;
  209. case DRM_FORMAT_XRGB8888:
  210. sprctl |= SPRITE_FORMAT_RGBX888;
  211. break;
  212. case DRM_FORMAT_YUYV:
  213. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  214. break;
  215. case DRM_FORMAT_YVYU:
  216. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  217. break;
  218. case DRM_FORMAT_UYVY:
  219. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  220. break;
  221. case DRM_FORMAT_VYUY:
  222. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  223. break;
  224. default:
  225. BUG();
  226. }
  227. if (obj->tiling_mode != I915_TILING_NONE)
  228. sprctl |= SPRITE_TILED;
  229. /* must disable */
  230. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  231. sprctl |= SPRITE_ENABLE;
  232. if (IS_HASWELL(dev))
  233. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  234. /* Sizes are 0 based */
  235. src_w--;
  236. src_h--;
  237. crtc_w--;
  238. crtc_h--;
  239. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  240. /*
  241. * IVB workaround: must disable low power watermarks for at least
  242. * one frame before enabling scaling. LP watermarks can be re-enabled
  243. * when scaling is disabled.
  244. */
  245. if (crtc_w != src_w || crtc_h != src_h) {
  246. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  247. if (!scaling_was_enabled) {
  248. intel_update_watermarks(dev);
  249. intel_wait_for_vblank(dev, pipe);
  250. }
  251. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  252. } else
  253. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  254. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  255. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  256. linear_offset = y * fb->pitches[0] + x * pixel_size;
  257. sprsurf_offset =
  258. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  259. pixel_size, fb->pitches[0]);
  260. linear_offset -= sprsurf_offset;
  261. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  262. * register */
  263. if (IS_HASWELL(dev))
  264. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  265. else if (obj->tiling_mode != I915_TILING_NONE)
  266. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  267. else
  268. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  269. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  270. if (intel_plane->can_scale)
  271. I915_WRITE(SPRSCALE(pipe), sprscale);
  272. I915_WRITE(SPRCTL(pipe), sprctl);
  273. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset + sprsurf_offset);
  274. POSTING_READ(SPRSURF(pipe));
  275. /* potentially re-enable LP watermarks */
  276. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  277. intel_update_watermarks(dev);
  278. }
  279. static void
  280. ivb_disable_plane(struct drm_plane *plane)
  281. {
  282. struct drm_device *dev = plane->dev;
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct intel_plane *intel_plane = to_intel_plane(plane);
  285. int pipe = intel_plane->pipe;
  286. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  287. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  288. /* Can't leave the scaler enabled... */
  289. if (intel_plane->can_scale)
  290. I915_WRITE(SPRSCALE(pipe), 0);
  291. /* Activate double buffered register update */
  292. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  293. POSTING_READ(SPRSURF(pipe));
  294. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  295. /* potentially re-enable LP watermarks */
  296. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  297. intel_update_watermarks(dev);
  298. }
  299. static int
  300. ivb_update_colorkey(struct drm_plane *plane,
  301. struct drm_intel_sprite_colorkey *key)
  302. {
  303. struct drm_device *dev = plane->dev;
  304. struct drm_i915_private *dev_priv = dev->dev_private;
  305. struct intel_plane *intel_plane;
  306. u32 sprctl;
  307. int ret = 0;
  308. intel_plane = to_intel_plane(plane);
  309. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  310. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  311. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  312. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  313. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  314. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  315. sprctl |= SPRITE_DEST_KEY;
  316. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  317. sprctl |= SPRITE_SOURCE_KEY;
  318. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  319. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  320. return ret;
  321. }
  322. static void
  323. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  324. {
  325. struct drm_device *dev = plane->dev;
  326. struct drm_i915_private *dev_priv = dev->dev_private;
  327. struct intel_plane *intel_plane;
  328. u32 sprctl;
  329. intel_plane = to_intel_plane(plane);
  330. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  331. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  332. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  333. key->flags = 0;
  334. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  335. if (sprctl & SPRITE_DEST_KEY)
  336. key->flags = I915_SET_COLORKEY_DESTINATION;
  337. else if (sprctl & SPRITE_SOURCE_KEY)
  338. key->flags = I915_SET_COLORKEY_SOURCE;
  339. else
  340. key->flags = I915_SET_COLORKEY_NONE;
  341. }
  342. static void
  343. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  344. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  345. unsigned int crtc_w, unsigned int crtc_h,
  346. uint32_t x, uint32_t y,
  347. uint32_t src_w, uint32_t src_h)
  348. {
  349. struct drm_device *dev = plane->dev;
  350. struct drm_i915_private *dev_priv = dev->dev_private;
  351. struct intel_plane *intel_plane = to_intel_plane(plane);
  352. int pipe = intel_plane->pipe;
  353. unsigned long dvssurf_offset, linear_offset;
  354. u32 dvscntr, dvsscale;
  355. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  356. dvscntr = I915_READ(DVSCNTR(pipe));
  357. /* Mask out pixel format bits in case we change it */
  358. dvscntr &= ~DVS_PIXFORMAT_MASK;
  359. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  360. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  361. dvscntr &= ~DVS_TILED;
  362. switch (fb->pixel_format) {
  363. case DRM_FORMAT_XBGR8888:
  364. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  365. break;
  366. case DRM_FORMAT_XRGB8888:
  367. dvscntr |= DVS_FORMAT_RGBX888;
  368. break;
  369. case DRM_FORMAT_YUYV:
  370. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  371. break;
  372. case DRM_FORMAT_YVYU:
  373. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  374. break;
  375. case DRM_FORMAT_UYVY:
  376. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  377. break;
  378. case DRM_FORMAT_VYUY:
  379. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  380. break;
  381. default:
  382. BUG();
  383. }
  384. if (obj->tiling_mode != I915_TILING_NONE)
  385. dvscntr |= DVS_TILED;
  386. if (IS_GEN6(dev))
  387. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  388. dvscntr |= DVS_ENABLE;
  389. /* Sizes are 0 based */
  390. src_w--;
  391. src_h--;
  392. crtc_w--;
  393. crtc_h--;
  394. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  395. dvsscale = 0;
  396. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  397. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  398. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  399. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  400. linear_offset = y * fb->pitches[0] + x * pixel_size;
  401. dvssurf_offset =
  402. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  403. pixel_size, fb->pitches[0]);
  404. linear_offset -= dvssurf_offset;
  405. if (obj->tiling_mode != I915_TILING_NONE)
  406. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  407. else
  408. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  409. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  410. I915_WRITE(DVSSCALE(pipe), dvsscale);
  411. I915_WRITE(DVSCNTR(pipe), dvscntr);
  412. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset + dvssurf_offset);
  413. POSTING_READ(DVSSURF(pipe));
  414. }
  415. static void
  416. ilk_disable_plane(struct drm_plane *plane)
  417. {
  418. struct drm_device *dev = plane->dev;
  419. struct drm_i915_private *dev_priv = dev->dev_private;
  420. struct intel_plane *intel_plane = to_intel_plane(plane);
  421. int pipe = intel_plane->pipe;
  422. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  423. /* Disable the scaler */
  424. I915_WRITE(DVSSCALE(pipe), 0);
  425. /* Flush double buffered register updates */
  426. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  427. POSTING_READ(DVSSURF(pipe));
  428. }
  429. static void
  430. intel_enable_primary(struct drm_crtc *crtc)
  431. {
  432. struct drm_device *dev = crtc->dev;
  433. struct drm_i915_private *dev_priv = dev->dev_private;
  434. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  435. int reg = DSPCNTR(intel_crtc->plane);
  436. if (!intel_crtc->primary_disabled)
  437. return;
  438. intel_crtc->primary_disabled = false;
  439. intel_update_fbc(dev);
  440. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  441. }
  442. static void
  443. intel_disable_primary(struct drm_crtc *crtc)
  444. {
  445. struct drm_device *dev = crtc->dev;
  446. struct drm_i915_private *dev_priv = dev->dev_private;
  447. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  448. int reg = DSPCNTR(intel_crtc->plane);
  449. if (intel_crtc->primary_disabled)
  450. return;
  451. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  452. intel_crtc->primary_disabled = true;
  453. intel_update_fbc(dev);
  454. }
  455. static int
  456. ilk_update_colorkey(struct drm_plane *plane,
  457. struct drm_intel_sprite_colorkey *key)
  458. {
  459. struct drm_device *dev = plane->dev;
  460. struct drm_i915_private *dev_priv = dev->dev_private;
  461. struct intel_plane *intel_plane;
  462. u32 dvscntr;
  463. int ret = 0;
  464. intel_plane = to_intel_plane(plane);
  465. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  466. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  467. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  468. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  469. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  470. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  471. dvscntr |= DVS_DEST_KEY;
  472. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  473. dvscntr |= DVS_SOURCE_KEY;
  474. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  475. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  476. return ret;
  477. }
  478. static void
  479. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  480. {
  481. struct drm_device *dev = plane->dev;
  482. struct drm_i915_private *dev_priv = dev->dev_private;
  483. struct intel_plane *intel_plane;
  484. u32 dvscntr;
  485. intel_plane = to_intel_plane(plane);
  486. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  487. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  488. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  489. key->flags = 0;
  490. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  491. if (dvscntr & DVS_DEST_KEY)
  492. key->flags = I915_SET_COLORKEY_DESTINATION;
  493. else if (dvscntr & DVS_SOURCE_KEY)
  494. key->flags = I915_SET_COLORKEY_SOURCE;
  495. else
  496. key->flags = I915_SET_COLORKEY_NONE;
  497. }
  498. static bool
  499. format_is_yuv(uint32_t format)
  500. {
  501. switch (format) {
  502. case DRM_FORMAT_YUYV:
  503. case DRM_FORMAT_UYVY:
  504. case DRM_FORMAT_VYUY:
  505. case DRM_FORMAT_YVYU:
  506. return true;
  507. default:
  508. return false;
  509. }
  510. }
  511. static int
  512. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  513. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  514. unsigned int crtc_w, unsigned int crtc_h,
  515. uint32_t src_x, uint32_t src_y,
  516. uint32_t src_w, uint32_t src_h)
  517. {
  518. struct drm_device *dev = plane->dev;
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  521. struct intel_plane *intel_plane = to_intel_plane(plane);
  522. struct intel_framebuffer *intel_fb;
  523. struct drm_i915_gem_object *obj, *old_obj;
  524. int pipe = intel_plane->pipe;
  525. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  526. pipe);
  527. int ret = 0;
  528. bool disable_primary = false;
  529. bool visible;
  530. int hscale, vscale;
  531. int max_scale, min_scale;
  532. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  533. struct drm_rect src = {
  534. /* sample coordinates in 16.16 fixed point */
  535. .x1 = src_x,
  536. .x2 = src_x + src_w,
  537. .y1 = src_y,
  538. .y2 = src_y + src_h,
  539. };
  540. struct drm_rect dst = {
  541. /* integer pixels */
  542. .x1 = crtc_x,
  543. .x2 = crtc_x + crtc_w,
  544. .y1 = crtc_y,
  545. .y2 = crtc_y + crtc_h,
  546. };
  547. const struct drm_rect clip = {
  548. .x2 = crtc->mode.hdisplay,
  549. .y2 = crtc->mode.vdisplay,
  550. };
  551. intel_fb = to_intel_framebuffer(fb);
  552. obj = intel_fb->obj;
  553. old_obj = intel_plane->obj;
  554. intel_plane->crtc_x = crtc_x;
  555. intel_plane->crtc_y = crtc_y;
  556. intel_plane->crtc_w = crtc_w;
  557. intel_plane->crtc_h = crtc_h;
  558. intel_plane->src_x = src_x;
  559. intel_plane->src_y = src_y;
  560. intel_plane->src_w = src_w;
  561. intel_plane->src_h = src_h;
  562. /* Pipe must be running... */
  563. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE)) {
  564. DRM_DEBUG_KMS("Pipe disabled\n");
  565. return -EINVAL;
  566. }
  567. /* Don't modify another pipe's plane */
  568. if (intel_plane->pipe != intel_crtc->pipe) {
  569. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  570. return -EINVAL;
  571. }
  572. /* FIXME check all gen limits */
  573. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  574. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  575. return -EINVAL;
  576. }
  577. /* Sprite planes can be linear or x-tiled surfaces */
  578. switch (obj->tiling_mode) {
  579. case I915_TILING_NONE:
  580. case I915_TILING_X:
  581. break;
  582. default:
  583. DRM_DEBUG_KMS("Unsupported tiling mode\n");
  584. return -EINVAL;
  585. }
  586. /*
  587. * FIXME the following code does a bunch of fuzzy adjustments to the
  588. * coordinates and sizes. We probably need some way to decide whether
  589. * more strict checking should be done instead.
  590. */
  591. max_scale = intel_plane->max_downscale << 16;
  592. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  593. hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
  594. BUG_ON(hscale < 0);
  595. vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
  596. BUG_ON(vscale < 0);
  597. visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
  598. crtc_x = dst.x1;
  599. crtc_y = dst.y1;
  600. crtc_w = drm_rect_width(&dst);
  601. crtc_h = drm_rect_height(&dst);
  602. if (visible) {
  603. /* check again in case clipping clamped the results */
  604. hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
  605. if (hscale < 0) {
  606. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  607. drm_rect_debug_print(&src, true);
  608. drm_rect_debug_print(&dst, false);
  609. return hscale;
  610. }
  611. vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
  612. if (vscale < 0) {
  613. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  614. drm_rect_debug_print(&src, true);
  615. drm_rect_debug_print(&dst, false);
  616. return vscale;
  617. }
  618. /* Make the source viewport size an exact multiple of the scaling factors. */
  619. drm_rect_adjust_size(&src,
  620. drm_rect_width(&dst) * hscale - drm_rect_width(&src),
  621. drm_rect_height(&dst) * vscale - drm_rect_height(&src));
  622. /* sanity check to make sure the src viewport wasn't enlarged */
  623. WARN_ON(src.x1 < (int) src_x ||
  624. src.y1 < (int) src_y ||
  625. src.x2 > (int) (src_x + src_w) ||
  626. src.y2 > (int) (src_y + src_h));
  627. /*
  628. * Hardware doesn't handle subpixel coordinates.
  629. * Adjust to (macro)pixel boundary, but be careful not to
  630. * increase the source viewport size, because that could
  631. * push the downscaling factor out of bounds.
  632. */
  633. src_x = src.x1 >> 16;
  634. src_w = drm_rect_width(&src) >> 16;
  635. src_y = src.y1 >> 16;
  636. src_h = drm_rect_height(&src) >> 16;
  637. if (format_is_yuv(fb->pixel_format)) {
  638. src_x &= ~1;
  639. src_w &= ~1;
  640. /*
  641. * Must keep src and dst the
  642. * same if we can't scale.
  643. */
  644. if (!intel_plane->can_scale)
  645. crtc_w &= ~1;
  646. if (crtc_w == 0)
  647. visible = false;
  648. }
  649. }
  650. /* Check size restrictions when scaling */
  651. if (visible && (src_w != crtc_w || src_h != crtc_h)) {
  652. unsigned int width_bytes;
  653. WARN_ON(!intel_plane->can_scale);
  654. /* FIXME interlacing min height is 6 */
  655. if (crtc_w < 3 || crtc_h < 3)
  656. visible = false;
  657. if (src_w < 3 || src_h < 3)
  658. visible = false;
  659. width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
  660. if (src_w > 2048 || src_h > 2048 ||
  661. width_bytes > 4096 || fb->pitches[0] > 4096) {
  662. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  663. return -EINVAL;
  664. }
  665. }
  666. dst.x1 = crtc_x;
  667. dst.x2 = crtc_x + crtc_w;
  668. dst.y1 = crtc_y;
  669. dst.y2 = crtc_y + crtc_h;
  670. /*
  671. * If the sprite is completely covering the primary plane,
  672. * we can disable the primary and save power.
  673. */
  674. disable_primary = drm_rect_equals(&dst, &clip);
  675. WARN_ON(disable_primary && !visible);
  676. mutex_lock(&dev->struct_mutex);
  677. /* Note that this will apply the VT-d workaround for scanouts,
  678. * which is more restrictive than required for sprites. (The
  679. * primary plane requires 256KiB alignment with 64 PTE padding,
  680. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  681. */
  682. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  683. if (ret)
  684. goto out_unlock;
  685. intel_plane->obj = obj;
  686. /*
  687. * Be sure to re-enable the primary before the sprite is no longer
  688. * covering it fully.
  689. */
  690. if (!disable_primary)
  691. intel_enable_primary(crtc);
  692. if (visible)
  693. intel_plane->update_plane(plane, fb, obj,
  694. crtc_x, crtc_y, crtc_w, crtc_h,
  695. src_x, src_y, src_w, src_h);
  696. else
  697. intel_plane->disable_plane(plane);
  698. if (disable_primary)
  699. intel_disable_primary(crtc);
  700. /* Unpin old obj after new one is active to avoid ugliness */
  701. if (old_obj) {
  702. /*
  703. * It's fairly common to simply update the position of
  704. * an existing object. In that case, we don't need to
  705. * wait for vblank to avoid ugliness, we only need to
  706. * do the pin & ref bookkeeping.
  707. */
  708. if (old_obj != obj) {
  709. mutex_unlock(&dev->struct_mutex);
  710. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  711. mutex_lock(&dev->struct_mutex);
  712. }
  713. intel_unpin_fb_obj(old_obj);
  714. }
  715. out_unlock:
  716. mutex_unlock(&dev->struct_mutex);
  717. return ret;
  718. }
  719. static int
  720. intel_disable_plane(struct drm_plane *plane)
  721. {
  722. struct drm_device *dev = plane->dev;
  723. struct intel_plane *intel_plane = to_intel_plane(plane);
  724. int ret = 0;
  725. if (plane->crtc)
  726. intel_enable_primary(plane->crtc);
  727. intel_plane->disable_plane(plane);
  728. if (!intel_plane->obj)
  729. goto out;
  730. intel_wait_for_vblank(dev, intel_plane->pipe);
  731. mutex_lock(&dev->struct_mutex);
  732. intel_unpin_fb_obj(intel_plane->obj);
  733. intel_plane->obj = NULL;
  734. mutex_unlock(&dev->struct_mutex);
  735. out:
  736. return ret;
  737. }
  738. static void intel_destroy_plane(struct drm_plane *plane)
  739. {
  740. struct intel_plane *intel_plane = to_intel_plane(plane);
  741. intel_disable_plane(plane);
  742. drm_plane_cleanup(plane);
  743. kfree(intel_plane);
  744. }
  745. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  746. struct drm_file *file_priv)
  747. {
  748. struct drm_intel_sprite_colorkey *set = data;
  749. struct drm_mode_object *obj;
  750. struct drm_plane *plane;
  751. struct intel_plane *intel_plane;
  752. int ret = 0;
  753. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  754. return -ENODEV;
  755. /* Make sure we don't try to enable both src & dest simultaneously */
  756. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  757. return -EINVAL;
  758. drm_modeset_lock_all(dev);
  759. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  760. if (!obj) {
  761. ret = -EINVAL;
  762. goto out_unlock;
  763. }
  764. plane = obj_to_plane(obj);
  765. intel_plane = to_intel_plane(plane);
  766. ret = intel_plane->update_colorkey(plane, set);
  767. out_unlock:
  768. drm_modeset_unlock_all(dev);
  769. return ret;
  770. }
  771. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  772. struct drm_file *file_priv)
  773. {
  774. struct drm_intel_sprite_colorkey *get = data;
  775. struct drm_mode_object *obj;
  776. struct drm_plane *plane;
  777. struct intel_plane *intel_plane;
  778. int ret = 0;
  779. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  780. return -ENODEV;
  781. drm_modeset_lock_all(dev);
  782. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  783. if (!obj) {
  784. ret = -EINVAL;
  785. goto out_unlock;
  786. }
  787. plane = obj_to_plane(obj);
  788. intel_plane = to_intel_plane(plane);
  789. intel_plane->get_colorkey(plane, get);
  790. out_unlock:
  791. drm_modeset_unlock_all(dev);
  792. return ret;
  793. }
  794. void intel_plane_restore(struct drm_plane *plane)
  795. {
  796. struct intel_plane *intel_plane = to_intel_plane(plane);
  797. if (!plane->crtc || !plane->fb)
  798. return;
  799. intel_update_plane(plane, plane->crtc, plane->fb,
  800. intel_plane->crtc_x, intel_plane->crtc_y,
  801. intel_plane->crtc_w, intel_plane->crtc_h,
  802. intel_plane->src_x, intel_plane->src_y,
  803. intel_plane->src_w, intel_plane->src_h);
  804. }
  805. static const struct drm_plane_funcs intel_plane_funcs = {
  806. .update_plane = intel_update_plane,
  807. .disable_plane = intel_disable_plane,
  808. .destroy = intel_destroy_plane,
  809. };
  810. static uint32_t ilk_plane_formats[] = {
  811. DRM_FORMAT_XRGB8888,
  812. DRM_FORMAT_YUYV,
  813. DRM_FORMAT_YVYU,
  814. DRM_FORMAT_UYVY,
  815. DRM_FORMAT_VYUY,
  816. };
  817. static uint32_t snb_plane_formats[] = {
  818. DRM_FORMAT_XBGR8888,
  819. DRM_FORMAT_XRGB8888,
  820. DRM_FORMAT_YUYV,
  821. DRM_FORMAT_YVYU,
  822. DRM_FORMAT_UYVY,
  823. DRM_FORMAT_VYUY,
  824. };
  825. static uint32_t vlv_plane_formats[] = {
  826. DRM_FORMAT_RGB565,
  827. DRM_FORMAT_ABGR8888,
  828. DRM_FORMAT_ARGB8888,
  829. DRM_FORMAT_XBGR8888,
  830. DRM_FORMAT_XRGB8888,
  831. DRM_FORMAT_XBGR2101010,
  832. DRM_FORMAT_ABGR2101010,
  833. DRM_FORMAT_YUYV,
  834. DRM_FORMAT_YVYU,
  835. DRM_FORMAT_UYVY,
  836. DRM_FORMAT_VYUY,
  837. };
  838. int
  839. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  840. {
  841. struct intel_plane *intel_plane;
  842. unsigned long possible_crtcs;
  843. const uint32_t *plane_formats;
  844. int num_plane_formats;
  845. int ret;
  846. if (INTEL_INFO(dev)->gen < 5)
  847. return -ENODEV;
  848. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  849. if (!intel_plane)
  850. return -ENOMEM;
  851. switch (INTEL_INFO(dev)->gen) {
  852. case 5:
  853. case 6:
  854. intel_plane->can_scale = true;
  855. intel_plane->max_downscale = 16;
  856. intel_plane->update_plane = ilk_update_plane;
  857. intel_plane->disable_plane = ilk_disable_plane;
  858. intel_plane->update_colorkey = ilk_update_colorkey;
  859. intel_plane->get_colorkey = ilk_get_colorkey;
  860. if (IS_GEN6(dev)) {
  861. plane_formats = snb_plane_formats;
  862. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  863. } else {
  864. plane_formats = ilk_plane_formats;
  865. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  866. }
  867. break;
  868. case 7:
  869. if (IS_IVYBRIDGE(dev)) {
  870. intel_plane->can_scale = true;
  871. intel_plane->max_downscale = 2;
  872. } else {
  873. intel_plane->can_scale = false;
  874. intel_plane->max_downscale = 1;
  875. }
  876. if (IS_VALLEYVIEW(dev)) {
  877. intel_plane->update_plane = vlv_update_plane;
  878. intel_plane->disable_plane = vlv_disable_plane;
  879. intel_plane->update_colorkey = vlv_update_colorkey;
  880. intel_plane->get_colorkey = vlv_get_colorkey;
  881. plane_formats = vlv_plane_formats;
  882. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  883. } else {
  884. intel_plane->update_plane = ivb_update_plane;
  885. intel_plane->disable_plane = ivb_disable_plane;
  886. intel_plane->update_colorkey = ivb_update_colorkey;
  887. intel_plane->get_colorkey = ivb_get_colorkey;
  888. plane_formats = snb_plane_formats;
  889. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  890. }
  891. break;
  892. default:
  893. kfree(intel_plane);
  894. return -ENODEV;
  895. }
  896. intel_plane->pipe = pipe;
  897. intel_plane->plane = plane;
  898. possible_crtcs = (1 << pipe);
  899. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  900. &intel_plane_funcs,
  901. plane_formats, num_plane_formats,
  902. false);
  903. if (ret)
  904. kfree(intel_plane);
  905. return ret;
  906. }