r600.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* get temperature in millidegrees */
  91. u32 rv6xx_get_temp(struct radeon_device *rdev)
  92. {
  93. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  94. ASIC_T_SHIFT;
  95. return temp * 1000;
  96. }
  97. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  98. {
  99. int i;
  100. rdev->pm.dynpm_can_upclock = true;
  101. rdev->pm.dynpm_can_downclock = true;
  102. /* power state array is low to high, default is first */
  103. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  104. int min_power_state_index = 0;
  105. if (rdev->pm.num_power_states > 2)
  106. min_power_state_index = 1;
  107. switch (rdev->pm.dynpm_planned_action) {
  108. case DYNPM_ACTION_MINIMUM:
  109. rdev->pm.requested_power_state_index = min_power_state_index;
  110. rdev->pm.requested_clock_mode_index = 0;
  111. rdev->pm.dynpm_can_downclock = false;
  112. break;
  113. case DYNPM_ACTION_DOWNCLOCK:
  114. if (rdev->pm.current_power_state_index == min_power_state_index) {
  115. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  116. rdev->pm.dynpm_can_downclock = false;
  117. } else {
  118. if (rdev->pm.active_crtc_count > 1) {
  119. for (i = 0; i < rdev->pm.num_power_states; i++) {
  120. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  121. continue;
  122. else if (i >= rdev->pm.current_power_state_index) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else {
  132. if (rdev->pm.current_power_state_index == 0)
  133. rdev->pm.requested_power_state_index =
  134. rdev->pm.num_power_states - 1;
  135. else
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index - 1;
  138. }
  139. }
  140. rdev->pm.requested_clock_mode_index = 0;
  141. /* don't use the power state if crtcs are active and no display flag is set */
  142. if ((rdev->pm.active_crtc_count > 0) &&
  143. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  144. clock_info[rdev->pm.requested_clock_mode_index].flags &
  145. RADEON_PM_MODE_NO_DISPLAY)) {
  146. rdev->pm.requested_power_state_index++;
  147. }
  148. break;
  149. case DYNPM_ACTION_UPCLOCK:
  150. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  151. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. } else {
  154. if (rdev->pm.active_crtc_count > 1) {
  155. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  156. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  157. continue;
  158. else if (i <= rdev->pm.current_power_state_index) {
  159. rdev->pm.requested_power_state_index =
  160. rdev->pm.current_power_state_index;
  161. break;
  162. } else {
  163. rdev->pm.requested_power_state_index = i;
  164. break;
  165. }
  166. }
  167. } else
  168. rdev->pm.requested_power_state_index =
  169. rdev->pm.current_power_state_index + 1;
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. break;
  173. case DYNPM_ACTION_DEFAULT:
  174. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  175. rdev->pm.requested_clock_mode_index = 0;
  176. rdev->pm.dynpm_can_upclock = false;
  177. break;
  178. case DYNPM_ACTION_NONE:
  179. default:
  180. DRM_ERROR("Requested mode for not defined action\n");
  181. return;
  182. }
  183. } else {
  184. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  185. /* for now just select the first power state and switch between clock modes */
  186. /* power state array is low to high, default is first (0) */
  187. if (rdev->pm.active_crtc_count > 1) {
  188. rdev->pm.requested_power_state_index = -1;
  189. /* start at 1 as we don't want the default mode */
  190. for (i = 1; i < rdev->pm.num_power_states; i++) {
  191. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  192. continue;
  193. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  194. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  195. rdev->pm.requested_power_state_index = i;
  196. break;
  197. }
  198. }
  199. /* if nothing selected, grab the default state. */
  200. if (rdev->pm.requested_power_state_index == -1)
  201. rdev->pm.requested_power_state_index = 0;
  202. } else
  203. rdev->pm.requested_power_state_index = 1;
  204. switch (rdev->pm.dynpm_planned_action) {
  205. case DYNPM_ACTION_MINIMUM:
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. break;
  209. case DYNPM_ACTION_DOWNCLOCK:
  210. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  211. if (rdev->pm.current_clock_mode_index == 0) {
  212. rdev->pm.requested_clock_mode_index = 0;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else
  215. rdev->pm.requested_clock_mode_index =
  216. rdev->pm.current_clock_mode_index - 1;
  217. } else {
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. }
  221. /* don't use the power state if crtcs are active and no display flag is set */
  222. if ((rdev->pm.active_crtc_count > 0) &&
  223. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  224. clock_info[rdev->pm.requested_clock_mode_index].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_clock_mode_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  231. if (rdev->pm.current_clock_mode_index ==
  232. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  233. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  234. rdev->pm.dynpm_can_upclock = false;
  235. } else
  236. rdev->pm.requested_clock_mode_index =
  237. rdev->pm.current_clock_mode_index + 1;
  238. } else {
  239. rdev->pm.requested_clock_mode_index =
  240. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  241. rdev->pm.dynpm_can_upclock = false;
  242. }
  243. break;
  244. case DYNPM_ACTION_DEFAULT:
  245. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  246. rdev->pm.requested_clock_mode_index = 0;
  247. rdev->pm.dynpm_can_upclock = false;
  248. break;
  249. case DYNPM_ACTION_NONE:
  250. default:
  251. DRM_ERROR("Requested mode for not defined action\n");
  252. return;
  253. }
  254. }
  255. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  256. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  257. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. pcie_lanes);
  262. }
  263. static int r600_pm_get_type_index(struct radeon_device *rdev,
  264. enum radeon_pm_state_type ps_type,
  265. int instance)
  266. {
  267. int i;
  268. int found_instance = -1;
  269. for (i = 0; i < rdev->pm.num_power_states; i++) {
  270. if (rdev->pm.power_state[i].type == ps_type) {
  271. found_instance++;
  272. if (found_instance == instance)
  273. return i;
  274. }
  275. }
  276. /* return default if no match */
  277. return rdev->pm.default_power_state_index;
  278. }
  279. void rs780_pm_init_profile(struct radeon_device *rdev)
  280. {
  281. if (rdev->pm.num_power_states == 2) {
  282. /* default */
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  287. /* low sh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  292. /* mid sh */
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  297. /* high sh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  302. /* low mh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  307. /* mid mh */
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  312. /* high mh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  317. } else if (rdev->pm.num_power_states == 3) {
  318. /* default */
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  321. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  323. /* low sh */
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  326. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  328. /* mid sh */
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  331. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  333. /* high sh */
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  338. /* low mh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  343. /* mid mh */
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  348. /* high mh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  353. } else {
  354. /* default */
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  359. /* low sh */
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  364. /* mid sh */
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  367. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  369. /* high sh */
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  372. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  374. /* low mh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  379. /* mid mh */
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  384. /* high mh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  389. }
  390. }
  391. void r600_pm_init_profile(struct radeon_device *rdev)
  392. {
  393. if (rdev->family == CHIP_R600) {
  394. /* XXX */
  395. /* default */
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  400. /* low sh */
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  405. /* mid sh */
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  409. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  410. /* high sh */
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  415. /* low mh */
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  420. /* mid mh */
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  425. /* high mh */
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  430. } else {
  431. if (rdev->pm.num_power_states < 4) {
  432. /* default */
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  437. /* low sh */
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  442. /* mid sh */
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  447. /* high sh */
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  452. /* low mh */
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  457. /* low mh */
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  462. /* high mh */
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  467. } else {
  468. /* default */
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  473. /* low sh */
  474. if (rdev->flags & RADEON_IS_MOBILITY) {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. } else {
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  488. }
  489. /* mid sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY) {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. } else {
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  501. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. }
  505. /* high sh */
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  512. /* low mh */
  513. if (rdev->flags & RADEON_IS_MOBILITY) {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. } else {
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  527. }
  528. /* mid mh */
  529. if (rdev->flags & RADEON_IS_MOBILITY) {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. } else {
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  540. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  543. }
  544. /* high mh */
  545. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  551. }
  552. }
  553. }
  554. void r600_pm_misc(struct radeon_device *rdev)
  555. {
  556. int req_ps_idx = rdev->pm.requested_power_state_index;
  557. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  558. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  559. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  560. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  561. if (voltage->voltage != rdev->pm.current_vddc) {
  562. radeon_atom_set_voltage(rdev, voltage->voltage);
  563. rdev->pm.current_vddc = voltage->voltage;
  564. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  565. }
  566. }
  567. }
  568. bool r600_gui_idle(struct radeon_device *rdev)
  569. {
  570. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  571. return false;
  572. else
  573. return true;
  574. }
  575. /* hpd for digital panel detect/disconnect */
  576. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  577. {
  578. bool connected = false;
  579. if (ASIC_IS_DCE3(rdev)) {
  580. switch (hpd) {
  581. case RADEON_HPD_1:
  582. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. case RADEON_HPD_2:
  586. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. case RADEON_HPD_3:
  590. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_4:
  594. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. /* DCE 3.2 */
  598. case RADEON_HPD_5:
  599. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  600. connected = true;
  601. break;
  602. case RADEON_HPD_6:
  603. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  604. connected = true;
  605. break;
  606. default:
  607. break;
  608. }
  609. } else {
  610. switch (hpd) {
  611. case RADEON_HPD_1:
  612. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_2:
  616. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_3:
  620. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. default:
  624. break;
  625. }
  626. }
  627. return connected;
  628. }
  629. void r600_hpd_set_polarity(struct radeon_device *rdev,
  630. enum radeon_hpd_id hpd)
  631. {
  632. u32 tmp;
  633. bool connected = r600_hpd_sense(rdev, hpd);
  634. if (ASIC_IS_DCE3(rdev)) {
  635. switch (hpd) {
  636. case RADEON_HPD_1:
  637. tmp = RREG32(DC_HPD1_INT_CONTROL);
  638. if (connected)
  639. tmp &= ~DC_HPDx_INT_POLARITY;
  640. else
  641. tmp |= DC_HPDx_INT_POLARITY;
  642. WREG32(DC_HPD1_INT_CONTROL, tmp);
  643. break;
  644. case RADEON_HPD_2:
  645. tmp = RREG32(DC_HPD2_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD2_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_3:
  653. tmp = RREG32(DC_HPD3_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD3_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_4:
  661. tmp = RREG32(DC_HPD4_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD4_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_5:
  669. tmp = RREG32(DC_HPD5_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD5_INT_CONTROL, tmp);
  675. break;
  676. /* DCE 3.2 */
  677. case RADEON_HPD_6:
  678. tmp = RREG32(DC_HPD6_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HPDx_INT_POLARITY;
  681. else
  682. tmp |= DC_HPDx_INT_POLARITY;
  683. WREG32(DC_HPD6_INT_CONTROL, tmp);
  684. break;
  685. default:
  686. break;
  687. }
  688. } else {
  689. switch (hpd) {
  690. case RADEON_HPD_1:
  691. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  692. if (connected)
  693. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  694. else
  695. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  696. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  697. break;
  698. case RADEON_HPD_2:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_3:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  713. break;
  714. default:
  715. break;
  716. }
  717. }
  718. }
  719. void r600_hpd_init(struct radeon_device *rdev)
  720. {
  721. struct drm_device *dev = rdev->ddev;
  722. struct drm_connector *connector;
  723. if (ASIC_IS_DCE3(rdev)) {
  724. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  725. if (ASIC_IS_DCE32(rdev))
  726. tmp |= DC_HPDx_EN;
  727. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  728. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  729. switch (radeon_connector->hpd.hpd) {
  730. case RADEON_HPD_1:
  731. WREG32(DC_HPD1_CONTROL, tmp);
  732. rdev->irq.hpd[0] = true;
  733. break;
  734. case RADEON_HPD_2:
  735. WREG32(DC_HPD2_CONTROL, tmp);
  736. rdev->irq.hpd[1] = true;
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HPD3_CONTROL, tmp);
  740. rdev->irq.hpd[2] = true;
  741. break;
  742. case RADEON_HPD_4:
  743. WREG32(DC_HPD4_CONTROL, tmp);
  744. rdev->irq.hpd[3] = true;
  745. break;
  746. /* DCE 3.2 */
  747. case RADEON_HPD_5:
  748. WREG32(DC_HPD5_CONTROL, tmp);
  749. rdev->irq.hpd[4] = true;
  750. break;
  751. case RADEON_HPD_6:
  752. WREG32(DC_HPD6_CONTROL, tmp);
  753. rdev->irq.hpd[5] = true;
  754. break;
  755. default:
  756. break;
  757. }
  758. }
  759. } else {
  760. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  761. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  762. switch (radeon_connector->hpd.hpd) {
  763. case RADEON_HPD_1:
  764. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  765. rdev->irq.hpd[0] = true;
  766. break;
  767. case RADEON_HPD_2:
  768. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  769. rdev->irq.hpd[1] = true;
  770. break;
  771. case RADEON_HPD_3:
  772. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[2] = true;
  774. break;
  775. default:
  776. break;
  777. }
  778. }
  779. }
  780. if (rdev->irq.installed)
  781. r600_irq_set(rdev);
  782. }
  783. void r600_hpd_fini(struct radeon_device *rdev)
  784. {
  785. struct drm_device *dev = rdev->ddev;
  786. struct drm_connector *connector;
  787. if (ASIC_IS_DCE3(rdev)) {
  788. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  789. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  790. switch (radeon_connector->hpd.hpd) {
  791. case RADEON_HPD_1:
  792. WREG32(DC_HPD1_CONTROL, 0);
  793. rdev->irq.hpd[0] = false;
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HPD2_CONTROL, 0);
  797. rdev->irq.hpd[1] = false;
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HPD3_CONTROL, 0);
  801. rdev->irq.hpd[2] = false;
  802. break;
  803. case RADEON_HPD_4:
  804. WREG32(DC_HPD4_CONTROL, 0);
  805. rdev->irq.hpd[3] = false;
  806. break;
  807. /* DCE 3.2 */
  808. case RADEON_HPD_5:
  809. WREG32(DC_HPD5_CONTROL, 0);
  810. rdev->irq.hpd[4] = false;
  811. break;
  812. case RADEON_HPD_6:
  813. WREG32(DC_HPD6_CONTROL, 0);
  814. rdev->irq.hpd[5] = false;
  815. break;
  816. default:
  817. break;
  818. }
  819. }
  820. } else {
  821. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  822. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  823. switch (radeon_connector->hpd.hpd) {
  824. case RADEON_HPD_1:
  825. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  826. rdev->irq.hpd[0] = false;
  827. break;
  828. case RADEON_HPD_2:
  829. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  830. rdev->irq.hpd[1] = false;
  831. break;
  832. case RADEON_HPD_3:
  833. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  834. rdev->irq.hpd[2] = false;
  835. break;
  836. default:
  837. break;
  838. }
  839. }
  840. }
  841. }
  842. /*
  843. * R600 PCIE GART
  844. */
  845. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  846. {
  847. unsigned i;
  848. u32 tmp;
  849. /* flush hdp cache so updates hit vram */
  850. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  851. !(rdev->flags & RADEON_IS_AGP)) {
  852. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  853. u32 tmp;
  854. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  855. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  856. * This seems to cause problems on some AGP cards. Just use the old
  857. * method for them.
  858. */
  859. WREG32(HDP_DEBUG1, 0);
  860. tmp = readl((void __iomem *)ptr);
  861. } else
  862. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  863. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  864. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  865. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  866. for (i = 0; i < rdev->usec_timeout; i++) {
  867. /* read MC_STATUS */
  868. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  869. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  870. if (tmp == 2) {
  871. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  872. return;
  873. }
  874. if (tmp) {
  875. return;
  876. }
  877. udelay(1);
  878. }
  879. }
  880. int r600_pcie_gart_init(struct radeon_device *rdev)
  881. {
  882. int r;
  883. if (rdev->gart.table.vram.robj) {
  884. WARN(1, "R600 PCIE GART already initialized\n");
  885. return 0;
  886. }
  887. /* Initialize common gart structure */
  888. r = radeon_gart_init(rdev);
  889. if (r)
  890. return r;
  891. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  892. return radeon_gart_table_vram_alloc(rdev);
  893. }
  894. int r600_pcie_gart_enable(struct radeon_device *rdev)
  895. {
  896. u32 tmp;
  897. int r, i;
  898. if (rdev->gart.table.vram.robj == NULL) {
  899. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  900. return -EINVAL;
  901. }
  902. r = radeon_gart_table_vram_pin(rdev);
  903. if (r)
  904. return r;
  905. radeon_gart_restore(rdev);
  906. /* Setup L2 cache */
  907. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  908. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL2, 0);
  911. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  912. /* Setup TLB control */
  913. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  914. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  915. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  916. ENABLE_WAIT_L2_QUERY;
  917. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  920. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  931. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  932. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  933. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  934. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  935. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  936. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  937. (u32)(rdev->dummy_page.addr >> 12));
  938. for (i = 1; i < 7; i++)
  939. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  940. r600_pcie_gart_tlb_flush(rdev);
  941. rdev->gart.ready = true;
  942. return 0;
  943. }
  944. void r600_pcie_gart_disable(struct radeon_device *rdev)
  945. {
  946. u32 tmp;
  947. int i, r;
  948. /* Disable all tables */
  949. for (i = 0; i < 7; i++)
  950. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  951. /* Disable L2 cache */
  952. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  953. EFFECTIVE_L2_QUEUE_SIZE(7));
  954. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  955. /* Setup L1 TLB control */
  956. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  957. ENABLE_WAIT_L2_QUERY;
  958. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  972. if (rdev->gart.table.vram.robj) {
  973. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  974. if (likely(r == 0)) {
  975. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  976. radeon_bo_unpin(rdev->gart.table.vram.robj);
  977. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  978. }
  979. }
  980. }
  981. void r600_pcie_gart_fini(struct radeon_device *rdev)
  982. {
  983. radeon_gart_fini(rdev);
  984. r600_pcie_gart_disable(rdev);
  985. radeon_gart_table_vram_free(rdev);
  986. }
  987. void r600_agp_enable(struct radeon_device *rdev)
  988. {
  989. u32 tmp;
  990. int i;
  991. /* Setup L2 cache */
  992. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  993. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  994. EFFECTIVE_L2_QUEUE_SIZE(7));
  995. WREG32(VM_L2_CNTL2, 0);
  996. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  997. /* Setup TLB control */
  998. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  999. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1000. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1001. ENABLE_WAIT_L2_QUERY;
  1002. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1003. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1005. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1015. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1016. for (i = 0; i < 7; i++)
  1017. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1018. }
  1019. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1020. {
  1021. unsigned i;
  1022. u32 tmp;
  1023. for (i = 0; i < rdev->usec_timeout; i++) {
  1024. /* read MC_STATUS */
  1025. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1026. if (!tmp)
  1027. return 0;
  1028. udelay(1);
  1029. }
  1030. return -1;
  1031. }
  1032. static void r600_mc_program(struct radeon_device *rdev)
  1033. {
  1034. struct rv515_mc_save save;
  1035. u32 tmp;
  1036. int i, j;
  1037. /* Initialize HDP */
  1038. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1039. WREG32((0x2c14 + j), 0x00000000);
  1040. WREG32((0x2c18 + j), 0x00000000);
  1041. WREG32((0x2c1c + j), 0x00000000);
  1042. WREG32((0x2c20 + j), 0x00000000);
  1043. WREG32((0x2c24 + j), 0x00000000);
  1044. }
  1045. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1046. rv515_mc_stop(rdev, &save);
  1047. if (r600_mc_wait_for_idle(rdev)) {
  1048. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1049. }
  1050. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1051. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1052. /* Update configuration */
  1053. if (rdev->flags & RADEON_IS_AGP) {
  1054. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1055. /* VRAM before AGP */
  1056. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1057. rdev->mc.vram_start >> 12);
  1058. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1059. rdev->mc.gtt_end >> 12);
  1060. } else {
  1061. /* VRAM after AGP */
  1062. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1063. rdev->mc.gtt_start >> 12);
  1064. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1065. rdev->mc.vram_end >> 12);
  1066. }
  1067. } else {
  1068. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1069. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1070. }
  1071. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1072. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1073. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1074. WREG32(MC_VM_FB_LOCATION, tmp);
  1075. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1076. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1077. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1078. if (rdev->flags & RADEON_IS_AGP) {
  1079. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1080. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1081. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1082. } else {
  1083. WREG32(MC_VM_AGP_BASE, 0);
  1084. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1085. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1086. }
  1087. if (r600_mc_wait_for_idle(rdev)) {
  1088. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1089. }
  1090. rv515_mc_resume(rdev, &save);
  1091. /* we need to own VRAM, so turn off the VGA renderer here
  1092. * to stop it overwriting our objects */
  1093. rv515_vga_render_disable(rdev);
  1094. }
  1095. /**
  1096. * r600_vram_gtt_location - try to find VRAM & GTT location
  1097. * @rdev: radeon device structure holding all necessary informations
  1098. * @mc: memory controller structure holding memory informations
  1099. *
  1100. * Function will place try to place VRAM at same place as in CPU (PCI)
  1101. * address space as some GPU seems to have issue when we reprogram at
  1102. * different address space.
  1103. *
  1104. * If there is not enough space to fit the unvisible VRAM after the
  1105. * aperture then we limit the VRAM size to the aperture.
  1106. *
  1107. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1108. * them to be in one from GPU point of view so that we can program GPU to
  1109. * catch access outside them (weird GPU policy see ??).
  1110. *
  1111. * This function will never fails, worst case are limiting VRAM or GTT.
  1112. *
  1113. * Note: GTT start, end, size should be initialized before calling this
  1114. * function on AGP platform.
  1115. */
  1116. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1117. {
  1118. u64 size_bf, size_af;
  1119. if (mc->mc_vram_size > 0xE0000000) {
  1120. /* leave room for at least 512M GTT */
  1121. dev_warn(rdev->dev, "limiting VRAM\n");
  1122. mc->real_vram_size = 0xE0000000;
  1123. mc->mc_vram_size = 0xE0000000;
  1124. }
  1125. if (rdev->flags & RADEON_IS_AGP) {
  1126. size_bf = mc->gtt_start;
  1127. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1128. if (size_bf > size_af) {
  1129. if (mc->mc_vram_size > size_bf) {
  1130. dev_warn(rdev->dev, "limiting VRAM\n");
  1131. mc->real_vram_size = size_bf;
  1132. mc->mc_vram_size = size_bf;
  1133. }
  1134. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1135. } else {
  1136. if (mc->mc_vram_size > size_af) {
  1137. dev_warn(rdev->dev, "limiting VRAM\n");
  1138. mc->real_vram_size = size_af;
  1139. mc->mc_vram_size = size_af;
  1140. }
  1141. mc->vram_start = mc->gtt_end;
  1142. }
  1143. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1144. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1145. mc->mc_vram_size >> 20, mc->vram_start,
  1146. mc->vram_end, mc->real_vram_size >> 20);
  1147. } else {
  1148. u64 base = 0;
  1149. if (rdev->flags & RADEON_IS_IGP) {
  1150. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1151. base <<= 24;
  1152. }
  1153. radeon_vram_location(rdev, &rdev->mc, base);
  1154. rdev->mc.gtt_base_align = 0;
  1155. radeon_gtt_location(rdev, mc);
  1156. }
  1157. }
  1158. int r600_mc_init(struct radeon_device *rdev)
  1159. {
  1160. u32 tmp;
  1161. int chansize, numchan;
  1162. /* Get VRAM informations */
  1163. rdev->mc.vram_is_ddr = true;
  1164. tmp = RREG32(RAMCFG);
  1165. if (tmp & CHANSIZE_OVERRIDE) {
  1166. chansize = 16;
  1167. } else if (tmp & CHANSIZE_MASK) {
  1168. chansize = 64;
  1169. } else {
  1170. chansize = 32;
  1171. }
  1172. tmp = RREG32(CHMAP);
  1173. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1174. case 0:
  1175. default:
  1176. numchan = 1;
  1177. break;
  1178. case 1:
  1179. numchan = 2;
  1180. break;
  1181. case 2:
  1182. numchan = 4;
  1183. break;
  1184. case 3:
  1185. numchan = 8;
  1186. break;
  1187. }
  1188. rdev->mc.vram_width = numchan * chansize;
  1189. /* Could aper size report 0 ? */
  1190. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1191. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1192. /* Setup GPU memory space */
  1193. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1194. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1195. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1196. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1197. r600_vram_gtt_location(rdev, &rdev->mc);
  1198. if (rdev->flags & RADEON_IS_IGP) {
  1199. rs690_pm_info(rdev);
  1200. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1201. }
  1202. radeon_update_bandwidth_info(rdev);
  1203. return 0;
  1204. }
  1205. /* We doesn't check that the GPU really needs a reset we simply do the
  1206. * reset, it's up to the caller to determine if the GPU needs one. We
  1207. * might add an helper function to check that.
  1208. */
  1209. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1210. {
  1211. struct rv515_mc_save save;
  1212. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1213. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1214. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1215. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1216. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1217. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1218. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1219. S_008010_GUI_ACTIVE(1);
  1220. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1221. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1222. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1223. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1224. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1225. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1226. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1227. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1228. u32 tmp;
  1229. dev_info(rdev->dev, "GPU softreset \n");
  1230. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1231. RREG32(R_008010_GRBM_STATUS));
  1232. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1233. RREG32(R_008014_GRBM_STATUS2));
  1234. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1235. RREG32(R_000E50_SRBM_STATUS));
  1236. rv515_mc_stop(rdev, &save);
  1237. if (r600_mc_wait_for_idle(rdev)) {
  1238. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1239. }
  1240. /* Disable CP parsing/prefetching */
  1241. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1242. /* Check if any of the rendering block is busy and reset it */
  1243. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1244. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1245. tmp = S_008020_SOFT_RESET_CR(1) |
  1246. S_008020_SOFT_RESET_DB(1) |
  1247. S_008020_SOFT_RESET_CB(1) |
  1248. S_008020_SOFT_RESET_PA(1) |
  1249. S_008020_SOFT_RESET_SC(1) |
  1250. S_008020_SOFT_RESET_SMX(1) |
  1251. S_008020_SOFT_RESET_SPI(1) |
  1252. S_008020_SOFT_RESET_SX(1) |
  1253. S_008020_SOFT_RESET_SH(1) |
  1254. S_008020_SOFT_RESET_TC(1) |
  1255. S_008020_SOFT_RESET_TA(1) |
  1256. S_008020_SOFT_RESET_VC(1) |
  1257. S_008020_SOFT_RESET_VGT(1);
  1258. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1259. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1260. RREG32(R_008020_GRBM_SOFT_RESET);
  1261. mdelay(15);
  1262. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1263. }
  1264. /* Reset CP (we always reset CP) */
  1265. tmp = S_008020_SOFT_RESET_CP(1);
  1266. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1267. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1268. RREG32(R_008020_GRBM_SOFT_RESET);
  1269. mdelay(15);
  1270. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1271. /* Wait a little for things to settle down */
  1272. mdelay(1);
  1273. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1274. RREG32(R_008010_GRBM_STATUS));
  1275. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1276. RREG32(R_008014_GRBM_STATUS2));
  1277. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1278. RREG32(R_000E50_SRBM_STATUS));
  1279. rv515_mc_resume(rdev, &save);
  1280. return 0;
  1281. }
  1282. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1283. {
  1284. u32 srbm_status;
  1285. u32 grbm_status;
  1286. u32 grbm_status2;
  1287. struct r100_gpu_lockup *lockup;
  1288. int r;
  1289. if (rdev->family >= CHIP_RV770)
  1290. lockup = &rdev->config.rv770.lockup;
  1291. else
  1292. lockup = &rdev->config.r600.lockup;
  1293. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1294. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1295. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1296. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1297. r100_gpu_lockup_update(lockup, &rdev->cp);
  1298. return false;
  1299. }
  1300. /* force CP activities */
  1301. r = radeon_ring_lock(rdev, 2);
  1302. if (!r) {
  1303. /* PACKET2 NOP */
  1304. radeon_ring_write(rdev, 0x80000000);
  1305. radeon_ring_write(rdev, 0x80000000);
  1306. radeon_ring_unlock_commit(rdev);
  1307. }
  1308. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1309. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1310. }
  1311. int r600_asic_reset(struct radeon_device *rdev)
  1312. {
  1313. return r600_gpu_soft_reset(rdev);
  1314. }
  1315. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1316. u32 num_backends,
  1317. u32 backend_disable_mask)
  1318. {
  1319. u32 backend_map = 0;
  1320. u32 enabled_backends_mask;
  1321. u32 enabled_backends_count;
  1322. u32 cur_pipe;
  1323. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1324. u32 cur_backend;
  1325. u32 i;
  1326. if (num_tile_pipes > R6XX_MAX_PIPES)
  1327. num_tile_pipes = R6XX_MAX_PIPES;
  1328. if (num_tile_pipes < 1)
  1329. num_tile_pipes = 1;
  1330. if (num_backends > R6XX_MAX_BACKENDS)
  1331. num_backends = R6XX_MAX_BACKENDS;
  1332. if (num_backends < 1)
  1333. num_backends = 1;
  1334. enabled_backends_mask = 0;
  1335. enabled_backends_count = 0;
  1336. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1337. if (((backend_disable_mask >> i) & 1) == 0) {
  1338. enabled_backends_mask |= (1 << i);
  1339. ++enabled_backends_count;
  1340. }
  1341. if (enabled_backends_count == num_backends)
  1342. break;
  1343. }
  1344. if (enabled_backends_count == 0) {
  1345. enabled_backends_mask = 1;
  1346. enabled_backends_count = 1;
  1347. }
  1348. if (enabled_backends_count != num_backends)
  1349. num_backends = enabled_backends_count;
  1350. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1351. switch (num_tile_pipes) {
  1352. case 1:
  1353. swizzle_pipe[0] = 0;
  1354. break;
  1355. case 2:
  1356. swizzle_pipe[0] = 0;
  1357. swizzle_pipe[1] = 1;
  1358. break;
  1359. case 3:
  1360. swizzle_pipe[0] = 0;
  1361. swizzle_pipe[1] = 1;
  1362. swizzle_pipe[2] = 2;
  1363. break;
  1364. case 4:
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. swizzle_pipe[2] = 2;
  1368. swizzle_pipe[3] = 3;
  1369. break;
  1370. case 5:
  1371. swizzle_pipe[0] = 0;
  1372. swizzle_pipe[1] = 1;
  1373. swizzle_pipe[2] = 2;
  1374. swizzle_pipe[3] = 3;
  1375. swizzle_pipe[4] = 4;
  1376. break;
  1377. case 6:
  1378. swizzle_pipe[0] = 0;
  1379. swizzle_pipe[1] = 2;
  1380. swizzle_pipe[2] = 4;
  1381. swizzle_pipe[3] = 5;
  1382. swizzle_pipe[4] = 1;
  1383. swizzle_pipe[5] = 3;
  1384. break;
  1385. case 7:
  1386. swizzle_pipe[0] = 0;
  1387. swizzle_pipe[1] = 2;
  1388. swizzle_pipe[2] = 4;
  1389. swizzle_pipe[3] = 6;
  1390. swizzle_pipe[4] = 1;
  1391. swizzle_pipe[5] = 3;
  1392. swizzle_pipe[6] = 5;
  1393. break;
  1394. case 8:
  1395. swizzle_pipe[0] = 0;
  1396. swizzle_pipe[1] = 2;
  1397. swizzle_pipe[2] = 4;
  1398. swizzle_pipe[3] = 6;
  1399. swizzle_pipe[4] = 1;
  1400. swizzle_pipe[5] = 3;
  1401. swizzle_pipe[6] = 5;
  1402. swizzle_pipe[7] = 7;
  1403. break;
  1404. }
  1405. cur_backend = 0;
  1406. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1407. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1408. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1409. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1410. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1411. }
  1412. return backend_map;
  1413. }
  1414. int r600_count_pipe_bits(uint32_t val)
  1415. {
  1416. int i, ret = 0;
  1417. for (i = 0; i < 32; i++) {
  1418. ret += val & 1;
  1419. val >>= 1;
  1420. }
  1421. return ret;
  1422. }
  1423. void r600_gpu_init(struct radeon_device *rdev)
  1424. {
  1425. u32 tiling_config;
  1426. u32 ramcfg;
  1427. u32 backend_map;
  1428. u32 cc_rb_backend_disable;
  1429. u32 cc_gc_shader_pipe_config;
  1430. u32 tmp;
  1431. int i, j;
  1432. u32 sq_config;
  1433. u32 sq_gpr_resource_mgmt_1 = 0;
  1434. u32 sq_gpr_resource_mgmt_2 = 0;
  1435. u32 sq_thread_resource_mgmt = 0;
  1436. u32 sq_stack_resource_mgmt_1 = 0;
  1437. u32 sq_stack_resource_mgmt_2 = 0;
  1438. /* FIXME: implement */
  1439. switch (rdev->family) {
  1440. case CHIP_R600:
  1441. rdev->config.r600.max_pipes = 4;
  1442. rdev->config.r600.max_tile_pipes = 8;
  1443. rdev->config.r600.max_simds = 4;
  1444. rdev->config.r600.max_backends = 4;
  1445. rdev->config.r600.max_gprs = 256;
  1446. rdev->config.r600.max_threads = 192;
  1447. rdev->config.r600.max_stack_entries = 256;
  1448. rdev->config.r600.max_hw_contexts = 8;
  1449. rdev->config.r600.max_gs_threads = 16;
  1450. rdev->config.r600.sx_max_export_size = 128;
  1451. rdev->config.r600.sx_max_export_pos_size = 16;
  1452. rdev->config.r600.sx_max_export_smx_size = 128;
  1453. rdev->config.r600.sq_num_cf_insts = 2;
  1454. break;
  1455. case CHIP_RV630:
  1456. case CHIP_RV635:
  1457. rdev->config.r600.max_pipes = 2;
  1458. rdev->config.r600.max_tile_pipes = 2;
  1459. rdev->config.r600.max_simds = 3;
  1460. rdev->config.r600.max_backends = 1;
  1461. rdev->config.r600.max_gprs = 128;
  1462. rdev->config.r600.max_threads = 192;
  1463. rdev->config.r600.max_stack_entries = 128;
  1464. rdev->config.r600.max_hw_contexts = 8;
  1465. rdev->config.r600.max_gs_threads = 4;
  1466. rdev->config.r600.sx_max_export_size = 128;
  1467. rdev->config.r600.sx_max_export_pos_size = 16;
  1468. rdev->config.r600.sx_max_export_smx_size = 128;
  1469. rdev->config.r600.sq_num_cf_insts = 2;
  1470. break;
  1471. case CHIP_RV610:
  1472. case CHIP_RV620:
  1473. case CHIP_RS780:
  1474. case CHIP_RS880:
  1475. rdev->config.r600.max_pipes = 1;
  1476. rdev->config.r600.max_tile_pipes = 1;
  1477. rdev->config.r600.max_simds = 2;
  1478. rdev->config.r600.max_backends = 1;
  1479. rdev->config.r600.max_gprs = 128;
  1480. rdev->config.r600.max_threads = 192;
  1481. rdev->config.r600.max_stack_entries = 128;
  1482. rdev->config.r600.max_hw_contexts = 4;
  1483. rdev->config.r600.max_gs_threads = 4;
  1484. rdev->config.r600.sx_max_export_size = 128;
  1485. rdev->config.r600.sx_max_export_pos_size = 16;
  1486. rdev->config.r600.sx_max_export_smx_size = 128;
  1487. rdev->config.r600.sq_num_cf_insts = 1;
  1488. break;
  1489. case CHIP_RV670:
  1490. rdev->config.r600.max_pipes = 4;
  1491. rdev->config.r600.max_tile_pipes = 4;
  1492. rdev->config.r600.max_simds = 4;
  1493. rdev->config.r600.max_backends = 4;
  1494. rdev->config.r600.max_gprs = 192;
  1495. rdev->config.r600.max_threads = 192;
  1496. rdev->config.r600.max_stack_entries = 256;
  1497. rdev->config.r600.max_hw_contexts = 8;
  1498. rdev->config.r600.max_gs_threads = 16;
  1499. rdev->config.r600.sx_max_export_size = 128;
  1500. rdev->config.r600.sx_max_export_pos_size = 16;
  1501. rdev->config.r600.sx_max_export_smx_size = 128;
  1502. rdev->config.r600.sq_num_cf_insts = 2;
  1503. break;
  1504. default:
  1505. break;
  1506. }
  1507. /* Initialize HDP */
  1508. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1509. WREG32((0x2c14 + j), 0x00000000);
  1510. WREG32((0x2c18 + j), 0x00000000);
  1511. WREG32((0x2c1c + j), 0x00000000);
  1512. WREG32((0x2c20 + j), 0x00000000);
  1513. WREG32((0x2c24 + j), 0x00000000);
  1514. }
  1515. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1516. /* Setup tiling */
  1517. tiling_config = 0;
  1518. ramcfg = RREG32(RAMCFG);
  1519. switch (rdev->config.r600.max_tile_pipes) {
  1520. case 1:
  1521. tiling_config |= PIPE_TILING(0);
  1522. break;
  1523. case 2:
  1524. tiling_config |= PIPE_TILING(1);
  1525. break;
  1526. case 4:
  1527. tiling_config |= PIPE_TILING(2);
  1528. break;
  1529. case 8:
  1530. tiling_config |= PIPE_TILING(3);
  1531. break;
  1532. default:
  1533. break;
  1534. }
  1535. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1536. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1537. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1538. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1539. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1540. rdev->config.r600.tiling_group_size = 512;
  1541. else
  1542. rdev->config.r600.tiling_group_size = 256;
  1543. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1544. if (tmp > 3) {
  1545. tiling_config |= ROW_TILING(3);
  1546. tiling_config |= SAMPLE_SPLIT(3);
  1547. } else {
  1548. tiling_config |= ROW_TILING(tmp);
  1549. tiling_config |= SAMPLE_SPLIT(tmp);
  1550. }
  1551. tiling_config |= BANK_SWAPS(1);
  1552. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1553. cc_rb_backend_disable |=
  1554. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1555. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1556. cc_gc_shader_pipe_config |=
  1557. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1558. cc_gc_shader_pipe_config |=
  1559. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1560. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1561. (R6XX_MAX_BACKENDS -
  1562. r600_count_pipe_bits((cc_rb_backend_disable &
  1563. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1564. (cc_rb_backend_disable >> 16));
  1565. rdev->config.r600.tile_config = tiling_config;
  1566. tiling_config |= BACKEND_MAP(backend_map);
  1567. WREG32(GB_TILING_CONFIG, tiling_config);
  1568. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1569. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1570. /* Setup pipes */
  1571. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1572. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1573. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1574. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1575. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1576. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1577. /* Setup some CP states */
  1578. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1579. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1580. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1581. SYNC_WALKER | SYNC_ALIGNER));
  1582. /* Setup various GPU states */
  1583. if (rdev->family == CHIP_RV670)
  1584. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1585. tmp = RREG32(SX_DEBUG_1);
  1586. tmp |= SMX_EVENT_RELEASE;
  1587. if ((rdev->family > CHIP_R600))
  1588. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1589. WREG32(SX_DEBUG_1, tmp);
  1590. if (((rdev->family) == CHIP_R600) ||
  1591. ((rdev->family) == CHIP_RV630) ||
  1592. ((rdev->family) == CHIP_RV610) ||
  1593. ((rdev->family) == CHIP_RV620) ||
  1594. ((rdev->family) == CHIP_RS780) ||
  1595. ((rdev->family) == CHIP_RS880)) {
  1596. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1597. } else {
  1598. WREG32(DB_DEBUG, 0);
  1599. }
  1600. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1601. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1602. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1603. WREG32(VGT_NUM_INSTANCES, 0);
  1604. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1605. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1606. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1607. if (((rdev->family) == CHIP_RV610) ||
  1608. ((rdev->family) == CHIP_RV620) ||
  1609. ((rdev->family) == CHIP_RS780) ||
  1610. ((rdev->family) == CHIP_RS880)) {
  1611. tmp = (CACHE_FIFO_SIZE(0xa) |
  1612. FETCH_FIFO_HIWATER(0xa) |
  1613. DONE_FIFO_HIWATER(0xe0) |
  1614. ALU_UPDATE_FIFO_HIWATER(0x8));
  1615. } else if (((rdev->family) == CHIP_R600) ||
  1616. ((rdev->family) == CHIP_RV630)) {
  1617. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1618. tmp |= DONE_FIFO_HIWATER(0x4);
  1619. }
  1620. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1621. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1622. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1623. */
  1624. sq_config = RREG32(SQ_CONFIG);
  1625. sq_config &= ~(PS_PRIO(3) |
  1626. VS_PRIO(3) |
  1627. GS_PRIO(3) |
  1628. ES_PRIO(3));
  1629. sq_config |= (DX9_CONSTS |
  1630. VC_ENABLE |
  1631. PS_PRIO(0) |
  1632. VS_PRIO(1) |
  1633. GS_PRIO(2) |
  1634. ES_PRIO(3));
  1635. if ((rdev->family) == CHIP_R600) {
  1636. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1637. NUM_VS_GPRS(124) |
  1638. NUM_CLAUSE_TEMP_GPRS(4));
  1639. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1640. NUM_ES_GPRS(0));
  1641. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1642. NUM_VS_THREADS(48) |
  1643. NUM_GS_THREADS(4) |
  1644. NUM_ES_THREADS(4));
  1645. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1646. NUM_VS_STACK_ENTRIES(128));
  1647. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1648. NUM_ES_STACK_ENTRIES(0));
  1649. } else if (((rdev->family) == CHIP_RV610) ||
  1650. ((rdev->family) == CHIP_RV620) ||
  1651. ((rdev->family) == CHIP_RS780) ||
  1652. ((rdev->family) == CHIP_RS880)) {
  1653. /* no vertex cache */
  1654. sq_config &= ~VC_ENABLE;
  1655. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1656. NUM_VS_GPRS(44) |
  1657. NUM_CLAUSE_TEMP_GPRS(2));
  1658. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1659. NUM_ES_GPRS(17));
  1660. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1661. NUM_VS_THREADS(78) |
  1662. NUM_GS_THREADS(4) |
  1663. NUM_ES_THREADS(31));
  1664. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1665. NUM_VS_STACK_ENTRIES(40));
  1666. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1667. NUM_ES_STACK_ENTRIES(16));
  1668. } else if (((rdev->family) == CHIP_RV630) ||
  1669. ((rdev->family) == CHIP_RV635)) {
  1670. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1671. NUM_VS_GPRS(44) |
  1672. NUM_CLAUSE_TEMP_GPRS(2));
  1673. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1674. NUM_ES_GPRS(18));
  1675. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1676. NUM_VS_THREADS(78) |
  1677. NUM_GS_THREADS(4) |
  1678. NUM_ES_THREADS(31));
  1679. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1680. NUM_VS_STACK_ENTRIES(40));
  1681. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1682. NUM_ES_STACK_ENTRIES(16));
  1683. } else if ((rdev->family) == CHIP_RV670) {
  1684. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1685. NUM_VS_GPRS(44) |
  1686. NUM_CLAUSE_TEMP_GPRS(2));
  1687. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1688. NUM_ES_GPRS(17));
  1689. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1690. NUM_VS_THREADS(78) |
  1691. NUM_GS_THREADS(4) |
  1692. NUM_ES_THREADS(31));
  1693. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1694. NUM_VS_STACK_ENTRIES(64));
  1695. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1696. NUM_ES_STACK_ENTRIES(64));
  1697. }
  1698. WREG32(SQ_CONFIG, sq_config);
  1699. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1700. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1701. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1702. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1703. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1704. if (((rdev->family) == CHIP_RV610) ||
  1705. ((rdev->family) == CHIP_RV620) ||
  1706. ((rdev->family) == CHIP_RS780) ||
  1707. ((rdev->family) == CHIP_RS880)) {
  1708. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1709. } else {
  1710. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1711. }
  1712. /* More default values. 2D/3D driver should adjust as needed */
  1713. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1714. S1_X(0x4) | S1_Y(0xc)));
  1715. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1716. S1_X(0x2) | S1_Y(0x2) |
  1717. S2_X(0xa) | S2_Y(0x6) |
  1718. S3_X(0x6) | S3_Y(0xa)));
  1719. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1720. S1_X(0x4) | S1_Y(0xc) |
  1721. S2_X(0x1) | S2_Y(0x6) |
  1722. S3_X(0xa) | S3_Y(0xe)));
  1723. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1724. S5_X(0x0) | S5_Y(0x0) |
  1725. S6_X(0xb) | S6_Y(0x4) |
  1726. S7_X(0x7) | S7_Y(0x8)));
  1727. WREG32(VGT_STRMOUT_EN, 0);
  1728. tmp = rdev->config.r600.max_pipes * 16;
  1729. switch (rdev->family) {
  1730. case CHIP_RV610:
  1731. case CHIP_RV620:
  1732. case CHIP_RS780:
  1733. case CHIP_RS880:
  1734. tmp += 32;
  1735. break;
  1736. case CHIP_RV670:
  1737. tmp += 128;
  1738. break;
  1739. default:
  1740. break;
  1741. }
  1742. if (tmp > 256) {
  1743. tmp = 256;
  1744. }
  1745. WREG32(VGT_ES_PER_GS, 128);
  1746. WREG32(VGT_GS_PER_ES, tmp);
  1747. WREG32(VGT_GS_PER_VS, 2);
  1748. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1749. /* more default values. 2D/3D driver should adjust as needed */
  1750. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1751. WREG32(VGT_STRMOUT_EN, 0);
  1752. WREG32(SX_MISC, 0);
  1753. WREG32(PA_SC_MODE_CNTL, 0);
  1754. WREG32(PA_SC_AA_CONFIG, 0);
  1755. WREG32(PA_SC_LINE_STIPPLE, 0);
  1756. WREG32(SPI_INPUT_Z, 0);
  1757. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1758. WREG32(CB_COLOR7_FRAG, 0);
  1759. /* Clear render buffer base addresses */
  1760. WREG32(CB_COLOR0_BASE, 0);
  1761. WREG32(CB_COLOR1_BASE, 0);
  1762. WREG32(CB_COLOR2_BASE, 0);
  1763. WREG32(CB_COLOR3_BASE, 0);
  1764. WREG32(CB_COLOR4_BASE, 0);
  1765. WREG32(CB_COLOR5_BASE, 0);
  1766. WREG32(CB_COLOR6_BASE, 0);
  1767. WREG32(CB_COLOR7_BASE, 0);
  1768. WREG32(CB_COLOR7_FRAG, 0);
  1769. switch (rdev->family) {
  1770. case CHIP_RV610:
  1771. case CHIP_RV620:
  1772. case CHIP_RS780:
  1773. case CHIP_RS880:
  1774. tmp = TC_L2_SIZE(8);
  1775. break;
  1776. case CHIP_RV630:
  1777. case CHIP_RV635:
  1778. tmp = TC_L2_SIZE(4);
  1779. break;
  1780. case CHIP_R600:
  1781. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1782. break;
  1783. default:
  1784. tmp = TC_L2_SIZE(0);
  1785. break;
  1786. }
  1787. WREG32(TC_CNTL, tmp);
  1788. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1789. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1790. tmp = RREG32(ARB_POP);
  1791. tmp |= ENABLE_TC128;
  1792. WREG32(ARB_POP, tmp);
  1793. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1794. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1795. NUM_CLIP_SEQ(3)));
  1796. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1797. }
  1798. /*
  1799. * Indirect registers accessor
  1800. */
  1801. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1802. {
  1803. u32 r;
  1804. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1805. (void)RREG32(PCIE_PORT_INDEX);
  1806. r = RREG32(PCIE_PORT_DATA);
  1807. return r;
  1808. }
  1809. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1810. {
  1811. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1812. (void)RREG32(PCIE_PORT_INDEX);
  1813. WREG32(PCIE_PORT_DATA, (v));
  1814. (void)RREG32(PCIE_PORT_DATA);
  1815. }
  1816. /*
  1817. * CP & Ring
  1818. */
  1819. void r600_cp_stop(struct radeon_device *rdev)
  1820. {
  1821. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1822. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1823. WREG32(SCRATCH_UMSK, 0);
  1824. }
  1825. int r600_init_microcode(struct radeon_device *rdev)
  1826. {
  1827. struct platform_device *pdev;
  1828. const char *chip_name;
  1829. const char *rlc_chip_name;
  1830. size_t pfp_req_size, me_req_size, rlc_req_size;
  1831. char fw_name[30];
  1832. int err;
  1833. DRM_DEBUG("\n");
  1834. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1835. err = IS_ERR(pdev);
  1836. if (err) {
  1837. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1838. return -EINVAL;
  1839. }
  1840. switch (rdev->family) {
  1841. case CHIP_R600:
  1842. chip_name = "R600";
  1843. rlc_chip_name = "R600";
  1844. break;
  1845. case CHIP_RV610:
  1846. chip_name = "RV610";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV630:
  1850. chip_name = "RV630";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RV620:
  1854. chip_name = "RV620";
  1855. rlc_chip_name = "R600";
  1856. break;
  1857. case CHIP_RV635:
  1858. chip_name = "RV635";
  1859. rlc_chip_name = "R600";
  1860. break;
  1861. case CHIP_RV670:
  1862. chip_name = "RV670";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RS780:
  1866. case CHIP_RS880:
  1867. chip_name = "RS780";
  1868. rlc_chip_name = "R600";
  1869. break;
  1870. case CHIP_RV770:
  1871. chip_name = "RV770";
  1872. rlc_chip_name = "R700";
  1873. break;
  1874. case CHIP_RV730:
  1875. case CHIP_RV740:
  1876. chip_name = "RV730";
  1877. rlc_chip_name = "R700";
  1878. break;
  1879. case CHIP_RV710:
  1880. chip_name = "RV710";
  1881. rlc_chip_name = "R700";
  1882. break;
  1883. case CHIP_CEDAR:
  1884. chip_name = "CEDAR";
  1885. rlc_chip_name = "CEDAR";
  1886. break;
  1887. case CHIP_REDWOOD:
  1888. chip_name = "REDWOOD";
  1889. rlc_chip_name = "REDWOOD";
  1890. break;
  1891. case CHIP_JUNIPER:
  1892. chip_name = "JUNIPER";
  1893. rlc_chip_name = "JUNIPER";
  1894. break;
  1895. case CHIP_CYPRESS:
  1896. case CHIP_HEMLOCK:
  1897. chip_name = "CYPRESS";
  1898. rlc_chip_name = "CYPRESS";
  1899. break;
  1900. default: BUG();
  1901. }
  1902. if (rdev->family >= CHIP_CEDAR) {
  1903. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1904. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1905. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1906. } else if (rdev->family >= CHIP_RV770) {
  1907. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1908. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1909. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1910. } else {
  1911. pfp_req_size = PFP_UCODE_SIZE * 4;
  1912. me_req_size = PM4_UCODE_SIZE * 12;
  1913. rlc_req_size = RLC_UCODE_SIZE * 4;
  1914. }
  1915. DRM_INFO("Loading %s Microcode\n", chip_name);
  1916. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1917. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1918. if (err)
  1919. goto out;
  1920. if (rdev->pfp_fw->size != pfp_req_size) {
  1921. printk(KERN_ERR
  1922. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1923. rdev->pfp_fw->size, fw_name);
  1924. err = -EINVAL;
  1925. goto out;
  1926. }
  1927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1928. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1929. if (err)
  1930. goto out;
  1931. if (rdev->me_fw->size != me_req_size) {
  1932. printk(KERN_ERR
  1933. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1934. rdev->me_fw->size, fw_name);
  1935. err = -EINVAL;
  1936. }
  1937. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1938. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1939. if (err)
  1940. goto out;
  1941. if (rdev->rlc_fw->size != rlc_req_size) {
  1942. printk(KERN_ERR
  1943. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1944. rdev->rlc_fw->size, fw_name);
  1945. err = -EINVAL;
  1946. }
  1947. out:
  1948. platform_device_unregister(pdev);
  1949. if (err) {
  1950. if (err != -EINVAL)
  1951. printk(KERN_ERR
  1952. "r600_cp: Failed to load firmware \"%s\"\n",
  1953. fw_name);
  1954. release_firmware(rdev->pfp_fw);
  1955. rdev->pfp_fw = NULL;
  1956. release_firmware(rdev->me_fw);
  1957. rdev->me_fw = NULL;
  1958. release_firmware(rdev->rlc_fw);
  1959. rdev->rlc_fw = NULL;
  1960. }
  1961. return err;
  1962. }
  1963. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1964. {
  1965. const __be32 *fw_data;
  1966. int i;
  1967. if (!rdev->me_fw || !rdev->pfp_fw)
  1968. return -EINVAL;
  1969. r600_cp_stop(rdev);
  1970. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1971. /* Reset cp */
  1972. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1973. RREG32(GRBM_SOFT_RESET);
  1974. mdelay(15);
  1975. WREG32(GRBM_SOFT_RESET, 0);
  1976. WREG32(CP_ME_RAM_WADDR, 0);
  1977. fw_data = (const __be32 *)rdev->me_fw->data;
  1978. WREG32(CP_ME_RAM_WADDR, 0);
  1979. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1980. WREG32(CP_ME_RAM_DATA,
  1981. be32_to_cpup(fw_data++));
  1982. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1983. WREG32(CP_PFP_UCODE_ADDR, 0);
  1984. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1985. WREG32(CP_PFP_UCODE_DATA,
  1986. be32_to_cpup(fw_data++));
  1987. WREG32(CP_PFP_UCODE_ADDR, 0);
  1988. WREG32(CP_ME_RAM_WADDR, 0);
  1989. WREG32(CP_ME_RAM_RADDR, 0);
  1990. return 0;
  1991. }
  1992. int r600_cp_start(struct radeon_device *rdev)
  1993. {
  1994. int r;
  1995. uint32_t cp_me;
  1996. r = radeon_ring_lock(rdev, 7);
  1997. if (r) {
  1998. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1999. return r;
  2000. }
  2001. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2002. radeon_ring_write(rdev, 0x1);
  2003. if (rdev->family >= CHIP_RV770) {
  2004. radeon_ring_write(rdev, 0x0);
  2005. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2006. } else {
  2007. radeon_ring_write(rdev, 0x3);
  2008. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2009. }
  2010. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2011. radeon_ring_write(rdev, 0);
  2012. radeon_ring_write(rdev, 0);
  2013. radeon_ring_unlock_commit(rdev);
  2014. cp_me = 0xff;
  2015. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2016. return 0;
  2017. }
  2018. int r600_cp_resume(struct radeon_device *rdev)
  2019. {
  2020. u32 tmp;
  2021. u32 rb_bufsz;
  2022. int r;
  2023. /* Reset cp */
  2024. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2025. RREG32(GRBM_SOFT_RESET);
  2026. mdelay(15);
  2027. WREG32(GRBM_SOFT_RESET, 0);
  2028. /* Set ring buffer size */
  2029. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2030. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2031. #ifdef __BIG_ENDIAN
  2032. tmp |= BUF_SWAP_32BIT;
  2033. #endif
  2034. WREG32(CP_RB_CNTL, tmp);
  2035. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2036. /* Set the write pointer delay */
  2037. WREG32(CP_RB_WPTR_DELAY, 0);
  2038. /* Initialize the ring buffer's read and write pointers */
  2039. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2040. WREG32(CP_RB_RPTR_WR, 0);
  2041. WREG32(CP_RB_WPTR, 0);
  2042. /* set the wb address whether it's enabled or not */
  2043. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2044. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2045. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2046. if (rdev->wb.enabled)
  2047. WREG32(SCRATCH_UMSK, 0xff);
  2048. else {
  2049. tmp |= RB_NO_UPDATE;
  2050. WREG32(SCRATCH_UMSK, 0);
  2051. }
  2052. mdelay(1);
  2053. WREG32(CP_RB_CNTL, tmp);
  2054. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2055. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2056. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2057. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2058. r600_cp_start(rdev);
  2059. rdev->cp.ready = true;
  2060. r = radeon_ring_test(rdev);
  2061. if (r) {
  2062. rdev->cp.ready = false;
  2063. return r;
  2064. }
  2065. return 0;
  2066. }
  2067. void r600_cp_commit(struct radeon_device *rdev)
  2068. {
  2069. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2070. (void)RREG32(CP_RB_WPTR);
  2071. }
  2072. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2073. {
  2074. u32 rb_bufsz;
  2075. /* Align ring size */
  2076. rb_bufsz = drm_order(ring_size / 8);
  2077. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2078. rdev->cp.ring_size = ring_size;
  2079. rdev->cp.align_mask = 16 - 1;
  2080. }
  2081. void r600_cp_fini(struct radeon_device *rdev)
  2082. {
  2083. r600_cp_stop(rdev);
  2084. radeon_ring_fini(rdev);
  2085. }
  2086. /*
  2087. * GPU scratch registers helpers function.
  2088. */
  2089. void r600_scratch_init(struct radeon_device *rdev)
  2090. {
  2091. int i;
  2092. rdev->scratch.num_reg = 7;
  2093. rdev->scratch.reg_base = SCRATCH_REG0;
  2094. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2095. rdev->scratch.free[i] = true;
  2096. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2097. }
  2098. }
  2099. int r600_ring_test(struct radeon_device *rdev)
  2100. {
  2101. uint32_t scratch;
  2102. uint32_t tmp = 0;
  2103. unsigned i;
  2104. int r;
  2105. r = radeon_scratch_get(rdev, &scratch);
  2106. if (r) {
  2107. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2108. return r;
  2109. }
  2110. WREG32(scratch, 0xCAFEDEAD);
  2111. r = radeon_ring_lock(rdev, 3);
  2112. if (r) {
  2113. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2114. radeon_scratch_free(rdev, scratch);
  2115. return r;
  2116. }
  2117. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2118. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2119. radeon_ring_write(rdev, 0xDEADBEEF);
  2120. radeon_ring_unlock_commit(rdev);
  2121. for (i = 0; i < rdev->usec_timeout; i++) {
  2122. tmp = RREG32(scratch);
  2123. if (tmp == 0xDEADBEEF)
  2124. break;
  2125. DRM_UDELAY(1);
  2126. }
  2127. if (i < rdev->usec_timeout) {
  2128. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2129. } else {
  2130. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2131. scratch, tmp);
  2132. r = -EINVAL;
  2133. }
  2134. radeon_scratch_free(rdev, scratch);
  2135. return r;
  2136. }
  2137. void r600_fence_ring_emit(struct radeon_device *rdev,
  2138. struct radeon_fence *fence)
  2139. {
  2140. if (rdev->wb.use_event) {
  2141. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2142. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2143. /* EVENT_WRITE_EOP - flush caches, send int */
  2144. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2145. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2146. radeon_ring_write(rdev, addr & 0xffffffff);
  2147. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2148. radeon_ring_write(rdev, fence->seq);
  2149. radeon_ring_write(rdev, 0);
  2150. } else {
  2151. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2152. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2153. /* wait for 3D idle clean */
  2154. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2155. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2156. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2157. /* Emit fence sequence & fire IRQ */
  2158. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2159. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2160. radeon_ring_write(rdev, fence->seq);
  2161. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2162. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2163. radeon_ring_write(rdev, RB_INT_STAT);
  2164. }
  2165. }
  2166. int r600_copy_blit(struct radeon_device *rdev,
  2167. uint64_t src_offset, uint64_t dst_offset,
  2168. unsigned num_pages, struct radeon_fence *fence)
  2169. {
  2170. int r;
  2171. mutex_lock(&rdev->r600_blit.mutex);
  2172. rdev->r600_blit.vb_ib = NULL;
  2173. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2174. if (r) {
  2175. if (rdev->r600_blit.vb_ib)
  2176. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2177. mutex_unlock(&rdev->r600_blit.mutex);
  2178. return r;
  2179. }
  2180. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2181. r600_blit_done_copy(rdev, fence);
  2182. mutex_unlock(&rdev->r600_blit.mutex);
  2183. return 0;
  2184. }
  2185. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2186. uint32_t tiling_flags, uint32_t pitch,
  2187. uint32_t offset, uint32_t obj_size)
  2188. {
  2189. /* FIXME: implement */
  2190. return 0;
  2191. }
  2192. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2193. {
  2194. /* FIXME: implement */
  2195. }
  2196. bool r600_card_posted(struct radeon_device *rdev)
  2197. {
  2198. uint32_t reg;
  2199. /* first check CRTCs */
  2200. reg = RREG32(D1CRTC_CONTROL) |
  2201. RREG32(D2CRTC_CONTROL);
  2202. if (reg & CRTC_EN)
  2203. return true;
  2204. /* then check MEM_SIZE, in case the crtcs are off */
  2205. if (RREG32(CONFIG_MEMSIZE))
  2206. return true;
  2207. return false;
  2208. }
  2209. int r600_startup(struct radeon_device *rdev)
  2210. {
  2211. int r;
  2212. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2213. r = r600_init_microcode(rdev);
  2214. if (r) {
  2215. DRM_ERROR("Failed to load firmware!\n");
  2216. return r;
  2217. }
  2218. }
  2219. r600_mc_program(rdev);
  2220. if (rdev->flags & RADEON_IS_AGP) {
  2221. r600_agp_enable(rdev);
  2222. } else {
  2223. r = r600_pcie_gart_enable(rdev);
  2224. if (r)
  2225. return r;
  2226. }
  2227. r600_gpu_init(rdev);
  2228. r = r600_blit_init(rdev);
  2229. if (r) {
  2230. r600_blit_fini(rdev);
  2231. rdev->asic->copy = NULL;
  2232. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2233. }
  2234. /* allocate wb buffer */
  2235. r = radeon_wb_init(rdev);
  2236. if (r)
  2237. return r;
  2238. /* Enable IRQ */
  2239. r = r600_irq_init(rdev);
  2240. if (r) {
  2241. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2242. radeon_irq_kms_fini(rdev);
  2243. return r;
  2244. }
  2245. r600_irq_set(rdev);
  2246. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2247. if (r)
  2248. return r;
  2249. r = r600_cp_load_microcode(rdev);
  2250. if (r)
  2251. return r;
  2252. r = r600_cp_resume(rdev);
  2253. if (r)
  2254. return r;
  2255. return 0;
  2256. }
  2257. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2258. {
  2259. uint32_t temp;
  2260. temp = RREG32(CONFIG_CNTL);
  2261. if (state == false) {
  2262. temp &= ~(1<<0);
  2263. temp |= (1<<1);
  2264. } else {
  2265. temp &= ~(1<<1);
  2266. }
  2267. WREG32(CONFIG_CNTL, temp);
  2268. }
  2269. int r600_resume(struct radeon_device *rdev)
  2270. {
  2271. int r;
  2272. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2273. * posting will perform necessary task to bring back GPU into good
  2274. * shape.
  2275. */
  2276. /* post card */
  2277. atom_asic_init(rdev->mode_info.atom_context);
  2278. r = r600_startup(rdev);
  2279. if (r) {
  2280. DRM_ERROR("r600 startup failed on resume\n");
  2281. return r;
  2282. }
  2283. r = r600_ib_test(rdev);
  2284. if (r) {
  2285. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2286. return r;
  2287. }
  2288. r = r600_audio_init(rdev);
  2289. if (r) {
  2290. DRM_ERROR("radeon: audio resume failed\n");
  2291. return r;
  2292. }
  2293. return r;
  2294. }
  2295. int r600_suspend(struct radeon_device *rdev)
  2296. {
  2297. int r;
  2298. r600_audio_fini(rdev);
  2299. /* FIXME: we should wait for ring to be empty */
  2300. r600_cp_stop(rdev);
  2301. rdev->cp.ready = false;
  2302. r600_irq_suspend(rdev);
  2303. radeon_wb_disable(rdev);
  2304. r600_pcie_gart_disable(rdev);
  2305. /* unpin shaders bo */
  2306. if (rdev->r600_blit.shader_obj) {
  2307. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2308. if (!r) {
  2309. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2310. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2311. }
  2312. }
  2313. return 0;
  2314. }
  2315. /* Plan is to move initialization in that function and use
  2316. * helper function so that radeon_device_init pretty much
  2317. * do nothing more than calling asic specific function. This
  2318. * should also allow to remove a bunch of callback function
  2319. * like vram_info.
  2320. */
  2321. int r600_init(struct radeon_device *rdev)
  2322. {
  2323. int r;
  2324. r = radeon_dummy_page_init(rdev);
  2325. if (r)
  2326. return r;
  2327. if (r600_debugfs_mc_info_init(rdev)) {
  2328. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2329. }
  2330. /* This don't do much */
  2331. r = radeon_gem_init(rdev);
  2332. if (r)
  2333. return r;
  2334. /* Read BIOS */
  2335. if (!radeon_get_bios(rdev)) {
  2336. if (ASIC_IS_AVIVO(rdev))
  2337. return -EINVAL;
  2338. }
  2339. /* Must be an ATOMBIOS */
  2340. if (!rdev->is_atom_bios) {
  2341. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2342. return -EINVAL;
  2343. }
  2344. r = radeon_atombios_init(rdev);
  2345. if (r)
  2346. return r;
  2347. /* Post card if necessary */
  2348. if (!r600_card_posted(rdev)) {
  2349. if (!rdev->bios) {
  2350. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2351. return -EINVAL;
  2352. }
  2353. DRM_INFO("GPU not posted. posting now...\n");
  2354. atom_asic_init(rdev->mode_info.atom_context);
  2355. }
  2356. /* Initialize scratch registers */
  2357. r600_scratch_init(rdev);
  2358. /* Initialize surface registers */
  2359. radeon_surface_init(rdev);
  2360. /* Initialize clocks */
  2361. radeon_get_clock_info(rdev->ddev);
  2362. /* Fence driver */
  2363. r = radeon_fence_driver_init(rdev);
  2364. if (r)
  2365. return r;
  2366. if (rdev->flags & RADEON_IS_AGP) {
  2367. r = radeon_agp_init(rdev);
  2368. if (r)
  2369. radeon_agp_disable(rdev);
  2370. }
  2371. r = r600_mc_init(rdev);
  2372. if (r)
  2373. return r;
  2374. /* Memory manager */
  2375. r = radeon_bo_init(rdev);
  2376. if (r)
  2377. return r;
  2378. r = radeon_irq_kms_init(rdev);
  2379. if (r)
  2380. return r;
  2381. rdev->cp.ring_obj = NULL;
  2382. r600_ring_init(rdev, 1024 * 1024);
  2383. rdev->ih.ring_obj = NULL;
  2384. r600_ih_ring_init(rdev, 64 * 1024);
  2385. r = r600_pcie_gart_init(rdev);
  2386. if (r)
  2387. return r;
  2388. rdev->accel_working = true;
  2389. r = r600_startup(rdev);
  2390. if (r) {
  2391. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2392. r600_cp_fini(rdev);
  2393. r600_irq_fini(rdev);
  2394. radeon_wb_fini(rdev);
  2395. radeon_irq_kms_fini(rdev);
  2396. r600_pcie_gart_fini(rdev);
  2397. rdev->accel_working = false;
  2398. }
  2399. if (rdev->accel_working) {
  2400. r = radeon_ib_pool_init(rdev);
  2401. if (r) {
  2402. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2403. rdev->accel_working = false;
  2404. } else {
  2405. r = r600_ib_test(rdev);
  2406. if (r) {
  2407. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2408. rdev->accel_working = false;
  2409. }
  2410. }
  2411. }
  2412. r = r600_audio_init(rdev);
  2413. if (r)
  2414. return r; /* TODO error handling */
  2415. return 0;
  2416. }
  2417. void r600_fini(struct radeon_device *rdev)
  2418. {
  2419. r600_audio_fini(rdev);
  2420. r600_blit_fini(rdev);
  2421. r600_cp_fini(rdev);
  2422. r600_irq_fini(rdev);
  2423. radeon_wb_fini(rdev);
  2424. radeon_irq_kms_fini(rdev);
  2425. r600_pcie_gart_fini(rdev);
  2426. radeon_agp_fini(rdev);
  2427. radeon_gem_fini(rdev);
  2428. radeon_fence_driver_fini(rdev);
  2429. radeon_bo_fini(rdev);
  2430. radeon_atombios_fini(rdev);
  2431. kfree(rdev->bios);
  2432. rdev->bios = NULL;
  2433. radeon_dummy_page_fini(rdev);
  2434. }
  2435. /*
  2436. * CS stuff
  2437. */
  2438. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2439. {
  2440. /* FIXME: implement */
  2441. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2442. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2443. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2444. radeon_ring_write(rdev, ib->length_dw);
  2445. }
  2446. int r600_ib_test(struct radeon_device *rdev)
  2447. {
  2448. struct radeon_ib *ib;
  2449. uint32_t scratch;
  2450. uint32_t tmp = 0;
  2451. unsigned i;
  2452. int r;
  2453. r = radeon_scratch_get(rdev, &scratch);
  2454. if (r) {
  2455. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2456. return r;
  2457. }
  2458. WREG32(scratch, 0xCAFEDEAD);
  2459. r = radeon_ib_get(rdev, &ib);
  2460. if (r) {
  2461. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2462. return r;
  2463. }
  2464. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2465. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2466. ib->ptr[2] = 0xDEADBEEF;
  2467. ib->ptr[3] = PACKET2(0);
  2468. ib->ptr[4] = PACKET2(0);
  2469. ib->ptr[5] = PACKET2(0);
  2470. ib->ptr[6] = PACKET2(0);
  2471. ib->ptr[7] = PACKET2(0);
  2472. ib->ptr[8] = PACKET2(0);
  2473. ib->ptr[9] = PACKET2(0);
  2474. ib->ptr[10] = PACKET2(0);
  2475. ib->ptr[11] = PACKET2(0);
  2476. ib->ptr[12] = PACKET2(0);
  2477. ib->ptr[13] = PACKET2(0);
  2478. ib->ptr[14] = PACKET2(0);
  2479. ib->ptr[15] = PACKET2(0);
  2480. ib->length_dw = 16;
  2481. r = radeon_ib_schedule(rdev, ib);
  2482. if (r) {
  2483. radeon_scratch_free(rdev, scratch);
  2484. radeon_ib_free(rdev, &ib);
  2485. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2486. return r;
  2487. }
  2488. r = radeon_fence_wait(ib->fence, false);
  2489. if (r) {
  2490. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2491. return r;
  2492. }
  2493. for (i = 0; i < rdev->usec_timeout; i++) {
  2494. tmp = RREG32(scratch);
  2495. if (tmp == 0xDEADBEEF)
  2496. break;
  2497. DRM_UDELAY(1);
  2498. }
  2499. if (i < rdev->usec_timeout) {
  2500. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2501. } else {
  2502. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2503. scratch, tmp);
  2504. r = -EINVAL;
  2505. }
  2506. radeon_scratch_free(rdev, scratch);
  2507. radeon_ib_free(rdev, &ib);
  2508. return r;
  2509. }
  2510. /*
  2511. * Interrupts
  2512. *
  2513. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2514. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2515. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2516. * and host consumes. As the host irq handler processes interrupts, it
  2517. * increments the rptr. When the rptr catches up with the wptr, all the
  2518. * current interrupts have been processed.
  2519. */
  2520. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2521. {
  2522. u32 rb_bufsz;
  2523. /* Align ring size */
  2524. rb_bufsz = drm_order(ring_size / 4);
  2525. ring_size = (1 << rb_bufsz) * 4;
  2526. rdev->ih.ring_size = ring_size;
  2527. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2528. rdev->ih.rptr = 0;
  2529. }
  2530. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2531. {
  2532. int r;
  2533. /* Allocate ring buffer */
  2534. if (rdev->ih.ring_obj == NULL) {
  2535. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2536. PAGE_SIZE, true,
  2537. RADEON_GEM_DOMAIN_GTT,
  2538. &rdev->ih.ring_obj);
  2539. if (r) {
  2540. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2541. return r;
  2542. }
  2543. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2544. if (unlikely(r != 0))
  2545. return r;
  2546. r = radeon_bo_pin(rdev->ih.ring_obj,
  2547. RADEON_GEM_DOMAIN_GTT,
  2548. &rdev->ih.gpu_addr);
  2549. if (r) {
  2550. radeon_bo_unreserve(rdev->ih.ring_obj);
  2551. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2552. return r;
  2553. }
  2554. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2555. (void **)&rdev->ih.ring);
  2556. radeon_bo_unreserve(rdev->ih.ring_obj);
  2557. if (r) {
  2558. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2559. return r;
  2560. }
  2561. }
  2562. return 0;
  2563. }
  2564. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2565. {
  2566. int r;
  2567. if (rdev->ih.ring_obj) {
  2568. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2569. if (likely(r == 0)) {
  2570. radeon_bo_kunmap(rdev->ih.ring_obj);
  2571. radeon_bo_unpin(rdev->ih.ring_obj);
  2572. radeon_bo_unreserve(rdev->ih.ring_obj);
  2573. }
  2574. radeon_bo_unref(&rdev->ih.ring_obj);
  2575. rdev->ih.ring = NULL;
  2576. rdev->ih.ring_obj = NULL;
  2577. }
  2578. }
  2579. void r600_rlc_stop(struct radeon_device *rdev)
  2580. {
  2581. if ((rdev->family >= CHIP_RV770) &&
  2582. (rdev->family <= CHIP_RV740)) {
  2583. /* r7xx asics need to soft reset RLC before halting */
  2584. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2585. RREG32(SRBM_SOFT_RESET);
  2586. udelay(15000);
  2587. WREG32(SRBM_SOFT_RESET, 0);
  2588. RREG32(SRBM_SOFT_RESET);
  2589. }
  2590. WREG32(RLC_CNTL, 0);
  2591. }
  2592. static void r600_rlc_start(struct radeon_device *rdev)
  2593. {
  2594. WREG32(RLC_CNTL, RLC_ENABLE);
  2595. }
  2596. static int r600_rlc_init(struct radeon_device *rdev)
  2597. {
  2598. u32 i;
  2599. const __be32 *fw_data;
  2600. if (!rdev->rlc_fw)
  2601. return -EINVAL;
  2602. r600_rlc_stop(rdev);
  2603. WREG32(RLC_HB_BASE, 0);
  2604. WREG32(RLC_HB_CNTL, 0);
  2605. WREG32(RLC_HB_RPTR, 0);
  2606. WREG32(RLC_HB_WPTR, 0);
  2607. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2608. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2609. WREG32(RLC_MC_CNTL, 0);
  2610. WREG32(RLC_UCODE_CNTL, 0);
  2611. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2612. if (rdev->family >= CHIP_CEDAR) {
  2613. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2614. WREG32(RLC_UCODE_ADDR, i);
  2615. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2616. }
  2617. } else if (rdev->family >= CHIP_RV770) {
  2618. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2619. WREG32(RLC_UCODE_ADDR, i);
  2620. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2621. }
  2622. } else {
  2623. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2624. WREG32(RLC_UCODE_ADDR, i);
  2625. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2626. }
  2627. }
  2628. WREG32(RLC_UCODE_ADDR, 0);
  2629. r600_rlc_start(rdev);
  2630. return 0;
  2631. }
  2632. static void r600_enable_interrupts(struct radeon_device *rdev)
  2633. {
  2634. u32 ih_cntl = RREG32(IH_CNTL);
  2635. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2636. ih_cntl |= ENABLE_INTR;
  2637. ih_rb_cntl |= IH_RB_ENABLE;
  2638. WREG32(IH_CNTL, ih_cntl);
  2639. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2640. rdev->ih.enabled = true;
  2641. }
  2642. void r600_disable_interrupts(struct radeon_device *rdev)
  2643. {
  2644. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2645. u32 ih_cntl = RREG32(IH_CNTL);
  2646. ih_rb_cntl &= ~IH_RB_ENABLE;
  2647. ih_cntl &= ~ENABLE_INTR;
  2648. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2649. WREG32(IH_CNTL, ih_cntl);
  2650. /* set rptr, wptr to 0 */
  2651. WREG32(IH_RB_RPTR, 0);
  2652. WREG32(IH_RB_WPTR, 0);
  2653. rdev->ih.enabled = false;
  2654. rdev->ih.wptr = 0;
  2655. rdev->ih.rptr = 0;
  2656. }
  2657. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2658. {
  2659. u32 tmp;
  2660. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2661. WREG32(GRBM_INT_CNTL, 0);
  2662. WREG32(DxMODE_INT_MASK, 0);
  2663. if (ASIC_IS_DCE3(rdev)) {
  2664. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2665. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2666. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2667. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2668. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2669. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2670. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2671. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2672. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2673. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2674. if (ASIC_IS_DCE32(rdev)) {
  2675. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2676. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2677. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2678. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2679. }
  2680. } else {
  2681. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2682. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2683. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2684. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2685. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2686. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2687. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2688. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2689. }
  2690. }
  2691. int r600_irq_init(struct radeon_device *rdev)
  2692. {
  2693. int ret = 0;
  2694. int rb_bufsz;
  2695. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2696. /* allocate ring */
  2697. ret = r600_ih_ring_alloc(rdev);
  2698. if (ret)
  2699. return ret;
  2700. /* disable irqs */
  2701. r600_disable_interrupts(rdev);
  2702. /* init rlc */
  2703. ret = r600_rlc_init(rdev);
  2704. if (ret) {
  2705. r600_ih_ring_fini(rdev);
  2706. return ret;
  2707. }
  2708. /* setup interrupt control */
  2709. /* set dummy read address to ring address */
  2710. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2711. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2712. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2713. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2714. */
  2715. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2716. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2717. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2718. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2719. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2720. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2721. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2722. IH_WPTR_OVERFLOW_CLEAR |
  2723. (rb_bufsz << 1));
  2724. if (rdev->wb.enabled)
  2725. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2726. /* set the writeback address whether it's enabled or not */
  2727. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2728. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2729. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2730. /* set rptr, wptr to 0 */
  2731. WREG32(IH_RB_RPTR, 0);
  2732. WREG32(IH_RB_WPTR, 0);
  2733. /* Default settings for IH_CNTL (disabled at first) */
  2734. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2735. /* RPTR_REARM only works if msi's are enabled */
  2736. if (rdev->msi_enabled)
  2737. ih_cntl |= RPTR_REARM;
  2738. #ifdef __BIG_ENDIAN
  2739. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2740. #endif
  2741. WREG32(IH_CNTL, ih_cntl);
  2742. /* force the active interrupt state to all disabled */
  2743. if (rdev->family >= CHIP_CEDAR)
  2744. evergreen_disable_interrupt_state(rdev);
  2745. else
  2746. r600_disable_interrupt_state(rdev);
  2747. /* enable irqs */
  2748. r600_enable_interrupts(rdev);
  2749. return ret;
  2750. }
  2751. void r600_irq_suspend(struct radeon_device *rdev)
  2752. {
  2753. r600_irq_disable(rdev);
  2754. r600_rlc_stop(rdev);
  2755. }
  2756. void r600_irq_fini(struct radeon_device *rdev)
  2757. {
  2758. r600_irq_suspend(rdev);
  2759. r600_ih_ring_fini(rdev);
  2760. }
  2761. int r600_irq_set(struct radeon_device *rdev)
  2762. {
  2763. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2764. u32 mode_int = 0;
  2765. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2766. u32 grbm_int_cntl = 0;
  2767. u32 hdmi1, hdmi2;
  2768. if (!rdev->irq.installed) {
  2769. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2770. return -EINVAL;
  2771. }
  2772. /* don't enable anything if the ih is disabled */
  2773. if (!rdev->ih.enabled) {
  2774. r600_disable_interrupts(rdev);
  2775. /* force the active interrupt state to all disabled */
  2776. r600_disable_interrupt_state(rdev);
  2777. return 0;
  2778. }
  2779. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2780. if (ASIC_IS_DCE3(rdev)) {
  2781. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2782. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2783. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2784. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2785. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2786. if (ASIC_IS_DCE32(rdev)) {
  2787. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2789. }
  2790. } else {
  2791. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2792. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2793. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2794. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2795. }
  2796. if (rdev->irq.sw_int) {
  2797. DRM_DEBUG("r600_irq_set: sw int\n");
  2798. cp_int_cntl |= RB_INT_ENABLE;
  2799. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2800. }
  2801. if (rdev->irq.crtc_vblank_int[0]) {
  2802. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2803. mode_int |= D1MODE_VBLANK_INT_MASK;
  2804. }
  2805. if (rdev->irq.crtc_vblank_int[1]) {
  2806. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2807. mode_int |= D2MODE_VBLANK_INT_MASK;
  2808. }
  2809. if (rdev->irq.hpd[0]) {
  2810. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2811. hpd1 |= DC_HPDx_INT_EN;
  2812. }
  2813. if (rdev->irq.hpd[1]) {
  2814. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2815. hpd2 |= DC_HPDx_INT_EN;
  2816. }
  2817. if (rdev->irq.hpd[2]) {
  2818. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2819. hpd3 |= DC_HPDx_INT_EN;
  2820. }
  2821. if (rdev->irq.hpd[3]) {
  2822. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2823. hpd4 |= DC_HPDx_INT_EN;
  2824. }
  2825. if (rdev->irq.hpd[4]) {
  2826. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2827. hpd5 |= DC_HPDx_INT_EN;
  2828. }
  2829. if (rdev->irq.hpd[5]) {
  2830. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2831. hpd6 |= DC_HPDx_INT_EN;
  2832. }
  2833. if (rdev->irq.hdmi[0]) {
  2834. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2835. hdmi1 |= R600_HDMI_INT_EN;
  2836. }
  2837. if (rdev->irq.hdmi[1]) {
  2838. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2839. hdmi2 |= R600_HDMI_INT_EN;
  2840. }
  2841. if (rdev->irq.gui_idle) {
  2842. DRM_DEBUG("gui idle\n");
  2843. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2844. }
  2845. WREG32(CP_INT_CNTL, cp_int_cntl);
  2846. WREG32(DxMODE_INT_MASK, mode_int);
  2847. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2848. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2849. if (ASIC_IS_DCE3(rdev)) {
  2850. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2851. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2852. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2853. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2854. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2855. if (ASIC_IS_DCE32(rdev)) {
  2856. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2857. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2858. }
  2859. } else {
  2860. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2861. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2862. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2863. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2864. }
  2865. return 0;
  2866. }
  2867. static inline void r600_irq_ack(struct radeon_device *rdev,
  2868. u32 *disp_int,
  2869. u32 *disp_int_cont,
  2870. u32 *disp_int_cont2)
  2871. {
  2872. u32 tmp;
  2873. if (ASIC_IS_DCE3(rdev)) {
  2874. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2875. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2876. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2877. } else {
  2878. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2879. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2880. *disp_int_cont2 = 0;
  2881. }
  2882. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2883. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2884. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2885. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2886. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2887. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2888. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2889. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2890. if (*disp_int & DC_HPD1_INTERRUPT) {
  2891. if (ASIC_IS_DCE3(rdev)) {
  2892. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2893. tmp |= DC_HPDx_INT_ACK;
  2894. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2895. } else {
  2896. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2897. tmp |= DC_HPDx_INT_ACK;
  2898. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2899. }
  2900. }
  2901. if (*disp_int & DC_HPD2_INTERRUPT) {
  2902. if (ASIC_IS_DCE3(rdev)) {
  2903. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2904. tmp |= DC_HPDx_INT_ACK;
  2905. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2906. } else {
  2907. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2908. tmp |= DC_HPDx_INT_ACK;
  2909. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2910. }
  2911. }
  2912. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2913. if (ASIC_IS_DCE3(rdev)) {
  2914. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2915. tmp |= DC_HPDx_INT_ACK;
  2916. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2917. } else {
  2918. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2919. tmp |= DC_HPDx_INT_ACK;
  2920. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2921. }
  2922. }
  2923. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2924. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2925. tmp |= DC_HPDx_INT_ACK;
  2926. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2927. }
  2928. if (ASIC_IS_DCE32(rdev)) {
  2929. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2930. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2931. tmp |= DC_HPDx_INT_ACK;
  2932. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2933. }
  2934. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2935. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2936. tmp |= DC_HPDx_INT_ACK;
  2937. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2938. }
  2939. }
  2940. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2941. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2942. }
  2943. if (ASIC_IS_DCE3(rdev)) {
  2944. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2945. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2946. }
  2947. } else {
  2948. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2949. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2950. }
  2951. }
  2952. }
  2953. void r600_irq_disable(struct radeon_device *rdev)
  2954. {
  2955. u32 disp_int, disp_int_cont, disp_int_cont2;
  2956. r600_disable_interrupts(rdev);
  2957. /* Wait and acknowledge irq */
  2958. mdelay(1);
  2959. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2960. r600_disable_interrupt_state(rdev);
  2961. }
  2962. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2963. {
  2964. u32 wptr, tmp;
  2965. if (rdev->wb.enabled)
  2966. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2967. else
  2968. wptr = RREG32(IH_RB_WPTR);
  2969. if (wptr & RB_OVERFLOW) {
  2970. /* When a ring buffer overflow happen start parsing interrupt
  2971. * from the last not overwritten vector (wptr + 16). Hopefully
  2972. * this should allow us to catchup.
  2973. */
  2974. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2975. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2976. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2977. tmp = RREG32(IH_RB_CNTL);
  2978. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2979. WREG32(IH_RB_CNTL, tmp);
  2980. }
  2981. return (wptr & rdev->ih.ptr_mask);
  2982. }
  2983. /* r600 IV Ring
  2984. * Each IV ring entry is 128 bits:
  2985. * [7:0] - interrupt source id
  2986. * [31:8] - reserved
  2987. * [59:32] - interrupt source data
  2988. * [127:60] - reserved
  2989. *
  2990. * The basic interrupt vector entries
  2991. * are decoded as follows:
  2992. * src_id src_data description
  2993. * 1 0 D1 Vblank
  2994. * 1 1 D1 Vline
  2995. * 5 0 D2 Vblank
  2996. * 5 1 D2 Vline
  2997. * 19 0 FP Hot plug detection A
  2998. * 19 1 FP Hot plug detection B
  2999. * 19 2 DAC A auto-detection
  3000. * 19 3 DAC B auto-detection
  3001. * 21 4 HDMI block A
  3002. * 21 5 HDMI block B
  3003. * 176 - CP_INT RB
  3004. * 177 - CP_INT IB1
  3005. * 178 - CP_INT IB2
  3006. * 181 - EOP Interrupt
  3007. * 233 - GUI Idle
  3008. *
  3009. * Note, these are based on r600 and may need to be
  3010. * adjusted or added to on newer asics
  3011. */
  3012. int r600_irq_process(struct radeon_device *rdev)
  3013. {
  3014. u32 wptr = r600_get_ih_wptr(rdev);
  3015. u32 rptr = rdev->ih.rptr;
  3016. u32 src_id, src_data;
  3017. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3018. unsigned long flags;
  3019. bool queue_hotplug = false;
  3020. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3021. if (!rdev->ih.enabled)
  3022. return IRQ_NONE;
  3023. spin_lock_irqsave(&rdev->ih.lock, flags);
  3024. if (rptr == wptr) {
  3025. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3026. return IRQ_NONE;
  3027. }
  3028. if (rdev->shutdown) {
  3029. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3030. return IRQ_NONE;
  3031. }
  3032. restart_ih:
  3033. /* display interrupts */
  3034. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3035. rdev->ih.wptr = wptr;
  3036. while (rptr != wptr) {
  3037. /* wptr/rptr are in bytes! */
  3038. ring_index = rptr / 4;
  3039. src_id = rdev->ih.ring[ring_index] & 0xff;
  3040. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3041. switch (src_id) {
  3042. case 1: /* D1 vblank/vline */
  3043. switch (src_data) {
  3044. case 0: /* D1 vblank */
  3045. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3046. drm_handle_vblank(rdev->ddev, 0);
  3047. rdev->pm.vblank_sync = true;
  3048. wake_up(&rdev->irq.vblank_queue);
  3049. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3050. DRM_DEBUG("IH: D1 vblank\n");
  3051. }
  3052. break;
  3053. case 1: /* D1 vline */
  3054. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3055. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3056. DRM_DEBUG("IH: D1 vline\n");
  3057. }
  3058. break;
  3059. default:
  3060. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3061. break;
  3062. }
  3063. break;
  3064. case 5: /* D2 vblank/vline */
  3065. switch (src_data) {
  3066. case 0: /* D2 vblank */
  3067. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3068. drm_handle_vblank(rdev->ddev, 1);
  3069. rdev->pm.vblank_sync = true;
  3070. wake_up(&rdev->irq.vblank_queue);
  3071. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3072. DRM_DEBUG("IH: D2 vblank\n");
  3073. }
  3074. break;
  3075. case 1: /* D1 vline */
  3076. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3077. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3078. DRM_DEBUG("IH: D2 vline\n");
  3079. }
  3080. break;
  3081. default:
  3082. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3083. break;
  3084. }
  3085. break;
  3086. case 19: /* HPD/DAC hotplug */
  3087. switch (src_data) {
  3088. case 0:
  3089. if (disp_int & DC_HPD1_INTERRUPT) {
  3090. disp_int &= ~DC_HPD1_INTERRUPT;
  3091. queue_hotplug = true;
  3092. DRM_DEBUG("IH: HPD1\n");
  3093. }
  3094. break;
  3095. case 1:
  3096. if (disp_int & DC_HPD2_INTERRUPT) {
  3097. disp_int &= ~DC_HPD2_INTERRUPT;
  3098. queue_hotplug = true;
  3099. DRM_DEBUG("IH: HPD2\n");
  3100. }
  3101. break;
  3102. case 4:
  3103. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3104. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3105. queue_hotplug = true;
  3106. DRM_DEBUG("IH: HPD3\n");
  3107. }
  3108. break;
  3109. case 5:
  3110. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3111. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3112. queue_hotplug = true;
  3113. DRM_DEBUG("IH: HPD4\n");
  3114. }
  3115. break;
  3116. case 10:
  3117. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3118. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3119. queue_hotplug = true;
  3120. DRM_DEBUG("IH: HPD5\n");
  3121. }
  3122. break;
  3123. case 12:
  3124. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3125. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3126. queue_hotplug = true;
  3127. DRM_DEBUG("IH: HPD6\n");
  3128. }
  3129. break;
  3130. default:
  3131. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3132. break;
  3133. }
  3134. break;
  3135. case 21: /* HDMI */
  3136. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3137. r600_audio_schedule_polling(rdev);
  3138. break;
  3139. case 176: /* CP_INT in ring buffer */
  3140. case 177: /* CP_INT in IB1 */
  3141. case 178: /* CP_INT in IB2 */
  3142. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3143. radeon_fence_process(rdev);
  3144. break;
  3145. case 181: /* CP EOP event */
  3146. DRM_DEBUG("IH: CP EOP\n");
  3147. radeon_fence_process(rdev);
  3148. break;
  3149. case 233: /* GUI IDLE */
  3150. DRM_DEBUG("IH: CP EOP\n");
  3151. rdev->pm.gui_idle = true;
  3152. wake_up(&rdev->irq.idle_queue);
  3153. break;
  3154. default:
  3155. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3156. break;
  3157. }
  3158. /* wptr/rptr are in bytes! */
  3159. rptr += 16;
  3160. rptr &= rdev->ih.ptr_mask;
  3161. }
  3162. /* make sure wptr hasn't changed while processing */
  3163. wptr = r600_get_ih_wptr(rdev);
  3164. if (wptr != rdev->ih.wptr)
  3165. goto restart_ih;
  3166. if (queue_hotplug)
  3167. queue_work(rdev->wq, &rdev->hotplug_work);
  3168. rdev->ih.rptr = rptr;
  3169. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3170. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3171. return IRQ_HANDLED;
  3172. }
  3173. /*
  3174. * Debugfs info
  3175. */
  3176. #if defined(CONFIG_DEBUG_FS)
  3177. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3178. {
  3179. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3180. struct drm_device *dev = node->minor->dev;
  3181. struct radeon_device *rdev = dev->dev_private;
  3182. unsigned count, i, j;
  3183. radeon_ring_free_size(rdev);
  3184. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3185. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3186. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3187. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3188. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3189. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3190. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3191. seq_printf(m, "%u dwords in ring\n", count);
  3192. i = rdev->cp.rptr;
  3193. for (j = 0; j <= count; j++) {
  3194. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3195. i = (i + 1) & rdev->cp.ptr_mask;
  3196. }
  3197. return 0;
  3198. }
  3199. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3200. {
  3201. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3202. struct drm_device *dev = node->minor->dev;
  3203. struct radeon_device *rdev = dev->dev_private;
  3204. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3205. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3206. return 0;
  3207. }
  3208. static struct drm_info_list r600_mc_info_list[] = {
  3209. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3210. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3211. };
  3212. #endif
  3213. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3214. {
  3215. #if defined(CONFIG_DEBUG_FS)
  3216. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3217. #else
  3218. return 0;
  3219. #endif
  3220. }
  3221. /**
  3222. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3223. * rdev: radeon device structure
  3224. * bo: buffer object struct which userspace is waiting for idle
  3225. *
  3226. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3227. * through ring buffer, this leads to corruption in rendering, see
  3228. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3229. * directly perform HDP flush by writing register through MMIO.
  3230. */
  3231. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3232. {
  3233. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3234. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3235. * This seems to cause problems on some AGP cards. Just use the old
  3236. * method for them.
  3237. */
  3238. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3239. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3240. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3241. u32 tmp;
  3242. WREG32(HDP_DEBUG1, 0);
  3243. tmp = readl((void __iomem *)ptr);
  3244. } else
  3245. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3246. }