atombios_crtc.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. };
  362. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  363. int enable,
  364. int pll_id,
  365. struct radeon_atom_ss *ss)
  366. {
  367. struct drm_device *dev = crtc->dev;
  368. struct radeon_device *rdev = dev->dev_private;
  369. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  370. union atom_enable_ss args;
  371. memset(&args, 0, sizeof(args));
  372. if (ASIC_IS_DCE4(rdev)) {
  373. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  374. args.v2.ucSpreadSpectrumType = ss->type;
  375. switch (pll_id) {
  376. case ATOM_PPLL1:
  377. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  378. args.v2.usSpreadSpectrumAmount = ss->amount;
  379. args.v2.usSpreadSpectrumStep = ss->step;
  380. break;
  381. case ATOM_PPLL2:
  382. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  383. args.v2.usSpreadSpectrumAmount = ss->amount;
  384. args.v2.usSpreadSpectrumStep = ss->step;
  385. break;
  386. case ATOM_DCPLL:
  387. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  388. args.v2.usSpreadSpectrumAmount = 0;
  389. args.v2.usSpreadSpectrumStep = 0;
  390. break;
  391. case ATOM_PPLL_INVALID:
  392. return;
  393. }
  394. args.v2.ucEnable = enable;
  395. } else if (ASIC_IS_DCE3(rdev)) {
  396. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  397. args.v1.ucSpreadSpectrumType = ss->type;
  398. args.v1.ucSpreadSpectrumStep = ss->step;
  399. args.v1.ucSpreadSpectrumDelay = ss->delay;
  400. args.v1.ucSpreadSpectrumRange = ss->range;
  401. args.v1.ucPpll = pll_id;
  402. args.v1.ucEnable = enable;
  403. } else if (ASIC_IS_AVIVO(rdev)) {
  404. if (enable == ATOM_DISABLE) {
  405. atombios_disable_ss(crtc);
  406. return;
  407. }
  408. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  409. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  410. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  411. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  412. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  413. args.lvds_ss_2.ucEnable = enable;
  414. } else {
  415. if (enable == ATOM_DISABLE) {
  416. atombios_disable_ss(crtc);
  417. return;
  418. }
  419. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  420. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  421. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  422. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  423. args.lvds_ss.ucEnable = enable;
  424. }
  425. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  426. }
  427. union adjust_pixel_clock {
  428. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  429. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  430. };
  431. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  432. struct drm_display_mode *mode,
  433. struct radeon_pll *pll,
  434. bool ss_enabled,
  435. struct radeon_atom_ss *ss)
  436. {
  437. struct drm_device *dev = crtc->dev;
  438. struct radeon_device *rdev = dev->dev_private;
  439. struct drm_encoder *encoder = NULL;
  440. struct radeon_encoder *radeon_encoder = NULL;
  441. u32 adjusted_clock = mode->clock;
  442. int encoder_mode = 0;
  443. u32 dp_clock = mode->clock;
  444. int bpc = 8;
  445. /* reset the pll flags */
  446. pll->flags = 0;
  447. if (ASIC_IS_AVIVO(rdev)) {
  448. if ((rdev->family == CHIP_RS600) ||
  449. (rdev->family == CHIP_RS690) ||
  450. (rdev->family == CHIP_RS740))
  451. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  452. RADEON_PLL_PREFER_CLOSEST_LOWER);
  453. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  454. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  455. else
  456. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  457. } else {
  458. pll->flags |= RADEON_PLL_LEGACY;
  459. if (mode->clock > 200000) /* range limits??? */
  460. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  461. else
  462. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  463. }
  464. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  465. if (encoder->crtc == crtc) {
  466. radeon_encoder = to_radeon_encoder(encoder);
  467. encoder_mode = atombios_get_encoder_mode(encoder);
  468. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  469. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  470. if (connector) {
  471. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  472. struct radeon_connector_atom_dig *dig_connector =
  473. radeon_connector->con_priv;
  474. dp_clock = dig_connector->dp_clock;
  475. }
  476. }
  477. #if 0 /* doesn't work properly on some laptops */
  478. /* use recommended ref_div for ss */
  479. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  480. if (ss_enabled) {
  481. if (ss->refdiv) {
  482. pll->flags |= RADEON_PLL_USE_REF_DIV;
  483. pll->reference_div = ss->refdiv;
  484. }
  485. }
  486. }
  487. #endif
  488. if (ASIC_IS_AVIVO(rdev)) {
  489. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  490. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  491. adjusted_clock = mode->clock * 2;
  492. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  493. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  494. } else {
  495. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  496. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  497. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  498. pll->flags |= RADEON_PLL_USE_REF_DIV;
  499. }
  500. break;
  501. }
  502. }
  503. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  504. * accordingly based on the encoder/transmitter to work around
  505. * special hw requirements.
  506. */
  507. if (ASIC_IS_DCE3(rdev)) {
  508. union adjust_pixel_clock args;
  509. u8 frev, crev;
  510. int index;
  511. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  512. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  513. &crev))
  514. return adjusted_clock;
  515. memset(&args, 0, sizeof(args));
  516. switch (frev) {
  517. case 1:
  518. switch (crev) {
  519. case 1:
  520. case 2:
  521. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  522. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  523. args.v1.ucEncodeMode = encoder_mode;
  524. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  525. if (ss_enabled)
  526. args.v1.ucConfig |=
  527. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  528. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  529. args.v1.ucConfig |=
  530. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  531. }
  532. atom_execute_table(rdev->mode_info.atom_context,
  533. index, (uint32_t *)&args);
  534. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  535. break;
  536. case 3:
  537. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  538. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  539. args.v3.sInput.ucEncodeMode = encoder_mode;
  540. args.v3.sInput.ucDispPllConfig = 0;
  541. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  542. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  543. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  544. if (ss_enabled)
  545. args.v3.sInput.ucDispPllConfig |=
  546. DISPPLL_CONFIG_SS_ENABLE;
  547. args.v3.sInput.ucDispPllConfig |=
  548. DISPPLL_CONFIG_COHERENT_MODE;
  549. /* 16200 or 27000 */
  550. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  551. } else {
  552. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  553. /* deep color support */
  554. args.v3.sInput.usPixelClock =
  555. cpu_to_le16((mode->clock * bpc / 8) / 10);
  556. }
  557. if (dig->coherent_mode)
  558. args.v3.sInput.ucDispPllConfig |=
  559. DISPPLL_CONFIG_COHERENT_MODE;
  560. if (mode->clock > 165000)
  561. args.v3.sInput.ucDispPllConfig |=
  562. DISPPLL_CONFIG_DUAL_LINK;
  563. }
  564. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  565. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  566. if (ss_enabled)
  567. args.v3.sInput.ucDispPllConfig |=
  568. DISPPLL_CONFIG_SS_ENABLE;
  569. args.v3.sInput.ucDispPllConfig |=
  570. DISPPLL_CONFIG_COHERENT_MODE;
  571. /* 16200 or 27000 */
  572. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  573. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  574. if (ss_enabled)
  575. args.v3.sInput.ucDispPllConfig |=
  576. DISPPLL_CONFIG_SS_ENABLE;
  577. } else {
  578. if (mode->clock > 165000)
  579. args.v3.sInput.ucDispPllConfig |=
  580. DISPPLL_CONFIG_DUAL_LINK;
  581. }
  582. }
  583. atom_execute_table(rdev->mode_info.atom_context,
  584. index, (uint32_t *)&args);
  585. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  586. if (args.v3.sOutput.ucRefDiv) {
  587. pll->flags |= RADEON_PLL_USE_REF_DIV;
  588. pll->reference_div = args.v3.sOutput.ucRefDiv;
  589. }
  590. if (args.v3.sOutput.ucPostDiv) {
  591. pll->flags |= RADEON_PLL_USE_POST_DIV;
  592. pll->post_div = args.v3.sOutput.ucPostDiv;
  593. }
  594. break;
  595. default:
  596. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  597. return adjusted_clock;
  598. }
  599. break;
  600. default:
  601. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  602. return adjusted_clock;
  603. }
  604. }
  605. return adjusted_clock;
  606. }
  607. union set_pixel_clock {
  608. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  609. PIXEL_CLOCK_PARAMETERS v1;
  610. PIXEL_CLOCK_PARAMETERS_V2 v2;
  611. PIXEL_CLOCK_PARAMETERS_V3 v3;
  612. PIXEL_CLOCK_PARAMETERS_V5 v5;
  613. };
  614. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  615. {
  616. struct drm_device *dev = crtc->dev;
  617. struct radeon_device *rdev = dev->dev_private;
  618. u8 frev, crev;
  619. int index;
  620. union set_pixel_clock args;
  621. memset(&args, 0, sizeof(args));
  622. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  623. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  624. &crev))
  625. return;
  626. switch (frev) {
  627. case 1:
  628. switch (crev) {
  629. case 5:
  630. /* if the default dcpll clock is specified,
  631. * SetPixelClock provides the dividers
  632. */
  633. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  634. args.v5.usPixelClock = rdev->clock.default_dispclk;
  635. args.v5.ucPpll = ATOM_DCPLL;
  636. break;
  637. default:
  638. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  639. return;
  640. }
  641. break;
  642. default:
  643. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  644. return;
  645. }
  646. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  647. }
  648. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  649. int crtc_id,
  650. int pll_id,
  651. u32 encoder_mode,
  652. u32 encoder_id,
  653. u32 clock,
  654. u32 ref_div,
  655. u32 fb_div,
  656. u32 frac_fb_div,
  657. u32 post_div)
  658. {
  659. struct drm_device *dev = crtc->dev;
  660. struct radeon_device *rdev = dev->dev_private;
  661. u8 frev, crev;
  662. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  663. union set_pixel_clock args;
  664. memset(&args, 0, sizeof(args));
  665. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  666. &crev))
  667. return;
  668. switch (frev) {
  669. case 1:
  670. switch (crev) {
  671. case 1:
  672. if (clock == ATOM_DISABLE)
  673. return;
  674. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  675. args.v1.usRefDiv = cpu_to_le16(ref_div);
  676. args.v1.usFbDiv = cpu_to_le16(fb_div);
  677. args.v1.ucFracFbDiv = frac_fb_div;
  678. args.v1.ucPostDiv = post_div;
  679. args.v1.ucPpll = pll_id;
  680. args.v1.ucCRTC = crtc_id;
  681. args.v1.ucRefDivSrc = 1;
  682. break;
  683. case 2:
  684. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  685. args.v2.usRefDiv = cpu_to_le16(ref_div);
  686. args.v2.usFbDiv = cpu_to_le16(fb_div);
  687. args.v2.ucFracFbDiv = frac_fb_div;
  688. args.v2.ucPostDiv = post_div;
  689. args.v2.ucPpll = pll_id;
  690. args.v2.ucCRTC = crtc_id;
  691. args.v2.ucRefDivSrc = 1;
  692. break;
  693. case 3:
  694. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  695. args.v3.usRefDiv = cpu_to_le16(ref_div);
  696. args.v3.usFbDiv = cpu_to_le16(fb_div);
  697. args.v3.ucFracFbDiv = frac_fb_div;
  698. args.v3.ucPostDiv = post_div;
  699. args.v3.ucPpll = pll_id;
  700. args.v3.ucMiscInfo = (pll_id << 2);
  701. args.v3.ucTransmitterId = encoder_id;
  702. args.v3.ucEncoderMode = encoder_mode;
  703. break;
  704. case 5:
  705. args.v5.ucCRTC = crtc_id;
  706. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  707. args.v5.ucRefDiv = ref_div;
  708. args.v5.usFbDiv = cpu_to_le16(fb_div);
  709. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  710. args.v5.ucPostDiv = post_div;
  711. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  712. args.v5.ucTransmitterID = encoder_id;
  713. args.v5.ucEncoderMode = encoder_mode;
  714. args.v5.ucPpll = pll_id;
  715. break;
  716. default:
  717. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  718. return;
  719. }
  720. break;
  721. default:
  722. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  723. return;
  724. }
  725. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  726. }
  727. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  728. {
  729. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  730. struct drm_device *dev = crtc->dev;
  731. struct radeon_device *rdev = dev->dev_private;
  732. struct drm_encoder *encoder = NULL;
  733. struct radeon_encoder *radeon_encoder = NULL;
  734. u32 pll_clock = mode->clock;
  735. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  736. struct radeon_pll *pll;
  737. u32 adjusted_clock;
  738. int encoder_mode = 0;
  739. struct radeon_atom_ss ss;
  740. bool ss_enabled = false;
  741. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  742. if (encoder->crtc == crtc) {
  743. radeon_encoder = to_radeon_encoder(encoder);
  744. encoder_mode = atombios_get_encoder_mode(encoder);
  745. break;
  746. }
  747. }
  748. if (!radeon_encoder)
  749. return;
  750. switch (radeon_crtc->pll_id) {
  751. case ATOM_PPLL1:
  752. pll = &rdev->clock.p1pll;
  753. break;
  754. case ATOM_PPLL2:
  755. pll = &rdev->clock.p2pll;
  756. break;
  757. case ATOM_DCPLL:
  758. case ATOM_PPLL_INVALID:
  759. default:
  760. pll = &rdev->clock.dcpll;
  761. break;
  762. }
  763. if (radeon_encoder->active_device &
  764. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  765. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  766. struct drm_connector *connector =
  767. radeon_get_connector_for_encoder(encoder);
  768. struct radeon_connector *radeon_connector =
  769. to_radeon_connector(connector);
  770. struct radeon_connector_atom_dig *dig_connector =
  771. radeon_connector->con_priv;
  772. int dp_clock;
  773. switch (encoder_mode) {
  774. case ATOM_ENCODER_MODE_DP:
  775. /* DP/eDP */
  776. dp_clock = dig_connector->dp_clock / 10;
  777. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  778. if (ASIC_IS_DCE4(rdev))
  779. ss_enabled =
  780. radeon_atombios_get_asic_ss_info(rdev, &ss,
  781. dig->lcd_ss_id,
  782. dp_clock);
  783. else
  784. ss_enabled =
  785. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  786. dig->lcd_ss_id);
  787. } else {
  788. if (ASIC_IS_DCE4(rdev))
  789. ss_enabled =
  790. radeon_atombios_get_asic_ss_info(rdev, &ss,
  791. ASIC_INTERNAL_SS_ON_DP,
  792. dp_clock);
  793. else {
  794. if (dp_clock == 16200) {
  795. ss_enabled =
  796. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  797. ATOM_DP_SS_ID2);
  798. if (!ss_enabled)
  799. ss_enabled =
  800. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  801. ATOM_DP_SS_ID1);
  802. } else
  803. ss_enabled =
  804. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  805. ATOM_DP_SS_ID1);
  806. }
  807. }
  808. break;
  809. case ATOM_ENCODER_MODE_LVDS:
  810. if (ASIC_IS_DCE4(rdev))
  811. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  812. dig->lcd_ss_id,
  813. mode->clock / 10);
  814. else
  815. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  816. dig->lcd_ss_id);
  817. break;
  818. case ATOM_ENCODER_MODE_DVI:
  819. if (ASIC_IS_DCE4(rdev))
  820. ss_enabled =
  821. radeon_atombios_get_asic_ss_info(rdev, &ss,
  822. ASIC_INTERNAL_SS_ON_TMDS,
  823. mode->clock / 10);
  824. break;
  825. case ATOM_ENCODER_MODE_HDMI:
  826. if (ASIC_IS_DCE4(rdev))
  827. ss_enabled =
  828. radeon_atombios_get_asic_ss_info(rdev, &ss,
  829. ASIC_INTERNAL_SS_ON_HDMI,
  830. mode->clock / 10);
  831. break;
  832. default:
  833. break;
  834. }
  835. }
  836. /* adjust pixel clock as needed */
  837. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  838. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  839. &ref_div, &post_div);
  840. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  841. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  842. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  843. ref_div, fb_div, frac_fb_div, post_div);
  844. if (ss_enabled) {
  845. /* calculate ss amount and step size */
  846. if (ASIC_IS_DCE4(rdev)) {
  847. u32 step_size;
  848. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  849. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  850. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  851. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  852. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  853. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  854. (125 * 25 * pll->reference_freq / 100);
  855. else
  856. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  857. (125 * 25 * pll->reference_freq / 100);
  858. ss.step = step_size;
  859. }
  860. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  861. }
  862. }
  863. static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
  864. struct drm_framebuffer *fb,
  865. int x, int y, int atomic)
  866. {
  867. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  868. struct drm_device *dev = crtc->dev;
  869. struct radeon_device *rdev = dev->dev_private;
  870. struct radeon_framebuffer *radeon_fb;
  871. struct drm_framebuffer *target_fb;
  872. struct drm_gem_object *obj;
  873. struct radeon_bo *rbo;
  874. uint64_t fb_location;
  875. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  876. int r;
  877. /* no fb bound */
  878. if (!atomic && !crtc->fb) {
  879. DRM_DEBUG_KMS("No FB bound\n");
  880. return 0;
  881. }
  882. if (atomic) {
  883. radeon_fb = to_radeon_framebuffer(fb);
  884. target_fb = fb;
  885. }
  886. else {
  887. radeon_fb = to_radeon_framebuffer(crtc->fb);
  888. target_fb = crtc->fb;
  889. }
  890. /* If atomic, assume fb object is pinned & idle & fenced and
  891. * just update base pointers
  892. */
  893. obj = radeon_fb->obj;
  894. rbo = obj->driver_private;
  895. r = radeon_bo_reserve(rbo, false);
  896. if (unlikely(r != 0))
  897. return r;
  898. if (atomic)
  899. fb_location = radeon_bo_gpu_offset(rbo);
  900. else {
  901. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  902. if (unlikely(r != 0)) {
  903. radeon_bo_unreserve(rbo);
  904. return -EINVAL;
  905. }
  906. }
  907. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  908. radeon_bo_unreserve(rbo);
  909. switch (target_fb->bits_per_pixel) {
  910. case 8:
  911. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  912. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  913. break;
  914. case 15:
  915. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  916. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  917. break;
  918. case 16:
  919. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  920. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  921. break;
  922. case 24:
  923. case 32:
  924. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  925. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  926. break;
  927. default:
  928. DRM_ERROR("Unsupported screen depth %d\n",
  929. target_fb->bits_per_pixel);
  930. return -EINVAL;
  931. }
  932. if (tiling_flags & RADEON_TILING_MACRO)
  933. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  934. else if (tiling_flags & RADEON_TILING_MICRO)
  935. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  936. switch (radeon_crtc->crtc_id) {
  937. case 0:
  938. WREG32(AVIVO_D1VGA_CONTROL, 0);
  939. break;
  940. case 1:
  941. WREG32(AVIVO_D2VGA_CONTROL, 0);
  942. break;
  943. case 2:
  944. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  945. break;
  946. case 3:
  947. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  948. break;
  949. case 4:
  950. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  951. break;
  952. case 5:
  953. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  954. break;
  955. default:
  956. break;
  957. }
  958. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  959. upper_32_bits(fb_location));
  960. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  961. upper_32_bits(fb_location));
  962. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  963. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  964. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  965. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  966. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  967. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  968. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  969. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  970. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  971. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  972. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  973. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  974. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  975. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  976. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  977. crtc->mode.vdisplay);
  978. x &= ~3;
  979. y &= ~1;
  980. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  981. (x << 16) | y);
  982. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  983. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  984. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  985. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  986. EVERGREEN_INTERLEAVE_EN);
  987. else
  988. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  989. if (!atomic && fb && fb != crtc->fb) {
  990. radeon_fb = to_radeon_framebuffer(fb);
  991. rbo = radeon_fb->obj->driver_private;
  992. r = radeon_bo_reserve(rbo, false);
  993. if (unlikely(r != 0))
  994. return r;
  995. radeon_bo_unpin(rbo);
  996. radeon_bo_unreserve(rbo);
  997. }
  998. /* Bytes per pixel may have changed */
  999. radeon_bandwidth_update(rdev);
  1000. return 0;
  1001. }
  1002. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1003. struct drm_framebuffer *fb,
  1004. int x, int y, int atomic)
  1005. {
  1006. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1007. struct drm_device *dev = crtc->dev;
  1008. struct radeon_device *rdev = dev->dev_private;
  1009. struct radeon_framebuffer *radeon_fb;
  1010. struct drm_gem_object *obj;
  1011. struct radeon_bo *rbo;
  1012. struct drm_framebuffer *target_fb;
  1013. uint64_t fb_location;
  1014. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1015. int r;
  1016. /* no fb bound */
  1017. if (!atomic && !crtc->fb) {
  1018. DRM_DEBUG_KMS("No FB bound\n");
  1019. return 0;
  1020. }
  1021. if (atomic) {
  1022. radeon_fb = to_radeon_framebuffer(fb);
  1023. target_fb = fb;
  1024. }
  1025. else {
  1026. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1027. target_fb = crtc->fb;
  1028. }
  1029. obj = radeon_fb->obj;
  1030. rbo = obj->driver_private;
  1031. r = radeon_bo_reserve(rbo, false);
  1032. if (unlikely(r != 0))
  1033. return r;
  1034. /* If atomic, assume fb object is pinned & idle & fenced and
  1035. * just update base pointers
  1036. */
  1037. if (atomic)
  1038. fb_location = radeon_bo_gpu_offset(rbo);
  1039. else {
  1040. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1041. if (unlikely(r != 0)) {
  1042. radeon_bo_unreserve(rbo);
  1043. return -EINVAL;
  1044. }
  1045. }
  1046. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1047. radeon_bo_unreserve(rbo);
  1048. switch (target_fb->bits_per_pixel) {
  1049. case 8:
  1050. fb_format =
  1051. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1052. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1053. break;
  1054. case 15:
  1055. fb_format =
  1056. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1057. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1058. break;
  1059. case 16:
  1060. fb_format =
  1061. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1062. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1063. break;
  1064. case 24:
  1065. case 32:
  1066. fb_format =
  1067. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1068. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1069. break;
  1070. default:
  1071. DRM_ERROR("Unsupported screen depth %d\n",
  1072. target_fb->bits_per_pixel);
  1073. return -EINVAL;
  1074. }
  1075. if (rdev->family >= CHIP_R600) {
  1076. if (tiling_flags & RADEON_TILING_MACRO)
  1077. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1078. else if (tiling_flags & RADEON_TILING_MICRO)
  1079. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1080. } else {
  1081. if (tiling_flags & RADEON_TILING_MACRO)
  1082. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1083. if (tiling_flags & RADEON_TILING_MICRO)
  1084. fb_format |= AVIVO_D1GRPH_TILED;
  1085. }
  1086. if (radeon_crtc->crtc_id == 0)
  1087. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1088. else
  1089. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1090. if (rdev->family >= CHIP_RV770) {
  1091. if (radeon_crtc->crtc_id) {
  1092. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1093. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1094. } else {
  1095. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1096. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1097. }
  1098. }
  1099. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1100. (u32) fb_location);
  1101. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1102. radeon_crtc->crtc_offset, (u32) fb_location);
  1103. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1104. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1105. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1106. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1107. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1108. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1109. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1110. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1111. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1112. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1113. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1114. crtc->mode.vdisplay);
  1115. x &= ~3;
  1116. y &= ~1;
  1117. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1118. (x << 16) | y);
  1119. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1120. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1121. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1122. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1123. AVIVO_D1MODE_INTERLEAVE_EN);
  1124. else
  1125. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1126. if (!atomic && fb && fb != crtc->fb) {
  1127. radeon_fb = to_radeon_framebuffer(fb);
  1128. rbo = radeon_fb->obj->driver_private;
  1129. r = radeon_bo_reserve(rbo, false);
  1130. if (unlikely(r != 0))
  1131. return r;
  1132. radeon_bo_unpin(rbo);
  1133. radeon_bo_unreserve(rbo);
  1134. }
  1135. /* Bytes per pixel may have changed */
  1136. radeon_bandwidth_update(rdev);
  1137. return 0;
  1138. }
  1139. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1140. struct drm_framebuffer *old_fb)
  1141. {
  1142. struct drm_device *dev = crtc->dev;
  1143. struct radeon_device *rdev = dev->dev_private;
  1144. if (ASIC_IS_DCE4(rdev))
  1145. return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1146. else if (ASIC_IS_AVIVO(rdev))
  1147. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1148. else
  1149. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1150. }
  1151. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1152. struct drm_framebuffer *fb,
  1153. int x, int y, enum mode_set_atomic state)
  1154. {
  1155. struct drm_device *dev = crtc->dev;
  1156. struct radeon_device *rdev = dev->dev_private;
  1157. if (ASIC_IS_DCE4(rdev))
  1158. return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
  1159. else if (ASIC_IS_AVIVO(rdev))
  1160. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1161. else
  1162. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1163. }
  1164. /* properly set additional regs when using atombios */
  1165. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1166. {
  1167. struct drm_device *dev = crtc->dev;
  1168. struct radeon_device *rdev = dev->dev_private;
  1169. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1170. u32 disp_merge_cntl;
  1171. switch (radeon_crtc->crtc_id) {
  1172. case 0:
  1173. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1174. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1175. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1176. break;
  1177. case 1:
  1178. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1179. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1180. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1181. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1182. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1183. break;
  1184. }
  1185. }
  1186. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1187. {
  1188. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1189. struct drm_device *dev = crtc->dev;
  1190. struct radeon_device *rdev = dev->dev_private;
  1191. struct drm_encoder *test_encoder;
  1192. struct drm_crtc *test_crtc;
  1193. uint32_t pll_in_use = 0;
  1194. if (ASIC_IS_DCE4(rdev)) {
  1195. /* if crtc is driving DP and we have an ext clock, use that */
  1196. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1197. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1198. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1199. if (rdev->clock.dp_extclk)
  1200. return ATOM_PPLL_INVALID;
  1201. }
  1202. }
  1203. }
  1204. /* otherwise, pick one of the plls */
  1205. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1206. struct radeon_crtc *radeon_test_crtc;
  1207. if (crtc == test_crtc)
  1208. continue;
  1209. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1210. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1211. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1212. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1213. }
  1214. if (!(pll_in_use & 1))
  1215. return ATOM_PPLL1;
  1216. return ATOM_PPLL2;
  1217. } else
  1218. return radeon_crtc->crtc_id;
  1219. }
  1220. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1221. struct drm_display_mode *mode,
  1222. struct drm_display_mode *adjusted_mode,
  1223. int x, int y, struct drm_framebuffer *old_fb)
  1224. {
  1225. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1226. struct drm_device *dev = crtc->dev;
  1227. struct radeon_device *rdev = dev->dev_private;
  1228. struct drm_encoder *encoder;
  1229. bool is_tvcv = false;
  1230. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1231. /* find tv std */
  1232. if (encoder->crtc == crtc) {
  1233. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1234. if (radeon_encoder->active_device &
  1235. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1236. is_tvcv = true;
  1237. }
  1238. }
  1239. /* always set DCPLL */
  1240. if (ASIC_IS_DCE4(rdev)) {
  1241. struct radeon_atom_ss ss;
  1242. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1243. ASIC_INTERNAL_SS_ON_DCPLL,
  1244. rdev->clock.default_dispclk);
  1245. if (ss_enabled)
  1246. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1247. atombios_crtc_set_dcpll(crtc);
  1248. if (ss_enabled)
  1249. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1250. }
  1251. atombios_crtc_set_pll(crtc, adjusted_mode);
  1252. if (ASIC_IS_DCE4(rdev))
  1253. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1254. else if (ASIC_IS_AVIVO(rdev)) {
  1255. if (is_tvcv)
  1256. atombios_crtc_set_timing(crtc, adjusted_mode);
  1257. else
  1258. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1259. } else {
  1260. atombios_crtc_set_timing(crtc, adjusted_mode);
  1261. if (radeon_crtc->crtc_id == 0)
  1262. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1263. radeon_legacy_atom_fixup(crtc);
  1264. }
  1265. atombios_crtc_set_base(crtc, x, y, old_fb);
  1266. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1267. atombios_scaler_setup(crtc);
  1268. return 0;
  1269. }
  1270. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1271. struct drm_display_mode *mode,
  1272. struct drm_display_mode *adjusted_mode)
  1273. {
  1274. struct drm_device *dev = crtc->dev;
  1275. struct radeon_device *rdev = dev->dev_private;
  1276. /* adjust pm to upcoming mode change */
  1277. radeon_pm_compute_clocks(rdev);
  1278. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1279. return false;
  1280. return true;
  1281. }
  1282. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1283. {
  1284. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1285. /* pick pll */
  1286. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1287. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1288. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1289. }
  1290. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1291. {
  1292. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1293. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1294. }
  1295. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1296. {
  1297. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1298. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1299. switch (radeon_crtc->pll_id) {
  1300. case ATOM_PPLL1:
  1301. case ATOM_PPLL2:
  1302. /* disable the ppll */
  1303. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1304. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1305. break;
  1306. default:
  1307. break;
  1308. }
  1309. radeon_crtc->pll_id = -1;
  1310. }
  1311. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1312. .dpms = atombios_crtc_dpms,
  1313. .mode_fixup = atombios_crtc_mode_fixup,
  1314. .mode_set = atombios_crtc_mode_set,
  1315. .mode_set_base = atombios_crtc_set_base,
  1316. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1317. .prepare = atombios_crtc_prepare,
  1318. .commit = atombios_crtc_commit,
  1319. .load_lut = radeon_crtc_load_lut,
  1320. .disable = atombios_crtc_disable,
  1321. };
  1322. void radeon_atombios_init_crtc(struct drm_device *dev,
  1323. struct radeon_crtc *radeon_crtc)
  1324. {
  1325. struct radeon_device *rdev = dev->dev_private;
  1326. if (ASIC_IS_DCE4(rdev)) {
  1327. switch (radeon_crtc->crtc_id) {
  1328. case 0:
  1329. default:
  1330. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1331. break;
  1332. case 1:
  1333. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1334. break;
  1335. case 2:
  1336. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1337. break;
  1338. case 3:
  1339. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1340. break;
  1341. case 4:
  1342. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1343. break;
  1344. case 5:
  1345. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1346. break;
  1347. }
  1348. } else {
  1349. if (radeon_crtc->crtc_id == 1)
  1350. radeon_crtc->crtc_offset =
  1351. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1352. else
  1353. radeon_crtc->crtc_offset = 0;
  1354. }
  1355. radeon_crtc->pll_id = -1;
  1356. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1357. }