smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/smp.h>
  55. #include <asm/trampoline.h>
  56. #include <asm/cpu.h>
  57. #include <asm/numa.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/tlbflush.h>
  60. #include <asm/mtrr.h>
  61. #include <asm/vmi.h>
  62. #include <asm/genapic.h>
  63. #include <linux/mc146818rtc.h>
  64. #include <mach_apic.h>
  65. #include <mach_wakecpu.h>
  66. #include <smpboot_hooks.h>
  67. #ifdef CONFIG_X86_32
  68. u8 apicid_2_node[MAX_APICID];
  69. static int low_mappings;
  70. #endif
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. #else
  86. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  87. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  88. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  89. #endif
  90. /* Number of siblings per CPU package */
  91. int smp_num_siblings = 1;
  92. EXPORT_SYMBOL(smp_num_siblings);
  93. /* Last level cache ID of each logical CPU */
  94. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  95. /* bitmap of online cpus */
  96. cpumask_t cpu_online_map __read_mostly;
  97. EXPORT_SYMBOL(cpu_online_map);
  98. cpumask_t cpu_callin_map;
  99. cpumask_t cpu_callout_map;
  100. cpumask_t cpu_possible_map;
  101. EXPORT_SYMBOL(cpu_possible_map);
  102. /* representing HT siblings of each logical CPU */
  103. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  104. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  105. /* representing HT and core siblings of each logical CPU */
  106. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  107. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  108. /* Per CPU bogomips and other parameters */
  109. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  110. EXPORT_PER_CPU_SYMBOL(cpu_info);
  111. static atomic_t init_deasserted;
  112. /* representing cpus for which sibling maps can be computed */
  113. static cpumask_t cpu_sibling_setup_map;
  114. /* Set if we find a B stepping CPU */
  115. static int __cpuinitdata smp_b_stepping;
  116. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  117. /* which logical CPUs are on which nodes */
  118. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  119. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  120. EXPORT_SYMBOL(node_to_cpumask_map);
  121. /* which node each logical CPU is on */
  122. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  123. EXPORT_SYMBOL(cpu_to_node_map);
  124. /* set up a mapping between cpu and node. */
  125. static void map_cpu_to_node(int cpu, int node)
  126. {
  127. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  128. cpu_set(cpu, node_to_cpumask_map[node]);
  129. cpu_to_node_map[cpu] = node;
  130. }
  131. /* undo a mapping between cpu and node. */
  132. static void unmap_cpu_to_node(int cpu)
  133. {
  134. int node;
  135. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  136. for (node = 0; node < MAX_NUMNODES; node++)
  137. cpu_clear(cpu, node_to_cpumask_map[node]);
  138. cpu_to_node_map[cpu] = 0;
  139. }
  140. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  141. #define map_cpu_to_node(cpu, node) ({})
  142. #define unmap_cpu_to_node(cpu) ({})
  143. #endif
  144. #ifdef CONFIG_X86_32
  145. static int boot_cpu_logical_apicid;
  146. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  147. { [0 ... NR_CPUS-1] = BAD_APICID };
  148. static void map_cpu_to_logical_apicid(void)
  149. {
  150. int cpu = smp_processor_id();
  151. int apicid = logical_smp_processor_id();
  152. int node = apicid_to_node(apicid);
  153. if (!node_online(node))
  154. node = first_online_node;
  155. cpu_2_logical_apicid[cpu] = apicid;
  156. map_cpu_to_node(cpu, node);
  157. }
  158. void numa_remove_cpu(int cpu)
  159. {
  160. cpu_2_logical_apicid[cpu] = BAD_APICID;
  161. unmap_cpu_to_node(cpu);
  162. }
  163. #else
  164. #define map_cpu_to_logical_apicid() do {} while (0)
  165. #endif
  166. /*
  167. * Report back to the Boot Processor.
  168. * Running on AP.
  169. */
  170. static void __cpuinit smp_callin(void)
  171. {
  172. int cpuid, phys_id;
  173. unsigned long timeout;
  174. /*
  175. * If waken up by an INIT in an 82489DX configuration
  176. * we may get here before an INIT-deassert IPI reaches
  177. * our local APIC. We have to wait for the IPI or we'll
  178. * lock up on an APIC access.
  179. */
  180. wait_for_init_deassert(&init_deasserted);
  181. /*
  182. * (This works even if the APIC is not enabled.)
  183. */
  184. phys_id = read_apic_id();
  185. cpuid = smp_processor_id();
  186. if (cpu_isset(cpuid, cpu_callin_map)) {
  187. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  188. phys_id, cpuid);
  189. }
  190. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  191. /*
  192. * STARTUP IPIs are fragile beasts as they might sometimes
  193. * trigger some glue motherboard logic. Complete APIC bus
  194. * silence for 1 second, this overestimates the time the
  195. * boot CPU is spending to send the up to 2 STARTUP IPIs
  196. * by a factor of two. This should be enough.
  197. */
  198. /*
  199. * Waiting 2s total for startup (udelay is not yet working)
  200. */
  201. timeout = jiffies + 2*HZ;
  202. while (time_before(jiffies, timeout)) {
  203. /*
  204. * Has the boot CPU finished it's STARTUP sequence?
  205. */
  206. if (cpu_isset(cpuid, cpu_callout_map))
  207. break;
  208. cpu_relax();
  209. }
  210. if (!time_before(jiffies, timeout)) {
  211. panic("%s: CPU%d started up but did not get a callout!\n",
  212. __func__, cpuid);
  213. }
  214. /*
  215. * the boot CPU has finished the init stage and is spinning
  216. * on callin_map until we finish. We are free to set up this
  217. * CPU, first the APIC. (this is probably redundant on most
  218. * boards)
  219. */
  220. pr_debug("CALLIN, before setup_local_APIC().\n");
  221. smp_callin_clear_local_apic();
  222. setup_local_APIC();
  223. end_local_APIC_setup();
  224. map_cpu_to_logical_apicid();
  225. notify_cpu_starting(cpuid);
  226. /*
  227. * Get our bogomips.
  228. *
  229. * Need to enable IRQs because it can take longer and then
  230. * the NMI watchdog might kill us.
  231. */
  232. local_irq_enable();
  233. calibrate_delay();
  234. local_irq_disable();
  235. pr_debug("Stack at about %p\n", &cpuid);
  236. /*
  237. * Save our processor parameters
  238. */
  239. smp_store_cpu_info(cpuid);
  240. /*
  241. * Allow the master to continue.
  242. */
  243. cpu_set(cpuid, cpu_callin_map);
  244. }
  245. /*
  246. * Activate a secondary processor.
  247. */
  248. static void __cpuinit start_secondary(void *unused)
  249. {
  250. /*
  251. * Don't put *anything* before cpu_init(), SMP booting is too
  252. * fragile that we want to limit the things done here to the
  253. * most necessary things.
  254. */
  255. #ifdef CONFIG_VMI
  256. vmi_bringup();
  257. #endif
  258. cpu_init();
  259. preempt_disable();
  260. smp_callin();
  261. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  262. barrier();
  263. /*
  264. * Check TSC synchronization with the BP:
  265. */
  266. check_tsc_sync_target();
  267. if (nmi_watchdog == NMI_IO_APIC) {
  268. disable_8259A_irq(0);
  269. enable_NMI_through_LVT0();
  270. enable_8259A_irq(0);
  271. }
  272. #ifdef CONFIG_X86_32
  273. while (low_mappings)
  274. cpu_relax();
  275. __flush_tlb_all();
  276. #endif
  277. /* This must be done before setting cpu_online_map */
  278. set_cpu_sibling_map(raw_smp_processor_id());
  279. wmb();
  280. /*
  281. * We need to hold call_lock, so there is no inconsistency
  282. * between the time smp_call_function() determines number of
  283. * IPI recipients, and the time when the determination is made
  284. * for which cpus receive the IPI. Holding this
  285. * lock helps us to not include this cpu in a currently in progress
  286. * smp_call_function().
  287. *
  288. * We need to hold vector_lock so there the set of online cpus
  289. * does not change while we are assigning vectors to cpus. Holding
  290. * this lock ensures we don't half assign or remove an irq from a cpu.
  291. */
  292. ipi_call_lock();
  293. lock_vector_lock();
  294. __setup_vector_irq(smp_processor_id());
  295. cpu_set(smp_processor_id(), cpu_online_map);
  296. unlock_vector_lock();
  297. ipi_call_unlock();
  298. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  299. /* enable local interrupts */
  300. local_irq_enable();
  301. setup_secondary_clock();
  302. wmb();
  303. cpu_idle();
  304. }
  305. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  306. {
  307. /*
  308. * Mask B, Pentium, but not Pentium MMX
  309. */
  310. if (c->x86_vendor == X86_VENDOR_INTEL &&
  311. c->x86 == 5 &&
  312. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  313. c->x86_model <= 3)
  314. /*
  315. * Remember we have B step Pentia with bugs
  316. */
  317. smp_b_stepping = 1;
  318. /*
  319. * Certain Athlons might work (for various values of 'work') in SMP
  320. * but they are not certified as MP capable.
  321. */
  322. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  323. if (num_possible_cpus() == 1)
  324. goto valid_k7;
  325. /* Athlon 660/661 is valid. */
  326. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  327. (c->x86_mask == 1)))
  328. goto valid_k7;
  329. /* Duron 670 is valid */
  330. if ((c->x86_model == 7) && (c->x86_mask == 0))
  331. goto valid_k7;
  332. /*
  333. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  334. * bit. It's worth noting that the A5 stepping (662) of some
  335. * Athlon XP's have the MP bit set.
  336. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  337. * more.
  338. */
  339. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  340. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  341. (c->x86_model > 7))
  342. if (cpu_has_mp)
  343. goto valid_k7;
  344. /* If we get here, not a certified SMP capable AMD system. */
  345. add_taint(TAINT_UNSAFE_SMP);
  346. }
  347. valid_k7:
  348. ;
  349. }
  350. static void __cpuinit smp_checks(void)
  351. {
  352. if (smp_b_stepping)
  353. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  354. "with B stepping processors.\n");
  355. /*
  356. * Don't taint if we are running SMP kernel on a single non-MP
  357. * approved Athlon
  358. */
  359. if (tainted & TAINT_UNSAFE_SMP) {
  360. if (num_online_cpus())
  361. printk(KERN_INFO "WARNING: This combination of AMD"
  362. "processors is not suitable for SMP.\n");
  363. else
  364. tainted &= ~TAINT_UNSAFE_SMP;
  365. }
  366. }
  367. /*
  368. * The bootstrap kernel entry code has set these up. Save them for
  369. * a given CPU
  370. */
  371. void __cpuinit smp_store_cpu_info(int id)
  372. {
  373. struct cpuinfo_x86 *c = &cpu_data(id);
  374. *c = boot_cpu_data;
  375. c->cpu_index = id;
  376. if (id != 0)
  377. identify_secondary_cpu(c);
  378. smp_apply_quirks(c);
  379. }
  380. void __cpuinit set_cpu_sibling_map(int cpu)
  381. {
  382. int i;
  383. struct cpuinfo_x86 *c = &cpu_data(cpu);
  384. cpu_set(cpu, cpu_sibling_setup_map);
  385. if (smp_num_siblings > 1) {
  386. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  387. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  388. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  389. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  390. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  391. cpu_set(i, per_cpu(cpu_core_map, cpu));
  392. cpu_set(cpu, per_cpu(cpu_core_map, i));
  393. cpu_set(i, c->llc_shared_map);
  394. cpu_set(cpu, cpu_data(i).llc_shared_map);
  395. }
  396. }
  397. } else {
  398. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  399. }
  400. cpu_set(cpu, c->llc_shared_map);
  401. if (current_cpu_data.x86_max_cores == 1) {
  402. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  403. c->booted_cores = 1;
  404. return;
  405. }
  406. for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
  407. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  408. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  409. cpu_set(i, c->llc_shared_map);
  410. cpu_set(cpu, cpu_data(i).llc_shared_map);
  411. }
  412. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  413. cpu_set(i, per_cpu(cpu_core_map, cpu));
  414. cpu_set(cpu, per_cpu(cpu_core_map, i));
  415. /*
  416. * Does this new cpu bringup a new core?
  417. */
  418. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  419. /*
  420. * for each core in package, increment
  421. * the booted_cores for this new cpu
  422. */
  423. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  424. c->booted_cores++;
  425. /*
  426. * increment the core count for all
  427. * the other cpus in this package
  428. */
  429. if (i != cpu)
  430. cpu_data(i).booted_cores++;
  431. } else if (i != cpu && !c->booted_cores)
  432. c->booted_cores = cpu_data(i).booted_cores;
  433. }
  434. }
  435. }
  436. /* maps the cpu to the sched domain representing multi-core */
  437. cpumask_t cpu_coregroup_map(int cpu)
  438. {
  439. struct cpuinfo_x86 *c = &cpu_data(cpu);
  440. /*
  441. * For perf, we return last level cache shared map.
  442. * And for power savings, we return cpu_core_map
  443. */
  444. if (sched_mc_power_savings || sched_smt_power_savings)
  445. return per_cpu(cpu_core_map, cpu);
  446. else
  447. return c->llc_shared_map;
  448. }
  449. static void impress_friends(void)
  450. {
  451. int cpu;
  452. unsigned long bogosum = 0;
  453. /*
  454. * Allow the user to impress friends.
  455. */
  456. pr_debug("Before bogomips.\n");
  457. for_each_possible_cpu(cpu)
  458. if (cpu_isset(cpu, cpu_callout_map))
  459. bogosum += cpu_data(cpu).loops_per_jiffy;
  460. printk(KERN_INFO
  461. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  462. num_online_cpus(),
  463. bogosum/(500000/HZ),
  464. (bogosum/(5000/HZ))%100);
  465. pr_debug("Before bogocount - setting activated=1.\n");
  466. }
  467. static inline void __inquire_remote_apic(int apicid)
  468. {
  469. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  470. char *names[] = { "ID", "VERSION", "SPIV" };
  471. int timeout;
  472. u32 status;
  473. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  474. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  475. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  476. /*
  477. * Wait for idle.
  478. */
  479. status = safe_apic_wait_icr_idle();
  480. if (status)
  481. printk(KERN_CONT
  482. "a previous APIC delivery may have failed\n");
  483. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  484. timeout = 0;
  485. do {
  486. udelay(100);
  487. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  488. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  489. switch (status) {
  490. case APIC_ICR_RR_VALID:
  491. status = apic_read(APIC_RRR);
  492. printk(KERN_CONT "%08x\n", status);
  493. break;
  494. default:
  495. printk(KERN_CONT "failed\n");
  496. }
  497. }
  498. }
  499. #ifdef WAKE_SECONDARY_VIA_NMI
  500. /*
  501. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  502. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  503. * won't ... remember to clear down the APIC, etc later.
  504. */
  505. static int __devinit
  506. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  507. {
  508. unsigned long send_status, accept_status = 0;
  509. int maxlvt;
  510. /* Target chip */
  511. /* Boot on the stack */
  512. /* Kick the second */
  513. apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
  514. pr_debug("Waiting for send to finish...\n");
  515. send_status = safe_apic_wait_icr_idle();
  516. /*
  517. * Give the other CPU some time to accept the IPI.
  518. */
  519. udelay(200);
  520. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  521. maxlvt = lapic_get_maxlvt();
  522. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  523. apic_write(APIC_ESR, 0);
  524. accept_status = (apic_read(APIC_ESR) & 0xEF);
  525. }
  526. pr_debug("NMI sent.\n");
  527. if (send_status)
  528. printk(KERN_ERR "APIC never delivered???\n");
  529. if (accept_status)
  530. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  531. return (send_status | accept_status);
  532. }
  533. #endif /* WAKE_SECONDARY_VIA_NMI */
  534. #ifdef WAKE_SECONDARY_VIA_INIT
  535. static int __devinit
  536. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  537. {
  538. unsigned long send_status, accept_status = 0;
  539. int maxlvt, num_starts, j;
  540. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  541. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  542. atomic_set(&init_deasserted, 1);
  543. return send_status;
  544. }
  545. maxlvt = lapic_get_maxlvt();
  546. /*
  547. * Be paranoid about clearing APIC errors.
  548. */
  549. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  550. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  551. apic_write(APIC_ESR, 0);
  552. apic_read(APIC_ESR);
  553. }
  554. pr_debug("Asserting INIT.\n");
  555. /*
  556. * Turn INIT on target chip
  557. */
  558. /*
  559. * Send IPI
  560. */
  561. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  562. phys_apicid);
  563. pr_debug("Waiting for send to finish...\n");
  564. send_status = safe_apic_wait_icr_idle();
  565. mdelay(10);
  566. pr_debug("Deasserting INIT.\n");
  567. /* Target chip */
  568. /* Send IPI */
  569. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  570. pr_debug("Waiting for send to finish...\n");
  571. send_status = safe_apic_wait_icr_idle();
  572. mb();
  573. atomic_set(&init_deasserted, 1);
  574. /*
  575. * Should we send STARTUP IPIs ?
  576. *
  577. * Determine this based on the APIC version.
  578. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  579. */
  580. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  581. num_starts = 2;
  582. else
  583. num_starts = 0;
  584. /*
  585. * Paravirt / VMI wants a startup IPI hook here to set up the
  586. * target processor state.
  587. */
  588. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  589. (unsigned long)stack_start.sp);
  590. /*
  591. * Run STARTUP IPI loop.
  592. */
  593. pr_debug("#startup loops: %d.\n", num_starts);
  594. for (j = 1; j <= num_starts; j++) {
  595. pr_debug("Sending STARTUP #%d.\n", j);
  596. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  597. apic_write(APIC_ESR, 0);
  598. apic_read(APIC_ESR);
  599. pr_debug("After apic_write.\n");
  600. /*
  601. * STARTUP IPI
  602. */
  603. /* Target chip */
  604. /* Boot on the stack */
  605. /* Kick the second */
  606. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  607. phys_apicid);
  608. /*
  609. * Give the other CPU some time to accept the IPI.
  610. */
  611. udelay(300);
  612. pr_debug("Startup point 1.\n");
  613. pr_debug("Waiting for send to finish...\n");
  614. send_status = safe_apic_wait_icr_idle();
  615. /*
  616. * Give the other CPU some time to accept the IPI.
  617. */
  618. udelay(200);
  619. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  620. apic_write(APIC_ESR, 0);
  621. accept_status = (apic_read(APIC_ESR) & 0xEF);
  622. if (send_status || accept_status)
  623. break;
  624. }
  625. pr_debug("After Startup.\n");
  626. if (send_status)
  627. printk(KERN_ERR "APIC never delivered???\n");
  628. if (accept_status)
  629. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  630. return (send_status | accept_status);
  631. }
  632. #endif /* WAKE_SECONDARY_VIA_INIT */
  633. struct create_idle {
  634. struct work_struct work;
  635. struct task_struct *idle;
  636. struct completion done;
  637. int cpu;
  638. };
  639. static void __cpuinit do_fork_idle(struct work_struct *work)
  640. {
  641. struct create_idle *c_idle =
  642. container_of(work, struct create_idle, work);
  643. c_idle->idle = fork_idle(c_idle->cpu);
  644. complete(&c_idle->done);
  645. }
  646. #ifdef CONFIG_X86_64
  647. /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
  648. static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
  649. {
  650. if (!after_bootmem)
  651. free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
  652. }
  653. /*
  654. * Allocate node local memory for the AP pda.
  655. *
  656. * Must be called after the _cpu_pda pointer table is initialized.
  657. */
  658. int __cpuinit get_local_pda(int cpu)
  659. {
  660. struct x8664_pda *oldpda, *newpda;
  661. unsigned long size = sizeof(struct x8664_pda);
  662. int node = cpu_to_node(cpu);
  663. if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
  664. return 0;
  665. oldpda = cpu_pda(cpu);
  666. newpda = kmalloc_node(size, GFP_ATOMIC, node);
  667. if (!newpda) {
  668. printk(KERN_ERR "Could not allocate node local PDA "
  669. "for CPU %d on node %d\n", cpu, node);
  670. if (oldpda)
  671. return 0; /* have a usable pda */
  672. else
  673. return -1;
  674. }
  675. if (oldpda) {
  676. memcpy(newpda, oldpda, size);
  677. free_bootmem_pda(oldpda);
  678. }
  679. newpda->in_bootmem = 0;
  680. cpu_pda(cpu) = newpda;
  681. return 0;
  682. }
  683. #endif /* CONFIG_X86_64 */
  684. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  685. /*
  686. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  687. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  688. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  689. */
  690. {
  691. unsigned long boot_error = 0;
  692. int timeout;
  693. unsigned long start_ip;
  694. unsigned short nmi_high = 0, nmi_low = 0;
  695. struct create_idle c_idle = {
  696. .cpu = cpu,
  697. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  698. };
  699. INIT_WORK(&c_idle.work, do_fork_idle);
  700. #ifdef CONFIG_X86_64
  701. /* Allocate node local memory for AP pdas */
  702. if (cpu > 0) {
  703. boot_error = get_local_pda(cpu);
  704. if (boot_error)
  705. goto restore_state;
  706. /* if can't get pda memory, can't start cpu */
  707. }
  708. #endif
  709. alternatives_smp_switch(1);
  710. c_idle.idle = get_idle_for_cpu(cpu);
  711. /*
  712. * We can't use kernel_thread since we must avoid to
  713. * reschedule the child.
  714. */
  715. if (c_idle.idle) {
  716. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  717. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  718. init_idle(c_idle.idle, cpu);
  719. goto do_rest;
  720. }
  721. if (!keventd_up() || current_is_keventd())
  722. c_idle.work.func(&c_idle.work);
  723. else {
  724. schedule_work(&c_idle.work);
  725. wait_for_completion(&c_idle.done);
  726. }
  727. if (IS_ERR(c_idle.idle)) {
  728. printk("failed fork for CPU %d\n", cpu);
  729. return PTR_ERR(c_idle.idle);
  730. }
  731. set_idle_for_cpu(cpu, c_idle.idle);
  732. do_rest:
  733. #ifdef CONFIG_X86_32
  734. per_cpu(current_task, cpu) = c_idle.idle;
  735. init_gdt(cpu);
  736. /* Stack for startup_32 can be just as for start_secondary onwards */
  737. irq_ctx_init(cpu);
  738. #else
  739. cpu_pda(cpu)->pcurrent = c_idle.idle;
  740. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  741. #endif
  742. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  743. initial_code = (unsigned long)start_secondary;
  744. stack_start.sp = (void *) c_idle.idle->thread.sp;
  745. /* start_ip had better be page-aligned! */
  746. start_ip = setup_trampoline();
  747. /* So we see what's up */
  748. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  749. cpu, apicid, start_ip);
  750. /*
  751. * This grunge runs the startup process for
  752. * the targeted processor.
  753. */
  754. atomic_set(&init_deasserted, 0);
  755. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  756. pr_debug("Setting warm reset code and vector.\n");
  757. store_NMI_vector(&nmi_high, &nmi_low);
  758. smpboot_setup_warm_reset_vector(start_ip);
  759. /*
  760. * Be paranoid about clearing APIC errors.
  761. */
  762. apic_write(APIC_ESR, 0);
  763. apic_read(APIC_ESR);
  764. }
  765. /*
  766. * Starting actual IPI sequence...
  767. */
  768. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  769. if (!boot_error) {
  770. /*
  771. * allow APs to start initializing.
  772. */
  773. pr_debug("Before Callout %d.\n", cpu);
  774. cpu_set(cpu, cpu_callout_map);
  775. pr_debug("After Callout %d.\n", cpu);
  776. /*
  777. * Wait 5s total for a response
  778. */
  779. for (timeout = 0; timeout < 50000; timeout++) {
  780. if (cpu_isset(cpu, cpu_callin_map))
  781. break; /* It has booted */
  782. udelay(100);
  783. }
  784. if (cpu_isset(cpu, cpu_callin_map)) {
  785. /* number CPUs logically, starting from 1 (BSP is 0) */
  786. pr_debug("OK.\n");
  787. printk(KERN_INFO "CPU%d: ", cpu);
  788. print_cpu_info(&cpu_data(cpu));
  789. pr_debug("CPU has booted.\n");
  790. } else {
  791. boot_error = 1;
  792. if (*((volatile unsigned char *)trampoline_base)
  793. == 0xA5)
  794. /* trampoline started but...? */
  795. printk(KERN_ERR "Stuck ??\n");
  796. else
  797. /* trampoline code not run */
  798. printk(KERN_ERR "Not responding.\n");
  799. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  800. inquire_remote_apic(apicid);
  801. }
  802. }
  803. #ifdef CONFIG_X86_64
  804. restore_state:
  805. #endif
  806. if (boot_error) {
  807. /* Try to put things back the way they were before ... */
  808. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  809. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  810. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  811. cpu_clear(cpu, cpu_present_map);
  812. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  813. }
  814. /* mark "stuck" area as not stuck */
  815. *((volatile unsigned long *)trampoline_base) = 0;
  816. /*
  817. * Cleanup possible dangling ends...
  818. */
  819. smpboot_restore_warm_reset_vector();
  820. return boot_error;
  821. }
  822. int __cpuinit native_cpu_up(unsigned int cpu)
  823. {
  824. int apicid = cpu_present_to_apicid(cpu);
  825. unsigned long flags;
  826. int err;
  827. WARN_ON(irqs_disabled());
  828. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  829. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  830. !physid_isset(apicid, phys_cpu_present_map)) {
  831. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  832. return -EINVAL;
  833. }
  834. /*
  835. * Already booted CPU?
  836. */
  837. if (cpu_isset(cpu, cpu_callin_map)) {
  838. pr_debug("do_boot_cpu %d Already started\n", cpu);
  839. return -ENOSYS;
  840. }
  841. /*
  842. * Save current MTRR state in case it was changed since early boot
  843. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  844. */
  845. mtrr_save_state();
  846. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  847. #ifdef CONFIG_X86_32
  848. /* init low mem mapping */
  849. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  850. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  851. flush_tlb_all();
  852. low_mappings = 1;
  853. err = do_boot_cpu(apicid, cpu);
  854. zap_low_mappings();
  855. low_mappings = 0;
  856. #else
  857. err = do_boot_cpu(apicid, cpu);
  858. #endif
  859. if (err) {
  860. pr_debug("do_boot_cpu failed %d\n", err);
  861. return -EIO;
  862. }
  863. /*
  864. * Check TSC synchronization with the AP (keep irqs disabled
  865. * while doing so):
  866. */
  867. local_irq_save(flags);
  868. check_tsc_sync_source(cpu);
  869. local_irq_restore(flags);
  870. while (!cpu_online(cpu)) {
  871. cpu_relax();
  872. touch_nmi_watchdog();
  873. }
  874. return 0;
  875. }
  876. /*
  877. * Fall back to non SMP mode after errors.
  878. *
  879. * RED-PEN audit/test this more. I bet there is more state messed up here.
  880. */
  881. static __init void disable_smp(void)
  882. {
  883. cpu_present_map = cpumask_of_cpu(0);
  884. cpu_possible_map = cpumask_of_cpu(0);
  885. smpboot_clear_io_apic_irqs();
  886. if (smp_found_config)
  887. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  888. else
  889. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  890. map_cpu_to_logical_apicid();
  891. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  892. cpu_set(0, per_cpu(cpu_core_map, 0));
  893. }
  894. /*
  895. * Various sanity checks.
  896. */
  897. static int __init smp_sanity_check(unsigned max_cpus)
  898. {
  899. preempt_disable();
  900. #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
  901. if (def_to_bigsmp && nr_cpu_ids > 8) {
  902. unsigned int cpu;
  903. unsigned nr;
  904. printk(KERN_WARNING
  905. "More than 8 CPUs detected - skipping them.\n"
  906. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  907. nr = 0;
  908. for_each_present_cpu(cpu) {
  909. if (nr >= 8)
  910. cpu_clear(cpu, cpu_present_map);
  911. nr++;
  912. }
  913. nr = 0;
  914. for_each_possible_cpu(cpu) {
  915. if (nr >= 8)
  916. cpu_clear(cpu, cpu_possible_map);
  917. nr++;
  918. }
  919. nr_cpu_ids = 8;
  920. }
  921. #endif
  922. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  923. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  924. "by the BIOS.\n", hard_smp_processor_id());
  925. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  926. }
  927. /*
  928. * If we couldn't find an SMP configuration at boot time,
  929. * get out of here now!
  930. */
  931. if (!smp_found_config && !acpi_lapic) {
  932. preempt_enable();
  933. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  934. disable_smp();
  935. if (APIC_init_uniprocessor())
  936. printk(KERN_NOTICE "Local APIC not detected."
  937. " Using dummy APIC emulation.\n");
  938. return -1;
  939. }
  940. /*
  941. * Should not be necessary because the MP table should list the boot
  942. * CPU too, but we do it for the sake of robustness anyway.
  943. */
  944. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  945. printk(KERN_NOTICE
  946. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  947. boot_cpu_physical_apicid);
  948. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  949. }
  950. preempt_enable();
  951. /*
  952. * If we couldn't find a local APIC, then get out of here now!
  953. */
  954. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  955. !cpu_has_apic) {
  956. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  957. boot_cpu_physical_apicid);
  958. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  959. "(tell your hw vendor)\n");
  960. smpboot_clear_io_apic();
  961. return -1;
  962. }
  963. verify_local_APIC();
  964. /*
  965. * If SMP should be disabled, then really disable it!
  966. */
  967. if (!max_cpus) {
  968. printk(KERN_INFO "SMP mode deactivated.\n");
  969. smpboot_clear_io_apic();
  970. localise_nmi_watchdog();
  971. connect_bsp_APIC();
  972. setup_local_APIC();
  973. end_local_APIC_setup();
  974. return -1;
  975. }
  976. return 0;
  977. }
  978. static void __init smp_cpu_index_default(void)
  979. {
  980. int i;
  981. struct cpuinfo_x86 *c;
  982. for_each_possible_cpu(i) {
  983. c = &cpu_data(i);
  984. /* mark all to hotplug */
  985. c->cpu_index = NR_CPUS;
  986. }
  987. }
  988. /*
  989. * Prepare for SMP bootup. The MP table or ACPI has been read
  990. * earlier. Just do some sanity checking here and enable APIC mode.
  991. */
  992. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  993. {
  994. preempt_disable();
  995. smp_cpu_index_default();
  996. current_cpu_data = boot_cpu_data;
  997. cpu_callin_map = cpumask_of_cpu(0);
  998. mb();
  999. /*
  1000. * Setup boot CPU information
  1001. */
  1002. smp_store_cpu_info(0); /* Final full version of the data */
  1003. #ifdef CONFIG_X86_32
  1004. boot_cpu_logical_apicid = logical_smp_processor_id();
  1005. #endif
  1006. current_thread_info()->cpu = 0; /* needed? */
  1007. set_cpu_sibling_map(0);
  1008. #ifdef CONFIG_X86_64
  1009. enable_IR_x2apic();
  1010. setup_apic_routing();
  1011. #endif
  1012. if (smp_sanity_check(max_cpus) < 0) {
  1013. printk(KERN_INFO "SMP disabled\n");
  1014. disable_smp();
  1015. goto out;
  1016. }
  1017. preempt_disable();
  1018. if (read_apic_id() != boot_cpu_physical_apicid) {
  1019. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  1020. read_apic_id(), boot_cpu_physical_apicid);
  1021. /* Or can we switch back to PIC here? */
  1022. }
  1023. preempt_enable();
  1024. connect_bsp_APIC();
  1025. /*
  1026. * Switch from PIC to APIC mode.
  1027. */
  1028. setup_local_APIC();
  1029. #ifdef CONFIG_X86_64
  1030. /*
  1031. * Enable IO APIC before setting up error vector
  1032. */
  1033. if (!skip_ioapic_setup && nr_ioapics)
  1034. enable_IO_APIC();
  1035. #endif
  1036. end_local_APIC_setup();
  1037. map_cpu_to_logical_apicid();
  1038. setup_portio_remap();
  1039. smpboot_setup_io_apic();
  1040. /*
  1041. * Set up local APIC timer on boot CPU.
  1042. */
  1043. printk(KERN_INFO "CPU%d: ", 0);
  1044. print_cpu_info(&cpu_data(0));
  1045. setup_boot_clock();
  1046. if (is_uv_system())
  1047. uv_system_init();
  1048. out:
  1049. preempt_enable();
  1050. }
  1051. /*
  1052. * Early setup to make printk work.
  1053. */
  1054. void __init native_smp_prepare_boot_cpu(void)
  1055. {
  1056. int me = smp_processor_id();
  1057. #ifdef CONFIG_X86_32
  1058. init_gdt(me);
  1059. #endif
  1060. switch_to_new_gdt();
  1061. /* already set me in cpu_online_map in boot_cpu_init() */
  1062. cpu_set(me, cpu_callout_map);
  1063. per_cpu(cpu_state, me) = CPU_ONLINE;
  1064. }
  1065. void __init native_smp_cpus_done(unsigned int max_cpus)
  1066. {
  1067. pr_debug("Boot done.\n");
  1068. impress_friends();
  1069. smp_checks();
  1070. #ifdef CONFIG_X86_IO_APIC
  1071. setup_ioapic_dest();
  1072. #endif
  1073. check_nmi_watchdog();
  1074. }
  1075. /*
  1076. * cpu_possible_map should be static, it cannot change as cpu's
  1077. * are onlined, or offlined. The reason is per-cpu data-structures
  1078. * are allocated by some modules at init time, and dont expect to
  1079. * do this dynamically on cpu arrival/departure.
  1080. * cpu_present_map on the other hand can change dynamically.
  1081. * In case when cpu_hotplug is not compiled, then we resort to current
  1082. * behaviour, which is cpu_possible == cpu_present.
  1083. * - Ashok Raj
  1084. *
  1085. * Three ways to find out the number of additional hotplug CPUs:
  1086. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1087. * - The user can overwrite it with additional_cpus=NUM
  1088. * - Otherwise don't reserve additional CPUs.
  1089. * We do this because additional CPUs waste a lot of memory.
  1090. * -AK
  1091. */
  1092. __init void prefill_possible_map(void)
  1093. {
  1094. int i, possible;
  1095. /* no processor from mptable or madt */
  1096. if (!num_processors)
  1097. num_processors = 1;
  1098. possible = num_processors + disabled_cpus;
  1099. if (possible > NR_CPUS)
  1100. possible = NR_CPUS;
  1101. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1102. possible, max_t(int, possible - num_processors, 0));
  1103. for (i = 0; i < possible; i++)
  1104. cpu_set(i, cpu_possible_map);
  1105. nr_cpu_ids = possible;
  1106. }
  1107. #ifdef CONFIG_HOTPLUG_CPU
  1108. static void remove_siblinginfo(int cpu)
  1109. {
  1110. int sibling;
  1111. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1112. for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
  1113. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1114. /*/
  1115. * last thread sibling in this cpu core going down
  1116. */
  1117. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1118. cpu_data(sibling).booted_cores--;
  1119. }
  1120. for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
  1121. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1122. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1123. cpus_clear(per_cpu(cpu_core_map, cpu));
  1124. c->phys_proc_id = 0;
  1125. c->cpu_core_id = 0;
  1126. cpu_clear(cpu, cpu_sibling_setup_map);
  1127. }
  1128. static void __ref remove_cpu_from_maps(int cpu)
  1129. {
  1130. cpu_clear(cpu, cpu_online_map);
  1131. cpu_clear(cpu, cpu_callout_map);
  1132. cpu_clear(cpu, cpu_callin_map);
  1133. /* was set by cpu_init() */
  1134. cpu_clear(cpu, cpu_initialized);
  1135. numa_remove_cpu(cpu);
  1136. }
  1137. void cpu_disable_common(void)
  1138. {
  1139. int cpu = smp_processor_id();
  1140. /*
  1141. * HACK:
  1142. * Allow any queued timer interrupts to get serviced
  1143. * This is only a temporary solution until we cleanup
  1144. * fixup_irqs as we do for IA64.
  1145. */
  1146. local_irq_enable();
  1147. mdelay(1);
  1148. local_irq_disable();
  1149. remove_siblinginfo(cpu);
  1150. /* It's now safe to remove this processor from the online map */
  1151. lock_vector_lock();
  1152. remove_cpu_from_maps(cpu);
  1153. unlock_vector_lock();
  1154. fixup_irqs(cpu_online_map);
  1155. }
  1156. int native_cpu_disable(void)
  1157. {
  1158. int cpu = smp_processor_id();
  1159. /*
  1160. * Perhaps use cpufreq to drop frequency, but that could go
  1161. * into generic code.
  1162. *
  1163. * We won't take down the boot processor on i386 due to some
  1164. * interrupts only being able to be serviced by the BSP.
  1165. * Especially so if we're not using an IOAPIC -zwane
  1166. */
  1167. if (cpu == 0)
  1168. return -EBUSY;
  1169. if (nmi_watchdog == NMI_LOCAL_APIC)
  1170. stop_apic_nmi_watchdog(NULL);
  1171. clear_local_APIC();
  1172. cpu_disable_common();
  1173. return 0;
  1174. }
  1175. void native_cpu_die(unsigned int cpu)
  1176. {
  1177. /* We don't do anything here: idle task is faking death itself. */
  1178. unsigned int i;
  1179. for (i = 0; i < 10; i++) {
  1180. /* They ack this in play_dead by setting CPU_DEAD */
  1181. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1182. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1183. if (1 == num_online_cpus())
  1184. alternatives_smp_switch(0);
  1185. return;
  1186. }
  1187. msleep(100);
  1188. }
  1189. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1190. }
  1191. void play_dead_common(void)
  1192. {
  1193. idle_task_exit();
  1194. reset_lazy_tlbstate();
  1195. irq_ctx_exit(raw_smp_processor_id());
  1196. c1e_remove_cpu(raw_smp_processor_id());
  1197. mb();
  1198. /* Ack it */
  1199. __get_cpu_var(cpu_state) = CPU_DEAD;
  1200. /*
  1201. * With physical CPU hotplug, we should halt the cpu
  1202. */
  1203. local_irq_disable();
  1204. }
  1205. void native_play_dead(void)
  1206. {
  1207. play_dead_common();
  1208. wbinvd_halt();
  1209. }
  1210. #else /* ... !CONFIG_HOTPLUG_CPU */
  1211. int native_cpu_disable(void)
  1212. {
  1213. return -ENOSYS;
  1214. }
  1215. void native_cpu_die(unsigned int cpu)
  1216. {
  1217. /* We said "no" in __cpu_disable */
  1218. BUG();
  1219. }
  1220. void native_play_dead(void)
  1221. {
  1222. BUG();
  1223. }
  1224. #endif