ath5k.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <linux/average.h>
  26. #include <net/mac80211.h>
  27. /* RX/TX descriptor hw structs
  28. * TODO: Driver part should only see sw structs */
  29. #include "desc.h"
  30. /* EEPROM structs/offsets
  31. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  32. * and clean up common bits, then introduce set/get functions in eeprom.c */
  33. #include "eeprom.h"
  34. #include "../ath.h"
  35. /* PCI IDs */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  39. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  40. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  59. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  63. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  64. /****************************\
  65. GENERIC DRIVER DEFINITIONS
  66. \****************************/
  67. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  68. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  69. printk(_level "ath5k %s: " _fmt, \
  70. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  71. ##__VA_ARGS__)
  72. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  73. if (net_ratelimit()) \
  74. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  75. } while (0)
  76. #define ATH5K_INFO(_sc, _fmt, ...) \
  77. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  78. #define ATH5K_WARN(_sc, _fmt, ...) \
  79. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  80. #define ATH5K_ERR(_sc, _fmt, ...) \
  81. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  82. /*
  83. * AR5K REGISTER ACCESS
  84. */
  85. /* Some macros to read/write fields */
  86. /* First shift, then mask */
  87. #define AR5K_REG_SM(_val, _flags) \
  88. (((_val) << _flags##_S) & (_flags))
  89. /* First mask, then shift */
  90. #define AR5K_REG_MS(_val, _flags) \
  91. (((_val) & (_flags)) >> _flags##_S)
  92. /* Some registers can hold multiple values of interest. For this
  93. * reason when we want to write to these registers we must first
  94. * retrieve the values which we do not want to clear (lets call this
  95. * old_data) and then set the register with this and our new_value:
  96. * ( old_data | new_value) */
  97. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  98. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  99. (((_val) << _flags##_S) & (_flags)), _reg)
  100. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  101. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  102. (_mask)) | (_flags), _reg)
  103. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  104. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  105. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  106. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  107. /* Access to PHY registers */
  108. #define AR5K_PHY_READ(ah, _reg) \
  109. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  110. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  111. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  112. /* Access QCU registers per queue */
  113. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  114. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  115. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  116. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  117. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  118. _reg |= 1 << _queue; \
  119. } while (0)
  120. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  121. _reg &= ~(1 << _queue); \
  122. } while (0)
  123. /* Used while writing initvals */
  124. #define AR5K_REG_WAIT(_i) do { \
  125. if (_i % 64) \
  126. udelay(1); \
  127. } while (0)
  128. /* Register dumps are done per operation mode */
  129. #define AR5K_INI_RFGAIN_5GHZ 0
  130. #define AR5K_INI_RFGAIN_2GHZ 1
  131. /*
  132. * Some tuneable values (these should be changeable by the user)
  133. * TODO: Make use of them and add more options OR use debug/configfs
  134. */
  135. #define AR5K_TUNE_DMA_BEACON_RESP 2
  136. #define AR5K_TUNE_SW_BEACON_RESP 10
  137. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  138. #define AR5K_TUNE_RADAR_ALERT false
  139. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  140. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
  141. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  142. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  143. * be the max value. */
  144. #define AR5K_TUNE_RSSI_THRES 129
  145. /* This must be set when setting the RSSI threshold otherwise it can
  146. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  147. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  148. * track of it. Max value depends on harware. For AR5210 this is just 7.
  149. * For AR5211+ this seems to be up to 255. */
  150. #define AR5K_TUNE_BMISS_THRES 7
  151. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  152. #define AR5K_TUNE_BEACON_INTERVAL 100
  153. #define AR5K_TUNE_AIFS 2
  154. #define AR5K_TUNE_AIFS_11B 2
  155. #define AR5K_TUNE_AIFS_XR 0
  156. #define AR5K_TUNE_CWMIN 15
  157. #define AR5K_TUNE_CWMIN_11B 31
  158. #define AR5K_TUNE_CWMIN_XR 3
  159. #define AR5K_TUNE_CWMAX 1023
  160. #define AR5K_TUNE_CWMAX_11B 1023
  161. #define AR5K_TUNE_CWMAX_XR 7
  162. #define AR5K_TUNE_NOISE_FLOOR -72
  163. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  164. #define AR5K_TUNE_MAX_TXPOWER 63
  165. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  166. #define AR5K_TUNE_TPC_TXPOWER false
  167. #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
  168. #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
  169. #define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
  170. #define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
  171. #define AR5K_INIT_CARR_SENSE_EN 1
  172. /*Swap RX/TX Descriptor for big endian archs*/
  173. #if defined(__BIG_ENDIAN)
  174. #define AR5K_INIT_CFG ( \
  175. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  176. )
  177. #else
  178. #define AR5K_INIT_CFG 0x00000000
  179. #endif
  180. /* Initial values */
  181. #define AR5K_INIT_CYCRSSI_THR1 2
  182. /* Tx retry limits */
  183. #define AR5K_INIT_SH_RETRY 10
  184. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  185. /* For station mode */
  186. #define AR5K_INIT_SSH_RETRY 32
  187. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  188. #define AR5K_INIT_TX_RETRY 10
  189. /* Slot time */
  190. #define AR5K_INIT_SLOT_TIME_TURBO 6
  191. #define AR5K_INIT_SLOT_TIME_DEFAULT 9
  192. #define AR5K_INIT_SLOT_TIME_HALF_RATE 13
  193. #define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
  194. #define AR5K_INIT_SLOT_TIME_B 20
  195. #define AR5K_SLOT_TIME_MAX 0xffff
  196. /* SIFS */
  197. #define AR5K_INIT_SIFS_TURBO 6
  198. /* XXX: 8 from initvals 10 from standard */
  199. #define AR5K_INIT_SIFS_DEFAULT_BG 8
  200. #define AR5K_INIT_SIFS_DEFAULT_A 16
  201. #define AR5K_INIT_SIFS_HALF_RATE 32
  202. #define AR5K_INIT_SIFS_QUARTER_RATE 64
  203. /* Used to calculate tx time for non 5/10/40MHz
  204. * operation */
  205. /* It's preamble time + signal time (16 + 4) */
  206. #define AR5K_INIT_OFDM_PREAMPLE_TIME 20
  207. /* Preamble time for 40MHz (turbo) operation (min ?) */
  208. #define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
  209. #define AR5K_INIT_OFDM_SYMBOL_TIME 4
  210. #define AR5K_INIT_OFDM_PLCP_BITS 22
  211. /* Rx latency for 5 and 10MHz operation (max ?) */
  212. #define AR5K_INIT_RX_LAT_MAX 63
  213. /* Tx latencies from initvals (5212 only but no problem
  214. * because we only tweak them on 5212) */
  215. #define AR5K_INIT_TX_LAT_A 54
  216. #define AR5K_INIT_TX_LAT_BG 384
  217. /* Tx latency for 40MHz (turbo) operation (min ?) */
  218. #define AR5K_INIT_TX_LAT_MIN 32
  219. /* Default Tx/Rx latencies (same for 5211)*/
  220. #define AR5K_INIT_TX_LATENCY_5210 54
  221. #define AR5K_INIT_RX_LATENCY_5210 29
  222. /* Tx frame to Tx data start delay */
  223. #define AR5K_INIT_TXF2TXD_START_DEFAULT 14
  224. #define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
  225. #define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
  226. /* We need to increase PHY switch and agc settling time
  227. * on turbo mode */
  228. #define AR5K_SWITCH_SETTLING 5760
  229. #define AR5K_SWITCH_SETTLING_TURBO 7168
  230. #define AR5K_AGC_SETTLING 28
  231. /* 38 on 5210 but shouldn't matter */
  232. #define AR5K_AGC_SETTLING_TURBO 37
  233. /* GENERIC CHIPSET DEFINITIONS */
  234. /* MAC Chips */
  235. enum ath5k_version {
  236. AR5K_AR5210 = 0,
  237. AR5K_AR5211 = 1,
  238. AR5K_AR5212 = 2,
  239. };
  240. /* PHY Chips */
  241. enum ath5k_radio {
  242. AR5K_RF5110 = 0,
  243. AR5K_RF5111 = 1,
  244. AR5K_RF5112 = 2,
  245. AR5K_RF2413 = 3,
  246. AR5K_RF5413 = 4,
  247. AR5K_RF2316 = 5,
  248. AR5K_RF2317 = 6,
  249. AR5K_RF2425 = 7,
  250. };
  251. /*
  252. * Common silicon revision/version values
  253. */
  254. enum ath5k_srev_type {
  255. AR5K_VERSION_MAC,
  256. AR5K_VERSION_RAD,
  257. };
  258. struct ath5k_srev_name {
  259. const char *sr_name;
  260. enum ath5k_srev_type sr_type;
  261. u_int sr_val;
  262. };
  263. #define AR5K_SREV_UNKNOWN 0xffff
  264. #define AR5K_SREV_AR5210 0x00 /* Crete */
  265. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  266. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  267. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  268. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  269. #define AR5K_SREV_AR5212 0x50 /* Venice */
  270. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  271. #define AR5K_SREV_AR5213 0x55 /* ??? */
  272. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  273. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  274. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  275. #define AR5K_SREV_AR5424 0x90 /* Condor */
  276. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  277. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  278. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  279. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  280. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  281. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  282. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  283. #define AR5K_SREV_RAD_5110 0x00
  284. #define AR5K_SREV_RAD_5111 0x10
  285. #define AR5K_SREV_RAD_5111A 0x15
  286. #define AR5K_SREV_RAD_2111 0x20
  287. #define AR5K_SREV_RAD_5112 0x30
  288. #define AR5K_SREV_RAD_5112A 0x35
  289. #define AR5K_SREV_RAD_5112B 0x36
  290. #define AR5K_SREV_RAD_2112 0x40
  291. #define AR5K_SREV_RAD_2112A 0x45
  292. #define AR5K_SREV_RAD_2112B 0x46
  293. #define AR5K_SREV_RAD_2413 0x50
  294. #define AR5K_SREV_RAD_5413 0x60
  295. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  296. #define AR5K_SREV_RAD_2317 0x80
  297. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  298. #define AR5K_SREV_RAD_2425 0xa2
  299. #define AR5K_SREV_RAD_5133 0xc0
  300. #define AR5K_SREV_PHY_5211 0x30
  301. #define AR5K_SREV_PHY_5212 0x41
  302. #define AR5K_SREV_PHY_5212A 0x42
  303. #define AR5K_SREV_PHY_5212B 0x43
  304. #define AR5K_SREV_PHY_2413 0x45
  305. #define AR5K_SREV_PHY_5413 0x61
  306. #define AR5K_SREV_PHY_2425 0x70
  307. /* TODO add support to mac80211 for vendor-specific rates and modes */
  308. /*
  309. * Some of this information is based on Documentation from:
  310. *
  311. * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
  312. *
  313. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  314. * supposed to double the distance an Atheros client device can keep a
  315. * connection with an Atheros access point. This is achieved by increasing
  316. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  317. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  318. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  319. *
  320. * Please note that can you either use XR or TURBO but you cannot use both,
  321. * they are exclusive.
  322. *
  323. */
  324. #define MODULATION_XR 0x00000200
  325. /*
  326. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  327. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  328. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  329. * channels. To use this feature your Access Point must also suport it.
  330. * There is also a distinction between "static" and "dynamic" turbo modes:
  331. *
  332. * - Static: is the dumb version: devices set to this mode stick to it until
  333. * the mode is turned off.
  334. * - Dynamic: is the intelligent version, the network decides itself if it
  335. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  336. * (which would get used in turbo mode), or when a non-turbo station joins
  337. * the network, turbo mode won't be used until the situation changes again.
  338. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  339. * monitors the used radio band in order to decide whether turbo mode may
  340. * be used or not.
  341. *
  342. * This article claims Super G sticks to bonding of channels 5 and 6 for
  343. * USA:
  344. *
  345. * http://www.pcworld.com/article/id,113428-page,1/article.html
  346. *
  347. * The channel bonding seems to be driver specific though. In addition to
  348. * deciding what channels will be used, these "Turbo" modes are accomplished
  349. * by also enabling the following features:
  350. *
  351. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  352. * after each frame. Bursting is a standards-compliant feature that can be
  353. * used with any Access Point.
  354. * - Fast frames: increases the amount of information that can be sent per
  355. * frame, also resulting in a reduction of transmission overhead. It is a
  356. * proprietary feature that needs to be supported by the Access Point.
  357. * - Compression: data frames are compressed in real time using a Lempel Ziv
  358. * algorithm. This is done transparently. Once this feature is enabled,
  359. * compression and decompression takes place inside the chipset, without
  360. * putting additional load on the host CPU.
  361. *
  362. */
  363. #define MODULATION_TURBO 0x00000080
  364. enum ath5k_driver_mode {
  365. AR5K_MODE_11A = 0,
  366. AR5K_MODE_11B = 1,
  367. AR5K_MODE_11G = 2,
  368. AR5K_MODE_XR = 0,
  369. AR5K_MODE_MAX = 3
  370. };
  371. enum ath5k_ant_mode {
  372. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  373. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  374. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  375. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  376. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  377. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  378. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  379. AR5K_ANTMODE_MAX,
  380. };
  381. enum ath5k_bw_mode {
  382. AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
  383. AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
  384. AR5K_BWMODE_10MHZ = 2, /* Half rate */
  385. AR5K_BWMODE_40MHZ = 3 /* Turbo */
  386. };
  387. /****************\
  388. TX DEFINITIONS
  389. \****************/
  390. /*
  391. * TX Status descriptor
  392. */
  393. struct ath5k_tx_status {
  394. u16 ts_seqnum;
  395. u16 ts_tstamp;
  396. u8 ts_status;
  397. u8 ts_rate[4];
  398. u8 ts_retry[4];
  399. u8 ts_final_idx;
  400. s8 ts_rssi;
  401. u8 ts_shortretry;
  402. u8 ts_longretry;
  403. u8 ts_virtcol;
  404. u8 ts_antenna;
  405. };
  406. #define AR5K_TXSTAT_ALTRATE 0x80
  407. #define AR5K_TXERR_XRETRY 0x01
  408. #define AR5K_TXERR_FILT 0x02
  409. #define AR5K_TXERR_FIFO 0x04
  410. /**
  411. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  412. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  413. * @AR5K_TX_QUEUE_DATA: A normal data queue
  414. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  415. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  416. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  417. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  418. */
  419. enum ath5k_tx_queue {
  420. AR5K_TX_QUEUE_INACTIVE = 0,
  421. AR5K_TX_QUEUE_DATA,
  422. AR5K_TX_QUEUE_XR_DATA,
  423. AR5K_TX_QUEUE_BEACON,
  424. AR5K_TX_QUEUE_CAB,
  425. AR5K_TX_QUEUE_UAPSD,
  426. };
  427. #define AR5K_NUM_TX_QUEUES 10
  428. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  429. /*
  430. * Queue syb-types to classify normal data queues.
  431. * These are the 4 Access Categories as defined in
  432. * WME spec. 0 is the lowest priority and 4 is the
  433. * highest. Normal data that hasn't been classified
  434. * goes to the Best Effort AC.
  435. */
  436. enum ath5k_tx_queue_subtype {
  437. AR5K_WME_AC_BK = 0, /*Background traffic*/
  438. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  439. AR5K_WME_AC_VI, /*Video traffic*/
  440. AR5K_WME_AC_VO, /*Voice traffic*/
  441. };
  442. /*
  443. * Queue ID numbers as returned by the hw functions, each number
  444. * represents a hw queue. If hw does not support hw queues
  445. * (eg 5210) all data goes in one queue. These match
  446. * d80211 definitions (net80211/MadWiFi don't use them).
  447. */
  448. enum ath5k_tx_queue_id {
  449. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  450. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  451. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  452. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  453. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  454. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  455. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  456. AR5K_TX_QUEUE_ID_UAPSD = 8,
  457. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  458. };
  459. /*
  460. * Flags to set hw queue's parameters...
  461. */
  462. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  463. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  464. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  465. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  466. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  467. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  468. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  469. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  470. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  471. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  472. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  473. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  474. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  475. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  476. /*
  477. * A struct to hold tx queue's parameters
  478. */
  479. struct ath5k_txq_info {
  480. enum ath5k_tx_queue tqi_type;
  481. enum ath5k_tx_queue_subtype tqi_subtype;
  482. u16 tqi_flags; /* Tx queue flags (see above) */
  483. u8 tqi_aifs; /* Arbitrated Interframe Space */
  484. u16 tqi_cw_min; /* Minimum Contention Window */
  485. u16 tqi_cw_max; /* Maximum Contention Window */
  486. u32 tqi_cbr_period; /* Constant bit rate period */
  487. u32 tqi_cbr_overflow_limit;
  488. u32 tqi_burst_time;
  489. u32 tqi_ready_time; /* Time queue waits after an event */
  490. };
  491. /*
  492. * Transmit packet types.
  493. * used on tx control descriptor
  494. */
  495. enum ath5k_pkt_type {
  496. AR5K_PKT_TYPE_NORMAL = 0,
  497. AR5K_PKT_TYPE_ATIM = 1,
  498. AR5K_PKT_TYPE_PSPOLL = 2,
  499. AR5K_PKT_TYPE_BEACON = 3,
  500. AR5K_PKT_TYPE_PROBE_RESP = 4,
  501. AR5K_PKT_TYPE_PIFS = 5,
  502. };
  503. /*
  504. * TX power and TPC settings
  505. */
  506. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  507. ((0 & 1) << ((_v) + 6)) | \
  508. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  509. )
  510. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  511. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  512. )
  513. /*
  514. * DMA size definitions (2^(n+2))
  515. */
  516. enum ath5k_dmasize {
  517. AR5K_DMASIZE_4B = 0,
  518. AR5K_DMASIZE_8B,
  519. AR5K_DMASIZE_16B,
  520. AR5K_DMASIZE_32B,
  521. AR5K_DMASIZE_64B,
  522. AR5K_DMASIZE_128B,
  523. AR5K_DMASIZE_256B,
  524. AR5K_DMASIZE_512B
  525. };
  526. /****************\
  527. RX DEFINITIONS
  528. \****************/
  529. /*
  530. * RX Status descriptor
  531. */
  532. struct ath5k_rx_status {
  533. u16 rs_datalen;
  534. u16 rs_tstamp;
  535. u8 rs_status;
  536. u8 rs_phyerr;
  537. s8 rs_rssi;
  538. u8 rs_keyix;
  539. u8 rs_rate;
  540. u8 rs_antenna;
  541. u8 rs_more;
  542. };
  543. #define AR5K_RXERR_CRC 0x01
  544. #define AR5K_RXERR_PHY 0x02
  545. #define AR5K_RXERR_FIFO 0x04
  546. #define AR5K_RXERR_DECRYPT 0x08
  547. #define AR5K_RXERR_MIC 0x10
  548. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  549. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  550. /**************************\
  551. BEACON TIMERS DEFINITIONS
  552. \**************************/
  553. #define AR5K_BEACON_PERIOD 0x0000ffff
  554. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  555. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  556. /*
  557. * TSF to TU conversion:
  558. *
  559. * TSF is a 64bit value in usec (microseconds).
  560. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  561. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  562. */
  563. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  564. /*******************************\
  565. GAIN OPTIMIZATION DEFINITIONS
  566. \*******************************/
  567. enum ath5k_rfgain {
  568. AR5K_RFGAIN_INACTIVE = 0,
  569. AR5K_RFGAIN_ACTIVE,
  570. AR5K_RFGAIN_READ_REQUESTED,
  571. AR5K_RFGAIN_NEED_CHANGE,
  572. };
  573. struct ath5k_gain {
  574. u8 g_step_idx;
  575. u8 g_current;
  576. u8 g_target;
  577. u8 g_low;
  578. u8 g_high;
  579. u8 g_f_corr;
  580. u8 g_state;
  581. };
  582. /********************\
  583. COMMON DEFINITIONS
  584. \********************/
  585. #define AR5K_SLOT_TIME_9 396
  586. #define AR5K_SLOT_TIME_20 880
  587. #define AR5K_SLOT_TIME_MAX 0xffff
  588. /* channel_flags */
  589. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  590. #define CHANNEL_CCK 0x0020 /* CCK channel */
  591. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  592. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  593. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  594. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  595. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  596. #define CHANNEL_XR 0x0800 /* XR channel */
  597. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  598. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  599. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  600. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  601. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ)
  602. #define CHANNEL_MODES CHANNEL_ALL
  603. /*
  604. * Used internaly for reset_tx_queue).
  605. * Also see struct struct ieee80211_channel.
  606. */
  607. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  608. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  609. /*
  610. * The following structure is used to map 2GHz channels to
  611. * 5GHz Atheros channels.
  612. * TODO: Clean up
  613. */
  614. struct ath5k_athchan_2ghz {
  615. u32 a2_flags;
  616. u16 a2_athchan;
  617. };
  618. /******************\
  619. RATE DEFINITIONS
  620. \******************/
  621. /**
  622. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  623. *
  624. * The rate code is used to get the RX rate or set the TX rate on the
  625. * hardware descriptors. It is also used for internal modulation control
  626. * and settings.
  627. *
  628. * This is the hardware rate map we are aware of:
  629. *
  630. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  631. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  632. *
  633. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  634. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  635. *
  636. * rate_code 17 18 19 20 21 22 23 24
  637. * rate_kbps ? ? ? ? ? ? ? 11000
  638. *
  639. * rate_code 25 26 27 28 29 30 31 32
  640. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  641. *
  642. * "S" indicates CCK rates with short preamble.
  643. *
  644. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  645. * lowest 4 bits, so they are the same as below with a 0xF mask.
  646. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  647. * We handle this in ath5k_setup_bands().
  648. */
  649. #define AR5K_MAX_RATES 32
  650. /* B */
  651. #define ATH5K_RATE_CODE_1M 0x1B
  652. #define ATH5K_RATE_CODE_2M 0x1A
  653. #define ATH5K_RATE_CODE_5_5M 0x19
  654. #define ATH5K_RATE_CODE_11M 0x18
  655. /* A and G */
  656. #define ATH5K_RATE_CODE_6M 0x0B
  657. #define ATH5K_RATE_CODE_9M 0x0F
  658. #define ATH5K_RATE_CODE_12M 0x0A
  659. #define ATH5K_RATE_CODE_18M 0x0E
  660. #define ATH5K_RATE_CODE_24M 0x09
  661. #define ATH5K_RATE_CODE_36M 0x0D
  662. #define ATH5K_RATE_CODE_48M 0x08
  663. #define ATH5K_RATE_CODE_54M 0x0C
  664. /* XR */
  665. #define ATH5K_RATE_CODE_XR_500K 0x07
  666. #define ATH5K_RATE_CODE_XR_1M 0x02
  667. #define ATH5K_RATE_CODE_XR_2M 0x06
  668. #define ATH5K_RATE_CODE_XR_3M 0x01
  669. /* adding this flag to rate_code enables short preamble */
  670. #define AR5K_SET_SHORT_PREAMBLE 0x04
  671. /*
  672. * Crypto definitions
  673. */
  674. #define AR5K_KEYCACHE_SIZE 8
  675. /***********************\
  676. HW RELATED DEFINITIONS
  677. \***********************/
  678. /*
  679. * Misc definitions
  680. */
  681. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  682. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  683. if (_e >= _s) \
  684. return (false); \
  685. } while (0)
  686. /*
  687. * Hardware interrupt abstraction
  688. */
  689. /**
  690. * enum ath5k_int - Hardware interrupt masks helpers
  691. *
  692. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  693. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  694. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  695. * @AR5K_INT_RXNOFRM: No frame received (?)
  696. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  697. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  698. * LinkPtr is NULL. For more details, refer to:
  699. * http://www.freepatentsonline.com/20030225739.html
  700. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  701. * Note that Rx overrun is not always fatal, on some chips we can continue
  702. * operation without reseting the card, that's why int_fatal is not
  703. * common for all chips.
  704. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  705. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  706. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  707. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  708. * We currently do increments on interrupt by
  709. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  710. * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
  711. * one of the PHY error counters reached the maximum value and should be
  712. * read and cleared.
  713. * @AR5K_INT_RXPHY: RX PHY Error
  714. * @AR5K_INT_RXKCM: RX Key cache miss
  715. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  716. * beacon that must be handled in software. The alternative is if you
  717. * have VEOL support, in that case you let the hardware deal with things.
  718. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  719. * beacons from the AP have associated with, we should probably try to
  720. * reassociate. When in IBSS mode this might mean we have not received
  721. * any beacons from any local stations. Note that every station in an
  722. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  723. * (TBTT) with a random backoff.
  724. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  725. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  726. * until properly handled
  727. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  728. * errors. These types of errors we can enable seem to be of type
  729. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  730. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  731. * @AR5K_INT_NOCARD: signals the card has been removed
  732. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  733. * bit value
  734. *
  735. * These are mapped to take advantage of some common bits
  736. * between the MACs, to be able to set intr properties
  737. * easier. Some of them are not used yet inside hw.c. Most map
  738. * to the respective hw interrupt value as they are common amogst different
  739. * MACs.
  740. */
  741. enum ath5k_int {
  742. AR5K_INT_RXOK = 0x00000001,
  743. AR5K_INT_RXDESC = 0x00000002,
  744. AR5K_INT_RXERR = 0x00000004,
  745. AR5K_INT_RXNOFRM = 0x00000008,
  746. AR5K_INT_RXEOL = 0x00000010,
  747. AR5K_INT_RXORN = 0x00000020,
  748. AR5K_INT_TXOK = 0x00000040,
  749. AR5K_INT_TXDESC = 0x00000080,
  750. AR5K_INT_TXERR = 0x00000100,
  751. AR5K_INT_TXNOFRM = 0x00000200,
  752. AR5K_INT_TXEOL = 0x00000400,
  753. AR5K_INT_TXURN = 0x00000800,
  754. AR5K_INT_MIB = 0x00001000,
  755. AR5K_INT_SWI = 0x00002000,
  756. AR5K_INT_RXPHY = 0x00004000,
  757. AR5K_INT_RXKCM = 0x00008000,
  758. AR5K_INT_SWBA = 0x00010000,
  759. AR5K_INT_BRSSI = 0x00020000,
  760. AR5K_INT_BMISS = 0x00040000,
  761. AR5K_INT_FATAL = 0x00080000, /* Non common */
  762. AR5K_INT_BNR = 0x00100000, /* Non common */
  763. AR5K_INT_TIM = 0x00200000, /* Non common */
  764. AR5K_INT_DTIM = 0x00400000, /* Non common */
  765. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  766. AR5K_INT_GPIO = 0x01000000,
  767. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  768. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  769. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  770. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  771. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  772. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  773. AR5K_INT_GLOBAL = 0x80000000,
  774. AR5K_INT_COMMON = AR5K_INT_RXOK
  775. | AR5K_INT_RXDESC
  776. | AR5K_INT_RXERR
  777. | AR5K_INT_RXNOFRM
  778. | AR5K_INT_RXEOL
  779. | AR5K_INT_RXORN
  780. | AR5K_INT_TXOK
  781. | AR5K_INT_TXDESC
  782. | AR5K_INT_TXERR
  783. | AR5K_INT_TXNOFRM
  784. | AR5K_INT_TXEOL
  785. | AR5K_INT_TXURN
  786. | AR5K_INT_MIB
  787. | AR5K_INT_SWI
  788. | AR5K_INT_RXPHY
  789. | AR5K_INT_RXKCM
  790. | AR5K_INT_SWBA
  791. | AR5K_INT_BRSSI
  792. | AR5K_INT_BMISS
  793. | AR5K_INT_GPIO
  794. | AR5K_INT_GLOBAL,
  795. AR5K_INT_NOCARD = 0xffffffff
  796. };
  797. /* mask which calibration is active at the moment */
  798. enum ath5k_calibration_mask {
  799. AR5K_CALIBRATION_FULL = 0x01,
  800. AR5K_CALIBRATION_SHORT = 0x02,
  801. AR5K_CALIBRATION_ANI = 0x04,
  802. };
  803. /*
  804. * Power management
  805. */
  806. enum ath5k_power_mode {
  807. AR5K_PM_UNDEFINED = 0,
  808. AR5K_PM_AUTO,
  809. AR5K_PM_AWAKE,
  810. AR5K_PM_FULL_SLEEP,
  811. AR5K_PM_NETWORK_SLEEP,
  812. };
  813. /*
  814. * These match net80211 definitions (not used in
  815. * mac80211).
  816. * TODO: Clean this up
  817. */
  818. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  819. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  820. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  821. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  822. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  823. /* GPIO-controlled software LED */
  824. #define AR5K_SOFTLED_PIN 0
  825. #define AR5K_SOFTLED_ON 0
  826. #define AR5K_SOFTLED_OFF 1
  827. /*
  828. * Chipset capabilities -see ath5k_hw_get_capability-
  829. * get_capability function is not yet fully implemented
  830. * in ath5k so most of these don't work yet...
  831. * TODO: Implement these & merge with _TUNE_ stuff above
  832. */
  833. enum ath5k_capability_type {
  834. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  835. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  836. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  837. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  838. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  839. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  840. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  841. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  842. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  843. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  844. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  845. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  846. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  847. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  848. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  849. AR5K_CAP_XR = 16, /* Supports XR mode */
  850. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  851. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  852. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  853. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  854. };
  855. /* XXX: we *may* move cap_range stuff to struct wiphy */
  856. struct ath5k_capabilities {
  857. /*
  858. * Supported PHY modes
  859. * (ie. CHANNEL_A, CHANNEL_B, ...)
  860. */
  861. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  862. /*
  863. * Frequency range (without regulation restrictions)
  864. */
  865. struct {
  866. u16 range_2ghz_min;
  867. u16 range_2ghz_max;
  868. u16 range_5ghz_min;
  869. u16 range_5ghz_max;
  870. } cap_range;
  871. /*
  872. * Values stored in the EEPROM (some of them...)
  873. */
  874. struct ath5k_eeprom_info cap_eeprom;
  875. /*
  876. * Queue information
  877. */
  878. struct {
  879. u8 q_tx_num;
  880. } cap_queues;
  881. bool cap_has_phyerr_counters;
  882. };
  883. /* size of noise floor history (keep it a power of two) */
  884. #define ATH5K_NF_CAL_HIST_MAX 8
  885. struct ath5k_nfcal_hist
  886. {
  887. s16 index; /* current index into nfval */
  888. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  889. };
  890. /**
  891. * struct avg_val - Helper structure for average calculation
  892. * @avg: contains the actual average value
  893. * @avg_weight: is used internally during calculation to prevent rounding errors
  894. */
  895. struct ath5k_avg_val {
  896. int avg;
  897. int avg_weight;
  898. };
  899. /***************************************\
  900. HARDWARE ABSTRACTION LAYER STRUCTURE
  901. \***************************************/
  902. /*
  903. * Misc defines
  904. */
  905. #define AR5K_MAX_GPIO 10
  906. #define AR5K_MAX_RF_BANKS 8
  907. /* TODO: Clean up and merge with ath5k_softc */
  908. struct ath5k_hw {
  909. struct ath_common common;
  910. struct ath5k_softc *ah_sc;
  911. void __iomem *ah_iobase;
  912. enum ath5k_int ah_imr;
  913. struct ieee80211_channel *ah_current_channel;
  914. bool ah_calibration;
  915. bool ah_single_chip;
  916. enum ath5k_version ah_version;
  917. enum ath5k_radio ah_radio;
  918. u32 ah_phy;
  919. u32 ah_mac_srev;
  920. u16 ah_mac_version;
  921. u16 ah_mac_revision;
  922. u16 ah_phy_revision;
  923. u16 ah_radio_5ghz_revision;
  924. u16 ah_radio_2ghz_revision;
  925. #define ah_modes ah_capabilities.cap_mode
  926. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  927. u32 ah_limit_tx_retries;
  928. u8 ah_coverage_class;
  929. bool ah_ack_bitrate_high;
  930. u8 ah_bwmode;
  931. /* Antenna Control */
  932. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  933. u8 ah_ant_mode;
  934. u8 ah_tx_ant;
  935. u8 ah_def_ant;
  936. bool ah_software_retry;
  937. struct ath5k_capabilities ah_capabilities;
  938. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  939. u32 ah_txq_status;
  940. u32 ah_txq_imr_txok;
  941. u32 ah_txq_imr_txerr;
  942. u32 ah_txq_imr_txurn;
  943. u32 ah_txq_imr_txdesc;
  944. u32 ah_txq_imr_txeol;
  945. u32 ah_txq_imr_cbrorn;
  946. u32 ah_txq_imr_cbrurn;
  947. u32 ah_txq_imr_qtrig;
  948. u32 ah_txq_imr_nofrm;
  949. u32 ah_txq_isr;
  950. u32 *ah_rf_banks;
  951. size_t ah_rf_banks_size;
  952. size_t ah_rf_regs_count;
  953. struct ath5k_gain ah_gain;
  954. u8 ah_offset[AR5K_MAX_RF_BANKS];
  955. struct {
  956. /* Temporary tables used for interpolation */
  957. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  958. [AR5K_EEPROM_POWER_TABLE_SIZE];
  959. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  960. [AR5K_EEPROM_POWER_TABLE_SIZE];
  961. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  962. u16 txp_rates_power_table[AR5K_MAX_RATES];
  963. u8 txp_min_idx;
  964. bool txp_tpc;
  965. /* Values in 0.25dB units */
  966. s16 txp_min_pwr;
  967. s16 txp_max_pwr;
  968. /* Values in 0.5dB units */
  969. s16 txp_offset;
  970. s16 txp_ofdm;
  971. s16 txp_cck_ofdm_gainf_delta;
  972. /* Value in dB units */
  973. s16 txp_cck_ofdm_pwr_delta;
  974. } ah_txpower;
  975. struct {
  976. bool r_enabled;
  977. int r_last_alert;
  978. struct ieee80211_channel r_last_channel;
  979. } ah_radar;
  980. struct ath5k_nfcal_hist ah_nfcal_hist;
  981. /* average beacon RSSI in our BSS (used by ANI) */
  982. struct ewma ah_beacon_rssi_avg;
  983. /* noise floor from last periodic calibration */
  984. s32 ah_noise_floor;
  985. /* Calibration timestamp */
  986. unsigned long ah_cal_next_full;
  987. unsigned long ah_cal_next_ani;
  988. unsigned long ah_cal_next_nf;
  989. /* Calibration mask */
  990. u8 ah_cal_mask;
  991. /*
  992. * Function pointers
  993. */
  994. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  995. unsigned int, unsigned int, int, enum ath5k_pkt_type,
  996. unsigned int, unsigned int, unsigned int, unsigned int,
  997. unsigned int, unsigned int, unsigned int, unsigned int);
  998. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  999. struct ath5k_tx_status *);
  1000. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1001. struct ath5k_rx_status *);
  1002. };
  1003. /*
  1004. * Prototypes
  1005. */
  1006. extern const struct ieee80211_ops ath5k_hw_ops;
  1007. /* Initialization and detach functions */
  1008. int ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops);
  1009. void ath5k_deinit_softc(struct ath5k_softc *sc);
  1010. int ath5k_hw_init(struct ath5k_softc *sc);
  1011. void ath5k_hw_deinit(struct ath5k_hw *ah);
  1012. int ath5k_sysfs_register(struct ath5k_softc *sc);
  1013. void ath5k_sysfs_unregister(struct ath5k_softc *sc);
  1014. /*Chip id helper functions */
  1015. const char *ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val);
  1016. int ath5k_hw_read_srev(struct ath5k_hw *ah);
  1017. /* LED functions */
  1018. int ath5k_init_leds(struct ath5k_softc *sc);
  1019. void ath5k_led_enable(struct ath5k_softc *sc);
  1020. void ath5k_led_off(struct ath5k_softc *sc);
  1021. void ath5k_unregister_leds(struct ath5k_softc *sc);
  1022. /* Reset Functions */
  1023. int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1024. int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1025. int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1026. struct ieee80211_channel *channel, bool fast, bool skip_pcu);
  1027. int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
  1028. bool is_set);
  1029. /* Power management functions */
  1030. /* Clock rate related functions */
  1031. unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
  1032. unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
  1033. void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
  1034. /* DMA Related Functions */
  1035. void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1036. u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1037. int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1038. int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1039. int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
  1040. u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1041. int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1042. u32 phys_addr);
  1043. int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1044. /* Interrupt handling */
  1045. bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1046. int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1047. enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  1048. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
  1049. /* Init/Stop functions */
  1050. void ath5k_hw_dma_init(struct ath5k_hw *ah);
  1051. int ath5k_hw_dma_stop(struct ath5k_hw *ah);
  1052. /* EEPROM access functions */
  1053. int ath5k_eeprom_init(struct ath5k_hw *ah);
  1054. void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1055. int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1056. /* Protocol Control Unit Functions */
  1057. /* Helpers */
  1058. int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
  1059. int len, struct ieee80211_rate *rate);
  1060. unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
  1061. unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
  1062. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
  1063. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
  1064. /* RX filter control*/
  1065. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1066. void ath5k_hw_set_bssid(struct ath5k_hw *ah);
  1067. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1068. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1069. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1070. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1071. /* Receive (DRU) start/stop functions */
  1072. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1073. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1074. /* Beacon control functions */
  1075. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1076. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1077. void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1078. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1079. bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
  1080. /* Init function */
  1081. void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1082. u8 mode);
  1083. /* Queue Control Unit, DFS Control Unit Functions */
  1084. int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
  1085. struct ath5k_txq_info *queue_info);
  1086. int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1087. const struct ath5k_txq_info *queue_info);
  1088. int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1089. enum ath5k_tx_queue queue_type,
  1090. struct ath5k_txq_info *queue_info);
  1091. u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1092. void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1093. int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1094. int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
  1095. /* Init function */
  1096. int ath5k_hw_init_queues(struct ath5k_hw *ah);
  1097. /* Hardware Descriptor Functions */
  1098. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1099. int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1100. u32 size, unsigned int flags);
  1101. int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1102. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  1103. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
  1104. /* GPIO Functions */
  1105. void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1106. int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1107. int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1108. u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1109. int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1110. void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
  1111. u32 interrupt_level);
  1112. /* RFkill Functions */
  1113. void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1114. void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1115. /* Misc functions TODO: Cleanup */
  1116. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1117. int ath5k_hw_get_capability(struct ath5k_hw *ah,
  1118. enum ath5k_capability_type cap_type, u32 capability,
  1119. u32 *result);
  1120. int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1121. int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1122. /* Initial register settings functions */
  1123. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1124. /* PHY functions */
  1125. /* Misc PHY functions */
  1126. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1127. int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1128. /* Gain_F optimization */
  1129. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1130. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1131. /* PHY/RF channel functions */
  1132. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1133. /* PHY calibration */
  1134. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1135. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1136. struct ieee80211_channel *channel);
  1137. void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
  1138. /* Spur mitigation */
  1139. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1140. struct ieee80211_channel *channel);
  1141. /* Antenna control */
  1142. void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1143. void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
  1144. /* TX power setup */
  1145. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1146. /* Init function */
  1147. int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1148. u8 mode, u8 ee_mode, u8 freq, bool fast);
  1149. /*
  1150. * Functions used internaly
  1151. */
  1152. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1153. {
  1154. return &ah->common;
  1155. }
  1156. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1157. {
  1158. return &(ath5k_hw_common(ah)->regulatory);
  1159. }
  1160. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1161. {
  1162. return ioread32(ah->ah_iobase + reg);
  1163. }
  1164. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1165. {
  1166. iowrite32(val, ah->ah_iobase + reg);
  1167. }
  1168. static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
  1169. {
  1170. common->bus_ops->read_cachesize(common, csz);
  1171. }
  1172. static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
  1173. {
  1174. struct ath_common *common = ath5k_hw_common(ah);
  1175. return common->bus_ops->eeprom_read(common, off, data);
  1176. }
  1177. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1178. {
  1179. u32 retval = 0, bit, i;
  1180. for (i = 0; i < bits; i++) {
  1181. bit = (val >> i) & 1;
  1182. retval = (retval << 1) | bit;
  1183. }
  1184. return retval;
  1185. }
  1186. #endif