Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  15. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  16. select HAVE_ARCH_KGDB
  17. select HAVE_ARCH_TRACEHOOK
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  22. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  23. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  24. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  25. select HAVE_GENERIC_DMA_COHERENT
  26. select HAVE_KERNEL_GZIP
  27. select HAVE_KERNEL_LZO
  28. select HAVE_KERNEL_LZMA
  29. select HAVE_KERNEL_XZ
  30. select HAVE_IRQ_WORK
  31. select HAVE_PERF_EVENTS
  32. select PERF_USE_VMALLOC
  33. select HAVE_REGS_AND_STACK_ACCESS_API
  34. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  35. select HAVE_C_RECORDMCOUNT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HARDIRQS_SW_RESEND
  38. select GENERIC_IRQ_PROBE
  39. select GENERIC_IRQ_SHOW
  40. select GENERIC_IRQ_PROBE
  41. select HARDIRQS_SW_RESEND
  42. select CPU_PM if (SUSPEND || CPU_IDLE)
  43. select GENERIC_PCI_IOMAP
  44. select HAVE_BPF_JIT
  45. select GENERIC_SMP_IDLE_THREAD
  46. select KTIME_SCALAR
  47. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  48. help
  49. The ARM series is a line of low-power-consumption RISC chip designs
  50. licensed by ARM Ltd and targeted at embedded applications and
  51. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  52. manufactured, but legacy ARM-based PC hardware remains popular in
  53. Europe. There is an ARM Linux project with a web page at
  54. <http://www.arm.linux.org.uk/>.
  55. config ARM_HAS_SG_CHAIN
  56. bool
  57. config NEED_SG_DMA_LENGTH
  58. bool
  59. config ARM_DMA_USE_IOMMU
  60. select NEED_SG_DMA_LENGTH
  61. select ARM_HAS_SG_CHAIN
  62. bool
  63. config HAVE_PWM
  64. bool
  65. config MIGHT_HAVE_PCI
  66. bool
  67. config SYS_SUPPORTS_APM_EMULATION
  68. bool
  69. config GENERIC_GPIO
  70. bool
  71. config HAVE_TCM
  72. bool
  73. select GENERIC_ALLOCATOR
  74. config HAVE_PROC_CPU
  75. bool
  76. config NO_IOPORT
  77. bool
  78. config EISA
  79. bool
  80. ---help---
  81. The Extended Industry Standard Architecture (EISA) bus was
  82. developed as an open alternative to the IBM MicroChannel bus.
  83. The EISA bus provided some of the features of the IBM MicroChannel
  84. bus while maintaining backward compatibility with cards made for
  85. the older ISA bus. The EISA bus saw limited use between 1988 and
  86. 1995 when it was made obsolete by the PCI bus.
  87. Say Y here if you are building a kernel for an EISA-based machine.
  88. Otherwise, say N.
  89. config SBUS
  90. bool
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config GENERIC_LOCKBREAK
  105. bool
  106. default y
  107. depends on SMP && PREEMPT
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_MEMORY_H
  216. select SPARSE_IRQ
  217. select MULTI_IRQ_HANDLER
  218. help
  219. Support for ARM's Integrator platform.
  220. config ARCH_REALVIEW
  221. bool "ARM Ltd. RealView family"
  222. select ARM_AMBA
  223. select CLKDEV_LOOKUP
  224. select HAVE_MACH_CLKDEV
  225. select ICST
  226. select GENERIC_CLOCKEVENTS
  227. select ARCH_WANT_OPTIONAL_GPIOLIB
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_CLCD
  230. select ARM_TIMER_SP804
  231. select GPIO_PL061 if GPIOLIB
  232. select NEED_MACH_MEMORY_H
  233. help
  234. This enables support for ARM Ltd RealView boards.
  235. config ARCH_VERSATILE
  236. bool "ARM Ltd. Versatile family"
  237. select ARM_AMBA
  238. select ARM_VIC
  239. select CLKDEV_LOOKUP
  240. select HAVE_MACH_CLKDEV
  241. select ICST
  242. select GENERIC_CLOCKEVENTS
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select PLAT_VERSATILE
  245. select PLAT_VERSATILE_CLCD
  246. select PLAT_VERSATILE_FPGA_IRQ
  247. select ARM_TIMER_SP804
  248. help
  249. This enables support for ARM Ltd Versatile board.
  250. config ARCH_VEXPRESS
  251. bool "ARM Ltd. Versatile Express family"
  252. select ARCH_WANT_OPTIONAL_GPIOLIB
  253. select ARM_AMBA
  254. select ARM_TIMER_SP804
  255. select CLKDEV_LOOKUP
  256. select HAVE_MACH_CLKDEV
  257. select GENERIC_CLOCKEVENTS
  258. select HAVE_CLK
  259. select HAVE_PATA_PLATFORM
  260. select ICST
  261. select NO_IOPORT
  262. select PLAT_VERSATILE
  263. select PLAT_VERSATILE_CLCD
  264. help
  265. This enables support for the ARM Ltd Versatile Express boards.
  266. config ARCH_AT91
  267. bool "Atmel AT91"
  268. select ARCH_REQUIRE_GPIOLIB
  269. select HAVE_CLK
  270. select CLKDEV_LOOKUP
  271. select IRQ_DOMAIN
  272. select NEED_MACH_IO_H if PCCARD
  273. help
  274. This enables support for systems based on Atmel
  275. AT91RM9200 and AT91SAM9* processors.
  276. config ARCH_BCMRING
  277. bool "Broadcom BCMRING"
  278. depends on MMU
  279. select CPU_V6
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select CLKDEV_LOOKUP
  283. select GENERIC_CLOCKEVENTS
  284. select ARCH_WANT_OPTIONAL_GPIOLIB
  285. help
  286. Support for Broadcom's BCMRing platform.
  287. config ARCH_HIGHBANK
  288. bool "Calxeda Highbank-based"
  289. select ARCH_WANT_OPTIONAL_GPIOLIB
  290. select ARM_AMBA
  291. select ARM_GIC
  292. select ARM_TIMER_SP804
  293. select CACHE_L2X0
  294. select CLKDEV_LOOKUP
  295. select CPU_V7
  296. select GENERIC_CLOCKEVENTS
  297. select HAVE_ARM_SCU
  298. select HAVE_SMP
  299. select SPARSE_IRQ
  300. select USE_OF
  301. help
  302. Support for the Calxeda Highbank SoC based boards.
  303. config ARCH_CLPS711X
  304. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  305. select CPU_ARM720T
  306. select ARCH_USES_GETTIMEOFFSET
  307. select NEED_MACH_MEMORY_H
  308. help
  309. Support for Cirrus Logic 711x/721x/731x based boards.
  310. config ARCH_CNS3XXX
  311. bool "Cavium Networks CNS3XXX family"
  312. select CPU_V6K
  313. select GENERIC_CLOCKEVENTS
  314. select ARM_GIC
  315. select MIGHT_HAVE_CACHE_L2X0
  316. select MIGHT_HAVE_PCI
  317. select PCI_DOMAINS if PCI
  318. help
  319. Support for Cavium Networks CNS3XXX platform.
  320. config ARCH_GEMINI
  321. bool "Cortina Systems Gemini"
  322. select CPU_FA526
  323. select ARCH_REQUIRE_GPIOLIB
  324. select ARCH_USES_GETTIMEOFFSET
  325. help
  326. Support for the Cortina Systems Gemini family SoCs
  327. config ARCH_PRIMA2
  328. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  329. select CPU_V7
  330. select NO_IOPORT
  331. select GENERIC_CLOCKEVENTS
  332. select CLKDEV_LOOKUP
  333. select GENERIC_IRQ_CHIP
  334. select MIGHT_HAVE_CACHE_L2X0
  335. select PINCTRL
  336. select PINCTRL_SIRF
  337. select USE_OF
  338. select ZONE_DMA
  339. help
  340. Support for CSR SiRFSoC ARM Cortex A9 Platform
  341. config ARCH_EBSA110
  342. bool "EBSA-110"
  343. select CPU_SA110
  344. select ISA
  345. select NO_IOPORT
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_IO_H
  348. select NEED_MACH_MEMORY_H
  349. help
  350. This is an evaluation board for the StrongARM processor available
  351. from Digital. It has limited hardware on-board, including an
  352. Ethernet interface, two PCMCIA sockets, two serial ports and a
  353. parallel port.
  354. config ARCH_EP93XX
  355. bool "EP93xx-based"
  356. select CPU_ARM920T
  357. select ARM_AMBA
  358. select ARM_VIC
  359. select CLKDEV_LOOKUP
  360. select ARCH_REQUIRE_GPIOLIB
  361. select ARCH_HAS_HOLES_MEMORYMODEL
  362. select ARCH_USES_GETTIMEOFFSET
  363. select NEED_MACH_MEMORY_H
  364. help
  365. This enables support for the Cirrus EP93xx series of CPUs.
  366. config ARCH_FOOTBRIDGE
  367. bool "FootBridge"
  368. select CPU_SA110
  369. select FOOTBRIDGE
  370. select GENERIC_CLOCKEVENTS
  371. select HAVE_IDE
  372. select NEED_MACH_IO_H if !MMU
  373. select NEED_MACH_MEMORY_H
  374. help
  375. Support for systems based on the DC21285 companion chip
  376. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  377. config ARCH_MXC
  378. bool "Freescale MXC/iMX-based"
  379. select GENERIC_CLOCKEVENTS
  380. select ARCH_REQUIRE_GPIOLIB
  381. select CLKDEV_LOOKUP
  382. select CLKSRC_MMIO
  383. select GENERIC_IRQ_CHIP
  384. select MULTI_IRQ_HANDLER
  385. help
  386. Support for Freescale MXC/iMX-based family of processors
  387. config ARCH_MXS
  388. bool "Freescale MXS-based"
  389. select GENERIC_CLOCKEVENTS
  390. select ARCH_REQUIRE_GPIOLIB
  391. select CLKDEV_LOOKUP
  392. select CLKSRC_MMIO
  393. select COMMON_CLK
  394. select HAVE_CLK_PREPARE
  395. select PINCTRL
  396. select USE_OF
  397. help
  398. Support for Freescale MXS-based family of processors
  399. config ARCH_NETX
  400. bool "Hilscher NetX based"
  401. select CLKSRC_MMIO
  402. select CPU_ARM926T
  403. select ARM_VIC
  404. select GENERIC_CLOCKEVENTS
  405. help
  406. This enables support for systems based on the Hilscher NetX Soc
  407. config ARCH_H720X
  408. bool "Hynix HMS720x-based"
  409. select CPU_ARM720T
  410. select ISA_DMA_API
  411. select ARCH_USES_GETTIMEOFFSET
  412. help
  413. This enables support for systems based on the Hynix HMS720x
  414. config ARCH_IOP13XX
  415. bool "IOP13xx-based"
  416. depends on MMU
  417. select CPU_XSC3
  418. select PLAT_IOP
  419. select PCI
  420. select ARCH_SUPPORTS_MSI
  421. select VMSPLIT_1G
  422. select NEED_MACH_MEMORY_H
  423. select NEED_RET_TO_USER
  424. help
  425. Support for Intel's IOP13XX (XScale) family of processors.
  426. config ARCH_IOP32X
  427. bool "IOP32x-based"
  428. depends on MMU
  429. select CPU_XSCALE
  430. select NEED_MACH_IO_H
  431. select NEED_RET_TO_USER
  432. select PLAT_IOP
  433. select PCI
  434. select ARCH_REQUIRE_GPIOLIB
  435. help
  436. Support for Intel's 80219 and IOP32X (XScale) family of
  437. processors.
  438. config ARCH_IOP33X
  439. bool "IOP33x-based"
  440. depends on MMU
  441. select CPU_XSCALE
  442. select NEED_MACH_IO_H
  443. select NEED_RET_TO_USER
  444. select PLAT_IOP
  445. select PCI
  446. select ARCH_REQUIRE_GPIOLIB
  447. help
  448. Support for Intel's IOP33X (XScale) family of processors.
  449. config ARCH_IXP4XX
  450. bool "IXP4xx-based"
  451. depends on MMU
  452. select ARCH_HAS_DMA_SET_COHERENT_MASK
  453. select CLKSRC_MMIO
  454. select CPU_XSCALE
  455. select ARCH_REQUIRE_GPIOLIB
  456. select GENERIC_CLOCKEVENTS
  457. select MIGHT_HAVE_PCI
  458. select NEED_MACH_IO_H
  459. select DMABOUNCE if PCI
  460. help
  461. Support for Intel's IXP4XX (XScale) family of processors.
  462. config ARCH_DOVE
  463. bool "Marvell Dove"
  464. select CPU_V7
  465. select PCI
  466. select ARCH_REQUIRE_GPIOLIB
  467. select GENERIC_CLOCKEVENTS
  468. select PLAT_ORION
  469. help
  470. Support for the Marvell Dove SoC 88AP510
  471. config ARCH_KIRKWOOD
  472. bool "Marvell Kirkwood"
  473. select CPU_FEROCEON
  474. select PCI
  475. select ARCH_REQUIRE_GPIOLIB
  476. select GENERIC_CLOCKEVENTS
  477. select PLAT_ORION
  478. help
  479. Support for the following Marvell Kirkwood series SoCs:
  480. 88F6180, 88F6192 and 88F6281.
  481. config ARCH_LPC32XX
  482. bool "NXP LPC32XX"
  483. select CLKSRC_MMIO
  484. select CPU_ARM926T
  485. select ARCH_REQUIRE_GPIOLIB
  486. select HAVE_IDE
  487. select ARM_AMBA
  488. select USB_ARCH_HAS_OHCI
  489. select CLKDEV_LOOKUP
  490. select GENERIC_CLOCKEVENTS
  491. select USE_OF
  492. help
  493. Support for the NXP LPC32XX family of processors
  494. config ARCH_MV78XX0
  495. bool "Marvell MV78xx0"
  496. select CPU_FEROCEON
  497. select PCI
  498. select ARCH_REQUIRE_GPIOLIB
  499. select GENERIC_CLOCKEVENTS
  500. select NEED_MACH_IO_H
  501. select PLAT_ORION
  502. help
  503. Support for the following Marvell MV78xx0 series SoCs:
  504. MV781x0, MV782x0.
  505. config ARCH_ORION5X
  506. bool "Marvell Orion"
  507. depends on MMU
  508. select CPU_FEROCEON
  509. select PCI
  510. select ARCH_REQUIRE_GPIOLIB
  511. select GENERIC_CLOCKEVENTS
  512. select PLAT_ORION
  513. help
  514. Support for the following Marvell Orion 5x series SoCs:
  515. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  516. Orion-2 (5281), Orion-1-90 (6183).
  517. config ARCH_MMP
  518. bool "Marvell PXA168/910/MMP2"
  519. depends on MMU
  520. select ARCH_REQUIRE_GPIOLIB
  521. select CLKDEV_LOOKUP
  522. select GENERIC_CLOCKEVENTS
  523. select GPIO_PXA
  524. select IRQ_DOMAIN
  525. select PLAT_PXA
  526. select SPARSE_IRQ
  527. select GENERIC_ALLOCATOR
  528. help
  529. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  530. config ARCH_KS8695
  531. bool "Micrel/Kendin KS8695"
  532. select CPU_ARM922T
  533. select ARCH_REQUIRE_GPIOLIB
  534. select ARCH_USES_GETTIMEOFFSET
  535. select NEED_MACH_MEMORY_H
  536. help
  537. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  538. System-on-Chip devices.
  539. config ARCH_W90X900
  540. bool "Nuvoton W90X900 CPU"
  541. select CPU_ARM926T
  542. select ARCH_REQUIRE_GPIOLIB
  543. select CLKDEV_LOOKUP
  544. select CLKSRC_MMIO
  545. select GENERIC_CLOCKEVENTS
  546. help
  547. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  548. At present, the w90x900 has been renamed nuc900, regarding
  549. the ARM series product line, you can login the following
  550. link address to know more.
  551. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  552. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  553. config ARCH_TEGRA
  554. bool "NVIDIA Tegra"
  555. select CLKDEV_LOOKUP
  556. select CLKSRC_MMIO
  557. select GENERIC_CLOCKEVENTS
  558. select GENERIC_GPIO
  559. select HAVE_CLK
  560. select HAVE_SMP
  561. select MIGHT_HAVE_CACHE_L2X0
  562. select ARCH_HAS_CPUFREQ
  563. help
  564. This enables support for NVIDIA Tegra based systems (Tegra APX,
  565. Tegra 6xx and Tegra 2 series).
  566. config ARCH_PICOXCELL
  567. bool "Picochip picoXcell"
  568. select ARCH_REQUIRE_GPIOLIB
  569. select ARM_PATCH_PHYS_VIRT
  570. select ARM_VIC
  571. select CPU_V6K
  572. select DW_APB_TIMER
  573. select GENERIC_CLOCKEVENTS
  574. select GENERIC_GPIO
  575. select HAVE_TCM
  576. select NO_IOPORT
  577. select SPARSE_IRQ
  578. select USE_OF
  579. help
  580. This enables support for systems based on the Picochip picoXcell
  581. family of Femtocell devices. The picoxcell support requires device tree
  582. for all boards.
  583. config ARCH_PNX4008
  584. bool "Philips Nexperia PNX4008 Mobile"
  585. select CPU_ARM926T
  586. select CLKDEV_LOOKUP
  587. select ARCH_USES_GETTIMEOFFSET
  588. help
  589. This enables support for Philips PNX4008 mobile platform.
  590. config ARCH_PXA
  591. bool "PXA2xx/PXA3xx-based"
  592. depends on MMU
  593. select ARCH_MTD_XIP
  594. select ARCH_HAS_CPUFREQ
  595. select CLKDEV_LOOKUP
  596. select CLKSRC_MMIO
  597. select ARCH_REQUIRE_GPIOLIB
  598. select GENERIC_CLOCKEVENTS
  599. select GPIO_PXA
  600. select PLAT_PXA
  601. select SPARSE_IRQ
  602. select AUTO_ZRELADDR
  603. select MULTI_IRQ_HANDLER
  604. select ARM_CPU_SUSPEND if PM
  605. select HAVE_IDE
  606. help
  607. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  608. config ARCH_MSM
  609. bool "Qualcomm MSM"
  610. select HAVE_CLK
  611. select GENERIC_CLOCKEVENTS
  612. select ARCH_REQUIRE_GPIOLIB
  613. select CLKDEV_LOOKUP
  614. help
  615. Support for Qualcomm MSM/QSD based systems. This runs on the
  616. apps processor of the MSM/QSD and depends on a shared memory
  617. interface to the modem processor which runs the baseband
  618. stack and controls some vital subsystems
  619. (clock and power control, etc).
  620. config ARCH_SHMOBILE
  621. bool "Renesas SH-Mobile / R-Mobile"
  622. select HAVE_CLK
  623. select CLKDEV_LOOKUP
  624. select HAVE_MACH_CLKDEV
  625. select HAVE_SMP
  626. select GENERIC_CLOCKEVENTS
  627. select MIGHT_HAVE_CACHE_L2X0
  628. select NO_IOPORT
  629. select SPARSE_IRQ
  630. select MULTI_IRQ_HANDLER
  631. select PM_GENERIC_DOMAINS if PM
  632. select NEED_MACH_MEMORY_H
  633. help
  634. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  635. config ARCH_RPC
  636. bool "RiscPC"
  637. select ARCH_ACORN
  638. select FIQ
  639. select ARCH_MAY_HAVE_PC_FDC
  640. select HAVE_PATA_PLATFORM
  641. select ISA_DMA_API
  642. select NO_IOPORT
  643. select ARCH_SPARSEMEM_ENABLE
  644. select ARCH_USES_GETTIMEOFFSET
  645. select HAVE_IDE
  646. select NEED_MACH_IO_H
  647. select NEED_MACH_MEMORY_H
  648. help
  649. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  650. CD-ROM interface, serial and parallel port, and the floppy drive.
  651. config ARCH_SA1100
  652. bool "SA1100-based"
  653. select CLKSRC_MMIO
  654. select CPU_SA1100
  655. select ISA
  656. select ARCH_SPARSEMEM_ENABLE
  657. select ARCH_MTD_XIP
  658. select ARCH_HAS_CPUFREQ
  659. select CPU_FREQ
  660. select GENERIC_CLOCKEVENTS
  661. select CLKDEV_LOOKUP
  662. select ARCH_REQUIRE_GPIOLIB
  663. select HAVE_IDE
  664. select NEED_MACH_MEMORY_H
  665. select SPARSE_IRQ
  666. help
  667. Support for StrongARM 11x0 based boards.
  668. config ARCH_S3C24XX
  669. bool "Samsung S3C24XX SoCs"
  670. select GENERIC_GPIO
  671. select ARCH_HAS_CPUFREQ
  672. select HAVE_CLK
  673. select CLKDEV_LOOKUP
  674. select ARCH_USES_GETTIMEOFFSET
  675. select HAVE_S3C2410_I2C if I2C
  676. select HAVE_S3C_RTC if RTC_CLASS
  677. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  678. select NEED_MACH_IO_H
  679. help
  680. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  681. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  682. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  683. Samsung SMDK2410 development board (and derivatives).
  684. config ARCH_S3C64XX
  685. bool "Samsung S3C64XX"
  686. select PLAT_SAMSUNG
  687. select CPU_V6
  688. select ARM_VIC
  689. select HAVE_CLK
  690. select HAVE_TCM
  691. select CLKDEV_LOOKUP
  692. select NO_IOPORT
  693. select ARCH_USES_GETTIMEOFFSET
  694. select ARCH_HAS_CPUFREQ
  695. select ARCH_REQUIRE_GPIOLIB
  696. select SAMSUNG_CLKSRC
  697. select SAMSUNG_IRQ_VIC_TIMER
  698. select S3C_GPIO_TRACK
  699. select S3C_DEV_NAND
  700. select USB_ARCH_HAS_OHCI
  701. select SAMSUNG_GPIOLIB_4BIT
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  704. help
  705. Samsung S3C64XX series based systems
  706. config ARCH_S5P64X0
  707. bool "Samsung S5P6440 S5P6450"
  708. select CPU_V6
  709. select GENERIC_GPIO
  710. select HAVE_CLK
  711. select CLKDEV_LOOKUP
  712. select CLKSRC_MMIO
  713. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  714. select GENERIC_CLOCKEVENTS
  715. select HAVE_S3C2410_I2C if I2C
  716. select HAVE_S3C_RTC if RTC_CLASS
  717. help
  718. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  719. SMDK6450.
  720. config ARCH_S5PC100
  721. bool "Samsung S5PC100"
  722. select GENERIC_GPIO
  723. select HAVE_CLK
  724. select CLKDEV_LOOKUP
  725. select CPU_V7
  726. select ARCH_USES_GETTIMEOFFSET
  727. select HAVE_S3C2410_I2C if I2C
  728. select HAVE_S3C_RTC if RTC_CLASS
  729. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  730. help
  731. Samsung S5PC100 series based systems
  732. config ARCH_S5PV210
  733. bool "Samsung S5PV210/S5PC110"
  734. select CPU_V7
  735. select ARCH_SPARSEMEM_ENABLE
  736. select ARCH_HAS_HOLES_MEMORYMODEL
  737. select GENERIC_GPIO
  738. select HAVE_CLK
  739. select CLKDEV_LOOKUP
  740. select CLKSRC_MMIO
  741. select ARCH_HAS_CPUFREQ
  742. select GENERIC_CLOCKEVENTS
  743. select HAVE_S3C2410_I2C if I2C
  744. select HAVE_S3C_RTC if RTC_CLASS
  745. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  746. select NEED_MACH_MEMORY_H
  747. help
  748. Samsung S5PV210/S5PC110 series based systems
  749. config ARCH_EXYNOS
  750. bool "SAMSUNG EXYNOS"
  751. select CPU_V7
  752. select ARCH_SPARSEMEM_ENABLE
  753. select ARCH_HAS_HOLES_MEMORYMODEL
  754. select GENERIC_GPIO
  755. select HAVE_CLK
  756. select CLKDEV_LOOKUP
  757. select ARCH_HAS_CPUFREQ
  758. select GENERIC_CLOCKEVENTS
  759. select HAVE_S3C_RTC if RTC_CLASS
  760. select HAVE_S3C2410_I2C if I2C
  761. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  762. select NEED_MACH_MEMORY_H
  763. help
  764. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  765. config ARCH_SHARK
  766. bool "Shark"
  767. select CPU_SA110
  768. select ISA
  769. select ISA_DMA
  770. select ZONE_DMA
  771. select PCI
  772. select ARCH_USES_GETTIMEOFFSET
  773. select NEED_MACH_MEMORY_H
  774. help
  775. Support for the StrongARM based Digital DNARD machine, also known
  776. as "Shark" (<http://www.shark-linux.de/shark.html>).
  777. config ARCH_U300
  778. bool "ST-Ericsson U300 Series"
  779. depends on MMU
  780. select CLKSRC_MMIO
  781. select CPU_ARM926T
  782. select HAVE_TCM
  783. select ARM_AMBA
  784. select ARM_PATCH_PHYS_VIRT
  785. select ARM_VIC
  786. select GENERIC_CLOCKEVENTS
  787. select CLKDEV_LOOKUP
  788. select HAVE_MACH_CLKDEV
  789. select GENERIC_GPIO
  790. select ARCH_REQUIRE_GPIOLIB
  791. help
  792. Support for ST-Ericsson U300 series mobile platforms.
  793. config ARCH_U8500
  794. bool "ST-Ericsson U8500 Series"
  795. depends on MMU
  796. select CPU_V7
  797. select ARM_AMBA
  798. select GENERIC_CLOCKEVENTS
  799. select CLKDEV_LOOKUP
  800. select ARCH_REQUIRE_GPIOLIB
  801. select ARCH_HAS_CPUFREQ
  802. select HAVE_SMP
  803. select MIGHT_HAVE_CACHE_L2X0
  804. help
  805. Support for ST-Ericsson's Ux500 architecture
  806. config ARCH_NOMADIK
  807. bool "STMicroelectronics Nomadik"
  808. select ARM_AMBA
  809. select ARM_VIC
  810. select CPU_ARM926T
  811. select CLKDEV_LOOKUP
  812. select GENERIC_CLOCKEVENTS
  813. select PINCTRL
  814. select MIGHT_HAVE_CACHE_L2X0
  815. select ARCH_REQUIRE_GPIOLIB
  816. help
  817. Support for the Nomadik platform by ST-Ericsson
  818. config ARCH_DAVINCI
  819. bool "TI DaVinci"
  820. select GENERIC_CLOCKEVENTS
  821. select ARCH_REQUIRE_GPIOLIB
  822. select ZONE_DMA
  823. select HAVE_IDE
  824. select CLKDEV_LOOKUP
  825. select GENERIC_ALLOCATOR
  826. select GENERIC_IRQ_CHIP
  827. select ARCH_HAS_HOLES_MEMORYMODEL
  828. help
  829. Support for TI's DaVinci platform.
  830. config ARCH_OMAP
  831. bool "TI OMAP"
  832. select HAVE_CLK
  833. select ARCH_REQUIRE_GPIOLIB
  834. select ARCH_HAS_CPUFREQ
  835. select CLKSRC_MMIO
  836. select GENERIC_CLOCKEVENTS
  837. select ARCH_HAS_HOLES_MEMORYMODEL
  838. help
  839. Support for TI's OMAP platform (OMAP1/2/3/4).
  840. config PLAT_SPEAR
  841. bool "ST SPEAr"
  842. select ARM_AMBA
  843. select ARCH_REQUIRE_GPIOLIB
  844. select CLKDEV_LOOKUP
  845. select COMMON_CLK
  846. select CLKSRC_MMIO
  847. select GENERIC_CLOCKEVENTS
  848. select HAVE_CLK
  849. help
  850. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  851. config ARCH_VT8500
  852. bool "VIA/WonderMedia 85xx"
  853. select CPU_ARM926T
  854. select GENERIC_GPIO
  855. select ARCH_HAS_CPUFREQ
  856. select GENERIC_CLOCKEVENTS
  857. select ARCH_REQUIRE_GPIOLIB
  858. select HAVE_PWM
  859. help
  860. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  861. config ARCH_ZYNQ
  862. bool "Xilinx Zynq ARM Cortex A9 Platform"
  863. select CPU_V7
  864. select GENERIC_CLOCKEVENTS
  865. select CLKDEV_LOOKUP
  866. select ARM_GIC
  867. select ARM_AMBA
  868. select ICST
  869. select MIGHT_HAVE_CACHE_L2X0
  870. select USE_OF
  871. help
  872. Support for Xilinx Zynq ARM Cortex A9 Platform
  873. endchoice
  874. #
  875. # This is sorted alphabetically by mach-* pathname. However, plat-*
  876. # Kconfigs may be included either alphabetically (according to the
  877. # plat- suffix) or along side the corresponding mach-* source.
  878. #
  879. source "arch/arm/mach-at91/Kconfig"
  880. source "arch/arm/mach-bcmring/Kconfig"
  881. source "arch/arm/mach-clps711x/Kconfig"
  882. source "arch/arm/mach-cns3xxx/Kconfig"
  883. source "arch/arm/mach-davinci/Kconfig"
  884. source "arch/arm/mach-dove/Kconfig"
  885. source "arch/arm/mach-ep93xx/Kconfig"
  886. source "arch/arm/mach-footbridge/Kconfig"
  887. source "arch/arm/mach-gemini/Kconfig"
  888. source "arch/arm/mach-h720x/Kconfig"
  889. source "arch/arm/mach-integrator/Kconfig"
  890. source "arch/arm/mach-iop32x/Kconfig"
  891. source "arch/arm/mach-iop33x/Kconfig"
  892. source "arch/arm/mach-iop13xx/Kconfig"
  893. source "arch/arm/mach-ixp4xx/Kconfig"
  894. source "arch/arm/mach-kirkwood/Kconfig"
  895. source "arch/arm/mach-ks8695/Kconfig"
  896. source "arch/arm/mach-lpc32xx/Kconfig"
  897. source "arch/arm/mach-msm/Kconfig"
  898. source "arch/arm/mach-mv78xx0/Kconfig"
  899. source "arch/arm/plat-mxc/Kconfig"
  900. source "arch/arm/mach-mxs/Kconfig"
  901. source "arch/arm/mach-netx/Kconfig"
  902. source "arch/arm/mach-nomadik/Kconfig"
  903. source "arch/arm/plat-nomadik/Kconfig"
  904. source "arch/arm/plat-omap/Kconfig"
  905. source "arch/arm/mach-omap1/Kconfig"
  906. source "arch/arm/mach-omap2/Kconfig"
  907. source "arch/arm/mach-orion5x/Kconfig"
  908. source "arch/arm/mach-pxa/Kconfig"
  909. source "arch/arm/plat-pxa/Kconfig"
  910. source "arch/arm/mach-mmp/Kconfig"
  911. source "arch/arm/mach-realview/Kconfig"
  912. source "arch/arm/mach-sa1100/Kconfig"
  913. source "arch/arm/plat-samsung/Kconfig"
  914. source "arch/arm/plat-s3c24xx/Kconfig"
  915. source "arch/arm/plat-spear/Kconfig"
  916. source "arch/arm/mach-s3c24xx/Kconfig"
  917. if ARCH_S3C24XX
  918. source "arch/arm/mach-s3c2412/Kconfig"
  919. source "arch/arm/mach-s3c2440/Kconfig"
  920. endif
  921. if ARCH_S3C64XX
  922. source "arch/arm/mach-s3c64xx/Kconfig"
  923. endif
  924. source "arch/arm/mach-s5p64x0/Kconfig"
  925. source "arch/arm/mach-s5pc100/Kconfig"
  926. source "arch/arm/mach-s5pv210/Kconfig"
  927. source "arch/arm/mach-exynos/Kconfig"
  928. source "arch/arm/mach-shmobile/Kconfig"
  929. source "arch/arm/mach-tegra/Kconfig"
  930. source "arch/arm/mach-u300/Kconfig"
  931. source "arch/arm/mach-ux500/Kconfig"
  932. source "arch/arm/mach-versatile/Kconfig"
  933. source "arch/arm/mach-vexpress/Kconfig"
  934. source "arch/arm/plat-versatile/Kconfig"
  935. source "arch/arm/mach-vt8500/Kconfig"
  936. source "arch/arm/mach-w90x900/Kconfig"
  937. # Definitions to make life easier
  938. config ARCH_ACORN
  939. bool
  940. config PLAT_IOP
  941. bool
  942. select GENERIC_CLOCKEVENTS
  943. config PLAT_ORION
  944. bool
  945. select CLKSRC_MMIO
  946. select GENERIC_IRQ_CHIP
  947. select COMMON_CLK
  948. config PLAT_PXA
  949. bool
  950. config PLAT_VERSATILE
  951. bool
  952. config ARM_TIMER_SP804
  953. bool
  954. select CLKSRC_MMIO
  955. select HAVE_SCHED_CLOCK
  956. source arch/arm/mm/Kconfig
  957. config ARM_NR_BANKS
  958. int
  959. default 16 if ARCH_EP93XX
  960. default 8
  961. config IWMMXT
  962. bool "Enable iWMMXt support"
  963. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  964. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  965. help
  966. Enable support for iWMMXt context switching at run time if
  967. running on a CPU that supports it.
  968. config XSCALE_PMU
  969. bool
  970. depends on CPU_XSCALE
  971. default y
  972. config CPU_HAS_PMU
  973. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  974. (!ARCH_OMAP3 || OMAP3_EMU)
  975. default y
  976. bool
  977. config MULTI_IRQ_HANDLER
  978. bool
  979. help
  980. Allow each machine to specify it's own IRQ handler at run time.
  981. if !MMU
  982. source "arch/arm/Kconfig-nommu"
  983. endif
  984. config ARM_ERRATA_326103
  985. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  986. depends on CPU_V6
  987. help
  988. Executing a SWP instruction to read-only memory does not set bit 11
  989. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  990. treat the access as a read, preventing a COW from occurring and
  991. causing the faulting task to livelock.
  992. config ARM_ERRATA_411920
  993. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  994. depends on CPU_V6 || CPU_V6K
  995. help
  996. Invalidation of the Instruction Cache operation can
  997. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  998. It does not affect the MPCore. This option enables the ARM Ltd.
  999. recommended workaround.
  1000. config ARM_ERRATA_430973
  1001. bool "ARM errata: Stale prediction on replaced interworking branch"
  1002. depends on CPU_V7
  1003. help
  1004. This option enables the workaround for the 430973 Cortex-A8
  1005. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1006. interworking branch is replaced with another code sequence at the
  1007. same virtual address, whether due to self-modifying code or virtual
  1008. to physical address re-mapping, Cortex-A8 does not recover from the
  1009. stale interworking branch prediction. This results in Cortex-A8
  1010. executing the new code sequence in the incorrect ARM or Thumb state.
  1011. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1012. and also flushes the branch target cache at every context switch.
  1013. Note that setting specific bits in the ACTLR register may not be
  1014. available in non-secure mode.
  1015. config ARM_ERRATA_458693
  1016. bool "ARM errata: Processor deadlock when a false hazard is created"
  1017. depends on CPU_V7
  1018. help
  1019. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1020. erratum. For very specific sequences of memory operations, it is
  1021. possible for a hazard condition intended for a cache line to instead
  1022. be incorrectly associated with a different cache line. This false
  1023. hazard might then cause a processor deadlock. The workaround enables
  1024. the L1 caching of the NEON accesses and disables the PLD instruction
  1025. in the ACTLR register. Note that setting specific bits in the ACTLR
  1026. register may not be available in non-secure mode.
  1027. config ARM_ERRATA_460075
  1028. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1029. depends on CPU_V7
  1030. help
  1031. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1032. erratum. Any asynchronous access to the L2 cache may encounter a
  1033. situation in which recent store transactions to the L2 cache are lost
  1034. and overwritten with stale memory contents from external memory. The
  1035. workaround disables the write-allocate mode for the L2 cache via the
  1036. ACTLR register. Note that setting specific bits in the ACTLR register
  1037. may not be available in non-secure mode.
  1038. config ARM_ERRATA_742230
  1039. bool "ARM errata: DMB operation may be faulty"
  1040. depends on CPU_V7 && SMP
  1041. help
  1042. This option enables the workaround for the 742230 Cortex-A9
  1043. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1044. between two write operations may not ensure the correct visibility
  1045. ordering of the two writes. This workaround sets a specific bit in
  1046. the diagnostic register of the Cortex-A9 which causes the DMB
  1047. instruction to behave as a DSB, ensuring the correct behaviour of
  1048. the two writes.
  1049. config ARM_ERRATA_742231
  1050. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1051. depends on CPU_V7 && SMP
  1052. help
  1053. This option enables the workaround for the 742231 Cortex-A9
  1054. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1055. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1056. accessing some data located in the same cache line, may get corrupted
  1057. data due to bad handling of the address hazard when the line gets
  1058. replaced from one of the CPUs at the same time as another CPU is
  1059. accessing it. This workaround sets specific bits in the diagnostic
  1060. register of the Cortex-A9 which reduces the linefill issuing
  1061. capabilities of the processor.
  1062. config PL310_ERRATA_588369
  1063. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1064. depends on CACHE_L2X0
  1065. help
  1066. The PL310 L2 cache controller implements three types of Clean &
  1067. Invalidate maintenance operations: by Physical Address
  1068. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1069. They are architecturally defined to behave as the execution of a
  1070. clean operation followed immediately by an invalidate operation,
  1071. both performing to the same memory location. This functionality
  1072. is not correctly implemented in PL310 as clean lines are not
  1073. invalidated as a result of these operations.
  1074. config ARM_ERRATA_720789
  1075. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1076. depends on CPU_V7
  1077. help
  1078. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1079. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1080. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1081. As a consequence of this erratum, some TLB entries which should be
  1082. invalidated are not, resulting in an incoherency in the system page
  1083. tables. The workaround changes the TLB flushing routines to invalidate
  1084. entries regardless of the ASID.
  1085. config PL310_ERRATA_727915
  1086. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1087. depends on CACHE_L2X0
  1088. help
  1089. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1090. operation (offset 0x7FC). This operation runs in background so that
  1091. PL310 can handle normal accesses while it is in progress. Under very
  1092. rare circumstances, due to this erratum, write data can be lost when
  1093. PL310 treats a cacheable write transaction during a Clean &
  1094. Invalidate by Way operation.
  1095. config ARM_ERRATA_743622
  1096. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1097. depends on CPU_V7
  1098. help
  1099. This option enables the workaround for the 743622 Cortex-A9
  1100. (r2p*) erratum. Under very rare conditions, a faulty
  1101. optimisation in the Cortex-A9 Store Buffer may lead to data
  1102. corruption. This workaround sets a specific bit in the diagnostic
  1103. register of the Cortex-A9 which disables the Store Buffer
  1104. optimisation, preventing the defect from occurring. This has no
  1105. visible impact on the overall performance or power consumption of the
  1106. processor.
  1107. config ARM_ERRATA_751472
  1108. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1109. depends on CPU_V7
  1110. help
  1111. This option enables the workaround for the 751472 Cortex-A9 (prior
  1112. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1113. completion of a following broadcasted operation if the second
  1114. operation is received by a CPU before the ICIALLUIS has completed,
  1115. potentially leading to corrupted entries in the cache or TLB.
  1116. config PL310_ERRATA_753970
  1117. bool "PL310 errata: cache sync operation may be faulty"
  1118. depends on CACHE_PL310
  1119. help
  1120. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1121. Under some condition the effect of cache sync operation on
  1122. the store buffer still remains when the operation completes.
  1123. This means that the store buffer is always asked to drain and
  1124. this prevents it from merging any further writes. The workaround
  1125. is to replace the normal offset of cache sync operation (0x730)
  1126. by another offset targeting an unmapped PL310 register 0x740.
  1127. This has the same effect as the cache sync operation: store buffer
  1128. drain and waiting for all buffers empty.
  1129. config ARM_ERRATA_754322
  1130. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1131. depends on CPU_V7
  1132. help
  1133. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1134. r3p*) erratum. A speculative memory access may cause a page table walk
  1135. which starts prior to an ASID switch but completes afterwards. This
  1136. can populate the micro-TLB with a stale entry which may be hit with
  1137. the new ASID. This workaround places two dsb instructions in the mm
  1138. switching code so that no page table walks can cross the ASID switch.
  1139. config ARM_ERRATA_754327
  1140. bool "ARM errata: no automatic Store Buffer drain"
  1141. depends on CPU_V7 && SMP
  1142. help
  1143. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1144. r2p0) erratum. The Store Buffer does not have any automatic draining
  1145. mechanism and therefore a livelock may occur if an external agent
  1146. continuously polls a memory location waiting to observe an update.
  1147. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1148. written polling loops from denying visibility of updates to memory.
  1149. config ARM_ERRATA_364296
  1150. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1151. depends on CPU_V6 && !SMP
  1152. help
  1153. This options enables the workaround for the 364296 ARM1136
  1154. r0p2 erratum (possible cache data corruption with
  1155. hit-under-miss enabled). It sets the undocumented bit 31 in
  1156. the auxiliary control register and the FI bit in the control
  1157. register, thus disabling hit-under-miss without putting the
  1158. processor into full low interrupt latency mode. ARM11MPCore
  1159. is not affected.
  1160. config ARM_ERRATA_764369
  1161. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1162. depends on CPU_V7 && SMP
  1163. help
  1164. This option enables the workaround for erratum 764369
  1165. affecting Cortex-A9 MPCore with two or more processors (all
  1166. current revisions). Under certain timing circumstances, a data
  1167. cache line maintenance operation by MVA targeting an Inner
  1168. Shareable memory region may fail to proceed up to either the
  1169. Point of Coherency or to the Point of Unification of the
  1170. system. This workaround adds a DSB instruction before the
  1171. relevant cache maintenance functions and sets a specific bit
  1172. in the diagnostic control register of the SCU.
  1173. config PL310_ERRATA_769419
  1174. bool "PL310 errata: no automatic Store Buffer drain"
  1175. depends on CACHE_L2X0
  1176. help
  1177. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1178. not automatically drain. This can cause normal, non-cacheable
  1179. writes to be retained when the memory system is idle, leading
  1180. to suboptimal I/O performance for drivers using coherent DMA.
  1181. This option adds a write barrier to the cpu_idle loop so that,
  1182. on systems with an outer cache, the store buffer is drained
  1183. explicitly.
  1184. endmenu
  1185. source "arch/arm/common/Kconfig"
  1186. menu "Bus support"
  1187. config ARM_AMBA
  1188. bool
  1189. config ISA
  1190. bool
  1191. help
  1192. Find out whether you have ISA slots on your motherboard. ISA is the
  1193. name of a bus system, i.e. the way the CPU talks to the other stuff
  1194. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1195. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1196. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1197. # Select ISA DMA controller support
  1198. config ISA_DMA
  1199. bool
  1200. select ISA_DMA_API
  1201. # Select ISA DMA interface
  1202. config ISA_DMA_API
  1203. bool
  1204. config PCI
  1205. bool "PCI support" if MIGHT_HAVE_PCI
  1206. help
  1207. Find out whether you have a PCI motherboard. PCI is the name of a
  1208. bus system, i.e. the way the CPU talks to the other stuff inside
  1209. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1210. VESA. If you have PCI, say Y, otherwise N.
  1211. config PCI_DOMAINS
  1212. bool
  1213. depends on PCI
  1214. config PCI_NANOENGINE
  1215. bool "BSE nanoEngine PCI support"
  1216. depends on SA1100_NANOENGINE
  1217. help
  1218. Enable PCI on the BSE nanoEngine board.
  1219. config PCI_SYSCALL
  1220. def_bool PCI
  1221. # Select the host bridge type
  1222. config PCI_HOST_VIA82C505
  1223. bool
  1224. depends on PCI && ARCH_SHARK
  1225. default y
  1226. config PCI_HOST_ITE8152
  1227. bool
  1228. depends on PCI && MACH_ARMCORE
  1229. default y
  1230. select DMABOUNCE
  1231. source "drivers/pci/Kconfig"
  1232. source "drivers/pcmcia/Kconfig"
  1233. endmenu
  1234. menu "Kernel Features"
  1235. config HAVE_SMP
  1236. bool
  1237. help
  1238. This option should be selected by machines which have an SMP-
  1239. capable CPU.
  1240. The only effect of this option is to make the SMP-related
  1241. options available to the user for configuration.
  1242. config SMP
  1243. bool "Symmetric Multi-Processing"
  1244. depends on CPU_V6K || CPU_V7
  1245. depends on GENERIC_CLOCKEVENTS
  1246. depends on HAVE_SMP
  1247. depends on MMU
  1248. select USE_GENERIC_SMP_HELPERS
  1249. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1250. help
  1251. This enables support for systems with more than one CPU. If you have
  1252. a system with only one CPU, like most personal computers, say N. If
  1253. you have a system with more than one CPU, say Y.
  1254. If you say N here, the kernel will run on single and multiprocessor
  1255. machines, but will use only one CPU of a multiprocessor machine. If
  1256. you say Y here, the kernel will run on many, but not all, single
  1257. processor machines. On a single processor machine, the kernel will
  1258. run faster if you say N here.
  1259. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1260. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1261. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1262. If you don't know what to do here, say N.
  1263. config SMP_ON_UP
  1264. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1265. depends on EXPERIMENTAL
  1266. depends on SMP && !XIP_KERNEL
  1267. default y
  1268. help
  1269. SMP kernels contain instructions which fail on non-SMP processors.
  1270. Enabling this option allows the kernel to modify itself to make
  1271. these instructions safe. Disabling it allows about 1K of space
  1272. savings.
  1273. If you don't know what to do here, say Y.
  1274. config ARM_CPU_TOPOLOGY
  1275. bool "Support cpu topology definition"
  1276. depends on SMP && CPU_V7
  1277. default y
  1278. help
  1279. Support ARM cpu topology definition. The MPIDR register defines
  1280. affinity between processors which is then used to describe the cpu
  1281. topology of an ARM System.
  1282. config SCHED_MC
  1283. bool "Multi-core scheduler support"
  1284. depends on ARM_CPU_TOPOLOGY
  1285. help
  1286. Multi-core scheduler support improves the CPU scheduler's decision
  1287. making when dealing with multi-core CPU chips at a cost of slightly
  1288. increased overhead in some places. If unsure say N here.
  1289. config SCHED_SMT
  1290. bool "SMT scheduler support"
  1291. depends on ARM_CPU_TOPOLOGY
  1292. help
  1293. Improves the CPU scheduler's decision making when dealing with
  1294. MultiThreading at a cost of slightly increased overhead in some
  1295. places. If unsure say N here.
  1296. config HAVE_ARM_SCU
  1297. bool
  1298. help
  1299. This option enables support for the ARM system coherency unit
  1300. config ARM_ARCH_TIMER
  1301. bool "Architected timer support"
  1302. depends on CPU_V7
  1303. help
  1304. This option enables support for the ARM architected timer
  1305. config HAVE_ARM_TWD
  1306. bool
  1307. depends on SMP
  1308. help
  1309. This options enables support for the ARM timer and watchdog unit
  1310. choice
  1311. prompt "Memory split"
  1312. default VMSPLIT_3G
  1313. help
  1314. Select the desired split between kernel and user memory.
  1315. If you are not absolutely sure what you are doing, leave this
  1316. option alone!
  1317. config VMSPLIT_3G
  1318. bool "3G/1G user/kernel split"
  1319. config VMSPLIT_2G
  1320. bool "2G/2G user/kernel split"
  1321. config VMSPLIT_1G
  1322. bool "1G/3G user/kernel split"
  1323. endchoice
  1324. config PAGE_OFFSET
  1325. hex
  1326. default 0x40000000 if VMSPLIT_1G
  1327. default 0x80000000 if VMSPLIT_2G
  1328. default 0xC0000000
  1329. config NR_CPUS
  1330. int "Maximum number of CPUs (2-32)"
  1331. range 2 32
  1332. depends on SMP
  1333. default "4"
  1334. config HOTPLUG_CPU
  1335. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1336. depends on SMP && HOTPLUG && EXPERIMENTAL
  1337. help
  1338. Say Y here to experiment with turning CPUs off and on. CPUs
  1339. can be controlled through /sys/devices/system/cpu.
  1340. config LOCAL_TIMERS
  1341. bool "Use local timer interrupts"
  1342. depends on SMP
  1343. default y
  1344. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1345. help
  1346. Enable support for local timers on SMP platforms, rather then the
  1347. legacy IPI broadcast method. Local timers allows the system
  1348. accounting to be spread across the timer interval, preventing a
  1349. "thundering herd" at every timer tick.
  1350. config ARCH_NR_GPIO
  1351. int
  1352. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1353. default 355 if ARCH_U8500
  1354. default 264 if MACH_H4700
  1355. default 0
  1356. help
  1357. Maximum number of GPIOs in the system.
  1358. If unsure, leave the default value.
  1359. source kernel/Kconfig.preempt
  1360. config HZ
  1361. int
  1362. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1363. ARCH_S5PV210 || ARCH_EXYNOS4
  1364. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1365. default AT91_TIMER_HZ if ARCH_AT91
  1366. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1367. default 100
  1368. config THUMB2_KERNEL
  1369. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1370. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1371. select AEABI
  1372. select ARM_ASM_UNIFIED
  1373. select ARM_UNWIND
  1374. help
  1375. By enabling this option, the kernel will be compiled in
  1376. Thumb-2 mode. A compiler/assembler that understand the unified
  1377. ARM-Thumb syntax is needed.
  1378. If unsure, say N.
  1379. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1380. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1381. depends on THUMB2_KERNEL && MODULES
  1382. default y
  1383. help
  1384. Various binutils versions can resolve Thumb-2 branches to
  1385. locally-defined, preemptible global symbols as short-range "b.n"
  1386. branch instructions.
  1387. This is a problem, because there's no guarantee the final
  1388. destination of the symbol, or any candidate locations for a
  1389. trampoline, are within range of the branch. For this reason, the
  1390. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1391. relocation in modules at all, and it makes little sense to add
  1392. support.
  1393. The symptom is that the kernel fails with an "unsupported
  1394. relocation" error when loading some modules.
  1395. Until fixed tools are available, passing
  1396. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1397. code which hits this problem, at the cost of a bit of extra runtime
  1398. stack usage in some cases.
  1399. The problem is described in more detail at:
  1400. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1401. Only Thumb-2 kernels are affected.
  1402. Unless you are sure your tools don't have this problem, say Y.
  1403. config ARM_ASM_UNIFIED
  1404. bool
  1405. config AEABI
  1406. bool "Use the ARM EABI to compile the kernel"
  1407. help
  1408. This option allows for the kernel to be compiled using the latest
  1409. ARM ABI (aka EABI). This is only useful if you are using a user
  1410. space environment that is also compiled with EABI.
  1411. Since there are major incompatibilities between the legacy ABI and
  1412. EABI, especially with regard to structure member alignment, this
  1413. option also changes the kernel syscall calling convention to
  1414. disambiguate both ABIs and allow for backward compatibility support
  1415. (selected with CONFIG_OABI_COMPAT).
  1416. To use this you need GCC version 4.0.0 or later.
  1417. config OABI_COMPAT
  1418. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1419. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1420. default y
  1421. help
  1422. This option preserves the old syscall interface along with the
  1423. new (ARM EABI) one. It also provides a compatibility layer to
  1424. intercept syscalls that have structure arguments which layout
  1425. in memory differs between the legacy ABI and the new ARM EABI
  1426. (only for non "thumb" binaries). This option adds a tiny
  1427. overhead to all syscalls and produces a slightly larger kernel.
  1428. If you know you'll be using only pure EABI user space then you
  1429. can say N here. If this option is not selected and you attempt
  1430. to execute a legacy ABI binary then the result will be
  1431. UNPREDICTABLE (in fact it can be predicted that it won't work
  1432. at all). If in doubt say Y.
  1433. config ARCH_HAS_HOLES_MEMORYMODEL
  1434. bool
  1435. config ARCH_SPARSEMEM_ENABLE
  1436. bool
  1437. config ARCH_SPARSEMEM_DEFAULT
  1438. def_bool ARCH_SPARSEMEM_ENABLE
  1439. config ARCH_SELECT_MEMORY_MODEL
  1440. def_bool ARCH_SPARSEMEM_ENABLE
  1441. config HAVE_ARCH_PFN_VALID
  1442. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1443. config HIGHMEM
  1444. bool "High Memory Support"
  1445. depends on MMU
  1446. help
  1447. The address space of ARM processors is only 4 Gigabytes large
  1448. and it has to accommodate user address space, kernel address
  1449. space as well as some memory mapped IO. That means that, if you
  1450. have a large amount of physical memory and/or IO, not all of the
  1451. memory can be "permanently mapped" by the kernel. The physical
  1452. memory that is not permanently mapped is called "high memory".
  1453. Depending on the selected kernel/user memory split, minimum
  1454. vmalloc space and actual amount of RAM, you may not need this
  1455. option which should result in a slightly faster kernel.
  1456. If unsure, say n.
  1457. config HIGHPTE
  1458. bool "Allocate 2nd-level pagetables from highmem"
  1459. depends on HIGHMEM
  1460. config HW_PERF_EVENTS
  1461. bool "Enable hardware performance counter support for perf events"
  1462. depends on PERF_EVENTS && CPU_HAS_PMU
  1463. default y
  1464. help
  1465. Enable hardware performance counter support for perf events. If
  1466. disabled, perf events will use software events only.
  1467. source "mm/Kconfig"
  1468. config FORCE_MAX_ZONEORDER
  1469. int "Maximum zone order" if ARCH_SHMOBILE
  1470. range 11 64 if ARCH_SHMOBILE
  1471. default "9" if SA1111
  1472. default "11"
  1473. help
  1474. The kernel memory allocator divides physically contiguous memory
  1475. blocks into "zones", where each zone is a power of two number of
  1476. pages. This option selects the largest power of two that the kernel
  1477. keeps in the memory allocator. If you need to allocate very large
  1478. blocks of physically contiguous memory, then you may need to
  1479. increase this value.
  1480. This config option is actually maximum order plus one. For example,
  1481. a value of 11 means that the largest free memory block is 2^10 pages.
  1482. config LEDS
  1483. bool "Timer and CPU usage LEDs"
  1484. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1485. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1486. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1487. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1488. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1489. ARCH_AT91 || ARCH_DAVINCI || \
  1490. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1491. help
  1492. If you say Y here, the LEDs on your machine will be used
  1493. to provide useful information about your current system status.
  1494. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1495. be able to select which LEDs are active using the options below. If
  1496. you are compiling a kernel for the EBSA-110 or the LART however, the
  1497. red LED will simply flash regularly to indicate that the system is
  1498. still functional. It is safe to say Y here if you have a CATS
  1499. system, but the driver will do nothing.
  1500. config LEDS_TIMER
  1501. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1502. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1503. || MACH_OMAP_PERSEUS2
  1504. depends on LEDS
  1505. depends on !GENERIC_CLOCKEVENTS
  1506. default y if ARCH_EBSA110
  1507. help
  1508. If you say Y here, one of the system LEDs (the green one on the
  1509. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1510. will flash regularly to indicate that the system is still
  1511. operational. This is mainly useful to kernel hackers who are
  1512. debugging unstable kernels.
  1513. The LART uses the same LED for both Timer LED and CPU usage LED
  1514. functions. You may choose to use both, but the Timer LED function
  1515. will overrule the CPU usage LED.
  1516. config LEDS_CPU
  1517. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1518. !ARCH_OMAP) \
  1519. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1520. || MACH_OMAP_PERSEUS2
  1521. depends on LEDS
  1522. help
  1523. If you say Y here, the red LED will be used to give a good real
  1524. time indication of CPU usage, by lighting whenever the idle task
  1525. is not currently executing.
  1526. The LART uses the same LED for both Timer LED and CPU usage LED
  1527. functions. You may choose to use both, but the Timer LED function
  1528. will overrule the CPU usage LED.
  1529. config ALIGNMENT_TRAP
  1530. bool
  1531. depends on CPU_CP15_MMU
  1532. default y if !ARCH_EBSA110
  1533. select HAVE_PROC_CPU if PROC_FS
  1534. help
  1535. ARM processors cannot fetch/store information which is not
  1536. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1537. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1538. fetch/store instructions will be emulated in software if you say
  1539. here, which has a severe performance impact. This is necessary for
  1540. correct operation of some network protocols. With an IP-only
  1541. configuration it is safe to say N, otherwise say Y.
  1542. config UACCESS_WITH_MEMCPY
  1543. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1544. depends on MMU && EXPERIMENTAL
  1545. default y if CPU_FEROCEON
  1546. help
  1547. Implement faster copy_to_user and clear_user methods for CPU
  1548. cores where a 8-word STM instruction give significantly higher
  1549. memory write throughput than a sequence of individual 32bit stores.
  1550. A possible side effect is a slight increase in scheduling latency
  1551. between threads sharing the same address space if they invoke
  1552. such copy operations with large buffers.
  1553. However, if the CPU data cache is using a write-allocate mode,
  1554. this option is unlikely to provide any performance gain.
  1555. config SECCOMP
  1556. bool
  1557. prompt "Enable seccomp to safely compute untrusted bytecode"
  1558. ---help---
  1559. This kernel feature is useful for number crunching applications
  1560. that may need to compute untrusted bytecode during their
  1561. execution. By using pipes or other transports made available to
  1562. the process as file descriptors supporting the read/write
  1563. syscalls, it's possible to isolate those applications in
  1564. their own address space using seccomp. Once seccomp is
  1565. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1566. and the task is only allowed to execute a few safe syscalls
  1567. defined by each seccomp mode.
  1568. config CC_STACKPROTECTOR
  1569. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1570. depends on EXPERIMENTAL
  1571. help
  1572. This option turns on the -fstack-protector GCC feature. This
  1573. feature puts, at the beginning of functions, a canary value on
  1574. the stack just before the return address, and validates
  1575. the value just before actually returning. Stack based buffer
  1576. overflows (that need to overwrite this return address) now also
  1577. overwrite the canary, which gets detected and the attack is then
  1578. neutralized via a kernel panic.
  1579. This feature requires gcc version 4.2 or above.
  1580. config DEPRECATED_PARAM_STRUCT
  1581. bool "Provide old way to pass kernel parameters"
  1582. help
  1583. This was deprecated in 2001 and announced to live on for 5 years.
  1584. Some old boot loaders still use this way.
  1585. endmenu
  1586. menu "Boot options"
  1587. config USE_OF
  1588. bool "Flattened Device Tree support"
  1589. select OF
  1590. select OF_EARLY_FLATTREE
  1591. select IRQ_DOMAIN
  1592. help
  1593. Include support for flattened device tree machine descriptions.
  1594. # Compressed boot loader in ROM. Yes, we really want to ask about
  1595. # TEXT and BSS so we preserve their values in the config files.
  1596. config ZBOOT_ROM_TEXT
  1597. hex "Compressed ROM boot loader base address"
  1598. default "0"
  1599. help
  1600. The physical address at which the ROM-able zImage is to be
  1601. placed in the target. Platforms which normally make use of
  1602. ROM-able zImage formats normally set this to a suitable
  1603. value in their defconfig file.
  1604. If ZBOOT_ROM is not enabled, this has no effect.
  1605. config ZBOOT_ROM_BSS
  1606. hex "Compressed ROM boot loader BSS address"
  1607. default "0"
  1608. help
  1609. The base address of an area of read/write memory in the target
  1610. for the ROM-able zImage which must be available while the
  1611. decompressor is running. It must be large enough to hold the
  1612. entire decompressed kernel plus an additional 128 KiB.
  1613. Platforms which normally make use of ROM-able zImage formats
  1614. normally set this to a suitable value in their defconfig file.
  1615. If ZBOOT_ROM is not enabled, this has no effect.
  1616. config ZBOOT_ROM
  1617. bool "Compressed boot loader in ROM/flash"
  1618. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1619. help
  1620. Say Y here if you intend to execute your compressed kernel image
  1621. (zImage) directly from ROM or flash. If unsure, say N.
  1622. choice
  1623. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1624. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1625. default ZBOOT_ROM_NONE
  1626. help
  1627. Include experimental SD/MMC loading code in the ROM-able zImage.
  1628. With this enabled it is possible to write the ROM-able zImage
  1629. kernel image to an MMC or SD card and boot the kernel straight
  1630. from the reset vector. At reset the processor Mask ROM will load
  1631. the first part of the ROM-able zImage which in turn loads the
  1632. rest the kernel image to RAM.
  1633. config ZBOOT_ROM_NONE
  1634. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1635. help
  1636. Do not load image from SD or MMC
  1637. config ZBOOT_ROM_MMCIF
  1638. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1639. help
  1640. Load image from MMCIF hardware block.
  1641. config ZBOOT_ROM_SH_MOBILE_SDHI
  1642. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1643. help
  1644. Load image from SDHI hardware block
  1645. endchoice
  1646. config ARM_APPENDED_DTB
  1647. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1648. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1649. help
  1650. With this option, the boot code will look for a device tree binary
  1651. (DTB) appended to zImage
  1652. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1653. This is meant as a backward compatibility convenience for those
  1654. systems with a bootloader that can't be upgraded to accommodate
  1655. the documented boot protocol using a device tree.
  1656. Beware that there is very little in terms of protection against
  1657. this option being confused by leftover garbage in memory that might
  1658. look like a DTB header after a reboot if no actual DTB is appended
  1659. to zImage. Do not leave this option active in a production kernel
  1660. if you don't intend to always append a DTB. Proper passing of the
  1661. location into r2 of a bootloader provided DTB is always preferable
  1662. to this option.
  1663. config ARM_ATAG_DTB_COMPAT
  1664. bool "Supplement the appended DTB with traditional ATAG information"
  1665. depends on ARM_APPENDED_DTB
  1666. help
  1667. Some old bootloaders can't be updated to a DTB capable one, yet
  1668. they provide ATAGs with memory configuration, the ramdisk address,
  1669. the kernel cmdline string, etc. Such information is dynamically
  1670. provided by the bootloader and can't always be stored in a static
  1671. DTB. To allow a device tree enabled kernel to be used with such
  1672. bootloaders, this option allows zImage to extract the information
  1673. from the ATAG list and store it at run time into the appended DTB.
  1674. config CMDLINE
  1675. string "Default kernel command string"
  1676. default ""
  1677. help
  1678. On some architectures (EBSA110 and CATS), there is currently no way
  1679. for the boot loader to pass arguments to the kernel. For these
  1680. architectures, you should supply some command-line options at build
  1681. time by entering them here. As a minimum, you should specify the
  1682. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1683. choice
  1684. prompt "Kernel command line type" if CMDLINE != ""
  1685. default CMDLINE_FROM_BOOTLOADER
  1686. config CMDLINE_FROM_BOOTLOADER
  1687. bool "Use bootloader kernel arguments if available"
  1688. help
  1689. Uses the command-line options passed by the boot loader. If
  1690. the boot loader doesn't provide any, the default kernel command
  1691. string provided in CMDLINE will be used.
  1692. config CMDLINE_EXTEND
  1693. bool "Extend bootloader kernel arguments"
  1694. help
  1695. The command-line arguments provided by the boot loader will be
  1696. appended to the default kernel command string.
  1697. config CMDLINE_FORCE
  1698. bool "Always use the default kernel command string"
  1699. help
  1700. Always use the default kernel command string, even if the boot
  1701. loader passes other arguments to the kernel.
  1702. This is useful if you cannot or don't want to change the
  1703. command-line options your boot loader passes to the kernel.
  1704. endchoice
  1705. config XIP_KERNEL
  1706. bool "Kernel Execute-In-Place from ROM"
  1707. depends on !ZBOOT_ROM && !ARM_LPAE
  1708. help
  1709. Execute-In-Place allows the kernel to run from non-volatile storage
  1710. directly addressable by the CPU, such as NOR flash. This saves RAM
  1711. space since the text section of the kernel is not loaded from flash
  1712. to RAM. Read-write sections, such as the data section and stack,
  1713. are still copied to RAM. The XIP kernel is not compressed since
  1714. it has to run directly from flash, so it will take more space to
  1715. store it. The flash address used to link the kernel object files,
  1716. and for storing it, is configuration dependent. Therefore, if you
  1717. say Y here, you must know the proper physical address where to
  1718. store the kernel image depending on your own flash memory usage.
  1719. Also note that the make target becomes "make xipImage" rather than
  1720. "make zImage" or "make Image". The final kernel binary to put in
  1721. ROM memory will be arch/arm/boot/xipImage.
  1722. If unsure, say N.
  1723. config XIP_PHYS_ADDR
  1724. hex "XIP Kernel Physical Location"
  1725. depends on XIP_KERNEL
  1726. default "0x00080000"
  1727. help
  1728. This is the physical address in your flash memory the kernel will
  1729. be linked for and stored to. This address is dependent on your
  1730. own flash usage.
  1731. config KEXEC
  1732. bool "Kexec system call (EXPERIMENTAL)"
  1733. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1734. help
  1735. kexec is a system call that implements the ability to shutdown your
  1736. current kernel, and to start another kernel. It is like a reboot
  1737. but it is independent of the system firmware. And like a reboot
  1738. you can start any kernel with it, not just Linux.
  1739. It is an ongoing process to be certain the hardware in a machine
  1740. is properly shutdown, so do not be surprised if this code does not
  1741. initially work for you. It may help to enable device hotplugging
  1742. support.
  1743. config ATAGS_PROC
  1744. bool "Export atags in procfs"
  1745. depends on KEXEC
  1746. default y
  1747. help
  1748. Should the atags used to boot the kernel be exported in an "atags"
  1749. file in procfs. Useful with kexec.
  1750. config CRASH_DUMP
  1751. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1752. depends on EXPERIMENTAL
  1753. help
  1754. Generate crash dump after being started by kexec. This should
  1755. be normally only set in special crash dump kernels which are
  1756. loaded in the main kernel with kexec-tools into a specially
  1757. reserved region and then later executed after a crash by
  1758. kdump/kexec. The crash dump kernel must be compiled to a
  1759. memory address not used by the main kernel
  1760. For more details see Documentation/kdump/kdump.txt
  1761. config AUTO_ZRELADDR
  1762. bool "Auto calculation of the decompressed kernel image address"
  1763. depends on !ZBOOT_ROM && !ARCH_U300
  1764. help
  1765. ZRELADDR is the physical address where the decompressed kernel
  1766. image will be placed. If AUTO_ZRELADDR is selected, the address
  1767. will be determined at run-time by masking the current IP with
  1768. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1769. from start of memory.
  1770. endmenu
  1771. menu "CPU Power Management"
  1772. if ARCH_HAS_CPUFREQ
  1773. source "drivers/cpufreq/Kconfig"
  1774. config CPU_FREQ_IMX
  1775. tristate "CPUfreq driver for i.MX CPUs"
  1776. depends on ARCH_MXC && CPU_FREQ
  1777. help
  1778. This enables the CPUfreq driver for i.MX CPUs.
  1779. config CPU_FREQ_SA1100
  1780. bool
  1781. config CPU_FREQ_SA1110
  1782. bool
  1783. config CPU_FREQ_INTEGRATOR
  1784. tristate "CPUfreq driver for ARM Integrator CPUs"
  1785. depends on ARCH_INTEGRATOR && CPU_FREQ
  1786. default y
  1787. help
  1788. This enables the CPUfreq driver for ARM Integrator CPUs.
  1789. For details, take a look at <file:Documentation/cpu-freq>.
  1790. If in doubt, say Y.
  1791. config CPU_FREQ_PXA
  1792. bool
  1793. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1794. default y
  1795. select CPU_FREQ_TABLE
  1796. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1797. config CPU_FREQ_S3C
  1798. bool
  1799. help
  1800. Internal configuration node for common cpufreq on Samsung SoC
  1801. config CPU_FREQ_S3C24XX
  1802. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1803. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1804. select CPU_FREQ_S3C
  1805. help
  1806. This enables the CPUfreq driver for the Samsung S3C24XX family
  1807. of CPUs.
  1808. For details, take a look at <file:Documentation/cpu-freq>.
  1809. If in doubt, say N.
  1810. config CPU_FREQ_S3C24XX_PLL
  1811. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1812. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1813. help
  1814. Compile in support for changing the PLL frequency from the
  1815. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1816. after a frequency change, so by default it is not enabled.
  1817. This also means that the PLL tables for the selected CPU(s) will
  1818. be built which may increase the size of the kernel image.
  1819. config CPU_FREQ_S3C24XX_DEBUG
  1820. bool "Debug CPUfreq Samsung driver core"
  1821. depends on CPU_FREQ_S3C24XX
  1822. help
  1823. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1824. config CPU_FREQ_S3C24XX_IODEBUG
  1825. bool "Debug CPUfreq Samsung driver IO timing"
  1826. depends on CPU_FREQ_S3C24XX
  1827. help
  1828. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1829. config CPU_FREQ_S3C24XX_DEBUGFS
  1830. bool "Export debugfs for CPUFreq"
  1831. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1832. help
  1833. Export status information via debugfs.
  1834. endif
  1835. source "drivers/cpuidle/Kconfig"
  1836. endmenu
  1837. menu "Floating point emulation"
  1838. comment "At least one emulation must be selected"
  1839. config FPE_NWFPE
  1840. bool "NWFPE math emulation"
  1841. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1842. ---help---
  1843. Say Y to include the NWFPE floating point emulator in the kernel.
  1844. This is necessary to run most binaries. Linux does not currently
  1845. support floating point hardware so you need to say Y here even if
  1846. your machine has an FPA or floating point co-processor podule.
  1847. You may say N here if you are going to load the Acorn FPEmulator
  1848. early in the bootup.
  1849. config FPE_NWFPE_XP
  1850. bool "Support extended precision"
  1851. depends on FPE_NWFPE
  1852. help
  1853. Say Y to include 80-bit support in the kernel floating-point
  1854. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1855. Note that gcc does not generate 80-bit operations by default,
  1856. so in most cases this option only enlarges the size of the
  1857. floating point emulator without any good reason.
  1858. You almost surely want to say N here.
  1859. config FPE_FASTFPE
  1860. bool "FastFPE math emulation (EXPERIMENTAL)"
  1861. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1862. ---help---
  1863. Say Y here to include the FAST floating point emulator in the kernel.
  1864. This is an experimental much faster emulator which now also has full
  1865. precision for the mantissa. It does not support any exceptions.
  1866. It is very simple, and approximately 3-6 times faster than NWFPE.
  1867. It should be sufficient for most programs. It may be not suitable
  1868. for scientific calculations, but you have to check this for yourself.
  1869. If you do not feel you need a faster FP emulation you should better
  1870. choose NWFPE.
  1871. config VFP
  1872. bool "VFP-format floating point maths"
  1873. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1874. help
  1875. Say Y to include VFP support code in the kernel. This is needed
  1876. if your hardware includes a VFP unit.
  1877. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1878. release notes and additional status information.
  1879. Say N if your target does not have VFP hardware.
  1880. config VFPv3
  1881. bool
  1882. depends on VFP
  1883. default y if CPU_V7
  1884. config NEON
  1885. bool "Advanced SIMD (NEON) Extension support"
  1886. depends on VFPv3 && CPU_V7
  1887. help
  1888. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1889. Extension.
  1890. endmenu
  1891. menu "Userspace binary formats"
  1892. source "fs/Kconfig.binfmt"
  1893. config ARTHUR
  1894. tristate "RISC OS personality"
  1895. depends on !AEABI
  1896. help
  1897. Say Y here to include the kernel code necessary if you want to run
  1898. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1899. experimental; if this sounds frightening, say N and sleep in peace.
  1900. You can also say M here to compile this support as a module (which
  1901. will be called arthur).
  1902. endmenu
  1903. menu "Power management options"
  1904. source "kernel/power/Kconfig"
  1905. config ARCH_SUSPEND_POSSIBLE
  1906. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1907. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1908. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1909. def_bool y
  1910. config ARM_CPU_SUSPEND
  1911. def_bool PM_SLEEP
  1912. endmenu
  1913. source "net/Kconfig"
  1914. source "drivers/Kconfig"
  1915. source "fs/Kconfig"
  1916. source "arch/arm/Kconfig.debug"
  1917. source "security/Kconfig"
  1918. source "crypto/Kconfig"
  1919. source "lib/Kconfig"