rs600.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. /* rs600 depends on : */
  32. void r100_hdp_reset(struct radeon_device *rdev);
  33. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  34. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  35. void r420_pipes_init(struct radeon_device *rdev);
  36. /* This files gather functions specifics to :
  37. * rs600
  38. *
  39. * Some of these functions might be used by newer ASICs.
  40. */
  41. void rs600_gpu_init(struct radeon_device *rdev);
  42. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  43. void rs600_disable_vga(struct radeon_device *rdev);
  44. /*
  45. * GART.
  46. */
  47. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  48. {
  49. uint32_t tmp;
  50. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  51. tmp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  52. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  53. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  54. tmp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  55. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  56. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  57. tmp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  58. WREG32_MC(RS600_MC_PT0_CNTL, tmp);
  59. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  60. }
  61. int rs600_gart_enable(struct radeon_device *rdev)
  62. {
  63. uint32_t tmp;
  64. int i;
  65. int r;
  66. /* Initialize common gart structure */
  67. r = radeon_gart_init(rdev);
  68. if (r) {
  69. return r;
  70. }
  71. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  72. r = radeon_gart_table_vram_alloc(rdev);
  73. if (r) {
  74. return r;
  75. }
  76. /* FIXME: setup default page */
  77. WREG32_MC(RS600_MC_PT0_CNTL,
  78. (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  79. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  80. for (i = 0; i < 19; i++) {
  81. WREG32_MC(RS600_MC_PT0_CLIENT0_CNTL + i,
  82. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  83. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  84. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE |
  85. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  86. RS600_ENABLE_FRAGMENT_PROCESSING |
  87. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  88. }
  89. /* System context map to GART space */
  90. WREG32_MC(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.gtt_location);
  91. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  92. WREG32_MC(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, tmp);
  93. /* enable first context */
  94. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_location);
  95. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  96. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR, tmp);
  97. WREG32_MC(RS600_MC_PT0_CONTEXT0_CNTL,
  98. (RS600_ENABLE_PAGE_TABLE | RS600_PAGE_TABLE_TYPE_FLAT));
  99. /* disable all other contexts */
  100. for (i = 1; i < 8; i++) {
  101. WREG32_MC(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  102. }
  103. /* setup the page table */
  104. WREG32_MC(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  105. rdev->gart.table_addr);
  106. WREG32_MC(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  107. /* enable page tables */
  108. tmp = RREG32_MC(RS600_MC_PT0_CNTL);
  109. WREG32_MC(RS600_MC_PT0_CNTL, (tmp | RS600_ENABLE_PT));
  110. tmp = RREG32_MC(RS600_MC_CNTL1);
  111. WREG32_MC(RS600_MC_CNTL1, (tmp | RS600_ENABLE_PAGE_TABLES));
  112. rs600_gart_tlb_flush(rdev);
  113. rdev->gart.ready = true;
  114. return 0;
  115. }
  116. void rs600_gart_disable(struct radeon_device *rdev)
  117. {
  118. uint32_t tmp;
  119. /* FIXME: disable out of gart access */
  120. WREG32_MC(RS600_MC_PT0_CNTL, 0);
  121. tmp = RREG32_MC(RS600_MC_CNTL1);
  122. tmp &= ~RS600_ENABLE_PAGE_TABLES;
  123. WREG32_MC(RS600_MC_CNTL1, tmp);
  124. radeon_object_kunmap(rdev->gart.table.vram.robj);
  125. radeon_object_unpin(rdev->gart.table.vram.robj);
  126. }
  127. #define R600_PTE_VALID (1 << 0)
  128. #define R600_PTE_SYSTEM (1 << 1)
  129. #define R600_PTE_SNOOPED (1 << 2)
  130. #define R600_PTE_READABLE (1 << 5)
  131. #define R600_PTE_WRITEABLE (1 << 6)
  132. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  133. {
  134. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  135. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  136. return -EINVAL;
  137. }
  138. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  139. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  140. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  141. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  142. return 0;
  143. }
  144. /*
  145. * MC.
  146. */
  147. void rs600_mc_disable_clients(struct radeon_device *rdev)
  148. {
  149. unsigned tmp;
  150. if (r100_gui_wait_for_idle(rdev)) {
  151. printk(KERN_WARNING "Failed to wait GUI idle while "
  152. "programming pipes. Bad things might happen.\n");
  153. }
  154. tmp = RREG32(AVIVO_D1VGA_CONTROL);
  155. WREG32(AVIVO_D1VGA_CONTROL, tmp & ~AVIVO_DVGA_CONTROL_MODE_ENABLE);
  156. tmp = RREG32(AVIVO_D2VGA_CONTROL);
  157. WREG32(AVIVO_D2VGA_CONTROL, tmp & ~AVIVO_DVGA_CONTROL_MODE_ENABLE);
  158. tmp = RREG32(AVIVO_D1CRTC_CONTROL);
  159. WREG32(AVIVO_D1CRTC_CONTROL, tmp & ~AVIVO_CRTC_EN);
  160. tmp = RREG32(AVIVO_D2CRTC_CONTROL);
  161. WREG32(AVIVO_D2CRTC_CONTROL, tmp & ~AVIVO_CRTC_EN);
  162. /* make sure all previous write got through */
  163. tmp = RREG32(AVIVO_D2CRTC_CONTROL);
  164. mdelay(1);
  165. }
  166. int rs600_mc_init(struct radeon_device *rdev)
  167. {
  168. uint32_t tmp;
  169. int r;
  170. if (r100_debugfs_rbbm_init(rdev)) {
  171. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  172. }
  173. rs600_gpu_init(rdev);
  174. rs600_gart_disable(rdev);
  175. /* Setup GPU memory space */
  176. rdev->mc.vram_location = 0xFFFFFFFFUL;
  177. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  178. r = radeon_mc_setup(rdev);
  179. if (r) {
  180. return r;
  181. }
  182. /* Program GPU memory space */
  183. /* Enable bus master */
  184. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  185. WREG32(RADEON_BUS_CNTL, tmp);
  186. /* FIXME: What does AGP means for such chipset ? */
  187. WREG32_MC(RS600_MC_AGP_LOCATION, 0x0FFFFFFF);
  188. /* FIXME: are this AGP reg in indirect MC range ? */
  189. WREG32_MC(RS600_MC_AGP_BASE, 0);
  190. WREG32_MC(RS600_MC_AGP_BASE_2, 0);
  191. rs600_mc_disable_clients(rdev);
  192. if (rs600_mc_wait_for_idle(rdev)) {
  193. printk(KERN_WARNING "Failed to wait MC idle while "
  194. "programming pipes. Bad things might happen.\n");
  195. }
  196. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  197. tmp = REG_SET(RS600_MC_FB_TOP, tmp >> 16);
  198. tmp |= REG_SET(RS600_MC_FB_START, rdev->mc.vram_location >> 16);
  199. WREG32_MC(RS600_MC_FB_LOCATION, tmp);
  200. WREG32(RS690_HDP_FB_LOCATION, rdev->mc.vram_location >> 16);
  201. return 0;
  202. }
  203. void rs600_mc_fini(struct radeon_device *rdev)
  204. {
  205. rs600_gart_disable(rdev);
  206. radeon_gart_table_vram_free(rdev);
  207. radeon_gart_fini(rdev);
  208. }
  209. /*
  210. * Interrupts
  211. */
  212. int rs600_irq_set(struct radeon_device *rdev)
  213. {
  214. uint32_t tmp = 0;
  215. uint32_t mode_int = 0;
  216. if (rdev->irq.sw_int) {
  217. tmp |= RADEON_SW_INT_ENABLE;
  218. }
  219. if (rdev->irq.crtc_vblank_int[0]) {
  220. tmp |= AVIVO_DISPLAY_INT_STATUS;
  221. mode_int |= AVIVO_D1MODE_INT_MASK;
  222. }
  223. if (rdev->irq.crtc_vblank_int[1]) {
  224. tmp |= AVIVO_DISPLAY_INT_STATUS;
  225. mode_int |= AVIVO_D2MODE_INT_MASK;
  226. }
  227. WREG32(RADEON_GEN_INT_CNTL, tmp);
  228. WREG32(AVIVO_DxMODE_INT_MASK, mode_int);
  229. return 0;
  230. }
  231. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  232. {
  233. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  234. uint32_t irq_mask = RADEON_SW_INT_TEST;
  235. if (irqs & AVIVO_DISPLAY_INT_STATUS) {
  236. *r500_disp_int = RREG32(AVIVO_DISP_INTERRUPT_STATUS);
  237. if (*r500_disp_int & AVIVO_D1_VBLANK_INTERRUPT) {
  238. WREG32(AVIVO_D1MODE_VBLANK_STATUS, AVIVO_VBLANK_ACK);
  239. }
  240. if (*r500_disp_int & AVIVO_D2_VBLANK_INTERRUPT) {
  241. WREG32(AVIVO_D2MODE_VBLANK_STATUS, AVIVO_VBLANK_ACK);
  242. }
  243. } else {
  244. *r500_disp_int = 0;
  245. }
  246. if (irqs) {
  247. WREG32(RADEON_GEN_INT_STATUS, irqs);
  248. }
  249. return irqs & irq_mask;
  250. }
  251. int rs600_irq_process(struct radeon_device *rdev)
  252. {
  253. uint32_t status;
  254. uint32_t r500_disp_int;
  255. status = rs600_irq_ack(rdev, &r500_disp_int);
  256. if (!status && !r500_disp_int) {
  257. return IRQ_NONE;
  258. }
  259. while (status || r500_disp_int) {
  260. /* SW interrupt */
  261. if (status & RADEON_SW_INT_TEST) {
  262. radeon_fence_process(rdev);
  263. }
  264. /* Vertical blank interrupts */
  265. if (r500_disp_int & AVIVO_D1_VBLANK_INTERRUPT) {
  266. drm_handle_vblank(rdev->ddev, 0);
  267. }
  268. if (r500_disp_int & AVIVO_D2_VBLANK_INTERRUPT) {
  269. drm_handle_vblank(rdev->ddev, 1);
  270. }
  271. status = rs600_irq_ack(rdev, &r500_disp_int);
  272. }
  273. return IRQ_HANDLED;
  274. }
  275. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  276. {
  277. if (crtc == 0)
  278. return RREG32(AVIVO_D1CRTC_FRAME_COUNT);
  279. else
  280. return RREG32(AVIVO_D2CRTC_FRAME_COUNT);
  281. }
  282. /*
  283. * Global GPU functions
  284. */
  285. void rs600_disable_vga(struct radeon_device *rdev)
  286. {
  287. unsigned tmp;
  288. WREG32(0x330, 0);
  289. WREG32(0x338, 0);
  290. tmp = RREG32(0x300);
  291. tmp &= ~(3 << 16);
  292. WREG32(0x300, tmp);
  293. WREG32(0x308, (1 << 8));
  294. WREG32(0x310, rdev->mc.vram_location);
  295. WREG32(0x594, 0);
  296. }
  297. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  298. {
  299. unsigned i;
  300. uint32_t tmp;
  301. for (i = 0; i < rdev->usec_timeout; i++) {
  302. /* read MC_STATUS */
  303. tmp = RREG32_MC(RS600_MC_STATUS);
  304. if (tmp & RS600_MC_STATUS_IDLE) {
  305. return 0;
  306. }
  307. DRM_UDELAY(1);
  308. }
  309. return -1;
  310. }
  311. void rs600_errata(struct radeon_device *rdev)
  312. {
  313. rdev->pll_errata = 0;
  314. }
  315. void rs600_gpu_init(struct radeon_device *rdev)
  316. {
  317. /* FIXME: HDP same place on rs600 ? */
  318. r100_hdp_reset(rdev);
  319. rs600_disable_vga(rdev);
  320. /* FIXME: is this correct ? */
  321. r420_pipes_init(rdev);
  322. if (rs600_mc_wait_for_idle(rdev)) {
  323. printk(KERN_WARNING "Failed to wait MC idle while "
  324. "programming pipes. Bad things might happen.\n");
  325. }
  326. }
  327. /*
  328. * VRAM info.
  329. */
  330. void rs600_vram_info(struct radeon_device *rdev)
  331. {
  332. /* FIXME: to do or is these values sane ? */
  333. rdev->mc.vram_is_ddr = true;
  334. rdev->mc.vram_width = 128;
  335. }
  336. void rs600_bandwidth_update(struct radeon_device *rdev)
  337. {
  338. /* FIXME: implement, should this be like rs690 ? */
  339. }
  340. /*
  341. * Indirect registers accessor
  342. */
  343. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  344. {
  345. uint32_t r;
  346. WREG32(RS600_MC_INDEX,
  347. ((reg & RS600_MC_ADDR_MASK) | RS600_MC_IND_CITF_ARB0));
  348. r = RREG32(RS600_MC_DATA);
  349. return r;
  350. }
  351. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  352. {
  353. WREG32(RS600_MC_INDEX,
  354. RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 |
  355. ((reg) & RS600_MC_ADDR_MASK));
  356. WREG32(RS600_MC_DATA, v);
  357. }
  358. static const unsigned rs600_reg_safe_bm[219] = {
  359. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  360. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  361. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  362. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  363. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  364. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  365. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  366. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  367. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  368. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  369. 0x17FF1FFF, 0xFFFFFFFC, 0xFFFFFFFF, 0xFF30FFBF,
  370. 0xFFFFFFF8, 0xC3E6FFFF, 0xFFFFF6DF, 0xFFFFFFFF,
  371. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  372. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  373. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFF03F,
  374. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  375. 0xFFFFFFFF, 0xFFFFEFCE, 0xF00EBFFF, 0x007C0000,
  376. 0xF0000078, 0xFF000009, 0xFFFFFFFF, 0xFFFFFFFF,
  377. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  378. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  379. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  380. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  381. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  382. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  383. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  384. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  385. 0xFFFFF7FF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  386. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  387. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  388. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  389. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  390. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  391. 0xFFFFFC78, 0xFFFFFFFF, 0xFFFFFFFE, 0xFFFFFFFF,
  392. 0x38FF8F50, 0xFFF88082, 0xF000000C, 0xFAE009FF,
  393. 0x0000FFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000,
  394. 0x00000000, 0x0000C100, 0x00000000, 0x00000000,
  395. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  396. 0x00000000, 0xFFFF0000, 0xFFFFFFFF, 0xFF80FFFF,
  397. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  398. 0x0003FC01, 0xFFFFFCF8, 0xFF800B19, 0xFFFFFFFF,
  399. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  400. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  401. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  402. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  403. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  404. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  405. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  406. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  407. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  408. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  409. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  410. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  411. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  412. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  413. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  414. };
  415. int rs600_init(struct radeon_device *rdev)
  416. {
  417. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  418. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  419. return 0;
  420. }