sun4m_irq.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /* sun4m_irq.c
  2. * arch/sparc/kernel/sun4m_irq.c:
  3. *
  4. * djhr: Hacked out of irq.c into a CPU dependent version.
  5. *
  6. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  7. * Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
  8. * Copyright (C) 1995 Pete A. Zaitcev (zaitcev@yahoo.com)
  9. * Copyright (C) 1996 Dave Redman (djhr@tadpole.co.uk)
  10. */
  11. #include <linux/errno.h>
  12. #include <linux/linkage.h>
  13. #include <linux/kernel_stat.h>
  14. #include <linux/signal.h>
  15. #include <linux/sched.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/slab.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/processor.h>
  26. #include <asm/system.h>
  27. #include <asm/psr.h>
  28. #include <asm/vaddrs.h>
  29. #include <asm/timer.h>
  30. #include <asm/openprom.h>
  31. #include <asm/oplib.h>
  32. #include <asm/traps.h>
  33. #include <asm/pgalloc.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/smp.h>
  36. #include <asm/irq.h>
  37. #include <asm/io.h>
  38. #include <asm/cacheflush.h>
  39. #include "irq.h"
  40. struct sun4m_irq_percpu {
  41. u32 pending;
  42. u32 clear;
  43. u32 set;
  44. };
  45. struct sun4m_irq_global {
  46. u32 pending;
  47. u32 mask;
  48. u32 mask_clear;
  49. u32 mask_set;
  50. u32 interrupt_target;
  51. };
  52. /* Code in entry.S needs to get at these register mappings. */
  53. struct sun4m_irq_percpu __iomem *sun4m_irq_percpu[SUN4M_NCPUS];
  54. struct sun4m_irq_global __iomem *sun4m_irq_global;
  55. /* Dave Redman (djhr@tadpole.co.uk)
  56. * The sun4m interrupt registers.
  57. */
  58. #define SUN4M_INT_ENABLE 0x80000000
  59. #define SUN4M_INT_E14 0x00000080
  60. #define SUN4M_INT_E10 0x00080000
  61. #define SUN4M_HARD_INT(x) (0x000000001 << (x))
  62. #define SUN4M_SOFT_INT(x) (0x000010000 << (x))
  63. #define SUN4M_INT_MASKALL 0x80000000 /* mask all interrupts */
  64. #define SUN4M_INT_MODULE_ERR 0x40000000 /* module error */
  65. #define SUN4M_INT_M2S_WRITE 0x20000000 /* write buffer error */
  66. #define SUN4M_INT_ECC 0x10000000 /* ecc memory error */
  67. #define SUN4M_INT_FLOPPY 0x00400000 /* floppy disk */
  68. #define SUN4M_INT_MODULE 0x00200000 /* module interrupt */
  69. #define SUN4M_INT_VIDEO 0x00100000 /* onboard video */
  70. #define SUN4M_INT_REALTIME 0x00080000 /* system timer */
  71. #define SUN4M_INT_SCSI 0x00040000 /* onboard scsi */
  72. #define SUN4M_INT_AUDIO 0x00020000 /* audio/isdn */
  73. #define SUN4M_INT_ETHERNET 0x00010000 /* onboard ethernet */
  74. #define SUN4M_INT_SERIAL 0x00008000 /* serial ports */
  75. #define SUN4M_INT_KBDMS 0x00004000 /* keyboard/mouse */
  76. #define SUN4M_INT_SBUSBITS 0x00003F80 /* sbus int bits */
  77. #define SUN4M_INT_SBUS(x) (1 << (x+7))
  78. #define SUN4M_INT_VME(x) (1 << (x))
  79. /* These tables only apply for interrupts greater than 15..
  80. *
  81. * any intr value below 0x10 is considered to be a soft-int
  82. * this may be useful or it may not.. but that's how I've done it.
  83. * and it won't clash with what OBP is telling us about devices.
  84. *
  85. * take an encoded intr value and lookup if it's valid
  86. * then get the mask bits that match from irq_mask
  87. *
  88. * P3: Translation from irq 0x0d to mask 0x2000 is for MrCoffee.
  89. */
  90. static unsigned char irq_xlate[32] = {
  91. /* 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, a, b, c, d, e, f */
  92. 0, 0, 0, 0, 1, 0, 2, 0, 3, 0, 4, 5, 6, 14, 0, 7,
  93. 0, 0, 8, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 0
  94. };
  95. static unsigned long irq_mask[] = {
  96. 0, /* illegal index */
  97. SUN4M_INT_SCSI, /* 1 irq 4 */
  98. SUN4M_INT_ETHERNET, /* 2 irq 6 */
  99. SUN4M_INT_VIDEO, /* 3 irq 8 */
  100. SUN4M_INT_REALTIME, /* 4 irq 10 */
  101. SUN4M_INT_FLOPPY, /* 5 irq 11 */
  102. (SUN4M_INT_SERIAL | SUN4M_INT_KBDMS), /* 6 irq 12 */
  103. SUN4M_INT_MODULE_ERR, /* 7 irq 15 */
  104. SUN4M_INT_SBUS(0), /* 8 irq 2 */
  105. SUN4M_INT_SBUS(1), /* 9 irq 3 */
  106. SUN4M_INT_SBUS(2), /* 10 irq 5 */
  107. SUN4M_INT_SBUS(3), /* 11 irq 7 */
  108. SUN4M_INT_SBUS(4), /* 12 irq 9 */
  109. SUN4M_INT_SBUS(5), /* 13 irq 11 */
  110. SUN4M_INT_SBUS(6) /* 14 irq 13 */
  111. };
  112. static unsigned long sun4m_get_irqmask(unsigned int irq)
  113. {
  114. unsigned long mask;
  115. if (irq > 0x20) {
  116. /* OBIO/SBUS interrupts */
  117. irq &= 0x1f;
  118. mask = irq_mask[irq_xlate[irq]];
  119. if (!mask)
  120. printk("sun4m_get_irqmask: IRQ%d has no valid mask!\n",irq);
  121. } else {
  122. /* Soft Interrupts will come here.
  123. * Currently there is no way to trigger them but I'm sure
  124. * something could be cooked up.
  125. */
  126. irq &= 0xf;
  127. mask = SUN4M_SOFT_INT(irq);
  128. }
  129. return mask;
  130. }
  131. static void sun4m_disable_irq(unsigned int irq_nr)
  132. {
  133. unsigned long mask, flags;
  134. int cpu = smp_processor_id();
  135. mask = sun4m_get_irqmask(irq_nr);
  136. local_irq_save(flags);
  137. if (irq_nr > 15)
  138. sbus_writel(mask, &sun4m_irq_global->mask_set);
  139. else
  140. sbus_writel(mask, &sun4m_irq_percpu[cpu]->set);
  141. local_irq_restore(flags);
  142. }
  143. static void sun4m_enable_irq(unsigned int irq_nr)
  144. {
  145. unsigned long mask, flags;
  146. int cpu = smp_processor_id();
  147. /* Dreadful floppy hack. When we use 0x2b instead of
  148. * 0x0b the system blows (it starts to whistle!).
  149. * So we continue to use 0x0b. Fixme ASAP. --P3
  150. */
  151. if (irq_nr != 0x0b) {
  152. mask = sun4m_get_irqmask(irq_nr);
  153. local_irq_save(flags);
  154. if (irq_nr > 15)
  155. sbus_writel(mask, &sun4m_irq_global->mask_clear);
  156. else
  157. sbus_writel(mask, &sun4m_irq_percpu[cpu]->clear);
  158. local_irq_restore(flags);
  159. } else {
  160. local_irq_save(flags);
  161. sbus_writel(SUN4M_INT_FLOPPY, &sun4m_irq_global->mask_clear);
  162. local_irq_restore(flags);
  163. }
  164. }
  165. static unsigned long cpu_pil_to_imask[16] = {
  166. /*0*/ 0x00000000,
  167. /*1*/ 0x00000000,
  168. /*2*/ SUN4M_INT_SBUS(0) | SUN4M_INT_VME(0),
  169. /*3*/ SUN4M_INT_SBUS(1) | SUN4M_INT_VME(1),
  170. /*4*/ SUN4M_INT_SCSI,
  171. /*5*/ SUN4M_INT_SBUS(2) | SUN4M_INT_VME(2),
  172. /*6*/ SUN4M_INT_ETHERNET,
  173. /*7*/ SUN4M_INT_SBUS(3) | SUN4M_INT_VME(3),
  174. /*8*/ SUN4M_INT_VIDEO,
  175. /*9*/ SUN4M_INT_SBUS(4) | SUN4M_INT_VME(4) | SUN4M_INT_MODULE_ERR,
  176. /*10*/ SUN4M_INT_REALTIME,
  177. /*11*/ SUN4M_INT_SBUS(5) | SUN4M_INT_VME(5) | SUN4M_INT_FLOPPY,
  178. /*12*/ SUN4M_INT_SERIAL | SUN4M_INT_KBDMS,
  179. /*13*/ SUN4M_INT_AUDIO,
  180. /*14*/ SUN4M_INT_E14,
  181. /*15*/ 0x00000000
  182. };
  183. /* We assume the caller has disabled local interrupts when these are called,
  184. * or else very bizarre behavior will result.
  185. */
  186. static void sun4m_disable_pil_irq(unsigned int pil)
  187. {
  188. sbus_writel(cpu_pil_to_imask[pil], &sun4m_irq_global->mask_set);
  189. }
  190. static void sun4m_enable_pil_irq(unsigned int pil)
  191. {
  192. sbus_writel(cpu_pil_to_imask[pil], &sun4m_irq_global->mask_clear);
  193. }
  194. #ifdef CONFIG_SMP
  195. static void sun4m_send_ipi(int cpu, int level)
  196. {
  197. unsigned long mask = sun4m_get_irqmask(level);
  198. sbus_writel(mask, &sun4m_irq_percpu[cpu]->set);
  199. }
  200. static void sun4m_clear_ipi(int cpu, int level)
  201. {
  202. unsigned long mask = sun4m_get_irqmask(level);
  203. sbus_writel(mask, &sun4m_irq_percpu[cpu]->clear);
  204. }
  205. static void sun4m_set_udt(int cpu)
  206. {
  207. sbus_writel(cpu, &sun4m_irq_global->interrupt_target);
  208. }
  209. #endif
  210. struct sun4m_timer_percpu {
  211. u32 l14_limit;
  212. u32 l14_count;
  213. u32 l14_limit_noclear;
  214. u32 user_timer_start_stop;
  215. };
  216. static struct sun4m_timer_percpu __iomem *timers_percpu[SUN4M_NCPUS];
  217. struct sun4m_timer_global {
  218. u32 l10_limit;
  219. u32 l10_count;
  220. u32 l10_limit_noclear;
  221. u32 reserved;
  222. u32 timer_config;
  223. };
  224. static struct sun4m_timer_global __iomem *timers_global;
  225. #define OBIO_INTR 0x20
  226. #define TIMER_IRQ (OBIO_INTR | 10)
  227. unsigned int lvl14_resolution = (((1000000/HZ) + 1) << 10);
  228. static void sun4m_clear_clock_irq(void)
  229. {
  230. sbus_readl(&timers_global->l10_limit);
  231. }
  232. /* Exported for sun4m_smp.c */
  233. void sun4m_clear_profile_irq(int cpu)
  234. {
  235. sbus_readl(&timers_percpu[cpu]->l14_limit);
  236. }
  237. static void sun4m_load_profile_irq(int cpu, unsigned int limit)
  238. {
  239. sbus_writel(limit, &timers_percpu[cpu]->l14_limit);
  240. }
  241. static void __init sun4m_init_timers(irq_handler_t counter_fn)
  242. {
  243. struct device_node *dp = of_find_node_by_name(NULL, "counter");
  244. int i, err, len, num_cpu_timers;
  245. const u32 *addr;
  246. if (!dp) {
  247. printk(KERN_ERR "sun4m_init_timers: No 'counter' node.\n");
  248. return;
  249. }
  250. addr = of_get_property(dp, "address", &len);
  251. if (!addr) {
  252. printk(KERN_ERR "sun4m_init_timers: No 'address' prop.\n");
  253. return;
  254. }
  255. num_cpu_timers = (len / sizeof(u32)) - 1;
  256. for (i = 0; i < num_cpu_timers; i++) {
  257. timers_percpu[i] = (void __iomem *)
  258. (unsigned long) addr[i];
  259. }
  260. timers_global = (void __iomem *)
  261. (unsigned long) addr[num_cpu_timers];
  262. sbus_writel((((1000000/HZ) + 1) << 10), &timers_global->l10_limit);
  263. master_l10_counter = &timers_global->l10_count;
  264. err = request_irq(TIMER_IRQ, counter_fn,
  265. (IRQF_DISABLED | SA_STATIC_ALLOC), "timer", NULL);
  266. if (err) {
  267. printk(KERN_ERR "sun4m_init_timers: Register IRQ error %d.\n",
  268. err);
  269. return;
  270. }
  271. for (i = 0; i < num_cpu_timers; i++)
  272. sbus_writel(0, &timers_percpu[i]->l14_limit);
  273. if (num_cpu_timers == 4)
  274. sbus_writel(SUN4M_INT_E14, &sun4m_irq_global->mask_set);
  275. #ifdef CONFIG_SMP
  276. {
  277. unsigned long flags;
  278. extern unsigned long lvl14_save[4];
  279. struct tt_entry *trap_table = &sparc_ttable[SP_TRAP_IRQ1 + (14 - 1)];
  280. /* For SMP we use the level 14 ticker, however the bootup code
  281. * has copied the firmware's level 14 vector into the boot cpu's
  282. * trap table, we must fix this now or we get squashed.
  283. */
  284. local_irq_save(flags);
  285. trap_table->inst_one = lvl14_save[0];
  286. trap_table->inst_two = lvl14_save[1];
  287. trap_table->inst_three = lvl14_save[2];
  288. trap_table->inst_four = lvl14_save[3];
  289. local_flush_cache_all();
  290. local_irq_restore(flags);
  291. }
  292. #endif
  293. }
  294. void __init sun4m_init_IRQ(void)
  295. {
  296. struct device_node *dp = of_find_node_by_name(NULL, "interrupt");
  297. int len, i, mid, num_cpu_iregs;
  298. const u32 *addr;
  299. if (!dp) {
  300. printk(KERN_ERR "sun4m_init_IRQ: No 'interrupt' node.\n");
  301. return;
  302. }
  303. addr = of_get_property(dp, "address", &len);
  304. if (!addr) {
  305. printk(KERN_ERR "sun4m_init_IRQ: No 'address' prop.\n");
  306. return;
  307. }
  308. num_cpu_iregs = (len / sizeof(u32)) - 1;
  309. for (i = 0; i < num_cpu_iregs; i++) {
  310. sun4m_irq_percpu[i] = (void __iomem *)
  311. (unsigned long) addr[i];
  312. }
  313. sun4m_irq_global = (void __iomem *)
  314. (unsigned long) addr[num_cpu_iregs];
  315. local_irq_disable();
  316. sbus_writel(~SUN4M_INT_MASKALL, &sun4m_irq_global->mask_set);
  317. for (i = 0; !cpu_find_by_instance(i, NULL, &mid); i++)
  318. sbus_writel(~0x17fff, &sun4m_irq_percpu[mid]->clear);
  319. if (num_cpu_iregs == 4)
  320. sbus_writel(0, &sun4m_irq_global->interrupt_target);
  321. BTFIXUPSET_CALL(enable_irq, sun4m_enable_irq, BTFIXUPCALL_NORM);
  322. BTFIXUPSET_CALL(disable_irq, sun4m_disable_irq, BTFIXUPCALL_NORM);
  323. BTFIXUPSET_CALL(enable_pil_irq, sun4m_enable_pil_irq, BTFIXUPCALL_NORM);
  324. BTFIXUPSET_CALL(disable_pil_irq, sun4m_disable_pil_irq, BTFIXUPCALL_NORM);
  325. BTFIXUPSET_CALL(clear_clock_irq, sun4m_clear_clock_irq, BTFIXUPCALL_NORM);
  326. BTFIXUPSET_CALL(load_profile_irq, sun4m_load_profile_irq, BTFIXUPCALL_NORM);
  327. sparc_init_timers = sun4m_init_timers;
  328. #ifdef CONFIG_SMP
  329. BTFIXUPSET_CALL(set_cpu_int, sun4m_send_ipi, BTFIXUPCALL_NORM);
  330. BTFIXUPSET_CALL(clear_cpu_int, sun4m_clear_ipi, BTFIXUPCALL_NORM);
  331. BTFIXUPSET_CALL(set_irq_udt, sun4m_set_udt, BTFIXUPCALL_NORM);
  332. #endif
  333. /* Cannot enable interrupts until OBP ticker is disabled. */
  334. }