pci-sh7780.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Low-Level PCI Support for the SH7780
  3. *
  4. * Copyright (C) 2005 - 2009 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/pci.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include "pci-sh4.h"
  17. extern u8 pci_cache_line_size;
  18. static struct resource sh7785_io_resource = {
  19. .name = "SH7785_IO",
  20. .start = SH7780_PCI_IO_BASE,
  21. .end = SH7780_PCI_IO_BASE + SH7780_PCI_IO_SIZE - 1,
  22. .flags = IORESOURCE_IO
  23. };
  24. static struct resource sh7785_mem_resource = {
  25. .name = "SH7785_mem",
  26. .start = SH7780_PCI_MEMORY_BASE,
  27. .end = SH7780_PCI_MEMORY_BASE + SH7780_PCI_MEM_SIZE - 1,
  28. .flags = IORESOURCE_MEM
  29. };
  30. static struct pci_channel sh7780_pci_controller = {
  31. .pci_ops = &sh4_pci_ops,
  32. .mem_resource = &sh7785_mem_resource,
  33. .io_resource = &sh7785_io_resource,
  34. };
  35. static struct sh4_pci_address_map sh7780_pci_map = {
  36. .window0 = {
  37. #if defined(CONFIG_32BIT)
  38. .base = SH7780_32BIT_DDR_BASE_ADDR,
  39. .size = 0x40000000,
  40. #else
  41. .base = SH7780_CS0_BASE_ADDR,
  42. .size = 0x20000000,
  43. #endif
  44. },
  45. };
  46. static int __init sh7780_pci_init(void)
  47. {
  48. struct pci_channel *chan = &sh7780_pci_controller;
  49. unsigned int id;
  50. const char *type = NULL;
  51. int ret;
  52. u32 word;
  53. printk(KERN_NOTICE "PCI: Starting intialization.\n");
  54. chan->reg_base = 0xfe040000;
  55. chan->io_base = 0xfe200000;
  56. /* Enable CPU access to the PCIC registers. */
  57. __raw_writel(PCIECR_ENBL, PCIECR);
  58. id = __raw_readw(chan->reg_base + SH7780_PCIVID);
  59. if (id != SH7780_VENDOR_ID) {
  60. printk(KERN_ERR "PCI: Unknown vendor ID 0x%04x.\n", id);
  61. return -ENODEV;
  62. }
  63. id = __raw_readw(chan->reg_base + SH7780_PCIDID);
  64. type = (id == SH7763_DEVICE_ID) ? "SH7763" :
  65. (id == SH7780_DEVICE_ID) ? "SH7780" :
  66. (id == SH7781_DEVICE_ID) ? "SH7781" :
  67. (id == SH7785_DEVICE_ID) ? "SH7785" :
  68. NULL;
  69. if (unlikely(!type)) {
  70. printk(KERN_ERR "PCI: Found an unsupported Renesas host "
  71. "controller, device id 0x%04x.\n", id);
  72. return -EINVAL;
  73. }
  74. printk(KERN_NOTICE "PCI: Found a Renesas %s host "
  75. "controller, revision %d.\n", type,
  76. __raw_readb(chan->reg_base + SH7780_PCIRID));
  77. if ((ret = sh4_pci_check_direct(chan)) != 0)
  78. return ret;
  79. /*
  80. * Set the class and sub-class codes.
  81. */
  82. __raw_writeb(PCI_CLASS_BRIDGE_HOST >> 8,
  83. chan->reg_base + SH7780_PCIBCC);
  84. __raw_writeb(PCI_CLASS_BRIDGE_HOST & 0xff,
  85. chan->reg_base + SH7780_PCISUB);
  86. pci_cache_line_size = pci_read_reg(chan, SH7780_PCICLS) / 4;
  87. /*
  88. * Set IO and Mem windows to local address
  89. * Make PCI and local address the same for easy 1 to 1 mapping
  90. */
  91. pci_write_reg(chan, sh7780_pci_map.window0.size - 0xfffff, SH4_PCILSR0);
  92. /* Set the values on window 0 PCI config registers */
  93. pci_write_reg(chan, sh7780_pci_map.window0.base, SH4_PCILAR0);
  94. pci_write_reg(chan, sh7780_pci_map.window0.base, SH7780_PCIMBAR0);
  95. pci_write_reg(chan, 0x0000380f, SH4_PCIAINTM);
  96. /* Set up standard PCI config registers */
  97. __raw_writew(0xFB00, chan->reg_base + SH7780_PCISTATUS);
  98. __raw_writew(0x0047, chan->reg_base + SH7780_PCICMD);
  99. __raw_writew(0x1912, chan->reg_base + SH7780_PCISVID);
  100. __raw_writew(0x0001, chan->reg_base + SH7780_PCISID);
  101. __raw_writeb(0x00, chan->reg_base + SH7780_PCIPIF);
  102. /* Apply any last-minute PCIC fixups */
  103. pci_fixup_pcic(chan);
  104. pci_write_reg(chan, 0xfd000000, SH7780_PCIMBR0);
  105. pci_write_reg(chan, 0x00fc0000, SH7780_PCIMBMR0);
  106. #ifdef CONFIG_32BIT
  107. pci_write_reg(chan, 0xc0000000, SH7780_PCIMBR2);
  108. pci_write_reg(chan, 0x20000000 - SH7780_PCI_IO_SIZE, SH7780_PCIMBMR2);
  109. #endif
  110. /* Set IOBR for windows containing area specified in pci.h */
  111. pci_write_reg(chan, chan->io_resource->start & ~(SH7780_PCI_IO_SIZE-1),
  112. SH7780_PCIIOBR);
  113. pci_write_reg(chan, ((SH7780_PCI_IO_SIZE-1) & (7<<18)),
  114. SH7780_PCIIOBMR);
  115. /* SH7780 init done, set central function init complete */
  116. /* use round robin mode to stop a device starving/overruning */
  117. word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_FTO;
  118. pci_write_reg(chan, word, SH4_PCICR);
  119. __set_io_port_base(SH7780_PCI_IO_BASE);
  120. register_pci_controller(chan);
  121. return 0;
  122. }
  123. arch_initcall(sh7780_pci_init);