irq_cpu.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
  4. *
  5. * Copyright (C) 2001 Ralf Baechle
  6. * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
  7. * Author: Maciej W. Rozycki <macro@mips.com>
  8. *
  9. * This file define the irq handler for MIPS CPU interrupts.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. */
  16. /*
  17. * Almost all MIPS CPUs define 8 interrupt sources. They are typically
  18. * level triggered (i.e., cannot be cleared from CPU; must be cleared from
  19. * device). The first two are software interrupts which we don't really
  20. * use or support. The last one is usually the CPU timer interrupt if
  21. * counter register is present or, for CPUs with an external FPU, by
  22. * convention it's the FPU exception interrupt.
  23. *
  24. * Don't even think about using this on SMP. You have been warned.
  25. *
  26. * This file exports one global function:
  27. * void mips_cpu_irq_init(int irq_base);
  28. */
  29. #include <linux/init.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/kernel.h>
  32. #include <asm/irq_cpu.h>
  33. #include <asm/mipsregs.h>
  34. #include <asm/mipsmtregs.h>
  35. #include <asm/system.h>
  36. static int mips_cpu_irq_base;
  37. static inline void unmask_mips_irq(unsigned int irq)
  38. {
  39. set_c0_status(0x100 << (irq - mips_cpu_irq_base));
  40. irq_enable_hazard();
  41. }
  42. static inline void mask_mips_irq(unsigned int irq)
  43. {
  44. clear_c0_status(0x100 << (irq - mips_cpu_irq_base));
  45. irq_disable_hazard();
  46. }
  47. static struct irq_chip mips_cpu_irq_controller = {
  48. .typename = "MIPS",
  49. .ack = mask_mips_irq,
  50. .mask = mask_mips_irq,
  51. .mask_ack = mask_mips_irq,
  52. .unmask = unmask_mips_irq,
  53. .eoi = unmask_mips_irq,
  54. };
  55. /*
  56. * Basically the same as above but taking care of all the MT stuff
  57. */
  58. #define unmask_mips_mt_irq unmask_mips_irq
  59. #define mask_mips_mt_irq mask_mips_irq
  60. static unsigned int mips_mt_cpu_irq_startup(unsigned int irq)
  61. {
  62. unsigned int vpflags = dvpe();
  63. clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
  64. evpe(vpflags);
  65. unmask_mips_mt_irq(irq);
  66. return 0;
  67. }
  68. /*
  69. * While we ack the interrupt interrupts are disabled and thus we don't need
  70. * to deal with concurrency issues. Same for mips_cpu_irq_end.
  71. */
  72. static void mips_mt_cpu_irq_ack(unsigned int irq)
  73. {
  74. unsigned int vpflags = dvpe();
  75. clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
  76. evpe(vpflags);
  77. mask_mips_mt_irq(irq);
  78. }
  79. static struct irq_chip mips_mt_cpu_irq_controller = {
  80. .typename = "MIPS",
  81. .startup = mips_mt_cpu_irq_startup,
  82. .ack = mips_mt_cpu_irq_ack,
  83. .mask = mask_mips_mt_irq,
  84. .mask_ack = mips_mt_cpu_irq_ack,
  85. .unmask = unmask_mips_mt_irq,
  86. .eoi = unmask_mips_mt_irq,
  87. };
  88. void __init mips_cpu_irq_init(int irq_base)
  89. {
  90. int i;
  91. /* Mask interrupts. */
  92. clear_c0_status(ST0_IM);
  93. clear_c0_cause(CAUSEF_IP);
  94. /*
  95. * Only MT is using the software interrupts currently, so we just
  96. * leave them uninitialized for other processors.
  97. */
  98. if (cpu_has_mipsmt)
  99. for (i = irq_base; i < irq_base + 2; i++)
  100. set_irq_chip(i, &mips_mt_cpu_irq_controller);
  101. for (i = irq_base + 2; i < irq_base + 8; i++)
  102. set_irq_chip_and_handler(i, &mips_cpu_irq_controller,
  103. handle_level_irq);
  104. mips_cpu_irq_base = irq_base;
  105. }