mpc8540ads.dts 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8540ADS";
  13. compatible = "MPC8540ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8540@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. reg = <00000000 08000000>; // 128M at 0x0
  34. };
  35. soc8540@e0000000 {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. device_type = "soc";
  39. ranges = <0 e0000000 00100000>;
  40. reg = <e0000000 00100000>; // CCSRBAR 1M
  41. bus-frequency = <0>;
  42. memory-controller@2000 {
  43. compatible = "fsl,8540-memory-controller";
  44. reg = <2000 1000>;
  45. interrupt-parent = <&mpic>;
  46. interrupts = <12 2>;
  47. };
  48. l2-cache-controller@20000 {
  49. compatible = "fsl,8540-l2-cache-controller";
  50. reg = <20000 1000>;
  51. cache-line-size = <20>; // 32 bytes
  52. cache-size = <40000>; // L2, 256K
  53. interrupt-parent = <&mpic>;
  54. interrupts = <10 2>;
  55. };
  56. i2c@3000 {
  57. #address-cells = <1>;
  58. #size-cells = <0>;
  59. cell-index = <0>;
  60. compatible = "fsl-i2c";
  61. reg = <3000 100>;
  62. interrupts = <2b 2>;
  63. interrupt-parent = <&mpic>;
  64. dfsrr;
  65. };
  66. mdio@24520 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. compatible = "fsl,gianfar-mdio";
  70. reg = <24520 20>;
  71. phy0: ethernet-phy@0 {
  72. interrupt-parent = <&mpic>;
  73. interrupts = <5 1>;
  74. reg = <0>;
  75. device_type = "ethernet-phy";
  76. };
  77. phy1: ethernet-phy@1 {
  78. interrupt-parent = <&mpic>;
  79. interrupts = <5 1>;
  80. reg = <1>;
  81. device_type = "ethernet-phy";
  82. };
  83. phy3: ethernet-phy@3 {
  84. interrupt-parent = <&mpic>;
  85. interrupts = <7 1>;
  86. reg = <3>;
  87. device_type = "ethernet-phy";
  88. };
  89. };
  90. enet0: ethernet@24000 {
  91. cell-index = <0>;
  92. device_type = "network";
  93. model = "TSEC";
  94. compatible = "gianfar";
  95. reg = <24000 1000>;
  96. local-mac-address = [ 00 00 00 00 00 00 ];
  97. interrupts = <1d 2 1e 2 22 2>;
  98. interrupt-parent = <&mpic>;
  99. phy-handle = <&phy0>;
  100. };
  101. enet1: ethernet@25000 {
  102. cell-index = <1>;
  103. device_type = "network";
  104. model = "TSEC";
  105. compatible = "gianfar";
  106. reg = <25000 1000>;
  107. local-mac-address = [ 00 00 00 00 00 00 ];
  108. interrupts = <23 2 24 2 28 2>;
  109. interrupt-parent = <&mpic>;
  110. phy-handle = <&phy1>;
  111. };
  112. enet2: ethernet@26000 {
  113. cell-index = <2>;
  114. device_type = "network";
  115. model = "FEC";
  116. compatible = "gianfar";
  117. reg = <26000 1000>;
  118. local-mac-address = [ 00 00 00 00 00 00 ];
  119. interrupts = <29 2>;
  120. interrupt-parent = <&mpic>;
  121. phy-handle = <&phy3>;
  122. };
  123. serial@4500 {
  124. device_type = "serial";
  125. compatible = "ns16550";
  126. reg = <4500 100>; // reg base, size
  127. clock-frequency = <0>; // should we fill in in uboot?
  128. interrupts = <2a 2>;
  129. interrupt-parent = <&mpic>;
  130. };
  131. serial@4600 {
  132. device_type = "serial";
  133. compatible = "ns16550";
  134. reg = <4600 100>; // reg base, size
  135. clock-frequency = <0>; // should we fill in in uboot?
  136. interrupts = <2a 2>;
  137. interrupt-parent = <&mpic>;
  138. };
  139. mpic: pic@40000 {
  140. clock-frequency = <0>;
  141. interrupt-controller;
  142. #address-cells = <0>;
  143. #interrupt-cells = <2>;
  144. reg = <40000 40000>;
  145. compatible = "chrp,open-pic";
  146. device_type = "open-pic";
  147. big-endian;
  148. };
  149. };
  150. pci@e0008000 {
  151. interrupt-map-mask = <f800 0 0 7>;
  152. interrupt-map = <
  153. /* IDSEL 0x02 */
  154. 1000 0 0 1 &mpic 1 1
  155. 1000 0 0 2 &mpic 2 1
  156. 1000 0 0 3 &mpic 3 1
  157. 1000 0 0 4 &mpic 4 1
  158. /* IDSEL 0x03 */
  159. 1800 0 0 1 &mpic 4 1
  160. 1800 0 0 2 &mpic 1 1
  161. 1800 0 0 3 &mpic 2 1
  162. 1800 0 0 4 &mpic 3 1
  163. /* IDSEL 0x04 */
  164. 2000 0 0 1 &mpic 3 1
  165. 2000 0 0 2 &mpic 4 1
  166. 2000 0 0 3 &mpic 1 1
  167. 2000 0 0 4 &mpic 2 1
  168. /* IDSEL 0x05 */
  169. 2800 0 0 1 &mpic 2 1
  170. 2800 0 0 2 &mpic 3 1
  171. 2800 0 0 3 &mpic 4 1
  172. 2800 0 0 4 &mpic 1 1
  173. /* IDSEL 0x0c */
  174. 6000 0 0 1 &mpic 1 1
  175. 6000 0 0 2 &mpic 2 1
  176. 6000 0 0 3 &mpic 3 1
  177. 6000 0 0 4 &mpic 4 1
  178. /* IDSEL 0x0d */
  179. 6800 0 0 1 &mpic 4 1
  180. 6800 0 0 2 &mpic 1 1
  181. 6800 0 0 3 &mpic 2 1
  182. 6800 0 0 4 &mpic 3 1
  183. /* IDSEL 0x0e */
  184. 7000 0 0 1 &mpic 3 1
  185. 7000 0 0 2 &mpic 4 1
  186. 7000 0 0 3 &mpic 1 1
  187. 7000 0 0 4 &mpic 2 1
  188. /* IDSEL 0x0f */
  189. 7800 0 0 1 &mpic 2 1
  190. 7800 0 0 2 &mpic 3 1
  191. 7800 0 0 3 &mpic 4 1
  192. 7800 0 0 4 &mpic 1 1
  193. /* IDSEL 0x12 */
  194. 9000 0 0 1 &mpic 1 1
  195. 9000 0 0 2 &mpic 2 1
  196. 9000 0 0 3 &mpic 3 1
  197. 9000 0 0 4 &mpic 4 1
  198. /* IDSEL 0x13 */
  199. 9800 0 0 1 &mpic 4 1
  200. 9800 0 0 2 &mpic 1 1
  201. 9800 0 0 3 &mpic 2 1
  202. 9800 0 0 4 &mpic 3 1
  203. /* IDSEL 0x14 */
  204. a000 0 0 1 &mpic 3 1
  205. a000 0 0 2 &mpic 4 1
  206. a000 0 0 3 &mpic 1 1
  207. a000 0 0 4 &mpic 2 1
  208. /* IDSEL 0x15 */
  209. a800 0 0 1 &mpic 2 1
  210. a800 0 0 2 &mpic 3 1
  211. a800 0 0 3 &mpic 4 1
  212. a800 0 0 4 &mpic 1 1>;
  213. interrupt-parent = <&mpic>;
  214. interrupts = <18 2>;
  215. bus-range = <0 0>;
  216. ranges = <02000000 0 80000000 80000000 0 20000000
  217. 01000000 0 00000000 e2000000 0 00100000>;
  218. clock-frequency = <3f940aa>;
  219. #interrupt-cells = <1>;
  220. #size-cells = <2>;
  221. #address-cells = <3>;
  222. reg = <e0008000 1000>;
  223. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  224. device_type = "pci";
  225. };
  226. };