i915_gem_gtt.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. static inline gtt_pte_t pte_encode(struct drm_device *dev,
  31. dma_addr_t addr,
  32. enum i915_cache_level level)
  33. {
  34. gtt_pte_t pte = GEN6_PTE_VALID;
  35. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  36. switch (level) {
  37. case I915_CACHE_LLC_MLC:
  38. /* Haswell doesn't set L3 this way */
  39. if (IS_HASWELL(dev))
  40. pte |= GEN6_PTE_CACHE_LLC;
  41. else
  42. pte |= GEN6_PTE_CACHE_LLC_MLC;
  43. break;
  44. case I915_CACHE_LLC:
  45. pte |= GEN6_PTE_CACHE_LLC;
  46. break;
  47. case I915_CACHE_NONE:
  48. if (IS_HASWELL(dev))
  49. pte |= HSW_PTE_UNCACHED;
  50. else
  51. pte |= GEN6_PTE_UNCACHED;
  52. break;
  53. default:
  54. BUG();
  55. }
  56. return pte;
  57. }
  58. /* PPGTT support for Sandybdrige/Gen6 and later */
  59. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  60. unsigned first_entry,
  61. unsigned num_entries)
  62. {
  63. gtt_pte_t *pt_vaddr;
  64. gtt_pte_t scratch_pte;
  65. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  66. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  67. unsigned last_pte, i;
  68. scratch_pte = pte_encode(ppgtt->dev, ppgtt->scratch_page_dma_addr,
  69. I915_CACHE_LLC);
  70. while (num_entries) {
  71. last_pte = first_pte + num_entries;
  72. if (last_pte > I915_PPGTT_PT_ENTRIES)
  73. last_pte = I915_PPGTT_PT_ENTRIES;
  74. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  75. for (i = first_pte; i < last_pte; i++)
  76. pt_vaddr[i] = scratch_pte;
  77. kunmap_atomic(pt_vaddr);
  78. num_entries -= last_pte - first_pte;
  79. first_pte = 0;
  80. act_pd++;
  81. }
  82. }
  83. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  84. {
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct i915_hw_ppgtt *ppgtt;
  87. unsigned first_pd_entry_in_global_pt;
  88. int i;
  89. int ret = -ENOMEM;
  90. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  91. * entries. For aliasing ppgtt support we just steal them at the end for
  92. * now. */
  93. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  94. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  95. if (!ppgtt)
  96. return ret;
  97. ppgtt->dev = dev;
  98. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  99. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  100. GFP_KERNEL);
  101. if (!ppgtt->pt_pages)
  102. goto err_ppgtt;
  103. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  104. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  105. if (!ppgtt->pt_pages[i])
  106. goto err_pt_alloc;
  107. }
  108. if (dev_priv->mm.gtt->needs_dmar) {
  109. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  110. *ppgtt->num_pd_entries,
  111. GFP_KERNEL);
  112. if (!ppgtt->pt_dma_addr)
  113. goto err_pt_alloc;
  114. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  115. dma_addr_t pt_addr;
  116. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  117. 0, 4096,
  118. PCI_DMA_BIDIRECTIONAL);
  119. if (pci_dma_mapping_error(dev->pdev,
  120. pt_addr)) {
  121. ret = -EIO;
  122. goto err_pd_pin;
  123. }
  124. ppgtt->pt_dma_addr[i] = pt_addr;
  125. }
  126. }
  127. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  128. i915_ppgtt_clear_range(ppgtt, 0,
  129. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  130. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  131. dev_priv->mm.aliasing_ppgtt = ppgtt;
  132. return 0;
  133. err_pd_pin:
  134. if (ppgtt->pt_dma_addr) {
  135. for (i--; i >= 0; i--)
  136. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  137. 4096, PCI_DMA_BIDIRECTIONAL);
  138. }
  139. err_pt_alloc:
  140. kfree(ppgtt->pt_dma_addr);
  141. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  142. if (ppgtt->pt_pages[i])
  143. __free_page(ppgtt->pt_pages[i]);
  144. }
  145. kfree(ppgtt->pt_pages);
  146. err_ppgtt:
  147. kfree(ppgtt);
  148. return ret;
  149. }
  150. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  151. {
  152. struct drm_i915_private *dev_priv = dev->dev_private;
  153. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  154. int i;
  155. if (!ppgtt)
  156. return;
  157. if (ppgtt->pt_dma_addr) {
  158. for (i = 0; i < ppgtt->num_pd_entries; i++)
  159. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  160. 4096, PCI_DMA_BIDIRECTIONAL);
  161. }
  162. kfree(ppgtt->pt_dma_addr);
  163. for (i = 0; i < ppgtt->num_pd_entries; i++)
  164. __free_page(ppgtt->pt_pages[i]);
  165. kfree(ppgtt->pt_pages);
  166. kfree(ppgtt);
  167. }
  168. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  169. const struct sg_table *pages,
  170. unsigned first_entry,
  171. enum i915_cache_level cache_level)
  172. {
  173. gtt_pte_t *pt_vaddr;
  174. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  175. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  176. unsigned i, j, m, segment_len;
  177. dma_addr_t page_addr;
  178. struct scatterlist *sg;
  179. /* init sg walking */
  180. sg = pages->sgl;
  181. i = 0;
  182. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  183. m = 0;
  184. while (i < pages->nents) {
  185. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  186. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  187. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  188. pt_vaddr[j] = pte_encode(ppgtt->dev, page_addr,
  189. cache_level);
  190. /* grab the next page */
  191. if (++m == segment_len) {
  192. if (++i == pages->nents)
  193. break;
  194. sg = sg_next(sg);
  195. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  196. m = 0;
  197. }
  198. }
  199. kunmap_atomic(pt_vaddr);
  200. first_pte = 0;
  201. act_pd++;
  202. }
  203. }
  204. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  205. struct drm_i915_gem_object *obj,
  206. enum i915_cache_level cache_level)
  207. {
  208. i915_ppgtt_insert_sg_entries(ppgtt,
  209. obj->pages,
  210. obj->gtt_space->start >> PAGE_SHIFT,
  211. cache_level);
  212. }
  213. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  214. struct drm_i915_gem_object *obj)
  215. {
  216. i915_ppgtt_clear_range(ppgtt,
  217. obj->gtt_space->start >> PAGE_SHIFT,
  218. obj->base.size >> PAGE_SHIFT);
  219. }
  220. static bool do_idling(struct drm_i915_private *dev_priv)
  221. {
  222. bool ret = dev_priv->mm.interruptible;
  223. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  224. dev_priv->mm.interruptible = false;
  225. if (i915_gpu_idle(dev_priv->dev)) {
  226. DRM_ERROR("Couldn't idle GPU\n");
  227. /* Wait a bit, in hopes it avoids the hang */
  228. udelay(10);
  229. }
  230. }
  231. return ret;
  232. }
  233. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  234. {
  235. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  236. dev_priv->mm.interruptible = interruptible;
  237. }
  238. static void i915_ggtt_clear_range(struct drm_device *dev,
  239. unsigned first_entry,
  240. unsigned num_entries)
  241. {
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. gtt_pte_t scratch_pte;
  244. volatile void __iomem *gtt_base = dev_priv->mm.gtt->gtt + first_entry;
  245. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  246. if (INTEL_INFO(dev)->gen < 6) {
  247. intel_gtt_clear_range(first_entry, num_entries);
  248. return;
  249. }
  250. if (WARN(num_entries > max_entries,
  251. "First entry = %d; Num entries = %d (max=%d)\n",
  252. first_entry, num_entries, max_entries))
  253. num_entries = max_entries;
  254. scratch_pte = pte_encode(dev, dev_priv->mm.gtt->scratch_page_dma, I915_CACHE_LLC);
  255. memset_io(gtt_base, scratch_pte, num_entries * sizeof(scratch_pte));
  256. readl(gtt_base);
  257. }
  258. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  259. {
  260. struct drm_i915_private *dev_priv = dev->dev_private;
  261. struct drm_i915_gem_object *obj;
  262. /* First fill our portion of the GTT with scratch pages */
  263. i915_ggtt_clear_range(dev, dev_priv->mm.gtt_start / PAGE_SIZE,
  264. (dev_priv->mm.gtt_end - dev_priv->mm.gtt_start) / PAGE_SIZE);
  265. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  266. i915_gem_clflush_object(obj);
  267. i915_gem_gtt_bind_object(obj, obj->cache_level);
  268. }
  269. i915_gem_chipset_flush(dev);
  270. }
  271. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  272. {
  273. if (obj->has_dma_mapping)
  274. return 0;
  275. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  276. obj->pages->sgl, obj->pages->nents,
  277. PCI_DMA_BIDIRECTIONAL))
  278. return -ENOSPC;
  279. return 0;
  280. }
  281. /*
  282. * Binds an object into the global gtt with the specified cache level. The object
  283. * will be accessible to the GPU via commands whose operands reference offsets
  284. * within the global GTT as well as accessible by the GPU through the GMADR
  285. * mapped BAR (dev_priv->mm.gtt->gtt).
  286. */
  287. static void gen6_ggtt_bind_object(struct drm_i915_gem_object *obj,
  288. enum i915_cache_level level)
  289. {
  290. struct drm_device *dev = obj->base.dev;
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. struct sg_table *st = obj->pages;
  293. struct scatterlist *sg = st->sgl;
  294. const int first_entry = obj->gtt_space->start >> PAGE_SHIFT;
  295. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  296. gtt_pte_t __iomem *gtt_entries = dev_priv->mm.gtt->gtt + first_entry;
  297. int unused, i = 0;
  298. unsigned int len, m = 0;
  299. dma_addr_t addr;
  300. for_each_sg(st->sgl, sg, st->nents, unused) {
  301. len = sg_dma_len(sg) >> PAGE_SHIFT;
  302. for (m = 0; m < len; m++) {
  303. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  304. gtt_entries[i] = pte_encode(dev, addr, level);
  305. i++;
  306. }
  307. }
  308. BUG_ON(i > max_entries);
  309. BUG_ON(i != obj->base.size / PAGE_SIZE);
  310. /* XXX: This serves as a posting read to make sure that the PTE has
  311. * actually been updated. There is some concern that even though
  312. * registers and PTEs are within the same BAR that they are potentially
  313. * of NUMA access patterns. Therefore, even with the way we assume
  314. * hardware should work, we must keep this posting read for paranoia.
  315. */
  316. if (i != 0)
  317. WARN_ON(readl(&gtt_entries[i-1]) != pte_encode(dev, addr, level));
  318. }
  319. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  320. enum i915_cache_level cache_level)
  321. {
  322. struct drm_device *dev = obj->base.dev;
  323. if (INTEL_INFO(dev)->gen < 6) {
  324. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  325. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  326. intel_gtt_insert_sg_entries(obj->pages,
  327. obj->gtt_space->start >> PAGE_SHIFT,
  328. flags);
  329. } else {
  330. gen6_ggtt_bind_object(obj, cache_level);
  331. }
  332. obj->has_global_gtt_mapping = 1;
  333. }
  334. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  335. {
  336. i915_ggtt_clear_range(obj->base.dev,
  337. obj->gtt_space->start >> PAGE_SHIFT,
  338. obj->base.size >> PAGE_SHIFT);
  339. obj->has_global_gtt_mapping = 0;
  340. }
  341. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  342. {
  343. struct drm_device *dev = obj->base.dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. bool interruptible;
  346. interruptible = do_idling(dev_priv);
  347. if (!obj->has_dma_mapping)
  348. dma_unmap_sg(&dev->pdev->dev,
  349. obj->pages->sgl, obj->pages->nents,
  350. PCI_DMA_BIDIRECTIONAL);
  351. undo_idling(dev_priv, interruptible);
  352. }
  353. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  354. unsigned long color,
  355. unsigned long *start,
  356. unsigned long *end)
  357. {
  358. if (node->color != color)
  359. *start += 4096;
  360. if (!list_empty(&node->node_list)) {
  361. node = list_entry(node->node_list.next,
  362. struct drm_mm_node,
  363. node_list);
  364. if (node->allocated && node->color != color)
  365. *end -= 4096;
  366. }
  367. }
  368. void i915_gem_init_global_gtt(struct drm_device *dev,
  369. unsigned long start,
  370. unsigned long mappable_end,
  371. unsigned long end)
  372. {
  373. drm_i915_private_t *dev_priv = dev->dev_private;
  374. /* Substract the guard page ... */
  375. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  376. if (!HAS_LLC(dev))
  377. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  378. dev_priv->mm.gtt_start = start;
  379. dev_priv->mm.gtt_mappable_end = mappable_end;
  380. dev_priv->mm.gtt_end = end;
  381. dev_priv->mm.gtt_total = end - start;
  382. dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
  383. /* ... but ensure that we clear the entire range. */
  384. i915_ggtt_clear_range(dev, start / PAGE_SIZE, (end-start) / PAGE_SIZE);
  385. }
  386. static int setup_scratch_page(struct drm_device *dev)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. struct page *page;
  390. dma_addr_t dma_addr;
  391. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  392. if (page == NULL)
  393. return -ENOMEM;
  394. get_page(page);
  395. set_pages_uc(page, 1);
  396. #ifdef CONFIG_INTEL_IOMMU
  397. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  398. PCI_DMA_BIDIRECTIONAL);
  399. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  400. return -EINVAL;
  401. #else
  402. dma_addr = page_to_phys(page);
  403. #endif
  404. dev_priv->mm.gtt->scratch_page = page;
  405. dev_priv->mm.gtt->scratch_page_dma = dma_addr;
  406. return 0;
  407. }
  408. static void teardown_scratch_page(struct drm_device *dev)
  409. {
  410. struct drm_i915_private *dev_priv = dev->dev_private;
  411. set_pages_wb(dev_priv->mm.gtt->scratch_page, 1);
  412. pci_unmap_page(dev->pdev, dev_priv->mm.gtt->scratch_page_dma,
  413. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  414. put_page(dev_priv->mm.gtt->scratch_page);
  415. __free_page(dev_priv->mm.gtt->scratch_page);
  416. }
  417. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  418. {
  419. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  420. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  421. return snb_gmch_ctl << 20;
  422. }
  423. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  424. {
  425. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  426. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  427. return snb_gmch_ctl << 25; /* 32 MB units */
  428. }
  429. int i915_gem_gtt_init(struct drm_device *dev)
  430. {
  431. struct drm_i915_private *dev_priv = dev->dev_private;
  432. phys_addr_t gtt_bus_addr;
  433. u16 snb_gmch_ctl;
  434. u32 tmp;
  435. int ret;
  436. /* On modern platforms we need not worry ourself with the legacy
  437. * hostbridge query stuff. Skip it entirely
  438. */
  439. if (INTEL_INFO(dev)->gen < 6) {
  440. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  441. if (!ret) {
  442. DRM_ERROR("failed to set up gmch\n");
  443. return -EIO;
  444. }
  445. dev_priv->mm.gtt = intel_gtt_get();
  446. if (!dev_priv->mm.gtt) {
  447. DRM_ERROR("Failed to initialize GTT\n");
  448. intel_gmch_remove();
  449. return -ENODEV;
  450. }
  451. return 0;
  452. }
  453. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  454. if (!dev_priv->mm.gtt)
  455. return -ENOMEM;
  456. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  457. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  458. pci_read_config_dword(dev->pdev, PCI_BASE_ADDRESS_0, &tmp);
  459. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  460. gtt_bus_addr = (tmp & PCI_BASE_ADDRESS_MEM_MASK) + (2<<20);
  461. pci_read_config_dword(dev->pdev, PCI_BASE_ADDRESS_2, &tmp);
  462. dev_priv->mm.gtt->gma_bus_addr = tmp & PCI_BASE_ADDRESS_MEM_MASK;
  463. /* i9xx_setup */
  464. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  465. dev_priv->mm.gtt->gtt_total_entries =
  466. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  467. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  468. dev_priv->mm.gtt->gtt_mappable_entries = pci_resource_len(dev->pdev, 2) >> PAGE_SHIFT;
  469. /* 64/512MB is the current min/max we actually know of, but this is just a
  470. * coarse sanity check.
  471. */
  472. if ((dev_priv->mm.gtt->gtt_mappable_entries >> 8) < 64 ||
  473. dev_priv->mm.gtt->gtt_mappable_entries > dev_priv->mm.gtt->gtt_total_entries) {
  474. DRM_ERROR("Unknown GMADR entries (%d)\n",
  475. dev_priv->mm.gtt->gtt_mappable_entries);
  476. ret = -ENXIO;
  477. goto err_out;
  478. }
  479. ret = setup_scratch_page(dev);
  480. if (ret) {
  481. DRM_ERROR("Scratch setup failed\n");
  482. goto err_out;
  483. }
  484. dev_priv->mm.gtt->gtt = ioremap(gtt_bus_addr,
  485. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  486. if (!dev_priv->mm.gtt->gtt) {
  487. DRM_ERROR("Failed to map the gtt page table\n");
  488. teardown_scratch_page(dev);
  489. ret = -ENOMEM;
  490. goto err_out;
  491. }
  492. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  493. DRM_INFO("Memory Usable by graphics device = %dK\n", dev_priv->mm.gtt->gtt_total_entries >> 10);
  494. DRM_DEBUG_DRIVER("GMADR size = %dM\n", dev_priv->mm.gtt->gtt_mappable_entries >> 8);
  495. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  496. return 0;
  497. err_out:
  498. kfree(dev_priv->mm.gtt);
  499. if (INTEL_INFO(dev)->gen < 6)
  500. intel_gmch_remove();
  501. return ret;
  502. }
  503. void i915_gem_gtt_fini(struct drm_device *dev)
  504. {
  505. struct drm_i915_private *dev_priv = dev->dev_private;
  506. iounmap(dev_priv->mm.gtt->gtt);
  507. teardown_scratch_page(dev);
  508. if (INTEL_INFO(dev)->gen < 6)
  509. intel_gmch_remove();
  510. kfree(dev_priv->mm.gtt);
  511. }