intel_ringbuffer.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. if (intel_ring_begin(ring, 2) == 0) {
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. }
  111. static void ring_write_tail(struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  120. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  121. RING_ACTHD(ring->mmio_base) : ACTHD;
  122. return I915_READ(acthd_reg);
  123. }
  124. static int init_ring_common(struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  127. struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
  128. u32 head;
  129. /* Stop the ring if it's running. */
  130. I915_WRITE_CTL(ring, 0);
  131. I915_WRITE_HEAD(ring, 0);
  132. ring->write_tail(ring, 0);
  133. /* Initialize the ring. */
  134. I915_WRITE_START(ring, obj_priv->gtt_offset);
  135. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  136. /* G45 ring initialization fails to reset head to zero */
  137. if (head != 0) {
  138. DRM_ERROR("%s head not reset to zero "
  139. "ctl %08x head %08x tail %08x start %08x\n",
  140. ring->name,
  141. I915_READ_CTL(ring),
  142. I915_READ_HEAD(ring),
  143. I915_READ_TAIL(ring),
  144. I915_READ_START(ring));
  145. I915_WRITE_HEAD(ring, 0);
  146. DRM_ERROR("%s head forced to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ_CTL(ring),
  150. I915_READ_HEAD(ring),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. }
  154. I915_WRITE_CTL(ring,
  155. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  156. | RING_REPORT_64K | RING_VALID);
  157. /* If the head is still not zero, the ring is dead */
  158. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  159. I915_READ_START(ring) != obj_priv->gtt_offset ||
  160. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  161. DRM_ERROR("%s initialization failed "
  162. "ctl %08x head %08x tail %08x start %08x\n",
  163. ring->name,
  164. I915_READ_CTL(ring),
  165. I915_READ_HEAD(ring),
  166. I915_READ_TAIL(ring),
  167. I915_READ_START(ring));
  168. return -EIO;
  169. }
  170. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  171. i915_kernel_lost_context(ring->dev);
  172. else {
  173. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  174. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  175. ring->space = ring->head - (ring->tail + 8);
  176. if (ring->space < 0)
  177. ring->space += ring->size;
  178. }
  179. return 0;
  180. }
  181. static int init_render_ring(struct intel_ring_buffer *ring)
  182. {
  183. struct drm_device *dev = ring->dev;
  184. int ret = init_ring_common(ring);
  185. if (INTEL_INFO(dev)->gen > 3) {
  186. drm_i915_private_t *dev_priv = dev->dev_private;
  187. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  188. if (IS_GEN6(dev))
  189. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  190. I915_WRITE(MI_MODE, mode);
  191. }
  192. return ret;
  193. }
  194. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  195. do { \
  196. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  197. PIPE_CONTROL_DEPTH_STALL | 2); \
  198. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  199. intel_ring_emit(ring__, 0); \
  200. intel_ring_emit(ring__, 0); \
  201. } while (0)
  202. /**
  203. * Creates a new sequence number, emitting a write of it to the status page
  204. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  205. *
  206. * Must be called with struct_lock held.
  207. *
  208. * Returned sequence numbers are nonzero on success.
  209. */
  210. static int
  211. render_ring_add_request(struct intel_ring_buffer *ring,
  212. u32 *result)
  213. {
  214. struct drm_device *dev = ring->dev;
  215. drm_i915_private_t *dev_priv = dev->dev_private;
  216. u32 seqno = i915_gem_get_seqno(dev);
  217. int ret;
  218. if (IS_GEN6(dev)) {
  219. ret = intel_ring_begin(ring, 6);
  220. if (ret)
  221. return ret;
  222. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  223. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  224. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  225. PIPE_CONTROL_NOTIFY);
  226. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  227. intel_ring_emit(ring, seqno);
  228. intel_ring_emit(ring, 0);
  229. intel_ring_emit(ring, 0);
  230. } else if (HAS_PIPE_CONTROL(dev)) {
  231. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  232. /*
  233. * Workaround qword write incoherence by flushing the
  234. * PIPE_NOTIFY buffers out to memory before requesting
  235. * an interrupt.
  236. */
  237. ret = intel_ring_begin(ring, 32);
  238. if (ret)
  239. return ret;
  240. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  241. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  242. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  243. intel_ring_emit(ring, seqno);
  244. intel_ring_emit(ring, 0);
  245. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  246. scratch_addr += 128; /* write to separate cachelines */
  247. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  248. scratch_addr += 128;
  249. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  250. scratch_addr += 128;
  251. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  252. scratch_addr += 128;
  253. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  254. scratch_addr += 128;
  255. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  257. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  258. PIPE_CONTROL_NOTIFY);
  259. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  260. intel_ring_emit(ring, seqno);
  261. intel_ring_emit(ring, 0);
  262. } else {
  263. ret = intel_ring_begin(ring, 4);
  264. if (ret)
  265. return ret;
  266. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  267. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  268. intel_ring_emit(ring, seqno);
  269. intel_ring_emit(ring, MI_USER_INTERRUPT);
  270. }
  271. intel_ring_advance(ring);
  272. *result = seqno;
  273. return 0;
  274. }
  275. static u32
  276. render_ring_get_seqno(struct intel_ring_buffer *ring)
  277. {
  278. struct drm_device *dev = ring->dev;
  279. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  280. if (HAS_PIPE_CONTROL(dev))
  281. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  282. else
  283. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  284. }
  285. static void
  286. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  287. {
  288. struct drm_device *dev = ring->dev;
  289. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  290. unsigned long irqflags;
  291. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  292. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  293. if (HAS_PCH_SPLIT(dev))
  294. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  295. else
  296. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  297. }
  298. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  299. }
  300. static void
  301. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  302. {
  303. struct drm_device *dev = ring->dev;
  304. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  305. unsigned long irqflags;
  306. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  307. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  308. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  309. if (HAS_PCH_SPLIT(dev))
  310. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  311. else
  312. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  313. }
  314. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  315. }
  316. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  317. {
  318. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  319. u32 mmio = IS_GEN6(ring->dev) ?
  320. RING_HWS_PGA_GEN6(ring->mmio_base) :
  321. RING_HWS_PGA(ring->mmio_base);
  322. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  323. POSTING_READ(mmio);
  324. }
  325. static void
  326. bsd_ring_flush(struct intel_ring_buffer *ring,
  327. u32 invalidate_domains,
  328. u32 flush_domains)
  329. {
  330. if (intel_ring_begin(ring, 2) == 0) {
  331. intel_ring_emit(ring, MI_FLUSH);
  332. intel_ring_emit(ring, MI_NOOP);
  333. intel_ring_advance(ring);
  334. }
  335. }
  336. static int
  337. ring_add_request(struct intel_ring_buffer *ring,
  338. u32 *result)
  339. {
  340. u32 seqno;
  341. int ret;
  342. ret = intel_ring_begin(ring, 4);
  343. if (ret)
  344. return ret;
  345. seqno = i915_gem_get_seqno(ring->dev);
  346. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  347. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  348. intel_ring_emit(ring, seqno);
  349. intel_ring_emit(ring, MI_USER_INTERRUPT);
  350. intel_ring_advance(ring);
  351. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  352. *result = seqno;
  353. return 0;
  354. }
  355. static void
  356. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  357. {
  358. /* do nothing */
  359. }
  360. static void
  361. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  362. {
  363. /* do nothing */
  364. }
  365. static u32
  366. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  367. {
  368. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  369. }
  370. static int
  371. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  372. struct drm_i915_gem_execbuffer2 *exec,
  373. struct drm_clip_rect *cliprects,
  374. uint64_t exec_offset)
  375. {
  376. uint32_t exec_start;
  377. int ret;
  378. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  379. ret = intel_ring_begin(ring, 2);
  380. if (ret)
  381. return ret;
  382. intel_ring_emit(ring,
  383. MI_BATCH_BUFFER_START |
  384. (2 << 6) |
  385. MI_BATCH_NON_SECURE_I965);
  386. intel_ring_emit(ring, exec_start);
  387. intel_ring_advance(ring);
  388. return 0;
  389. }
  390. static int
  391. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  392. struct drm_i915_gem_execbuffer2 *exec,
  393. struct drm_clip_rect *cliprects,
  394. uint64_t exec_offset)
  395. {
  396. struct drm_device *dev = ring->dev;
  397. drm_i915_private_t *dev_priv = dev->dev_private;
  398. int nbox = exec->num_cliprects;
  399. uint32_t exec_start, exec_len;
  400. int i, count, ret;
  401. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  402. exec_len = (uint32_t) exec->batch_len;
  403. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  404. count = nbox ? nbox : 1;
  405. for (i = 0; i < count; i++) {
  406. if (i < nbox) {
  407. ret = i915_emit_box(dev, cliprects, i,
  408. exec->DR1, exec->DR4);
  409. if (ret)
  410. return ret;
  411. }
  412. if (IS_I830(dev) || IS_845G(dev)) {
  413. ret = intel_ring_begin(ring, 4);
  414. if (ret)
  415. return ret;
  416. intel_ring_emit(ring, MI_BATCH_BUFFER);
  417. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  418. intel_ring_emit(ring, exec_start + exec_len - 4);
  419. intel_ring_emit(ring, 0);
  420. } else {
  421. ret = intel_ring_begin(ring, 2);
  422. if (ret)
  423. return ret;
  424. if (INTEL_INFO(dev)->gen >= 4) {
  425. intel_ring_emit(ring,
  426. MI_BATCH_BUFFER_START | (2 << 6)
  427. | MI_BATCH_NON_SECURE_I965);
  428. intel_ring_emit(ring, exec_start);
  429. } else {
  430. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  431. | (2 << 6));
  432. intel_ring_emit(ring, exec_start |
  433. MI_BATCH_NON_SECURE);
  434. }
  435. }
  436. intel_ring_advance(ring);
  437. }
  438. if (IS_G4X(dev) || IS_GEN5(dev)) {
  439. if (intel_ring_begin(ring, 2) == 0) {
  440. intel_ring_emit(ring, MI_FLUSH |
  441. MI_NO_WRITE_FLUSH |
  442. MI_INVALIDATE_ISP );
  443. intel_ring_emit(ring, MI_NOOP);
  444. intel_ring_advance(ring);
  445. }
  446. }
  447. /* XXX breadcrumb */
  448. return 0;
  449. }
  450. static void cleanup_status_page(struct intel_ring_buffer *ring)
  451. {
  452. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  453. struct drm_gem_object *obj;
  454. struct drm_i915_gem_object *obj_priv;
  455. obj = ring->status_page.obj;
  456. if (obj == NULL)
  457. return;
  458. obj_priv = to_intel_bo(obj);
  459. kunmap(obj_priv->pages[0]);
  460. i915_gem_object_unpin(obj);
  461. drm_gem_object_unreference(obj);
  462. ring->status_page.obj = NULL;
  463. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  464. }
  465. static int init_status_page(struct intel_ring_buffer *ring)
  466. {
  467. struct drm_device *dev = ring->dev;
  468. drm_i915_private_t *dev_priv = dev->dev_private;
  469. struct drm_gem_object *obj;
  470. struct drm_i915_gem_object *obj_priv;
  471. int ret;
  472. obj = i915_gem_alloc_object(dev, 4096);
  473. if (obj == NULL) {
  474. DRM_ERROR("Failed to allocate status page\n");
  475. ret = -ENOMEM;
  476. goto err;
  477. }
  478. obj_priv = to_intel_bo(obj);
  479. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  480. ret = i915_gem_object_pin(obj, 4096, true);
  481. if (ret != 0) {
  482. goto err_unref;
  483. }
  484. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  485. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  486. if (ring->status_page.page_addr == NULL) {
  487. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  488. goto err_unpin;
  489. }
  490. ring->status_page.obj = obj;
  491. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  492. intel_ring_setup_status_page(ring);
  493. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  494. ring->name, ring->status_page.gfx_addr);
  495. return 0;
  496. err_unpin:
  497. i915_gem_object_unpin(obj);
  498. err_unref:
  499. drm_gem_object_unreference(obj);
  500. err:
  501. return ret;
  502. }
  503. int intel_init_ring_buffer(struct drm_device *dev,
  504. struct intel_ring_buffer *ring)
  505. {
  506. struct drm_i915_gem_object *obj_priv;
  507. struct drm_gem_object *obj;
  508. int ret;
  509. ring->dev = dev;
  510. INIT_LIST_HEAD(&ring->active_list);
  511. INIT_LIST_HEAD(&ring->request_list);
  512. INIT_LIST_HEAD(&ring->gpu_write_list);
  513. if (I915_NEED_GFX_HWS(dev)) {
  514. ret = init_status_page(ring);
  515. if (ret)
  516. return ret;
  517. }
  518. obj = i915_gem_alloc_object(dev, ring->size);
  519. if (obj == NULL) {
  520. DRM_ERROR("Failed to allocate ringbuffer\n");
  521. ret = -ENOMEM;
  522. goto err_hws;
  523. }
  524. ring->gem_object = obj;
  525. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  526. if (ret)
  527. goto err_unref;
  528. obj_priv = to_intel_bo(obj);
  529. ring->map.size = ring->size;
  530. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  531. ring->map.type = 0;
  532. ring->map.flags = 0;
  533. ring->map.mtrr = 0;
  534. drm_core_ioremap_wc(&ring->map, dev);
  535. if (ring->map.handle == NULL) {
  536. DRM_ERROR("Failed to map ringbuffer.\n");
  537. ret = -EINVAL;
  538. goto err_unpin;
  539. }
  540. ring->virtual_start = ring->map.handle;
  541. ret = ring->init(ring);
  542. if (ret)
  543. goto err_unmap;
  544. return 0;
  545. err_unmap:
  546. drm_core_ioremapfree(&ring->map, dev);
  547. err_unpin:
  548. i915_gem_object_unpin(obj);
  549. err_unref:
  550. drm_gem_object_unreference(obj);
  551. ring->gem_object = NULL;
  552. err_hws:
  553. cleanup_status_page(ring);
  554. return ret;
  555. }
  556. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  557. {
  558. struct drm_i915_private *dev_priv;
  559. int ret;
  560. if (ring->gem_object == NULL)
  561. return;
  562. /* Disable the ring buffer. The ring must be idle at this point */
  563. dev_priv = ring->dev->dev_private;
  564. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  565. I915_WRITE_CTL(ring, 0);
  566. drm_core_ioremapfree(&ring->map, ring->dev);
  567. i915_gem_object_unpin(ring->gem_object);
  568. drm_gem_object_unreference(ring->gem_object);
  569. ring->gem_object = NULL;
  570. if (ring->cleanup)
  571. ring->cleanup(ring);
  572. cleanup_status_page(ring);
  573. }
  574. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  575. {
  576. unsigned int *virt;
  577. int rem;
  578. rem = ring->size - ring->tail;
  579. if (ring->space < rem) {
  580. int ret = intel_wait_ring_buffer(ring, rem);
  581. if (ret)
  582. return ret;
  583. }
  584. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  585. rem /= 8;
  586. while (rem--) {
  587. *virt++ = MI_NOOP;
  588. *virt++ = MI_NOOP;
  589. }
  590. ring->tail = 0;
  591. ring->space = ring->head - 8;
  592. return 0;
  593. }
  594. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  595. {
  596. struct drm_device *dev = ring->dev;
  597. struct drm_i915_private *dev_priv = dev->dev_private;
  598. unsigned long end;
  599. u32 head;
  600. head = intel_read_status_page(ring, 4);
  601. if (head) {
  602. ring->head = head & HEAD_ADDR;
  603. ring->space = ring->head - (ring->tail + 8);
  604. if (ring->space < 0)
  605. ring->space += ring->size;
  606. if (ring->space >= n)
  607. return 0;
  608. }
  609. trace_i915_ring_wait_begin (dev);
  610. end = jiffies + 3 * HZ;
  611. do {
  612. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  613. ring->space = ring->head - (ring->tail + 8);
  614. if (ring->space < 0)
  615. ring->space += ring->size;
  616. if (ring->space >= n) {
  617. trace_i915_ring_wait_end(dev);
  618. return 0;
  619. }
  620. if (dev->primary->master) {
  621. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  622. if (master_priv->sarea_priv)
  623. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  624. }
  625. msleep(1);
  626. if (atomic_read(&dev_priv->mm.wedged))
  627. return -EAGAIN;
  628. } while (!time_after(jiffies, end));
  629. trace_i915_ring_wait_end (dev);
  630. return -EBUSY;
  631. }
  632. int intel_ring_begin(struct intel_ring_buffer *ring,
  633. int num_dwords)
  634. {
  635. int n = 4*num_dwords;
  636. int ret;
  637. if (unlikely(ring->tail + n > ring->size)) {
  638. ret = intel_wrap_ring_buffer(ring);
  639. if (unlikely(ret))
  640. return ret;
  641. }
  642. if (unlikely(ring->space < n)) {
  643. ret = intel_wait_ring_buffer(ring, n);
  644. if (unlikely(ret))
  645. return ret;
  646. }
  647. ring->space -= n;
  648. return 0;
  649. }
  650. void intel_ring_advance(struct intel_ring_buffer *ring)
  651. {
  652. ring->tail &= ring->size - 1;
  653. ring->write_tail(ring, ring->tail);
  654. }
  655. static const struct intel_ring_buffer render_ring = {
  656. .name = "render ring",
  657. .id = RING_RENDER,
  658. .mmio_base = RENDER_RING_BASE,
  659. .size = 32 * PAGE_SIZE,
  660. .init = init_render_ring,
  661. .write_tail = ring_write_tail,
  662. .flush = render_ring_flush,
  663. .add_request = render_ring_add_request,
  664. .get_seqno = render_ring_get_seqno,
  665. .user_irq_get = render_ring_get_user_irq,
  666. .user_irq_put = render_ring_put_user_irq,
  667. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  668. };
  669. /* ring buffer for bit-stream decoder */
  670. static const struct intel_ring_buffer bsd_ring = {
  671. .name = "bsd ring",
  672. .id = RING_BSD,
  673. .mmio_base = BSD_RING_BASE,
  674. .size = 32 * PAGE_SIZE,
  675. .init = init_ring_common,
  676. .write_tail = ring_write_tail,
  677. .flush = bsd_ring_flush,
  678. .add_request = ring_add_request,
  679. .get_seqno = ring_status_page_get_seqno,
  680. .user_irq_get = bsd_ring_get_user_irq,
  681. .user_irq_put = bsd_ring_put_user_irq,
  682. .dispatch_execbuffer = ring_dispatch_execbuffer,
  683. };
  684. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  685. u32 value)
  686. {
  687. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  688. /* Every tail move must follow the sequence below */
  689. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  690. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  691. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  692. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  693. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  694. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  695. 50))
  696. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  697. I915_WRITE_TAIL(ring, value);
  698. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  699. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  700. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  701. }
  702. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  703. u32 invalidate_domains,
  704. u32 flush_domains)
  705. {
  706. if (intel_ring_begin(ring, 4) == 0) {
  707. intel_ring_emit(ring, MI_FLUSH_DW);
  708. intel_ring_emit(ring, 0);
  709. intel_ring_emit(ring, 0);
  710. intel_ring_emit(ring, 0);
  711. intel_ring_advance(ring);
  712. }
  713. }
  714. static int
  715. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  716. struct drm_i915_gem_execbuffer2 *exec,
  717. struct drm_clip_rect *cliprects,
  718. uint64_t exec_offset)
  719. {
  720. uint32_t exec_start;
  721. int ret;
  722. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  723. ret = intel_ring_begin(ring, 2);
  724. if (ret)
  725. return ret;
  726. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  727. /* bit0-7 is the length on GEN6+ */
  728. intel_ring_emit(ring, exec_start);
  729. intel_ring_advance(ring);
  730. return 0;
  731. }
  732. /* ring buffer for Video Codec for Gen6+ */
  733. static const struct intel_ring_buffer gen6_bsd_ring = {
  734. .name = "gen6 bsd ring",
  735. .id = RING_BSD,
  736. .mmio_base = GEN6_BSD_RING_BASE,
  737. .size = 32 * PAGE_SIZE,
  738. .init = init_ring_common,
  739. .write_tail = gen6_bsd_ring_write_tail,
  740. .flush = gen6_ring_flush,
  741. .add_request = ring_add_request,
  742. .get_seqno = ring_status_page_get_seqno,
  743. .user_irq_get = bsd_ring_get_user_irq,
  744. .user_irq_put = bsd_ring_put_user_irq,
  745. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  746. };
  747. /* Blitter support (SandyBridge+) */
  748. static void
  749. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  750. {
  751. /* do nothing */
  752. }
  753. static void
  754. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  755. {
  756. /* do nothing */
  757. }
  758. /* Workaround for some stepping of SNB,
  759. * each time when BLT engine ring tail moved,
  760. * the first command in the ring to be parsed
  761. * should be MI_BATCH_BUFFER_START
  762. */
  763. #define NEED_BLT_WORKAROUND(dev) \
  764. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  765. static inline struct drm_i915_gem_object *
  766. to_blt_workaround(struct intel_ring_buffer *ring)
  767. {
  768. return ring->private;
  769. }
  770. static int blt_ring_init(struct intel_ring_buffer *ring)
  771. {
  772. if (NEED_BLT_WORKAROUND(ring->dev)) {
  773. struct drm_i915_gem_object *obj;
  774. u32 *ptr;
  775. int ret;
  776. obj = to_intel_bo(i915_gem_alloc_object(ring->dev, 4096));
  777. if (obj == NULL)
  778. return -ENOMEM;
  779. ret = i915_gem_object_pin(&obj->base, 4096, true);
  780. if (ret) {
  781. drm_gem_object_unreference(&obj->base);
  782. return ret;
  783. }
  784. ptr = kmap(obj->pages[0]);
  785. *ptr++ = MI_BATCH_BUFFER_END;
  786. *ptr++ = MI_NOOP;
  787. kunmap(obj->pages[0]);
  788. ret = i915_gem_object_set_to_gtt_domain(&obj->base, false);
  789. if (ret) {
  790. i915_gem_object_unpin(&obj->base);
  791. drm_gem_object_unreference(&obj->base);
  792. return ret;
  793. }
  794. ring->private = obj;
  795. }
  796. return init_ring_common(ring);
  797. }
  798. static int blt_ring_begin(struct intel_ring_buffer *ring,
  799. int num_dwords)
  800. {
  801. if (ring->private) {
  802. int ret = intel_ring_begin(ring, num_dwords+2);
  803. if (ret)
  804. return ret;
  805. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  806. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  807. return 0;
  808. } else
  809. return intel_ring_begin(ring, 4);
  810. }
  811. static void blt_ring_flush(struct intel_ring_buffer *ring,
  812. u32 invalidate_domains,
  813. u32 flush_domains)
  814. {
  815. if (blt_ring_begin(ring, 4) == 0) {
  816. intel_ring_emit(ring, MI_FLUSH_DW);
  817. intel_ring_emit(ring, 0);
  818. intel_ring_emit(ring, 0);
  819. intel_ring_emit(ring, 0);
  820. intel_ring_advance(ring);
  821. }
  822. }
  823. static int
  824. blt_ring_add_request(struct intel_ring_buffer *ring,
  825. u32 *result)
  826. {
  827. u32 seqno;
  828. int ret;
  829. ret = blt_ring_begin(ring, 4);
  830. if (ret)
  831. return ret;
  832. seqno = i915_gem_get_seqno(ring->dev);
  833. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  834. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  835. intel_ring_emit(ring, seqno);
  836. intel_ring_emit(ring, MI_USER_INTERRUPT);
  837. intel_ring_advance(ring);
  838. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  839. *result = seqno;
  840. return 0;
  841. }
  842. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  843. {
  844. if (!ring->private)
  845. return;
  846. i915_gem_object_unpin(ring->private);
  847. drm_gem_object_unreference(ring->private);
  848. ring->private = NULL;
  849. }
  850. static const struct intel_ring_buffer gen6_blt_ring = {
  851. .name = "blt ring",
  852. .id = RING_BLT,
  853. .mmio_base = BLT_RING_BASE,
  854. .size = 32 * PAGE_SIZE,
  855. .init = blt_ring_init,
  856. .write_tail = ring_write_tail,
  857. .flush = blt_ring_flush,
  858. .add_request = blt_ring_add_request,
  859. .get_seqno = ring_status_page_get_seqno,
  860. .user_irq_get = blt_ring_get_user_irq,
  861. .user_irq_put = blt_ring_put_user_irq,
  862. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  863. .cleanup = blt_ring_cleanup,
  864. };
  865. int intel_init_render_ring_buffer(struct drm_device *dev)
  866. {
  867. drm_i915_private_t *dev_priv = dev->dev_private;
  868. dev_priv->render_ring = render_ring;
  869. if (!I915_NEED_GFX_HWS(dev)) {
  870. dev_priv->render_ring.status_page.page_addr
  871. = dev_priv->status_page_dmah->vaddr;
  872. memset(dev_priv->render_ring.status_page.page_addr,
  873. 0, PAGE_SIZE);
  874. }
  875. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  876. }
  877. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  878. {
  879. drm_i915_private_t *dev_priv = dev->dev_private;
  880. if (IS_GEN6(dev))
  881. dev_priv->bsd_ring = gen6_bsd_ring;
  882. else
  883. dev_priv->bsd_ring = bsd_ring;
  884. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  885. }
  886. int intel_init_blt_ring_buffer(struct drm_device *dev)
  887. {
  888. drm_i915_private_t *dev_priv = dev->dev_private;
  889. dev_priv->blt_ring = gen6_blt_ring;
  890. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  891. }