iwl-agn.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwl_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwl_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&ctx->active;
  90. int ret;
  91. bool new_assoc =
  92. !!(ctx->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. if (!iwl_is_alive(priv))
  94. return -EBUSY;
  95. /* always get timestamp with Rx frame */
  96. ctx->staging.flags |= RXON_FLG_TSF2HOST_MSK;
  97. ret = iwl_check_rxon_cmd(priv, ctx);
  98. if (ret) {
  99. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  100. return -EINVAL;
  101. }
  102. /*
  103. * receive commit_rxon request
  104. * abort any previous channel switch if still in process
  105. */
  106. if (priv->switch_rxon.switch_in_progress &&
  107. (priv->switch_rxon.channel != ctx->staging.channel)) {
  108. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  109. le16_to_cpu(priv->switch_rxon.channel));
  110. iwl_chswitch_done(priv, false);
  111. }
  112. /* If we don't need to send a full RXON, we can use
  113. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  114. * and other flags for the current radio configuration. */
  115. if (!iwl_full_rxon_required(priv, ctx)) {
  116. ret = iwl_send_rxon_assoc(priv, ctx);
  117. if (ret) {
  118. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  119. return ret;
  120. }
  121. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  122. iwl_print_rx_config_cmd(priv, ctx);
  123. return 0;
  124. }
  125. /* If we are currently associated and the new config requires
  126. * an RXON_ASSOC and the new config wants the associated mask enabled,
  127. * we must clear the associated from the active configuration
  128. * before we apply the new config */
  129. if (iwl_is_associated_ctx(ctx) && new_assoc) {
  130. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  131. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  132. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  133. sizeof(struct iwl_rxon_cmd),
  134. active_rxon);
  135. /* If the mask clearing failed then we set
  136. * active_rxon back to what it was previously */
  137. if (ret) {
  138. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  139. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  140. return ret;
  141. }
  142. iwl_clear_ucode_stations(priv, ctx);
  143. iwl_restore_stations(priv, ctx);
  144. ret = iwl_restore_default_wep_keys(priv, ctx);
  145. if (ret) {
  146. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  147. return ret;
  148. }
  149. }
  150. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  151. "* with%s RXON_FILTER_ASSOC_MSK\n"
  152. "* channel = %d\n"
  153. "* bssid = %pM\n",
  154. (new_assoc ? "" : "out"),
  155. le16_to_cpu(ctx->staging.channel),
  156. ctx->staging.bssid_addr);
  157. iwl_set_rxon_hwcrypto(priv, ctx, !priv->cfg->mod_params->sw_crypto);
  158. /* Apply the new configuration
  159. * RXON unassoc clears the station table in uCode so restoration of
  160. * stations is needed after it (the RXON command) completes
  161. */
  162. if (!new_assoc) {
  163. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  164. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  165. if (ret) {
  166. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  167. return ret;
  168. }
  169. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  170. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  171. iwl_clear_ucode_stations(priv, ctx);
  172. iwl_restore_stations(priv, ctx);
  173. ret = iwl_restore_default_wep_keys(priv, ctx);
  174. if (ret) {
  175. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  176. return ret;
  177. }
  178. }
  179. priv->start_calib = 0;
  180. if (new_assoc) {
  181. /* Apply the new configuration
  182. * RXON assoc doesn't clear the station table in uCode,
  183. */
  184. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  185. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  186. if (ret) {
  187. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  188. return ret;
  189. }
  190. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  191. }
  192. iwl_print_rx_config_cmd(priv, ctx);
  193. iwl_init_sensitivity(priv);
  194. /* If we issue a new RXON command which required a tune then we must
  195. * send a new TXPOWER command or we won't be able to Tx any frames */
  196. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  197. if (ret) {
  198. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  199. return ret;
  200. }
  201. return 0;
  202. }
  203. void iwl_update_chain_flags(struct iwl_priv *priv)
  204. {
  205. struct iwl_rxon_context *ctx;
  206. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  207. for_each_context(priv, ctx) {
  208. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  209. iwlcore_commit_rxon(priv, ctx);
  210. }
  211. }
  212. }
  213. static void iwl_clear_free_frames(struct iwl_priv *priv)
  214. {
  215. struct list_head *element;
  216. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  217. priv->frames_count);
  218. while (!list_empty(&priv->free_frames)) {
  219. element = priv->free_frames.next;
  220. list_del(element);
  221. kfree(list_entry(element, struct iwl_frame, list));
  222. priv->frames_count--;
  223. }
  224. if (priv->frames_count) {
  225. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  226. priv->frames_count);
  227. priv->frames_count = 0;
  228. }
  229. }
  230. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  231. {
  232. struct iwl_frame *frame;
  233. struct list_head *element;
  234. if (list_empty(&priv->free_frames)) {
  235. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  236. if (!frame) {
  237. IWL_ERR(priv, "Could not allocate frame!\n");
  238. return NULL;
  239. }
  240. priv->frames_count++;
  241. return frame;
  242. }
  243. element = priv->free_frames.next;
  244. list_del(element);
  245. return list_entry(element, struct iwl_frame, list);
  246. }
  247. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  248. {
  249. memset(frame, 0, sizeof(*frame));
  250. list_add(&frame->list, &priv->free_frames);
  251. }
  252. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  253. struct ieee80211_hdr *hdr,
  254. int left)
  255. {
  256. if (!priv->ibss_beacon)
  257. return 0;
  258. if (priv->ibss_beacon->len > left)
  259. return 0;
  260. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  261. return priv->ibss_beacon->len;
  262. }
  263. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  264. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  265. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  266. u8 *beacon, u32 frame_size)
  267. {
  268. u16 tim_idx;
  269. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  270. /*
  271. * The index is relative to frame start but we start looking at the
  272. * variable-length part of the beacon.
  273. */
  274. tim_idx = mgmt->u.beacon.variable - beacon;
  275. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  276. while ((tim_idx < (frame_size - 2)) &&
  277. (beacon[tim_idx] != WLAN_EID_TIM))
  278. tim_idx += beacon[tim_idx+1] + 2;
  279. /* If TIM field was found, set variables */
  280. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  281. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  282. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  283. } else
  284. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  285. }
  286. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  287. struct iwl_frame *frame)
  288. {
  289. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  290. u32 frame_size;
  291. u32 rate_flags;
  292. u32 rate;
  293. /*
  294. * We have to set up the TX command, the TX Beacon command, and the
  295. * beacon contents.
  296. */
  297. lockdep_assert_held(&priv->mutex);
  298. if (!priv->beacon_ctx) {
  299. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  300. return -EINVAL;
  301. }
  302. /* Initialize memory */
  303. tx_beacon_cmd = &frame->u.beacon;
  304. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  305. /* Set up TX beacon contents */
  306. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  307. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  308. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  309. return 0;
  310. /* Set up TX command fields */
  311. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  312. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  313. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  314. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  315. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  316. /* Set up TX beacon command fields */
  317. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  318. frame_size);
  319. /* Set up packet rate and flags */
  320. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  321. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  322. priv->hw_params.valid_tx_ant);
  323. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  324. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  325. rate_flags |= RATE_MCS_CCK_MSK;
  326. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  327. rate_flags);
  328. return sizeof(*tx_beacon_cmd) + frame_size;
  329. }
  330. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  331. {
  332. struct iwl_frame *frame;
  333. unsigned int frame_size;
  334. int rc;
  335. frame = iwl_get_free_frame(priv);
  336. if (!frame) {
  337. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  338. "command.\n");
  339. return -ENOMEM;
  340. }
  341. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  342. if (!frame_size) {
  343. IWL_ERR(priv, "Error configuring the beacon command\n");
  344. iwl_free_frame(priv, frame);
  345. return -EINVAL;
  346. }
  347. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  348. &frame->u.cmd[0]);
  349. iwl_free_frame(priv, frame);
  350. return rc;
  351. }
  352. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  353. {
  354. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  355. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  356. if (sizeof(dma_addr_t) > sizeof(u32))
  357. addr |=
  358. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  359. return addr;
  360. }
  361. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  362. {
  363. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  364. return le16_to_cpu(tb->hi_n_len) >> 4;
  365. }
  366. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  367. dma_addr_t addr, u16 len)
  368. {
  369. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  370. u16 hi_n_len = len << 4;
  371. put_unaligned_le32(addr, &tb->lo);
  372. if (sizeof(dma_addr_t) > sizeof(u32))
  373. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  374. tb->hi_n_len = cpu_to_le16(hi_n_len);
  375. tfd->num_tbs = idx + 1;
  376. }
  377. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  378. {
  379. return tfd->num_tbs & 0x1f;
  380. }
  381. /**
  382. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  383. * @priv - driver private data
  384. * @txq - tx queue
  385. *
  386. * Does NOT advance any TFD circular buffer read/write indexes
  387. * Does NOT free the TFD itself (which is within circular buffer)
  388. */
  389. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  390. {
  391. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  392. struct iwl_tfd *tfd;
  393. struct pci_dev *dev = priv->pci_dev;
  394. int index = txq->q.read_ptr;
  395. int i;
  396. int num_tbs;
  397. tfd = &tfd_tmp[index];
  398. /* Sanity check on number of chunks */
  399. num_tbs = iwl_tfd_get_num_tbs(tfd);
  400. if (num_tbs >= IWL_NUM_OF_TBS) {
  401. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  402. /* @todo issue fatal error, it is quite serious situation */
  403. return;
  404. }
  405. /* Unmap tx_cmd */
  406. if (num_tbs)
  407. pci_unmap_single(dev,
  408. dma_unmap_addr(&txq->meta[index], mapping),
  409. dma_unmap_len(&txq->meta[index], len),
  410. PCI_DMA_BIDIRECTIONAL);
  411. /* Unmap chunks, if any. */
  412. for (i = 1; i < num_tbs; i++)
  413. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  414. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  415. /* free SKB */
  416. if (txq->txb) {
  417. struct sk_buff *skb;
  418. skb = txq->txb[txq->q.read_ptr].skb;
  419. /* can be called from irqs-disabled context */
  420. if (skb) {
  421. dev_kfree_skb_any(skb);
  422. txq->txb[txq->q.read_ptr].skb = NULL;
  423. }
  424. }
  425. }
  426. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  427. struct iwl_tx_queue *txq,
  428. dma_addr_t addr, u16 len,
  429. u8 reset, u8 pad)
  430. {
  431. struct iwl_queue *q;
  432. struct iwl_tfd *tfd, *tfd_tmp;
  433. u32 num_tbs;
  434. q = &txq->q;
  435. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  436. tfd = &tfd_tmp[q->write_ptr];
  437. if (reset)
  438. memset(tfd, 0, sizeof(*tfd));
  439. num_tbs = iwl_tfd_get_num_tbs(tfd);
  440. /* Each TFD can point to a maximum 20 Tx buffers */
  441. if (num_tbs >= IWL_NUM_OF_TBS) {
  442. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  443. IWL_NUM_OF_TBS);
  444. return -EINVAL;
  445. }
  446. BUG_ON(addr & ~DMA_BIT_MASK(36));
  447. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  448. IWL_ERR(priv, "Unaligned address = %llx\n",
  449. (unsigned long long)addr);
  450. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  451. return 0;
  452. }
  453. /*
  454. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  455. * given Tx queue, and enable the DMA channel used for that queue.
  456. *
  457. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  458. * channels supported in hardware.
  459. */
  460. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  461. struct iwl_tx_queue *txq)
  462. {
  463. int txq_id = txq->q.id;
  464. /* Circular buffer (TFD queue in DRAM) physical base address */
  465. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  466. txq->q.dma_addr >> 8);
  467. return 0;
  468. }
  469. /******************************************************************************
  470. *
  471. * Generic RX handler implementations
  472. *
  473. ******************************************************************************/
  474. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  475. struct iwl_rx_mem_buffer *rxb)
  476. {
  477. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  478. struct iwl_alive_resp *palive;
  479. struct delayed_work *pwork;
  480. palive = &pkt->u.alive_frame;
  481. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  482. "0x%01X 0x%01X\n",
  483. palive->is_valid, palive->ver_type,
  484. palive->ver_subtype);
  485. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  486. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  487. memcpy(&priv->card_alive_init,
  488. &pkt->u.alive_frame,
  489. sizeof(struct iwl_init_alive_resp));
  490. pwork = &priv->init_alive_start;
  491. } else {
  492. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  493. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  494. sizeof(struct iwl_alive_resp));
  495. pwork = &priv->alive_start;
  496. }
  497. /* We delay the ALIVE response by 5ms to
  498. * give the HW RF Kill time to activate... */
  499. if (palive->is_valid == UCODE_VALID_OK)
  500. queue_delayed_work(priv->workqueue, pwork,
  501. msecs_to_jiffies(5));
  502. else
  503. IWL_WARN(priv, "uCode did not respond OK.\n");
  504. }
  505. static void iwl_bg_beacon_update(struct work_struct *work)
  506. {
  507. struct iwl_priv *priv =
  508. container_of(work, struct iwl_priv, beacon_update);
  509. struct sk_buff *beacon;
  510. mutex_lock(&priv->mutex);
  511. if (!priv->beacon_ctx) {
  512. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  513. goto out;
  514. }
  515. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  516. /*
  517. * The ucode will send beacon notifications even in
  518. * IBSS mode, but we don't want to process them. But
  519. * we need to defer the type check to here due to
  520. * requiring locking around the beacon_ctx access.
  521. */
  522. goto out;
  523. }
  524. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  525. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  526. if (!beacon) {
  527. IWL_ERR(priv, "update beacon failed\n");
  528. goto out;
  529. }
  530. /* new beacon skb is allocated every time; dispose previous.*/
  531. if (priv->ibss_beacon)
  532. dev_kfree_skb(priv->ibss_beacon);
  533. priv->ibss_beacon = beacon;
  534. iwl_send_beacon_cmd(priv);
  535. out:
  536. mutex_unlock(&priv->mutex);
  537. }
  538. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  539. {
  540. struct iwl_priv *priv =
  541. container_of(work, struct iwl_priv, bt_runtime_config);
  542. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  543. return;
  544. /* dont send host command if rf-kill is on */
  545. if (!iwl_is_ready_rf(priv))
  546. return;
  547. priv->cfg->ops->hcmd->send_bt_config(priv);
  548. }
  549. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  550. {
  551. struct iwl_priv *priv =
  552. container_of(work, struct iwl_priv, bt_full_concurrency);
  553. struct iwl_rxon_context *ctx;
  554. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  555. return;
  556. /* dont send host command if rf-kill is on */
  557. if (!iwl_is_ready_rf(priv))
  558. return;
  559. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  560. priv->bt_full_concurrent ?
  561. "full concurrency" : "3-wire");
  562. /*
  563. * LQ & RXON updated cmds must be sent before BT Config cmd
  564. * to avoid 3-wire collisions
  565. */
  566. mutex_lock(&priv->mutex);
  567. for_each_context(priv, ctx) {
  568. if (priv->cfg->ops->hcmd->set_rxon_chain)
  569. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  570. iwlcore_commit_rxon(priv, ctx);
  571. }
  572. mutex_unlock(&priv->mutex);
  573. priv->cfg->ops->hcmd->send_bt_config(priv);
  574. }
  575. /**
  576. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  577. *
  578. * This callback is provided in order to send a statistics request.
  579. *
  580. * This timer function is continually reset to execute within
  581. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  582. * was received. We need to ensure we receive the statistics in order
  583. * to update the temperature used for calibrating the TXPOWER.
  584. */
  585. static void iwl_bg_statistics_periodic(unsigned long data)
  586. {
  587. struct iwl_priv *priv = (struct iwl_priv *)data;
  588. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  589. return;
  590. /* dont send host command if rf-kill is on */
  591. if (!iwl_is_ready_rf(priv))
  592. return;
  593. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  594. }
  595. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  596. u32 start_idx, u32 num_events,
  597. u32 mode)
  598. {
  599. u32 i;
  600. u32 ptr; /* SRAM byte address of log data */
  601. u32 ev, time, data; /* event log data */
  602. unsigned long reg_flags;
  603. if (mode == 0)
  604. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  605. else
  606. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  607. /* Make sure device is powered up for SRAM reads */
  608. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  609. if (iwl_grab_nic_access(priv)) {
  610. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  611. return;
  612. }
  613. /* Set starting address; reads will auto-increment */
  614. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  615. rmb();
  616. /*
  617. * "time" is actually "data" for mode 0 (no timestamp).
  618. * place event id # at far right for easier visual parsing.
  619. */
  620. for (i = 0; i < num_events; i++) {
  621. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  622. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  623. if (mode == 0) {
  624. trace_iwlwifi_dev_ucode_cont_event(priv,
  625. 0, time, ev);
  626. } else {
  627. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  628. trace_iwlwifi_dev_ucode_cont_event(priv,
  629. time, data, ev);
  630. }
  631. }
  632. /* Allow device to power down */
  633. iwl_release_nic_access(priv);
  634. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  635. }
  636. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  637. {
  638. u32 capacity; /* event log capacity in # entries */
  639. u32 base; /* SRAM byte address of event log header */
  640. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  641. u32 num_wraps; /* # times uCode wrapped to top of log */
  642. u32 next_entry; /* index of next entry to be written by uCode */
  643. if (priv->ucode_type == UCODE_INIT)
  644. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  645. else
  646. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  647. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  648. capacity = iwl_read_targ_mem(priv, base);
  649. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  650. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  651. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  652. } else
  653. return;
  654. if (num_wraps == priv->event_log.num_wraps) {
  655. iwl_print_cont_event_trace(priv,
  656. base, priv->event_log.next_entry,
  657. next_entry - priv->event_log.next_entry,
  658. mode);
  659. priv->event_log.non_wraps_count++;
  660. } else {
  661. if ((num_wraps - priv->event_log.num_wraps) > 1)
  662. priv->event_log.wraps_more_count++;
  663. else
  664. priv->event_log.wraps_once_count++;
  665. trace_iwlwifi_dev_ucode_wrap_event(priv,
  666. num_wraps - priv->event_log.num_wraps,
  667. next_entry, priv->event_log.next_entry);
  668. if (next_entry < priv->event_log.next_entry) {
  669. iwl_print_cont_event_trace(priv, base,
  670. priv->event_log.next_entry,
  671. capacity - priv->event_log.next_entry,
  672. mode);
  673. iwl_print_cont_event_trace(priv, base, 0,
  674. next_entry, mode);
  675. } else {
  676. iwl_print_cont_event_trace(priv, base,
  677. next_entry, capacity - next_entry,
  678. mode);
  679. iwl_print_cont_event_trace(priv, base, 0,
  680. next_entry, mode);
  681. }
  682. }
  683. priv->event_log.num_wraps = num_wraps;
  684. priv->event_log.next_entry = next_entry;
  685. }
  686. /**
  687. * iwl_bg_ucode_trace - Timer callback to log ucode event
  688. *
  689. * The timer is continually set to execute every
  690. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  691. * this function is to perform continuous uCode event logging operation
  692. * if enabled
  693. */
  694. static void iwl_bg_ucode_trace(unsigned long data)
  695. {
  696. struct iwl_priv *priv = (struct iwl_priv *)data;
  697. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  698. return;
  699. if (priv->event_log.ucode_trace) {
  700. iwl_continuous_event_trace(priv);
  701. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  702. mod_timer(&priv->ucode_trace,
  703. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  704. }
  705. }
  706. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  707. struct iwl_rx_mem_buffer *rxb)
  708. {
  709. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  710. struct iwl4965_beacon_notif *beacon =
  711. (struct iwl4965_beacon_notif *)pkt->u.raw;
  712. #ifdef CONFIG_IWLWIFI_DEBUG
  713. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  714. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  715. "tsf %d %d rate %d\n",
  716. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  717. beacon->beacon_notify_hdr.failure_frame,
  718. le32_to_cpu(beacon->ibss_mgr_status),
  719. le32_to_cpu(beacon->high_tsf),
  720. le32_to_cpu(beacon->low_tsf), rate);
  721. #endif
  722. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  723. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  724. queue_work(priv->workqueue, &priv->beacon_update);
  725. }
  726. /* Handle notification from uCode that card's power state is changing
  727. * due to software, hardware, or critical temperature RFKILL */
  728. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  729. struct iwl_rx_mem_buffer *rxb)
  730. {
  731. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  732. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  733. unsigned long status = priv->status;
  734. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  735. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  736. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  737. (flags & CT_CARD_DISABLED) ?
  738. "Reached" : "Not reached");
  739. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  740. CT_CARD_DISABLED)) {
  741. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  742. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  743. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  744. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  745. if (!(flags & RXON_CARD_DISABLED)) {
  746. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  747. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  748. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  749. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  750. }
  751. if (flags & CT_CARD_DISABLED)
  752. iwl_tt_enter_ct_kill(priv);
  753. }
  754. if (!(flags & CT_CARD_DISABLED))
  755. iwl_tt_exit_ct_kill(priv);
  756. if (flags & HW_CARD_DISABLED)
  757. set_bit(STATUS_RF_KILL_HW, &priv->status);
  758. else
  759. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  760. if (!(flags & RXON_CARD_DISABLED))
  761. iwl_scan_cancel(priv);
  762. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  763. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  764. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  765. test_bit(STATUS_RF_KILL_HW, &priv->status));
  766. else
  767. wake_up_interruptible(&priv->wait_command_queue);
  768. }
  769. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  770. {
  771. if (src == IWL_PWR_SRC_VAUX) {
  772. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  773. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  774. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  775. ~APMG_PS_CTRL_MSK_PWR_SRC);
  776. } else {
  777. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  778. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  779. ~APMG_PS_CTRL_MSK_PWR_SRC);
  780. }
  781. return 0;
  782. }
  783. static void iwl_bg_tx_flush(struct work_struct *work)
  784. {
  785. struct iwl_priv *priv =
  786. container_of(work, struct iwl_priv, tx_flush);
  787. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  788. return;
  789. /* do nothing if rf-kill is on */
  790. if (!iwl_is_ready_rf(priv))
  791. return;
  792. if (priv->cfg->ops->lib->txfifo_flush) {
  793. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  794. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  795. }
  796. }
  797. /**
  798. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  799. *
  800. * Setup the RX handlers for each of the reply types sent from the uCode
  801. * to the host.
  802. *
  803. * This function chains into the hardware specific files for them to setup
  804. * any hardware specific handlers as well.
  805. */
  806. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  807. {
  808. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  809. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  810. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  811. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  812. iwl_rx_spectrum_measure_notif;
  813. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  814. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  815. iwl_rx_pm_debug_statistics_notif;
  816. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  817. /*
  818. * The same handler is used for both the REPLY to a discrete
  819. * statistics request from the host as well as for the periodic
  820. * statistics notifications (after received beacons) from the uCode.
  821. */
  822. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  823. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  824. iwl_setup_rx_scan_handlers(priv);
  825. /* status change handler */
  826. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  827. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  828. iwl_rx_missed_beacon_notif;
  829. /* Rx handlers */
  830. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  831. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  832. /* block ack */
  833. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  834. /* Set up hardware specific Rx handlers */
  835. priv->cfg->ops->lib->rx_handler_setup(priv);
  836. }
  837. /**
  838. * iwl_rx_handle - Main entry function for receiving responses from uCode
  839. *
  840. * Uses the priv->rx_handlers callback function array to invoke
  841. * the appropriate handlers, including command responses,
  842. * frame-received notifications, and other notifications.
  843. */
  844. void iwl_rx_handle(struct iwl_priv *priv)
  845. {
  846. struct iwl_rx_mem_buffer *rxb;
  847. struct iwl_rx_packet *pkt;
  848. struct iwl_rx_queue *rxq = &priv->rxq;
  849. u32 r, i;
  850. int reclaim;
  851. unsigned long flags;
  852. u8 fill_rx = 0;
  853. u32 count = 8;
  854. int total_empty;
  855. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  856. * buffer that the driver may process (last buffer filled by ucode). */
  857. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  858. i = rxq->read;
  859. /* Rx interrupt, but nothing sent from uCode */
  860. if (i == r)
  861. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  862. /* calculate total frames need to be restock after handling RX */
  863. total_empty = r - rxq->write_actual;
  864. if (total_empty < 0)
  865. total_empty += RX_QUEUE_SIZE;
  866. if (total_empty > (RX_QUEUE_SIZE / 2))
  867. fill_rx = 1;
  868. while (i != r) {
  869. int len;
  870. rxb = rxq->queue[i];
  871. /* If an RXB doesn't have a Rx queue slot associated with it,
  872. * then a bug has been introduced in the queue refilling
  873. * routines -- catch it here */
  874. BUG_ON(rxb == NULL);
  875. rxq->queue[i] = NULL;
  876. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  877. PAGE_SIZE << priv->hw_params.rx_page_order,
  878. PCI_DMA_FROMDEVICE);
  879. pkt = rxb_addr(rxb);
  880. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  881. len += sizeof(u32); /* account for status word */
  882. trace_iwlwifi_dev_rx(priv, pkt, len);
  883. /* Reclaim a command buffer only if this packet is a response
  884. * to a (driver-originated) command.
  885. * If the packet (e.g. Rx frame) originated from uCode,
  886. * there is no command buffer to reclaim.
  887. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  888. * but apparently a few don't get set; catch them here. */
  889. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  890. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  891. (pkt->hdr.cmd != REPLY_RX) &&
  892. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  893. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  894. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  895. (pkt->hdr.cmd != REPLY_TX);
  896. /* Based on type of command response or notification,
  897. * handle those that need handling via function in
  898. * rx_handlers table. See iwl_setup_rx_handlers() */
  899. if (priv->rx_handlers[pkt->hdr.cmd]) {
  900. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  901. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  902. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  903. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  904. } else {
  905. /* No handling needed */
  906. IWL_DEBUG_RX(priv,
  907. "r %d i %d No handler needed for %s, 0x%02x\n",
  908. r, i, get_cmd_string(pkt->hdr.cmd),
  909. pkt->hdr.cmd);
  910. }
  911. /*
  912. * XXX: After here, we should always check rxb->page
  913. * against NULL before touching it or its virtual
  914. * memory (pkt). Because some rx_handler might have
  915. * already taken or freed the pages.
  916. */
  917. if (reclaim) {
  918. /* Invoke any callbacks, transfer the buffer to caller,
  919. * and fire off the (possibly) blocking iwl_send_cmd()
  920. * as we reclaim the driver command queue */
  921. if (rxb->page)
  922. iwl_tx_cmd_complete(priv, rxb);
  923. else
  924. IWL_WARN(priv, "Claim null rxb?\n");
  925. }
  926. /* Reuse the page if possible. For notification packets and
  927. * SKBs that fail to Rx correctly, add them back into the
  928. * rx_free list for reuse later. */
  929. spin_lock_irqsave(&rxq->lock, flags);
  930. if (rxb->page != NULL) {
  931. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  932. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  933. PCI_DMA_FROMDEVICE);
  934. list_add_tail(&rxb->list, &rxq->rx_free);
  935. rxq->free_count++;
  936. } else
  937. list_add_tail(&rxb->list, &rxq->rx_used);
  938. spin_unlock_irqrestore(&rxq->lock, flags);
  939. i = (i + 1) & RX_QUEUE_MASK;
  940. /* If there are a lot of unused frames,
  941. * restock the Rx queue so ucode wont assert. */
  942. if (fill_rx) {
  943. count++;
  944. if (count >= 8) {
  945. rxq->read = i;
  946. iwlagn_rx_replenish_now(priv);
  947. count = 0;
  948. }
  949. }
  950. }
  951. /* Backtrack one entry */
  952. rxq->read = i;
  953. if (fill_rx)
  954. iwlagn_rx_replenish_now(priv);
  955. else
  956. iwlagn_rx_queue_restock(priv);
  957. }
  958. /* call this function to flush any scheduled tasklet */
  959. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  960. {
  961. /* wait to make sure we flush pending tasklet*/
  962. synchronize_irq(priv->pci_dev->irq);
  963. tasklet_kill(&priv->irq_tasklet);
  964. }
  965. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  966. {
  967. u32 inta, handled = 0;
  968. u32 inta_fh;
  969. unsigned long flags;
  970. u32 i;
  971. #ifdef CONFIG_IWLWIFI_DEBUG
  972. u32 inta_mask;
  973. #endif
  974. spin_lock_irqsave(&priv->lock, flags);
  975. /* Ack/clear/reset pending uCode interrupts.
  976. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  977. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  978. inta = iwl_read32(priv, CSR_INT);
  979. iwl_write32(priv, CSR_INT, inta);
  980. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  981. * Any new interrupts that happen after this, either while we're
  982. * in this tasklet, or later, will show up in next ISR/tasklet. */
  983. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  984. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  985. #ifdef CONFIG_IWLWIFI_DEBUG
  986. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  987. /* just for debug */
  988. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  989. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  990. inta, inta_mask, inta_fh);
  991. }
  992. #endif
  993. spin_unlock_irqrestore(&priv->lock, flags);
  994. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  995. * atomic, make sure that inta covers all the interrupts that
  996. * we've discovered, even if FH interrupt came in just after
  997. * reading CSR_INT. */
  998. if (inta_fh & CSR49_FH_INT_RX_MASK)
  999. inta |= CSR_INT_BIT_FH_RX;
  1000. if (inta_fh & CSR49_FH_INT_TX_MASK)
  1001. inta |= CSR_INT_BIT_FH_TX;
  1002. /* Now service all interrupt bits discovered above. */
  1003. if (inta & CSR_INT_BIT_HW_ERR) {
  1004. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1005. /* Tell the device to stop sending interrupts */
  1006. iwl_disable_interrupts(priv);
  1007. priv->isr_stats.hw++;
  1008. iwl_irq_handle_error(priv);
  1009. handled |= CSR_INT_BIT_HW_ERR;
  1010. return;
  1011. }
  1012. #ifdef CONFIG_IWLWIFI_DEBUG
  1013. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1014. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1015. if (inta & CSR_INT_BIT_SCD) {
  1016. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1017. "the frame/frames.\n");
  1018. priv->isr_stats.sch++;
  1019. }
  1020. /* Alive notification via Rx interrupt will do the real work */
  1021. if (inta & CSR_INT_BIT_ALIVE) {
  1022. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1023. priv->isr_stats.alive++;
  1024. }
  1025. }
  1026. #endif
  1027. /* Safely ignore these bits for debug checks below */
  1028. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1029. /* HW RF KILL switch toggled */
  1030. if (inta & CSR_INT_BIT_RF_KILL) {
  1031. int hw_rf_kill = 0;
  1032. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1033. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1034. hw_rf_kill = 1;
  1035. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1036. hw_rf_kill ? "disable radio" : "enable radio");
  1037. priv->isr_stats.rfkill++;
  1038. /* driver only loads ucode once setting the interface up.
  1039. * the driver allows loading the ucode even if the radio
  1040. * is killed. Hence update the killswitch state here. The
  1041. * rfkill handler will care about restarting if needed.
  1042. */
  1043. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1044. if (hw_rf_kill)
  1045. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1046. else
  1047. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1048. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1049. }
  1050. handled |= CSR_INT_BIT_RF_KILL;
  1051. }
  1052. /* Chip got too hot and stopped itself */
  1053. if (inta & CSR_INT_BIT_CT_KILL) {
  1054. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1055. priv->isr_stats.ctkill++;
  1056. handled |= CSR_INT_BIT_CT_KILL;
  1057. }
  1058. /* Error detected by uCode */
  1059. if (inta & CSR_INT_BIT_SW_ERR) {
  1060. IWL_ERR(priv, "Microcode SW error detected. "
  1061. " Restarting 0x%X.\n", inta);
  1062. priv->isr_stats.sw++;
  1063. priv->isr_stats.sw_err = inta;
  1064. iwl_irq_handle_error(priv);
  1065. handled |= CSR_INT_BIT_SW_ERR;
  1066. }
  1067. /*
  1068. * uCode wakes up after power-down sleep.
  1069. * Tell device about any new tx or host commands enqueued,
  1070. * and about any Rx buffers made available while asleep.
  1071. */
  1072. if (inta & CSR_INT_BIT_WAKEUP) {
  1073. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1074. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1075. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1076. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1077. priv->isr_stats.wakeup++;
  1078. handled |= CSR_INT_BIT_WAKEUP;
  1079. }
  1080. /* All uCode command responses, including Tx command responses,
  1081. * Rx "responses" (frame-received notification), and other
  1082. * notifications from uCode come through here*/
  1083. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1084. iwl_rx_handle(priv);
  1085. priv->isr_stats.rx++;
  1086. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1087. }
  1088. /* This "Tx" DMA channel is used only for loading uCode */
  1089. if (inta & CSR_INT_BIT_FH_TX) {
  1090. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1091. priv->isr_stats.tx++;
  1092. handled |= CSR_INT_BIT_FH_TX;
  1093. /* Wake up uCode load routine, now that load is complete */
  1094. priv->ucode_write_complete = 1;
  1095. wake_up_interruptible(&priv->wait_command_queue);
  1096. }
  1097. if (inta & ~handled) {
  1098. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1099. priv->isr_stats.unhandled++;
  1100. }
  1101. if (inta & ~(priv->inta_mask)) {
  1102. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1103. inta & ~priv->inta_mask);
  1104. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1105. }
  1106. /* Re-enable all interrupts */
  1107. /* only Re-enable if diabled by irq */
  1108. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1109. iwl_enable_interrupts(priv);
  1110. #ifdef CONFIG_IWLWIFI_DEBUG
  1111. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1112. inta = iwl_read32(priv, CSR_INT);
  1113. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1114. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1115. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1116. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1117. }
  1118. #endif
  1119. }
  1120. /* tasklet for iwlagn interrupt */
  1121. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1122. {
  1123. u32 inta = 0;
  1124. u32 handled = 0;
  1125. unsigned long flags;
  1126. u32 i;
  1127. #ifdef CONFIG_IWLWIFI_DEBUG
  1128. u32 inta_mask;
  1129. #endif
  1130. spin_lock_irqsave(&priv->lock, flags);
  1131. /* Ack/clear/reset pending uCode interrupts.
  1132. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1133. */
  1134. /* There is a hardware bug in the interrupt mask function that some
  1135. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1136. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1137. * ICT interrupt handling mechanism has another bug that might cause
  1138. * these unmasked interrupts fail to be detected. We workaround the
  1139. * hardware bugs here by ACKing all the possible interrupts so that
  1140. * interrupt coalescing can still be achieved.
  1141. */
  1142. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1143. inta = priv->_agn.inta;
  1144. #ifdef CONFIG_IWLWIFI_DEBUG
  1145. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1146. /* just for debug */
  1147. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1148. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1149. inta, inta_mask);
  1150. }
  1151. #endif
  1152. spin_unlock_irqrestore(&priv->lock, flags);
  1153. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1154. priv->_agn.inta = 0;
  1155. /* Now service all interrupt bits discovered above. */
  1156. if (inta & CSR_INT_BIT_HW_ERR) {
  1157. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1158. /* Tell the device to stop sending interrupts */
  1159. iwl_disable_interrupts(priv);
  1160. priv->isr_stats.hw++;
  1161. iwl_irq_handle_error(priv);
  1162. handled |= CSR_INT_BIT_HW_ERR;
  1163. return;
  1164. }
  1165. #ifdef CONFIG_IWLWIFI_DEBUG
  1166. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1167. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1168. if (inta & CSR_INT_BIT_SCD) {
  1169. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1170. "the frame/frames.\n");
  1171. priv->isr_stats.sch++;
  1172. }
  1173. /* Alive notification via Rx interrupt will do the real work */
  1174. if (inta & CSR_INT_BIT_ALIVE) {
  1175. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1176. priv->isr_stats.alive++;
  1177. }
  1178. }
  1179. #endif
  1180. /* Safely ignore these bits for debug checks below */
  1181. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1182. /* HW RF KILL switch toggled */
  1183. if (inta & CSR_INT_BIT_RF_KILL) {
  1184. int hw_rf_kill = 0;
  1185. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1186. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1187. hw_rf_kill = 1;
  1188. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1189. hw_rf_kill ? "disable radio" : "enable radio");
  1190. priv->isr_stats.rfkill++;
  1191. /* driver only loads ucode once setting the interface up.
  1192. * the driver allows loading the ucode even if the radio
  1193. * is killed. Hence update the killswitch state here. The
  1194. * rfkill handler will care about restarting if needed.
  1195. */
  1196. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1197. if (hw_rf_kill)
  1198. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1199. else
  1200. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1201. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1202. }
  1203. handled |= CSR_INT_BIT_RF_KILL;
  1204. }
  1205. /* Chip got too hot and stopped itself */
  1206. if (inta & CSR_INT_BIT_CT_KILL) {
  1207. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1208. priv->isr_stats.ctkill++;
  1209. handled |= CSR_INT_BIT_CT_KILL;
  1210. }
  1211. /* Error detected by uCode */
  1212. if (inta & CSR_INT_BIT_SW_ERR) {
  1213. IWL_ERR(priv, "Microcode SW error detected. "
  1214. " Restarting 0x%X.\n", inta);
  1215. priv->isr_stats.sw++;
  1216. priv->isr_stats.sw_err = inta;
  1217. iwl_irq_handle_error(priv);
  1218. handled |= CSR_INT_BIT_SW_ERR;
  1219. }
  1220. /* uCode wakes up after power-down sleep */
  1221. if (inta & CSR_INT_BIT_WAKEUP) {
  1222. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1223. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1224. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1225. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1226. priv->isr_stats.wakeup++;
  1227. handled |= CSR_INT_BIT_WAKEUP;
  1228. }
  1229. /* All uCode command responses, including Tx command responses,
  1230. * Rx "responses" (frame-received notification), and other
  1231. * notifications from uCode come through here*/
  1232. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1233. CSR_INT_BIT_RX_PERIODIC)) {
  1234. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1235. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1236. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1237. iwl_write32(priv, CSR_FH_INT_STATUS,
  1238. CSR49_FH_INT_RX_MASK);
  1239. }
  1240. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1241. handled |= CSR_INT_BIT_RX_PERIODIC;
  1242. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1243. }
  1244. /* Sending RX interrupt require many steps to be done in the
  1245. * the device:
  1246. * 1- write interrupt to current index in ICT table.
  1247. * 2- dma RX frame.
  1248. * 3- update RX shared data to indicate last write index.
  1249. * 4- send interrupt.
  1250. * This could lead to RX race, driver could receive RX interrupt
  1251. * but the shared data changes does not reflect this;
  1252. * periodic interrupt will detect any dangling Rx activity.
  1253. */
  1254. /* Disable periodic interrupt; we use it as just a one-shot. */
  1255. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1256. CSR_INT_PERIODIC_DIS);
  1257. iwl_rx_handle(priv);
  1258. /*
  1259. * Enable periodic interrupt in 8 msec only if we received
  1260. * real RX interrupt (instead of just periodic int), to catch
  1261. * any dangling Rx interrupt. If it was just the periodic
  1262. * interrupt, there was no dangling Rx activity, and no need
  1263. * to extend the periodic interrupt; one-shot is enough.
  1264. */
  1265. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1266. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1267. CSR_INT_PERIODIC_ENA);
  1268. priv->isr_stats.rx++;
  1269. }
  1270. /* This "Tx" DMA channel is used only for loading uCode */
  1271. if (inta & CSR_INT_BIT_FH_TX) {
  1272. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1273. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1274. priv->isr_stats.tx++;
  1275. handled |= CSR_INT_BIT_FH_TX;
  1276. /* Wake up uCode load routine, now that load is complete */
  1277. priv->ucode_write_complete = 1;
  1278. wake_up_interruptible(&priv->wait_command_queue);
  1279. }
  1280. if (inta & ~handled) {
  1281. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1282. priv->isr_stats.unhandled++;
  1283. }
  1284. if (inta & ~(priv->inta_mask)) {
  1285. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1286. inta & ~priv->inta_mask);
  1287. }
  1288. /* Re-enable all interrupts */
  1289. /* only Re-enable if diabled by irq */
  1290. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1291. iwl_enable_interrupts(priv);
  1292. }
  1293. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1294. #define ACK_CNT_RATIO (50)
  1295. #define BA_TIMEOUT_CNT (5)
  1296. #define BA_TIMEOUT_MAX (16)
  1297. /**
  1298. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1299. *
  1300. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1301. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1302. * operation state.
  1303. */
  1304. bool iwl_good_ack_health(struct iwl_priv *priv,
  1305. struct iwl_rx_packet *pkt)
  1306. {
  1307. bool rc = true;
  1308. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1309. int ba_timeout_delta;
  1310. actual_ack_cnt_delta =
  1311. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1312. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1313. expected_ack_cnt_delta =
  1314. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1315. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1316. ba_timeout_delta =
  1317. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1318. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1319. if ((priv->_agn.agg_tids_count > 0) &&
  1320. (expected_ack_cnt_delta > 0) &&
  1321. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1322. < ACK_CNT_RATIO) &&
  1323. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1324. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1325. " expected_ack_cnt = %d\n",
  1326. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1327. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1328. /*
  1329. * This is ifdef'ed on DEBUGFS because otherwise the
  1330. * statistics aren't available. If DEBUGFS is set but
  1331. * DEBUG is not, these will just compile out.
  1332. */
  1333. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1334. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1335. IWL_DEBUG_RADIO(priv,
  1336. "ack_or_ba_timeout_collision delta = %d\n",
  1337. priv->_agn.delta_statistics.tx.
  1338. ack_or_ba_timeout_collision);
  1339. #endif
  1340. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1341. ba_timeout_delta);
  1342. if (!actual_ack_cnt_delta &&
  1343. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1344. rc = false;
  1345. }
  1346. return rc;
  1347. }
  1348. /*****************************************************************************
  1349. *
  1350. * sysfs attributes
  1351. *
  1352. *****************************************************************************/
  1353. #ifdef CONFIG_IWLWIFI_DEBUG
  1354. /*
  1355. * The following adds a new attribute to the sysfs representation
  1356. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1357. * used for controlling the debug level.
  1358. *
  1359. * See the level definitions in iwl for details.
  1360. *
  1361. * The debug_level being managed using sysfs below is a per device debug
  1362. * level that is used instead of the global debug level if it (the per
  1363. * device debug level) is set.
  1364. */
  1365. static ssize_t show_debug_level(struct device *d,
  1366. struct device_attribute *attr, char *buf)
  1367. {
  1368. struct iwl_priv *priv = dev_get_drvdata(d);
  1369. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1370. }
  1371. static ssize_t store_debug_level(struct device *d,
  1372. struct device_attribute *attr,
  1373. const char *buf, size_t count)
  1374. {
  1375. struct iwl_priv *priv = dev_get_drvdata(d);
  1376. unsigned long val;
  1377. int ret;
  1378. ret = strict_strtoul(buf, 0, &val);
  1379. if (ret)
  1380. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1381. else {
  1382. priv->debug_level = val;
  1383. if (iwl_alloc_traffic_mem(priv))
  1384. IWL_ERR(priv,
  1385. "Not enough memory to generate traffic log\n");
  1386. }
  1387. return strnlen(buf, count);
  1388. }
  1389. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1390. show_debug_level, store_debug_level);
  1391. #endif /* CONFIG_IWLWIFI_DEBUG */
  1392. static ssize_t show_temperature(struct device *d,
  1393. struct device_attribute *attr, char *buf)
  1394. {
  1395. struct iwl_priv *priv = dev_get_drvdata(d);
  1396. if (!iwl_is_alive(priv))
  1397. return -EAGAIN;
  1398. return sprintf(buf, "%d\n", priv->temperature);
  1399. }
  1400. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1401. static ssize_t show_tx_power(struct device *d,
  1402. struct device_attribute *attr, char *buf)
  1403. {
  1404. struct iwl_priv *priv = dev_get_drvdata(d);
  1405. if (!iwl_is_ready_rf(priv))
  1406. return sprintf(buf, "off\n");
  1407. else
  1408. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1409. }
  1410. static ssize_t store_tx_power(struct device *d,
  1411. struct device_attribute *attr,
  1412. const char *buf, size_t count)
  1413. {
  1414. struct iwl_priv *priv = dev_get_drvdata(d);
  1415. unsigned long val;
  1416. int ret;
  1417. ret = strict_strtoul(buf, 10, &val);
  1418. if (ret)
  1419. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1420. else {
  1421. ret = iwl_set_tx_power(priv, val, false);
  1422. if (ret)
  1423. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1424. ret);
  1425. else
  1426. ret = count;
  1427. }
  1428. return ret;
  1429. }
  1430. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1431. static struct attribute *iwl_sysfs_entries[] = {
  1432. &dev_attr_temperature.attr,
  1433. &dev_attr_tx_power.attr,
  1434. #ifdef CONFIG_IWLWIFI_DEBUG
  1435. &dev_attr_debug_level.attr,
  1436. #endif
  1437. NULL
  1438. };
  1439. static struct attribute_group iwl_attribute_group = {
  1440. .name = NULL, /* put in device directory */
  1441. .attrs = iwl_sysfs_entries,
  1442. };
  1443. /******************************************************************************
  1444. *
  1445. * uCode download functions
  1446. *
  1447. ******************************************************************************/
  1448. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1449. {
  1450. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1451. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1452. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1453. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1454. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1455. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1456. }
  1457. static void iwl_nic_start(struct iwl_priv *priv)
  1458. {
  1459. /* Remove all resets to allow NIC to operate */
  1460. iwl_write32(priv, CSR_RESET, 0);
  1461. }
  1462. struct iwlagn_ucode_capabilities {
  1463. u32 max_probe_length;
  1464. u32 standard_phy_calibration_size;
  1465. bool pan;
  1466. };
  1467. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1468. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1469. struct iwlagn_ucode_capabilities *capa);
  1470. #define UCODE_EXPERIMENTAL_INDEX 100
  1471. #define UCODE_EXPERIMENTAL_TAG "exp"
  1472. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1473. {
  1474. const char *name_pre = priv->cfg->fw_name_pre;
  1475. char tag[8];
  1476. if (first) {
  1477. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1478. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1479. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1480. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1481. #endif
  1482. priv->fw_index = priv->cfg->ucode_api_max;
  1483. sprintf(tag, "%d", priv->fw_index);
  1484. } else {
  1485. priv->fw_index--;
  1486. sprintf(tag, "%d", priv->fw_index);
  1487. }
  1488. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1489. IWL_ERR(priv, "no suitable firmware found!\n");
  1490. return -ENOENT;
  1491. }
  1492. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1493. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1494. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1495. ? "EXPERIMENTAL " : "",
  1496. priv->firmware_name);
  1497. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1498. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1499. iwl_ucode_callback);
  1500. }
  1501. struct iwlagn_firmware_pieces {
  1502. const void *inst, *data, *init, *init_data, *boot;
  1503. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1504. u32 build;
  1505. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1506. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1507. };
  1508. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1509. const struct firmware *ucode_raw,
  1510. struct iwlagn_firmware_pieces *pieces)
  1511. {
  1512. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1513. u32 api_ver, hdr_size;
  1514. const u8 *src;
  1515. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1516. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1517. switch (api_ver) {
  1518. default:
  1519. /*
  1520. * 4965 doesn't revision the firmware file format
  1521. * along with the API version, it always uses v1
  1522. * file format.
  1523. */
  1524. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1525. CSR_HW_REV_TYPE_4965) {
  1526. hdr_size = 28;
  1527. if (ucode_raw->size < hdr_size) {
  1528. IWL_ERR(priv, "File size too small!\n");
  1529. return -EINVAL;
  1530. }
  1531. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1532. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1533. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1534. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1535. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1536. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1537. src = ucode->u.v2.data;
  1538. break;
  1539. }
  1540. /* fall through for 4965 */
  1541. case 0:
  1542. case 1:
  1543. case 2:
  1544. hdr_size = 24;
  1545. if (ucode_raw->size < hdr_size) {
  1546. IWL_ERR(priv, "File size too small!\n");
  1547. return -EINVAL;
  1548. }
  1549. pieces->build = 0;
  1550. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1551. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1552. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1553. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1554. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1555. src = ucode->u.v1.data;
  1556. break;
  1557. }
  1558. /* Verify size of file vs. image size info in file's header */
  1559. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1560. pieces->data_size + pieces->init_size +
  1561. pieces->init_data_size + pieces->boot_size) {
  1562. IWL_ERR(priv,
  1563. "uCode file size %d does not match expected size\n",
  1564. (int)ucode_raw->size);
  1565. return -EINVAL;
  1566. }
  1567. pieces->inst = src;
  1568. src += pieces->inst_size;
  1569. pieces->data = src;
  1570. src += pieces->data_size;
  1571. pieces->init = src;
  1572. src += pieces->init_size;
  1573. pieces->init_data = src;
  1574. src += pieces->init_data_size;
  1575. pieces->boot = src;
  1576. src += pieces->boot_size;
  1577. return 0;
  1578. }
  1579. static int iwlagn_wanted_ucode_alternative = 1;
  1580. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1581. const struct firmware *ucode_raw,
  1582. struct iwlagn_firmware_pieces *pieces,
  1583. struct iwlagn_ucode_capabilities *capa)
  1584. {
  1585. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1586. struct iwl_ucode_tlv *tlv;
  1587. size_t len = ucode_raw->size;
  1588. const u8 *data;
  1589. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1590. u64 alternatives;
  1591. u32 tlv_len;
  1592. enum iwl_ucode_tlv_type tlv_type;
  1593. const u8 *tlv_data;
  1594. if (len < sizeof(*ucode)) {
  1595. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1596. return -EINVAL;
  1597. }
  1598. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1599. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1600. le32_to_cpu(ucode->magic));
  1601. return -EINVAL;
  1602. }
  1603. /*
  1604. * Check which alternatives are present, and "downgrade"
  1605. * when the chosen alternative is not present, warning
  1606. * the user when that happens. Some files may not have
  1607. * any alternatives, so don't warn in that case.
  1608. */
  1609. alternatives = le64_to_cpu(ucode->alternatives);
  1610. tmp = wanted_alternative;
  1611. if (wanted_alternative > 63)
  1612. wanted_alternative = 63;
  1613. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1614. wanted_alternative--;
  1615. if (wanted_alternative && wanted_alternative != tmp)
  1616. IWL_WARN(priv,
  1617. "uCode alternative %d not available, choosing %d\n",
  1618. tmp, wanted_alternative);
  1619. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1620. pieces->build = le32_to_cpu(ucode->build);
  1621. data = ucode->data;
  1622. len -= sizeof(*ucode);
  1623. while (len >= sizeof(*tlv)) {
  1624. u16 tlv_alt;
  1625. len -= sizeof(*tlv);
  1626. tlv = (void *)data;
  1627. tlv_len = le32_to_cpu(tlv->length);
  1628. tlv_type = le16_to_cpu(tlv->type);
  1629. tlv_alt = le16_to_cpu(tlv->alternative);
  1630. tlv_data = tlv->data;
  1631. if (len < tlv_len) {
  1632. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1633. len, tlv_len);
  1634. return -EINVAL;
  1635. }
  1636. len -= ALIGN(tlv_len, 4);
  1637. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1638. /*
  1639. * Alternative 0 is always valid.
  1640. *
  1641. * Skip alternative TLVs that are not selected.
  1642. */
  1643. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1644. continue;
  1645. switch (tlv_type) {
  1646. case IWL_UCODE_TLV_INST:
  1647. pieces->inst = tlv_data;
  1648. pieces->inst_size = tlv_len;
  1649. break;
  1650. case IWL_UCODE_TLV_DATA:
  1651. pieces->data = tlv_data;
  1652. pieces->data_size = tlv_len;
  1653. break;
  1654. case IWL_UCODE_TLV_INIT:
  1655. pieces->init = tlv_data;
  1656. pieces->init_size = tlv_len;
  1657. break;
  1658. case IWL_UCODE_TLV_INIT_DATA:
  1659. pieces->init_data = tlv_data;
  1660. pieces->init_data_size = tlv_len;
  1661. break;
  1662. case IWL_UCODE_TLV_BOOT:
  1663. pieces->boot = tlv_data;
  1664. pieces->boot_size = tlv_len;
  1665. break;
  1666. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1667. if (tlv_len != sizeof(u32))
  1668. goto invalid_tlv_len;
  1669. capa->max_probe_length =
  1670. le32_to_cpup((__le32 *)tlv_data);
  1671. break;
  1672. case IWL_UCODE_TLV_PAN:
  1673. if (tlv_len)
  1674. goto invalid_tlv_len;
  1675. capa->pan = true;
  1676. break;
  1677. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1678. if (tlv_len != sizeof(u32))
  1679. goto invalid_tlv_len;
  1680. pieces->init_evtlog_ptr =
  1681. le32_to_cpup((__le32 *)tlv_data);
  1682. break;
  1683. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1684. if (tlv_len != sizeof(u32))
  1685. goto invalid_tlv_len;
  1686. pieces->init_evtlog_size =
  1687. le32_to_cpup((__le32 *)tlv_data);
  1688. break;
  1689. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1690. if (tlv_len != sizeof(u32))
  1691. goto invalid_tlv_len;
  1692. pieces->init_errlog_ptr =
  1693. le32_to_cpup((__le32 *)tlv_data);
  1694. break;
  1695. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1696. if (tlv_len != sizeof(u32))
  1697. goto invalid_tlv_len;
  1698. pieces->inst_evtlog_ptr =
  1699. le32_to_cpup((__le32 *)tlv_data);
  1700. break;
  1701. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1702. if (tlv_len != sizeof(u32))
  1703. goto invalid_tlv_len;
  1704. pieces->inst_evtlog_size =
  1705. le32_to_cpup((__le32 *)tlv_data);
  1706. break;
  1707. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1708. if (tlv_len != sizeof(u32))
  1709. goto invalid_tlv_len;
  1710. pieces->inst_errlog_ptr =
  1711. le32_to_cpup((__le32 *)tlv_data);
  1712. break;
  1713. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1714. if (tlv_len)
  1715. goto invalid_tlv_len;
  1716. priv->enhance_sensitivity_table = true;
  1717. break;
  1718. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1719. if (tlv_len != sizeof(u32))
  1720. goto invalid_tlv_len;
  1721. capa->standard_phy_calibration_size =
  1722. le32_to_cpup((__le32 *)tlv_data);
  1723. break;
  1724. default:
  1725. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1726. break;
  1727. }
  1728. }
  1729. if (len) {
  1730. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1731. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1732. return -EINVAL;
  1733. }
  1734. return 0;
  1735. invalid_tlv_len:
  1736. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1737. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1738. return -EINVAL;
  1739. }
  1740. /**
  1741. * iwl_ucode_callback - callback when firmware was loaded
  1742. *
  1743. * If loaded successfully, copies the firmware into buffers
  1744. * for the card to fetch (via DMA).
  1745. */
  1746. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1747. {
  1748. struct iwl_priv *priv = context;
  1749. struct iwl_ucode_header *ucode;
  1750. int err;
  1751. struct iwlagn_firmware_pieces pieces;
  1752. const unsigned int api_max = priv->cfg->ucode_api_max;
  1753. const unsigned int api_min = priv->cfg->ucode_api_min;
  1754. u32 api_ver;
  1755. char buildstr[25];
  1756. u32 build;
  1757. struct iwlagn_ucode_capabilities ucode_capa = {
  1758. .max_probe_length = 200,
  1759. .standard_phy_calibration_size =
  1760. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1761. };
  1762. memset(&pieces, 0, sizeof(pieces));
  1763. if (!ucode_raw) {
  1764. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1765. IWL_ERR(priv,
  1766. "request for firmware file '%s' failed.\n",
  1767. priv->firmware_name);
  1768. goto try_again;
  1769. }
  1770. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1771. priv->firmware_name, ucode_raw->size);
  1772. /* Make sure that we got at least the API version number */
  1773. if (ucode_raw->size < 4) {
  1774. IWL_ERR(priv, "File size way too small!\n");
  1775. goto try_again;
  1776. }
  1777. /* Data from ucode file: header followed by uCode images */
  1778. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1779. if (ucode->ver)
  1780. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1781. else
  1782. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1783. &ucode_capa);
  1784. if (err)
  1785. goto try_again;
  1786. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1787. build = pieces.build;
  1788. /*
  1789. * api_ver should match the api version forming part of the
  1790. * firmware filename ... but we don't check for that and only rely
  1791. * on the API version read from firmware header from here on forward
  1792. */
  1793. if (api_ver < api_min || api_ver > api_max) {
  1794. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1795. "Driver supports v%u, firmware is v%u.\n",
  1796. api_max, api_ver);
  1797. goto try_again;
  1798. }
  1799. if (api_ver != api_max)
  1800. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1801. "got v%u. New firmware can be obtained "
  1802. "from http://www.intellinuxwireless.org.\n",
  1803. api_max, api_ver);
  1804. if (build)
  1805. sprintf(buildstr, " build %u%s", build,
  1806. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1807. ? " (EXP)" : "");
  1808. else
  1809. buildstr[0] = '\0';
  1810. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1811. IWL_UCODE_MAJOR(priv->ucode_ver),
  1812. IWL_UCODE_MINOR(priv->ucode_ver),
  1813. IWL_UCODE_API(priv->ucode_ver),
  1814. IWL_UCODE_SERIAL(priv->ucode_ver),
  1815. buildstr);
  1816. snprintf(priv->hw->wiphy->fw_version,
  1817. sizeof(priv->hw->wiphy->fw_version),
  1818. "%u.%u.%u.%u%s",
  1819. IWL_UCODE_MAJOR(priv->ucode_ver),
  1820. IWL_UCODE_MINOR(priv->ucode_ver),
  1821. IWL_UCODE_API(priv->ucode_ver),
  1822. IWL_UCODE_SERIAL(priv->ucode_ver),
  1823. buildstr);
  1824. /*
  1825. * For any of the failures below (before allocating pci memory)
  1826. * we will try to load a version with a smaller API -- maybe the
  1827. * user just got a corrupted version of the latest API.
  1828. */
  1829. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1830. priv->ucode_ver);
  1831. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1832. pieces.inst_size);
  1833. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1834. pieces.data_size);
  1835. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1836. pieces.init_size);
  1837. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1838. pieces.init_data_size);
  1839. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1840. pieces.boot_size);
  1841. /* Verify that uCode images will fit in card's SRAM */
  1842. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1843. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1844. pieces.inst_size);
  1845. goto try_again;
  1846. }
  1847. if (pieces.data_size > priv->hw_params.max_data_size) {
  1848. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1849. pieces.data_size);
  1850. goto try_again;
  1851. }
  1852. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1853. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1854. pieces.init_size);
  1855. goto try_again;
  1856. }
  1857. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1858. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1859. pieces.init_data_size);
  1860. goto try_again;
  1861. }
  1862. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1863. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1864. pieces.boot_size);
  1865. goto try_again;
  1866. }
  1867. /* Allocate ucode buffers for card's bus-master loading ... */
  1868. /* Runtime instructions and 2 copies of data:
  1869. * 1) unmodified from disk
  1870. * 2) backup cache for save/restore during power-downs */
  1871. priv->ucode_code.len = pieces.inst_size;
  1872. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1873. priv->ucode_data.len = pieces.data_size;
  1874. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1875. priv->ucode_data_backup.len = pieces.data_size;
  1876. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1877. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1878. !priv->ucode_data_backup.v_addr)
  1879. goto err_pci_alloc;
  1880. /* Initialization instructions and data */
  1881. if (pieces.init_size && pieces.init_data_size) {
  1882. priv->ucode_init.len = pieces.init_size;
  1883. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1884. priv->ucode_init_data.len = pieces.init_data_size;
  1885. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1886. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1887. goto err_pci_alloc;
  1888. }
  1889. /* Bootstrap (instructions only, no data) */
  1890. if (pieces.boot_size) {
  1891. priv->ucode_boot.len = pieces.boot_size;
  1892. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1893. if (!priv->ucode_boot.v_addr)
  1894. goto err_pci_alloc;
  1895. }
  1896. /* Now that we can no longer fail, copy information */
  1897. /*
  1898. * The (size - 16) / 12 formula is based on the information recorded
  1899. * for each event, which is of mode 1 (including timestamp) for all
  1900. * new microcodes that include this information.
  1901. */
  1902. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1903. if (pieces.init_evtlog_size)
  1904. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1905. else
  1906. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1907. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1908. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1909. if (pieces.inst_evtlog_size)
  1910. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1911. else
  1912. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1913. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1914. if (ucode_capa.pan) {
  1915. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1916. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1917. } else
  1918. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1919. /* Copy images into buffers for card's bus-master reads ... */
  1920. /* Runtime instructions (first block of data in file) */
  1921. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1922. pieces.inst_size);
  1923. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1924. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1925. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1926. /*
  1927. * Runtime data
  1928. * NOTE: Copy into backup buffer will be done in iwl_up()
  1929. */
  1930. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1931. pieces.data_size);
  1932. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1933. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1934. /* Initialization instructions */
  1935. if (pieces.init_size) {
  1936. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1937. pieces.init_size);
  1938. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1939. }
  1940. /* Initialization data */
  1941. if (pieces.init_data_size) {
  1942. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1943. pieces.init_data_size);
  1944. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1945. pieces.init_data_size);
  1946. }
  1947. /* Bootstrap instructions */
  1948. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1949. pieces.boot_size);
  1950. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1951. /*
  1952. * figure out the offset of chain noise reset and gain commands
  1953. * base on the size of standard phy calibration commands table size
  1954. */
  1955. if (ucode_capa.standard_phy_calibration_size >
  1956. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1957. ucode_capa.standard_phy_calibration_size =
  1958. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1959. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1960. ucode_capa.standard_phy_calibration_size;
  1961. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1962. ucode_capa.standard_phy_calibration_size + 1;
  1963. /**************************************************
  1964. * This is still part of probe() in a sense...
  1965. *
  1966. * 9. Setup and register with mac80211 and debugfs
  1967. **************************************************/
  1968. err = iwl_mac_setup_register(priv, &ucode_capa);
  1969. if (err)
  1970. goto out_unbind;
  1971. err = iwl_dbgfs_register(priv, DRV_NAME);
  1972. if (err)
  1973. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1974. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1975. &iwl_attribute_group);
  1976. if (err) {
  1977. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1978. goto out_unbind;
  1979. }
  1980. /* We have our copies now, allow OS release its copies */
  1981. release_firmware(ucode_raw);
  1982. complete(&priv->_agn.firmware_loading_complete);
  1983. return;
  1984. try_again:
  1985. /* try next, if any */
  1986. if (iwl_request_firmware(priv, false))
  1987. goto out_unbind;
  1988. release_firmware(ucode_raw);
  1989. return;
  1990. err_pci_alloc:
  1991. IWL_ERR(priv, "failed to allocate pci memory\n");
  1992. iwl_dealloc_ucode_pci(priv);
  1993. out_unbind:
  1994. complete(&priv->_agn.firmware_loading_complete);
  1995. device_release_driver(&priv->pci_dev->dev);
  1996. release_firmware(ucode_raw);
  1997. }
  1998. static const char *desc_lookup_text[] = {
  1999. "OK",
  2000. "FAIL",
  2001. "BAD_PARAM",
  2002. "BAD_CHECKSUM",
  2003. "NMI_INTERRUPT_WDG",
  2004. "SYSASSERT",
  2005. "FATAL_ERROR",
  2006. "BAD_COMMAND",
  2007. "HW_ERROR_TUNE_LOCK",
  2008. "HW_ERROR_TEMPERATURE",
  2009. "ILLEGAL_CHAN_FREQ",
  2010. "VCC_NOT_STABLE",
  2011. "FH_ERROR",
  2012. "NMI_INTERRUPT_HOST",
  2013. "NMI_INTERRUPT_ACTION_PT",
  2014. "NMI_INTERRUPT_UNKNOWN",
  2015. "UCODE_VERSION_MISMATCH",
  2016. "HW_ERROR_ABS_LOCK",
  2017. "HW_ERROR_CAL_LOCK_FAIL",
  2018. "NMI_INTERRUPT_INST_ACTION_PT",
  2019. "NMI_INTERRUPT_DATA_ACTION_PT",
  2020. "NMI_TRM_HW_ER",
  2021. "NMI_INTERRUPT_TRM",
  2022. "NMI_INTERRUPT_BREAK_POINT"
  2023. "DEBUG_0",
  2024. "DEBUG_1",
  2025. "DEBUG_2",
  2026. "DEBUG_3",
  2027. };
  2028. static struct { char *name; u8 num; } advanced_lookup[] = {
  2029. { "NMI_INTERRUPT_WDG", 0x34 },
  2030. { "SYSASSERT", 0x35 },
  2031. { "UCODE_VERSION_MISMATCH", 0x37 },
  2032. { "BAD_COMMAND", 0x38 },
  2033. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  2034. { "FATAL_ERROR", 0x3D },
  2035. { "NMI_TRM_HW_ERR", 0x46 },
  2036. { "NMI_INTERRUPT_TRM", 0x4C },
  2037. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2038. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2039. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2040. { "NMI_INTERRUPT_HOST", 0x66 },
  2041. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2042. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2043. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2044. { "ADVANCED_SYSASSERT", 0 },
  2045. };
  2046. static const char *desc_lookup(u32 num)
  2047. {
  2048. int i;
  2049. int max = ARRAY_SIZE(desc_lookup_text);
  2050. if (num < max)
  2051. return desc_lookup_text[num];
  2052. max = ARRAY_SIZE(advanced_lookup) - 1;
  2053. for (i = 0; i < max; i++) {
  2054. if (advanced_lookup[i].num == num)
  2055. break;;
  2056. }
  2057. return advanced_lookup[i].name;
  2058. }
  2059. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2060. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2061. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2062. {
  2063. u32 data2, line;
  2064. u32 desc, time, count, base, data1;
  2065. u32 blink1, blink2, ilink1, ilink2;
  2066. u32 pc, hcmd;
  2067. if (priv->ucode_type == UCODE_INIT) {
  2068. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2069. if (!base)
  2070. base = priv->_agn.init_errlog_ptr;
  2071. } else {
  2072. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2073. if (!base)
  2074. base = priv->_agn.inst_errlog_ptr;
  2075. }
  2076. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2077. IWL_ERR(priv,
  2078. "Not valid error log pointer 0x%08X for %s uCode\n",
  2079. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2080. return;
  2081. }
  2082. count = iwl_read_targ_mem(priv, base);
  2083. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2084. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2085. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2086. priv->status, count);
  2087. }
  2088. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2089. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2090. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2091. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2092. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2093. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2094. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2095. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2096. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2097. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2098. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2099. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2100. blink1, blink2, ilink1, ilink2);
  2101. IWL_ERR(priv, "Desc Time "
  2102. "data1 data2 line\n");
  2103. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2104. desc_lookup(desc), desc, time, data1, data2, line);
  2105. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2106. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2107. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2108. }
  2109. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2110. /**
  2111. * iwl_print_event_log - Dump error event log to syslog
  2112. *
  2113. */
  2114. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2115. u32 num_events, u32 mode,
  2116. int pos, char **buf, size_t bufsz)
  2117. {
  2118. u32 i;
  2119. u32 base; /* SRAM byte address of event log header */
  2120. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2121. u32 ptr; /* SRAM byte address of log data */
  2122. u32 ev, time, data; /* event log data */
  2123. unsigned long reg_flags;
  2124. if (num_events == 0)
  2125. return pos;
  2126. if (priv->ucode_type == UCODE_INIT) {
  2127. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2128. if (!base)
  2129. base = priv->_agn.init_evtlog_ptr;
  2130. } else {
  2131. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2132. if (!base)
  2133. base = priv->_agn.inst_evtlog_ptr;
  2134. }
  2135. if (mode == 0)
  2136. event_size = 2 * sizeof(u32);
  2137. else
  2138. event_size = 3 * sizeof(u32);
  2139. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2140. /* Make sure device is powered up for SRAM reads */
  2141. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2142. iwl_grab_nic_access(priv);
  2143. /* Set starting address; reads will auto-increment */
  2144. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2145. rmb();
  2146. /* "time" is actually "data" for mode 0 (no timestamp).
  2147. * place event id # at far right for easier visual parsing. */
  2148. for (i = 0; i < num_events; i++) {
  2149. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2150. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2151. if (mode == 0) {
  2152. /* data, ev */
  2153. if (bufsz) {
  2154. pos += scnprintf(*buf + pos, bufsz - pos,
  2155. "EVT_LOG:0x%08x:%04u\n",
  2156. time, ev);
  2157. } else {
  2158. trace_iwlwifi_dev_ucode_event(priv, 0,
  2159. time, ev);
  2160. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2161. time, ev);
  2162. }
  2163. } else {
  2164. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2165. if (bufsz) {
  2166. pos += scnprintf(*buf + pos, bufsz - pos,
  2167. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2168. time, data, ev);
  2169. } else {
  2170. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2171. time, data, ev);
  2172. trace_iwlwifi_dev_ucode_event(priv, time,
  2173. data, ev);
  2174. }
  2175. }
  2176. }
  2177. /* Allow device to power down */
  2178. iwl_release_nic_access(priv);
  2179. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2180. return pos;
  2181. }
  2182. /**
  2183. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2184. */
  2185. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2186. u32 num_wraps, u32 next_entry,
  2187. u32 size, u32 mode,
  2188. int pos, char **buf, size_t bufsz)
  2189. {
  2190. /*
  2191. * display the newest DEFAULT_LOG_ENTRIES entries
  2192. * i.e the entries just before the next ont that uCode would fill.
  2193. */
  2194. if (num_wraps) {
  2195. if (next_entry < size) {
  2196. pos = iwl_print_event_log(priv,
  2197. capacity - (size - next_entry),
  2198. size - next_entry, mode,
  2199. pos, buf, bufsz);
  2200. pos = iwl_print_event_log(priv, 0,
  2201. next_entry, mode,
  2202. pos, buf, bufsz);
  2203. } else
  2204. pos = iwl_print_event_log(priv, next_entry - size,
  2205. size, mode, pos, buf, bufsz);
  2206. } else {
  2207. if (next_entry < size) {
  2208. pos = iwl_print_event_log(priv, 0, next_entry,
  2209. mode, pos, buf, bufsz);
  2210. } else {
  2211. pos = iwl_print_event_log(priv, next_entry - size,
  2212. size, mode, pos, buf, bufsz);
  2213. }
  2214. }
  2215. return pos;
  2216. }
  2217. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2218. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2219. char **buf, bool display)
  2220. {
  2221. u32 base; /* SRAM byte address of event log header */
  2222. u32 capacity; /* event log capacity in # entries */
  2223. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2224. u32 num_wraps; /* # times uCode wrapped to top of log */
  2225. u32 next_entry; /* index of next entry to be written by uCode */
  2226. u32 size; /* # entries that we'll print */
  2227. u32 logsize;
  2228. int pos = 0;
  2229. size_t bufsz = 0;
  2230. if (priv->ucode_type == UCODE_INIT) {
  2231. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2232. logsize = priv->_agn.init_evtlog_size;
  2233. if (!base)
  2234. base = priv->_agn.init_evtlog_ptr;
  2235. } else {
  2236. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2237. logsize = priv->_agn.inst_evtlog_size;
  2238. if (!base)
  2239. base = priv->_agn.inst_evtlog_ptr;
  2240. }
  2241. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2242. IWL_ERR(priv,
  2243. "Invalid event log pointer 0x%08X for %s uCode\n",
  2244. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2245. return -EINVAL;
  2246. }
  2247. /* event log header */
  2248. capacity = iwl_read_targ_mem(priv, base);
  2249. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2250. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2251. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2252. if (capacity > logsize) {
  2253. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2254. capacity, logsize);
  2255. capacity = logsize;
  2256. }
  2257. if (next_entry > logsize) {
  2258. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2259. next_entry, logsize);
  2260. next_entry = logsize;
  2261. }
  2262. size = num_wraps ? capacity : next_entry;
  2263. /* bail out if nothing in log */
  2264. if (size == 0) {
  2265. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2266. return pos;
  2267. }
  2268. /* enable/disable bt channel announcement */
  2269. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2270. #ifdef CONFIG_IWLWIFI_DEBUG
  2271. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2272. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2273. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2274. #else
  2275. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2276. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2277. #endif
  2278. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2279. size);
  2280. #ifdef CONFIG_IWLWIFI_DEBUG
  2281. if (display) {
  2282. if (full_log)
  2283. bufsz = capacity * 48;
  2284. else
  2285. bufsz = size * 48;
  2286. *buf = kmalloc(bufsz, GFP_KERNEL);
  2287. if (!*buf)
  2288. return -ENOMEM;
  2289. }
  2290. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2291. /*
  2292. * if uCode has wrapped back to top of log,
  2293. * start at the oldest entry,
  2294. * i.e the next one that uCode would fill.
  2295. */
  2296. if (num_wraps)
  2297. pos = iwl_print_event_log(priv, next_entry,
  2298. capacity - next_entry, mode,
  2299. pos, buf, bufsz);
  2300. /* (then/else) start at top of log */
  2301. pos = iwl_print_event_log(priv, 0,
  2302. next_entry, mode, pos, buf, bufsz);
  2303. } else
  2304. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2305. next_entry, size, mode,
  2306. pos, buf, bufsz);
  2307. #else
  2308. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2309. next_entry, size, mode,
  2310. pos, buf, bufsz);
  2311. #endif
  2312. return pos;
  2313. }
  2314. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2315. {
  2316. struct iwl_ct_kill_config cmd;
  2317. struct iwl_ct_kill_throttling_config adv_cmd;
  2318. unsigned long flags;
  2319. int ret = 0;
  2320. spin_lock_irqsave(&priv->lock, flags);
  2321. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2322. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2323. spin_unlock_irqrestore(&priv->lock, flags);
  2324. priv->thermal_throttle.ct_kill_toggle = false;
  2325. if (priv->cfg->support_ct_kill_exit) {
  2326. adv_cmd.critical_temperature_enter =
  2327. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2328. adv_cmd.critical_temperature_exit =
  2329. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2330. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2331. sizeof(adv_cmd), &adv_cmd);
  2332. if (ret)
  2333. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2334. else
  2335. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2336. "succeeded, "
  2337. "critical temperature enter is %d,"
  2338. "exit is %d\n",
  2339. priv->hw_params.ct_kill_threshold,
  2340. priv->hw_params.ct_kill_exit_threshold);
  2341. } else {
  2342. cmd.critical_temperature_R =
  2343. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2344. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2345. sizeof(cmd), &cmd);
  2346. if (ret)
  2347. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2348. else
  2349. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2350. "succeeded, "
  2351. "critical temperature is %d\n",
  2352. priv->hw_params.ct_kill_threshold);
  2353. }
  2354. }
  2355. /**
  2356. * iwl_alive_start - called after REPLY_ALIVE notification received
  2357. * from protocol/runtime uCode (initialization uCode's
  2358. * Alive gets handled by iwl_init_alive_start()).
  2359. */
  2360. static void iwl_alive_start(struct iwl_priv *priv)
  2361. {
  2362. int ret = 0;
  2363. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2364. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2365. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2366. /* We had an error bringing up the hardware, so take it
  2367. * all the way back down so we can try again */
  2368. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2369. goto restart;
  2370. }
  2371. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2372. * This is a paranoid check, because we would not have gotten the
  2373. * "runtime" alive if code weren't properly loaded. */
  2374. if (iwl_verify_ucode(priv)) {
  2375. /* Runtime instruction load was bad;
  2376. * take it all the way back down so we can try again */
  2377. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2378. goto restart;
  2379. }
  2380. ret = priv->cfg->ops->lib->alive_notify(priv);
  2381. if (ret) {
  2382. IWL_WARN(priv,
  2383. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2384. goto restart;
  2385. }
  2386. /* After the ALIVE response, we can send host commands to the uCode */
  2387. set_bit(STATUS_ALIVE, &priv->status);
  2388. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2389. /* Enable timer to monitor the driver queues */
  2390. mod_timer(&priv->monitor_recover,
  2391. jiffies +
  2392. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2393. }
  2394. if (iwl_is_rfkill(priv))
  2395. return;
  2396. ieee80211_wake_queues(priv->hw);
  2397. priv->active_rate = IWL_RATES_MASK;
  2398. /* Configure Tx antenna selection based on H/W config */
  2399. if (priv->cfg->ops->hcmd->set_tx_ant)
  2400. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2401. if (iwl_is_associated_ctx(ctx)) {
  2402. struct iwl_rxon_cmd *active_rxon =
  2403. (struct iwl_rxon_cmd *)&ctx->active;
  2404. /* apply any changes in staging */
  2405. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2406. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2407. } else {
  2408. /* Initialize our rx_config data */
  2409. iwl_connection_init_rx_config(priv, NULL);
  2410. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2411. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2412. }
  2413. if (!priv->cfg->advanced_bt_coexist) {
  2414. /* Configure Bluetooth device coexistence support */
  2415. priv->cfg->ops->hcmd->send_bt_config(priv);
  2416. }
  2417. iwl_reset_run_time_calib(priv);
  2418. /* Configure the adapter for unassociated operation */
  2419. iwlcore_commit_rxon(priv, ctx);
  2420. /* At this point, the NIC is initialized and operational */
  2421. iwl_rf_kill_ct_config(priv);
  2422. iwl_leds_init(priv);
  2423. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2424. set_bit(STATUS_READY, &priv->status);
  2425. wake_up_interruptible(&priv->wait_command_queue);
  2426. iwl_power_update_mode(priv, true);
  2427. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2428. return;
  2429. restart:
  2430. queue_work(priv->workqueue, &priv->restart);
  2431. }
  2432. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2433. static void __iwl_down(struct iwl_priv *priv)
  2434. {
  2435. unsigned long flags;
  2436. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2437. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2438. if (!exit_pending)
  2439. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2440. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2441. * to prevent rearm timer */
  2442. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2443. del_timer_sync(&priv->monitor_recover);
  2444. iwl_clear_ucode_stations(priv, NULL);
  2445. iwl_dealloc_bcast_stations(priv);
  2446. iwl_clear_driver_stations(priv);
  2447. /* reset BT coex data */
  2448. priv->bt_status = 0;
  2449. priv->bt_traffic_load = priv->cfg->bt_init_traffic_load;
  2450. priv->bt_sco_active = false;
  2451. priv->bt_full_concurrent = false;
  2452. priv->bt_ci_compliance = 0;
  2453. /* Unblock any waiting calls */
  2454. wake_up_interruptible_all(&priv->wait_command_queue);
  2455. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2456. * exiting the module */
  2457. if (!exit_pending)
  2458. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2459. /* stop and reset the on-board processor */
  2460. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2461. /* tell the device to stop sending interrupts */
  2462. spin_lock_irqsave(&priv->lock, flags);
  2463. iwl_disable_interrupts(priv);
  2464. spin_unlock_irqrestore(&priv->lock, flags);
  2465. iwl_synchronize_irq(priv);
  2466. if (priv->mac80211_registered)
  2467. ieee80211_stop_queues(priv->hw);
  2468. /* If we have not previously called iwl_init() then
  2469. * clear all bits but the RF Kill bit and return */
  2470. if (!iwl_is_init(priv)) {
  2471. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2472. STATUS_RF_KILL_HW |
  2473. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2474. STATUS_GEO_CONFIGURED |
  2475. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2476. STATUS_EXIT_PENDING;
  2477. goto exit;
  2478. }
  2479. /* ...otherwise clear out all the status bits but the RF Kill
  2480. * bit and continue taking the NIC down. */
  2481. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2482. STATUS_RF_KILL_HW |
  2483. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2484. STATUS_GEO_CONFIGURED |
  2485. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2486. STATUS_FW_ERROR |
  2487. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2488. STATUS_EXIT_PENDING;
  2489. /* device going down, Stop using ICT table */
  2490. iwl_disable_ict(priv);
  2491. iwlagn_txq_ctx_stop(priv);
  2492. iwlagn_rxq_stop(priv);
  2493. /* Power-down device's busmaster DMA clocks */
  2494. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2495. udelay(5);
  2496. /* Make sure (redundant) we've released our request to stay awake */
  2497. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2498. /* Stop the device, and put it in low power state */
  2499. priv->cfg->ops->lib->apm_ops.stop(priv);
  2500. exit:
  2501. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2502. if (priv->ibss_beacon)
  2503. dev_kfree_skb(priv->ibss_beacon);
  2504. priv->ibss_beacon = NULL;
  2505. /* clear out any free frames */
  2506. iwl_clear_free_frames(priv);
  2507. }
  2508. static void iwl_down(struct iwl_priv *priv)
  2509. {
  2510. mutex_lock(&priv->mutex);
  2511. __iwl_down(priv);
  2512. mutex_unlock(&priv->mutex);
  2513. iwl_cancel_deferred_work(priv);
  2514. }
  2515. #define HW_READY_TIMEOUT (50)
  2516. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2517. {
  2518. int ret = 0;
  2519. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2520. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2521. /* See if we got it */
  2522. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2523. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2524. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2525. HW_READY_TIMEOUT);
  2526. if (ret != -ETIMEDOUT)
  2527. priv->hw_ready = true;
  2528. else
  2529. priv->hw_ready = false;
  2530. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2531. (priv->hw_ready == 1) ? "ready" : "not ready");
  2532. return ret;
  2533. }
  2534. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2535. {
  2536. int ret = 0;
  2537. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2538. ret = iwl_set_hw_ready(priv);
  2539. if (priv->hw_ready)
  2540. return ret;
  2541. /* If HW is not ready, prepare the conditions to check again */
  2542. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2543. CSR_HW_IF_CONFIG_REG_PREPARE);
  2544. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2545. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2546. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2547. /* HW should be ready by now, check again. */
  2548. if (ret != -ETIMEDOUT)
  2549. iwl_set_hw_ready(priv);
  2550. return ret;
  2551. }
  2552. #define MAX_HW_RESTARTS 5
  2553. static int __iwl_up(struct iwl_priv *priv)
  2554. {
  2555. struct iwl_rxon_context *ctx;
  2556. int i;
  2557. int ret;
  2558. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2559. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2560. return -EIO;
  2561. }
  2562. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2563. IWL_ERR(priv, "ucode not available for device bringup\n");
  2564. return -EIO;
  2565. }
  2566. for_each_context(priv, ctx) {
  2567. ret = iwl_alloc_bcast_station(priv, ctx, true);
  2568. if (ret) {
  2569. iwl_dealloc_bcast_stations(priv);
  2570. return ret;
  2571. }
  2572. }
  2573. iwl_prepare_card_hw(priv);
  2574. if (!priv->hw_ready) {
  2575. IWL_WARN(priv, "Exit HW not ready\n");
  2576. return -EIO;
  2577. }
  2578. /* If platform's RF_KILL switch is NOT set to KILL */
  2579. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2580. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2581. else
  2582. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2583. if (iwl_is_rfkill(priv)) {
  2584. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2585. iwl_enable_interrupts(priv);
  2586. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2587. return 0;
  2588. }
  2589. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2590. /* must be initialised before iwl_hw_nic_init */
  2591. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2592. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2593. else
  2594. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2595. ret = iwlagn_hw_nic_init(priv);
  2596. if (ret) {
  2597. IWL_ERR(priv, "Unable to init nic\n");
  2598. return ret;
  2599. }
  2600. /* make sure rfkill handshake bits are cleared */
  2601. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2602. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2603. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2604. /* clear (again), then enable host interrupts */
  2605. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2606. iwl_enable_interrupts(priv);
  2607. /* really make sure rfkill handshake bits are cleared */
  2608. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2609. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2610. /* Copy original ucode data image from disk into backup cache.
  2611. * This will be used to initialize the on-board processor's
  2612. * data SRAM for a clean start when the runtime program first loads. */
  2613. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2614. priv->ucode_data.len);
  2615. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2616. /* load bootstrap state machine,
  2617. * load bootstrap program into processor's memory,
  2618. * prepare to load the "initialize" uCode */
  2619. ret = priv->cfg->ops->lib->load_ucode(priv);
  2620. if (ret) {
  2621. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2622. ret);
  2623. continue;
  2624. }
  2625. /* start card; "initialize" will load runtime ucode */
  2626. iwl_nic_start(priv);
  2627. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2628. return 0;
  2629. }
  2630. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2631. __iwl_down(priv);
  2632. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2633. /* tried to restart and config the device for as long as our
  2634. * patience could withstand */
  2635. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2636. return -EIO;
  2637. }
  2638. /*****************************************************************************
  2639. *
  2640. * Workqueue callbacks
  2641. *
  2642. *****************************************************************************/
  2643. static void iwl_bg_init_alive_start(struct work_struct *data)
  2644. {
  2645. struct iwl_priv *priv =
  2646. container_of(data, struct iwl_priv, init_alive_start.work);
  2647. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2648. return;
  2649. mutex_lock(&priv->mutex);
  2650. priv->cfg->ops->lib->init_alive_start(priv);
  2651. mutex_unlock(&priv->mutex);
  2652. }
  2653. static void iwl_bg_alive_start(struct work_struct *data)
  2654. {
  2655. struct iwl_priv *priv =
  2656. container_of(data, struct iwl_priv, alive_start.work);
  2657. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2658. return;
  2659. /* enable dram interrupt */
  2660. iwl_reset_ict(priv);
  2661. mutex_lock(&priv->mutex);
  2662. iwl_alive_start(priv);
  2663. mutex_unlock(&priv->mutex);
  2664. }
  2665. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2666. {
  2667. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2668. run_time_calib_work);
  2669. mutex_lock(&priv->mutex);
  2670. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2671. test_bit(STATUS_SCANNING, &priv->status)) {
  2672. mutex_unlock(&priv->mutex);
  2673. return;
  2674. }
  2675. if (priv->start_calib) {
  2676. if (priv->cfg->bt_statistics) {
  2677. iwl_chain_noise_calibration(priv,
  2678. (void *)&priv->_agn.statistics_bt);
  2679. iwl_sensitivity_calibration(priv,
  2680. (void *)&priv->_agn.statistics_bt);
  2681. } else {
  2682. iwl_chain_noise_calibration(priv,
  2683. (void *)&priv->_agn.statistics);
  2684. iwl_sensitivity_calibration(priv,
  2685. (void *)&priv->_agn.statistics);
  2686. }
  2687. }
  2688. mutex_unlock(&priv->mutex);
  2689. }
  2690. static void iwl_bg_restart(struct work_struct *data)
  2691. {
  2692. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2693. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2694. return;
  2695. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2696. struct iwl_rxon_context *ctx;
  2697. bool bt_sco, bt_full_concurrent;
  2698. u8 bt_ci_compliance;
  2699. u8 bt_load;
  2700. u8 bt_status;
  2701. mutex_lock(&priv->mutex);
  2702. for_each_context(priv, ctx)
  2703. ctx->vif = NULL;
  2704. priv->is_open = 0;
  2705. /*
  2706. * __iwl_down() will clear the BT status variables,
  2707. * which is correct, but when we restart we really
  2708. * want to keep them so restore them afterwards.
  2709. *
  2710. * The restart process will later pick them up and
  2711. * re-configure the hw when we reconfigure the BT
  2712. * command.
  2713. */
  2714. bt_sco = priv->bt_sco_active;
  2715. bt_full_concurrent = priv->bt_full_concurrent;
  2716. bt_ci_compliance = priv->bt_ci_compliance;
  2717. bt_load = priv->bt_traffic_load;
  2718. bt_status = priv->bt_status;
  2719. __iwl_down(priv);
  2720. priv->bt_sco_active = bt_sco;
  2721. priv->bt_full_concurrent = bt_full_concurrent;
  2722. priv->bt_ci_compliance = bt_ci_compliance;
  2723. priv->bt_traffic_load = bt_load;
  2724. priv->bt_status = bt_status;
  2725. mutex_unlock(&priv->mutex);
  2726. iwl_cancel_deferred_work(priv);
  2727. ieee80211_restart_hw(priv->hw);
  2728. } else {
  2729. iwl_down(priv);
  2730. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2731. return;
  2732. mutex_lock(&priv->mutex);
  2733. __iwl_up(priv);
  2734. mutex_unlock(&priv->mutex);
  2735. }
  2736. }
  2737. static void iwl_bg_rx_replenish(struct work_struct *data)
  2738. {
  2739. struct iwl_priv *priv =
  2740. container_of(data, struct iwl_priv, rx_replenish);
  2741. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2742. return;
  2743. mutex_lock(&priv->mutex);
  2744. iwlagn_rx_replenish(priv);
  2745. mutex_unlock(&priv->mutex);
  2746. }
  2747. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2748. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2749. {
  2750. struct iwl_rxon_context *ctx;
  2751. struct ieee80211_conf *conf = NULL;
  2752. int ret = 0;
  2753. if (!vif || !priv->is_open)
  2754. return;
  2755. ctx = iwl_rxon_ctx_from_vif(vif);
  2756. if (vif->type == NL80211_IFTYPE_AP) {
  2757. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2758. return;
  2759. }
  2760. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2761. return;
  2762. iwl_scan_cancel_timeout(priv, 200);
  2763. conf = ieee80211_get_hw_conf(priv->hw);
  2764. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2765. iwlcore_commit_rxon(priv, ctx);
  2766. ret = iwl_send_rxon_timing(priv, vif);
  2767. if (ret)
  2768. IWL_WARN(priv, "RXON timing - "
  2769. "Attempting to continue.\n");
  2770. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2771. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2772. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2773. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2774. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2775. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2776. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2777. if (vif->bss_conf.use_short_preamble)
  2778. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2779. else
  2780. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2781. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2782. if (vif->bss_conf.use_short_slot)
  2783. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2784. else
  2785. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2786. }
  2787. iwlcore_commit_rxon(priv, ctx);
  2788. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2789. vif->bss_conf.aid, ctx->active.bssid_addr);
  2790. switch (vif->type) {
  2791. case NL80211_IFTYPE_STATION:
  2792. break;
  2793. case NL80211_IFTYPE_ADHOC:
  2794. iwl_send_beacon_cmd(priv);
  2795. break;
  2796. default:
  2797. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2798. __func__, vif->type);
  2799. break;
  2800. }
  2801. /* the chain noise calibration will enabled PM upon completion
  2802. * If chain noise has already been run, then we need to enable
  2803. * power management here */
  2804. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2805. iwl_power_update_mode(priv, false);
  2806. /* Enable Rx differential gain and sensitivity calibrations */
  2807. iwl_chain_noise_reset(priv);
  2808. priv->start_calib = 1;
  2809. }
  2810. /*****************************************************************************
  2811. *
  2812. * mac80211 entry point functions
  2813. *
  2814. *****************************************************************************/
  2815. #define UCODE_READY_TIMEOUT (4 * HZ)
  2816. /*
  2817. * Not a mac80211 entry point function, but it fits in with all the
  2818. * other mac80211 functions grouped here.
  2819. */
  2820. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2821. struct iwlagn_ucode_capabilities *capa)
  2822. {
  2823. int ret;
  2824. struct ieee80211_hw *hw = priv->hw;
  2825. hw->rate_control_algorithm = "iwl-agn-rs";
  2826. /* Tell mac80211 our characteristics */
  2827. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2828. IEEE80211_HW_AMPDU_AGGREGATION |
  2829. IEEE80211_HW_SPECTRUM_MGMT;
  2830. if (!priv->cfg->broken_powersave)
  2831. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2832. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2833. if (priv->cfg->sku & IWL_SKU_N)
  2834. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2835. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2836. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2837. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2838. hw->wiphy->interface_modes =
  2839. BIT(NL80211_IFTYPE_STATION) |
  2840. BIT(NL80211_IFTYPE_ADHOC);
  2841. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2842. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2843. /*
  2844. * For now, disable PS by default because it affects
  2845. * RX performance significantly.
  2846. */
  2847. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2848. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2849. /* we create the 802.11 header and a zero-length SSID element */
  2850. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2851. /* Default value; 4 EDCA QOS priorities */
  2852. hw->queues = 4;
  2853. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2854. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2855. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2856. &priv->bands[IEEE80211_BAND_2GHZ];
  2857. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2858. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2859. &priv->bands[IEEE80211_BAND_5GHZ];
  2860. ret = ieee80211_register_hw(priv->hw);
  2861. if (ret) {
  2862. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2863. return ret;
  2864. }
  2865. priv->mac80211_registered = 1;
  2866. return 0;
  2867. }
  2868. static int iwl_mac_start(struct ieee80211_hw *hw)
  2869. {
  2870. struct iwl_priv *priv = hw->priv;
  2871. int ret;
  2872. IWL_DEBUG_MAC80211(priv, "enter\n");
  2873. /* we should be verifying the device is ready to be opened */
  2874. mutex_lock(&priv->mutex);
  2875. ret = __iwl_up(priv);
  2876. mutex_unlock(&priv->mutex);
  2877. if (ret)
  2878. return ret;
  2879. if (iwl_is_rfkill(priv))
  2880. goto out;
  2881. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2882. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2883. * mac80211 will not be run successfully. */
  2884. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2885. test_bit(STATUS_READY, &priv->status),
  2886. UCODE_READY_TIMEOUT);
  2887. if (!ret) {
  2888. if (!test_bit(STATUS_READY, &priv->status)) {
  2889. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2890. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2891. return -ETIMEDOUT;
  2892. }
  2893. }
  2894. iwl_led_start(priv);
  2895. out:
  2896. priv->is_open = 1;
  2897. IWL_DEBUG_MAC80211(priv, "leave\n");
  2898. return 0;
  2899. }
  2900. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2901. {
  2902. struct iwl_priv *priv = hw->priv;
  2903. IWL_DEBUG_MAC80211(priv, "enter\n");
  2904. if (!priv->is_open)
  2905. return;
  2906. priv->is_open = 0;
  2907. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2908. /* stop mac, cancel any scan request and clear
  2909. * RXON_FILTER_ASSOC_MSK BIT
  2910. */
  2911. mutex_lock(&priv->mutex);
  2912. iwl_scan_cancel_timeout(priv, 100);
  2913. mutex_unlock(&priv->mutex);
  2914. }
  2915. iwl_down(priv);
  2916. flush_workqueue(priv->workqueue);
  2917. /* enable interrupts again in order to receive rfkill changes */
  2918. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2919. iwl_enable_interrupts(priv);
  2920. IWL_DEBUG_MAC80211(priv, "leave\n");
  2921. }
  2922. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2923. {
  2924. struct iwl_priv *priv = hw->priv;
  2925. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2926. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2927. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2928. if (iwlagn_tx_skb(priv, skb))
  2929. dev_kfree_skb_any(skb);
  2930. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2931. return NETDEV_TX_OK;
  2932. }
  2933. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2934. {
  2935. struct iwl_rxon_context *ctx = iwl_rxon_ctx_from_vif(vif);
  2936. int ret = 0;
  2937. lockdep_assert_held(&priv->mutex);
  2938. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2939. return;
  2940. /* The following should be done only at AP bring up */
  2941. if (!iwl_is_associated_ctx(ctx)) {
  2942. /* RXON - unassoc (to set timing command) */
  2943. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2944. iwlcore_commit_rxon(priv, ctx);
  2945. /* RXON Timing */
  2946. ret = iwl_send_rxon_timing(priv, vif);
  2947. if (ret)
  2948. IWL_WARN(priv, "RXON timing failed - "
  2949. "Attempting to continue.\n");
  2950. /* AP has all antennas */
  2951. priv->chain_noise_data.active_chains =
  2952. priv->hw_params.valid_rx_ant;
  2953. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2954. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2955. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2956. ctx->staging.assoc_id = 0;
  2957. if (vif->bss_conf.use_short_preamble)
  2958. ctx->staging.flags |=
  2959. RXON_FLG_SHORT_PREAMBLE_MSK;
  2960. else
  2961. ctx->staging.flags &=
  2962. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2963. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2964. if (vif->bss_conf.use_short_slot)
  2965. ctx->staging.flags |=
  2966. RXON_FLG_SHORT_SLOT_MSK;
  2967. else
  2968. ctx->staging.flags &=
  2969. ~RXON_FLG_SHORT_SLOT_MSK;
  2970. }
  2971. /* restore RXON assoc */
  2972. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2973. iwlcore_commit_rxon(priv, ctx);
  2974. }
  2975. iwl_send_beacon_cmd(priv);
  2976. /* FIXME - we need to add code here to detect a totally new
  2977. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2978. * clear sta table, add BCAST sta... */
  2979. }
  2980. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2981. struct ieee80211_vif *vif,
  2982. struct ieee80211_key_conf *keyconf,
  2983. struct ieee80211_sta *sta,
  2984. u32 iv32, u16 *phase1key)
  2985. {
  2986. struct iwl_priv *priv = hw->priv;
  2987. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2988. IWL_DEBUG_MAC80211(priv, "enter\n");
  2989. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2990. iv32, phase1key);
  2991. IWL_DEBUG_MAC80211(priv, "leave\n");
  2992. }
  2993. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2994. struct ieee80211_vif *vif,
  2995. struct ieee80211_sta *sta,
  2996. struct ieee80211_key_conf *key)
  2997. {
  2998. struct iwl_priv *priv = hw->priv;
  2999. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3000. struct iwl_rxon_context *ctx = vif_priv->ctx;
  3001. int ret;
  3002. u8 sta_id;
  3003. bool is_default_wep_key = false;
  3004. IWL_DEBUG_MAC80211(priv, "enter\n");
  3005. if (priv->cfg->mod_params->sw_crypto) {
  3006. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  3007. return -EOPNOTSUPP;
  3008. }
  3009. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  3010. if (sta_id == IWL_INVALID_STATION)
  3011. return -EINVAL;
  3012. mutex_lock(&priv->mutex);
  3013. iwl_scan_cancel_timeout(priv, 100);
  3014. /*
  3015. * If we are getting WEP group key and we didn't receive any key mapping
  3016. * so far, we are in legacy wep mode (group key only), otherwise we are
  3017. * in 1X mode.
  3018. * In legacy wep mode, we use another host command to the uCode.
  3019. */
  3020. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  3021. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  3022. !sta) {
  3023. if (cmd == SET_KEY)
  3024. is_default_wep_key = !ctx->key_mapping_keys;
  3025. else
  3026. is_default_wep_key =
  3027. (key->hw_key_idx == HW_KEY_DEFAULT);
  3028. }
  3029. switch (cmd) {
  3030. case SET_KEY:
  3031. if (is_default_wep_key)
  3032. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  3033. else
  3034. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  3035. key, sta_id);
  3036. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3037. break;
  3038. case DISABLE_KEY:
  3039. if (is_default_wep_key)
  3040. ret = iwl_remove_default_wep_key(priv, ctx, key);
  3041. else
  3042. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  3043. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3044. break;
  3045. default:
  3046. ret = -EINVAL;
  3047. }
  3048. mutex_unlock(&priv->mutex);
  3049. IWL_DEBUG_MAC80211(priv, "leave\n");
  3050. return ret;
  3051. }
  3052. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  3053. struct ieee80211_vif *vif,
  3054. enum ieee80211_ampdu_mlme_action action,
  3055. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3056. {
  3057. struct iwl_priv *priv = hw->priv;
  3058. int ret = -EINVAL;
  3059. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3060. sta->addr, tid);
  3061. if (!(priv->cfg->sku & IWL_SKU_N))
  3062. return -EACCES;
  3063. mutex_lock(&priv->mutex);
  3064. switch (action) {
  3065. case IEEE80211_AMPDU_RX_START:
  3066. IWL_DEBUG_HT(priv, "start Rx\n");
  3067. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3068. break;
  3069. case IEEE80211_AMPDU_RX_STOP:
  3070. IWL_DEBUG_HT(priv, "stop Rx\n");
  3071. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3072. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3073. ret = 0;
  3074. break;
  3075. case IEEE80211_AMPDU_TX_START:
  3076. IWL_DEBUG_HT(priv, "start Tx\n");
  3077. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3078. if (ret == 0) {
  3079. priv->_agn.agg_tids_count++;
  3080. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3081. priv->_agn.agg_tids_count);
  3082. }
  3083. break;
  3084. case IEEE80211_AMPDU_TX_STOP:
  3085. IWL_DEBUG_HT(priv, "stop Tx\n");
  3086. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3087. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3088. priv->_agn.agg_tids_count--;
  3089. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3090. priv->_agn.agg_tids_count);
  3091. }
  3092. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3093. ret = 0;
  3094. if (priv->cfg->use_rts_for_aggregation) {
  3095. struct iwl_station_priv *sta_priv =
  3096. (void *) sta->drv_priv;
  3097. /*
  3098. * switch off RTS/CTS if it was previously enabled
  3099. */
  3100. sta_priv->lq_sta.lq.general_params.flags &=
  3101. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3102. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3103. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3104. }
  3105. break;
  3106. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3107. if (priv->cfg->use_rts_for_aggregation) {
  3108. struct iwl_station_priv *sta_priv =
  3109. (void *) sta->drv_priv;
  3110. /*
  3111. * switch to RTS/CTS if it is the prefer protection
  3112. * method for HT traffic
  3113. */
  3114. sta_priv->lq_sta.lq.general_params.flags |=
  3115. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3116. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3117. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3118. }
  3119. ret = 0;
  3120. break;
  3121. }
  3122. mutex_unlock(&priv->mutex);
  3123. return ret;
  3124. }
  3125. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3126. struct ieee80211_vif *vif,
  3127. enum sta_notify_cmd cmd,
  3128. struct ieee80211_sta *sta)
  3129. {
  3130. struct iwl_priv *priv = hw->priv;
  3131. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3132. int sta_id;
  3133. switch (cmd) {
  3134. case STA_NOTIFY_SLEEP:
  3135. WARN_ON(!sta_priv->client);
  3136. sta_priv->asleep = true;
  3137. if (atomic_read(&sta_priv->pending_frames) > 0)
  3138. ieee80211_sta_block_awake(hw, sta, true);
  3139. break;
  3140. case STA_NOTIFY_AWAKE:
  3141. WARN_ON(!sta_priv->client);
  3142. if (!sta_priv->asleep)
  3143. break;
  3144. sta_priv->asleep = false;
  3145. sta_id = iwl_sta_id(sta);
  3146. if (sta_id != IWL_INVALID_STATION)
  3147. iwl_sta_modify_ps_wake(priv, sta_id);
  3148. break;
  3149. default:
  3150. break;
  3151. }
  3152. }
  3153. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3154. struct ieee80211_vif *vif,
  3155. struct ieee80211_sta *sta)
  3156. {
  3157. struct iwl_priv *priv = hw->priv;
  3158. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3159. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3160. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3161. int ret;
  3162. u8 sta_id;
  3163. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3164. sta->addr);
  3165. mutex_lock(&priv->mutex);
  3166. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3167. sta->addr);
  3168. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3169. atomic_set(&sta_priv->pending_frames, 0);
  3170. if (vif->type == NL80211_IFTYPE_AP)
  3171. sta_priv->client = true;
  3172. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  3173. is_ap, sta, &sta_id);
  3174. if (ret) {
  3175. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3176. sta->addr, ret);
  3177. /* Should we return success if return code is EEXIST ? */
  3178. mutex_unlock(&priv->mutex);
  3179. return ret;
  3180. }
  3181. sta_priv->common.sta_id = sta_id;
  3182. /* Initialize rate scaling */
  3183. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3184. sta->addr);
  3185. iwl_rs_rate_init(priv, sta, sta_id);
  3186. mutex_unlock(&priv->mutex);
  3187. return 0;
  3188. }
  3189. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3190. struct ieee80211_channel_switch *ch_switch)
  3191. {
  3192. struct iwl_priv *priv = hw->priv;
  3193. const struct iwl_channel_info *ch_info;
  3194. struct ieee80211_conf *conf = &hw->conf;
  3195. struct ieee80211_channel *channel = ch_switch->channel;
  3196. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3197. /*
  3198. * MULTI-FIXME
  3199. * When we add support for multiple interfaces, we need to
  3200. * revisit this. The channel switch command in the device
  3201. * only affects the BSS context, but what does that really
  3202. * mean? And what if we get a CSA on the second interface?
  3203. * This needs a lot of work.
  3204. */
  3205. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3206. u16 ch;
  3207. unsigned long flags = 0;
  3208. IWL_DEBUG_MAC80211(priv, "enter\n");
  3209. if (iwl_is_rfkill(priv))
  3210. goto out_exit;
  3211. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3212. test_bit(STATUS_SCANNING, &priv->status))
  3213. goto out_exit;
  3214. if (!iwl_is_associated_ctx(ctx))
  3215. goto out_exit;
  3216. /* channel switch in progress */
  3217. if (priv->switch_rxon.switch_in_progress == true)
  3218. goto out_exit;
  3219. mutex_lock(&priv->mutex);
  3220. if (priv->cfg->ops->lib->set_channel_switch) {
  3221. ch = channel->hw_value;
  3222. if (le16_to_cpu(ctx->active.channel) != ch) {
  3223. ch_info = iwl_get_channel_info(priv,
  3224. channel->band,
  3225. ch);
  3226. if (!is_channel_valid(ch_info)) {
  3227. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3228. goto out;
  3229. }
  3230. spin_lock_irqsave(&priv->lock, flags);
  3231. priv->current_ht_config.smps = conf->smps_mode;
  3232. /* Configure HT40 channels */
  3233. ctx->ht.enabled = conf_is_ht(conf);
  3234. if (ctx->ht.enabled) {
  3235. if (conf_is_ht40_minus(conf)) {
  3236. ctx->ht.extension_chan_offset =
  3237. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3238. ctx->ht.is_40mhz = true;
  3239. } else if (conf_is_ht40_plus(conf)) {
  3240. ctx->ht.extension_chan_offset =
  3241. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3242. ctx->ht.is_40mhz = true;
  3243. } else {
  3244. ctx->ht.extension_chan_offset =
  3245. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3246. ctx->ht.is_40mhz = false;
  3247. }
  3248. } else
  3249. ctx->ht.is_40mhz = false;
  3250. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3251. ctx->staging.flags = 0;
  3252. iwl_set_rxon_channel(priv, channel, ctx);
  3253. iwl_set_rxon_ht(priv, ht_conf);
  3254. iwl_set_flags_for_band(priv, ctx, channel->band,
  3255. ctx->vif);
  3256. spin_unlock_irqrestore(&priv->lock, flags);
  3257. iwl_set_rate(priv);
  3258. /*
  3259. * at this point, staging_rxon has the
  3260. * configuration for channel switch
  3261. */
  3262. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3263. ch_switch))
  3264. priv->switch_rxon.switch_in_progress = false;
  3265. }
  3266. }
  3267. out:
  3268. mutex_unlock(&priv->mutex);
  3269. out_exit:
  3270. if (!priv->switch_rxon.switch_in_progress)
  3271. ieee80211_chswitch_done(ctx->vif, false);
  3272. IWL_DEBUG_MAC80211(priv, "leave\n");
  3273. }
  3274. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3275. unsigned int changed_flags,
  3276. unsigned int *total_flags,
  3277. u64 multicast)
  3278. {
  3279. struct iwl_priv *priv = hw->priv;
  3280. __le32 filter_or = 0, filter_nand = 0;
  3281. struct iwl_rxon_context *ctx;
  3282. #define CHK(test, flag) do { \
  3283. if (*total_flags & (test)) \
  3284. filter_or |= (flag); \
  3285. else \
  3286. filter_nand |= (flag); \
  3287. } while (0)
  3288. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3289. changed_flags, *total_flags);
  3290. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3291. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3292. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3293. #undef CHK
  3294. mutex_lock(&priv->mutex);
  3295. for_each_context(priv, ctx) {
  3296. ctx->staging.filter_flags &= ~filter_nand;
  3297. ctx->staging.filter_flags |= filter_or;
  3298. iwlcore_commit_rxon(priv, ctx);
  3299. }
  3300. mutex_unlock(&priv->mutex);
  3301. /*
  3302. * Receiving all multicast frames is always enabled by the
  3303. * default flags setup in iwl_connection_init_rx_config()
  3304. * since we currently do not support programming multicast
  3305. * filters into the device.
  3306. */
  3307. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3308. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3309. }
  3310. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3311. {
  3312. struct iwl_priv *priv = hw->priv;
  3313. mutex_lock(&priv->mutex);
  3314. IWL_DEBUG_MAC80211(priv, "enter\n");
  3315. /* do not support "flush" */
  3316. if (!priv->cfg->ops->lib->txfifo_flush)
  3317. goto done;
  3318. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3319. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3320. goto done;
  3321. }
  3322. if (iwl_is_rfkill(priv)) {
  3323. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3324. goto done;
  3325. }
  3326. /*
  3327. * mac80211 will not push any more frames for transmit
  3328. * until the flush is completed
  3329. */
  3330. if (drop) {
  3331. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3332. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3333. IWL_ERR(priv, "flush request fail\n");
  3334. goto done;
  3335. }
  3336. }
  3337. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3338. iwlagn_wait_tx_queue_empty(priv);
  3339. done:
  3340. mutex_unlock(&priv->mutex);
  3341. IWL_DEBUG_MAC80211(priv, "leave\n");
  3342. }
  3343. /*****************************************************************************
  3344. *
  3345. * driver setup and teardown
  3346. *
  3347. *****************************************************************************/
  3348. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3349. {
  3350. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3351. init_waitqueue_head(&priv->wait_command_queue);
  3352. INIT_WORK(&priv->restart, iwl_bg_restart);
  3353. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3354. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3355. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3356. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3357. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3358. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3359. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3360. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3361. iwl_setup_scan_deferred_work(priv);
  3362. if (priv->cfg->ops->lib->setup_deferred_work)
  3363. priv->cfg->ops->lib->setup_deferred_work(priv);
  3364. init_timer(&priv->statistics_periodic);
  3365. priv->statistics_periodic.data = (unsigned long)priv;
  3366. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3367. init_timer(&priv->ucode_trace);
  3368. priv->ucode_trace.data = (unsigned long)priv;
  3369. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3370. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3371. init_timer(&priv->monitor_recover);
  3372. priv->monitor_recover.data = (unsigned long)priv;
  3373. priv->monitor_recover.function =
  3374. priv->cfg->ops->lib->recover_from_tx_stall;
  3375. }
  3376. if (!priv->cfg->use_isr_legacy)
  3377. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3378. iwl_irq_tasklet, (unsigned long)priv);
  3379. else
  3380. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3381. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3382. }
  3383. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3384. {
  3385. if (priv->cfg->ops->lib->cancel_deferred_work)
  3386. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3387. cancel_delayed_work_sync(&priv->init_alive_start);
  3388. cancel_delayed_work(&priv->scan_check);
  3389. cancel_work_sync(&priv->start_internal_scan);
  3390. cancel_delayed_work(&priv->alive_start);
  3391. cancel_work_sync(&priv->run_time_calib_work);
  3392. cancel_work_sync(&priv->beacon_update);
  3393. cancel_work_sync(&priv->bt_full_concurrency);
  3394. cancel_work_sync(&priv->bt_runtime_config);
  3395. del_timer_sync(&priv->statistics_periodic);
  3396. del_timer_sync(&priv->ucode_trace);
  3397. }
  3398. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3399. struct ieee80211_rate *rates)
  3400. {
  3401. int i;
  3402. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3403. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3404. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3405. rates[i].hw_value_short = i;
  3406. rates[i].flags = 0;
  3407. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3408. /*
  3409. * If CCK != 1M then set short preamble rate flag.
  3410. */
  3411. rates[i].flags |=
  3412. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3413. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3414. }
  3415. }
  3416. }
  3417. static int iwl_init_drv(struct iwl_priv *priv)
  3418. {
  3419. int ret;
  3420. priv->ibss_beacon = NULL;
  3421. spin_lock_init(&priv->sta_lock);
  3422. spin_lock_init(&priv->hcmd_lock);
  3423. INIT_LIST_HEAD(&priv->free_frames);
  3424. mutex_init(&priv->mutex);
  3425. mutex_init(&priv->sync_cmd_mutex);
  3426. priv->ieee_channels = NULL;
  3427. priv->ieee_rates = NULL;
  3428. priv->band = IEEE80211_BAND_2GHZ;
  3429. priv->iw_mode = NL80211_IFTYPE_STATION;
  3430. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3431. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3432. priv->_agn.agg_tids_count = 0;
  3433. /* initialize force reset */
  3434. priv->force_reset[IWL_RF_RESET].reset_duration =
  3435. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3436. priv->force_reset[IWL_FW_RESET].reset_duration =
  3437. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3438. /* Choose which receivers/antennas to use */
  3439. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3440. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3441. &priv->contexts[IWL_RXON_CTX_BSS]);
  3442. iwl_init_scan_params(priv);
  3443. /* init bt coex */
  3444. if (priv->cfg->advanced_bt_coexist) {
  3445. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3446. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3447. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3448. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3449. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3450. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3451. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3452. }
  3453. /* Set the tx_power_user_lmt to the lowest power level
  3454. * this value will get overwritten by channel max power avg
  3455. * from eeprom */
  3456. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3457. ret = iwl_init_channel_map(priv);
  3458. if (ret) {
  3459. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3460. goto err;
  3461. }
  3462. ret = iwlcore_init_geos(priv);
  3463. if (ret) {
  3464. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3465. goto err_free_channel_map;
  3466. }
  3467. iwl_init_hw_rates(priv, priv->ieee_rates);
  3468. return 0;
  3469. err_free_channel_map:
  3470. iwl_free_channel_map(priv);
  3471. err:
  3472. return ret;
  3473. }
  3474. static void iwl_uninit_drv(struct iwl_priv *priv)
  3475. {
  3476. iwl_calib_free_results(priv);
  3477. iwlcore_free_geos(priv);
  3478. iwl_free_channel_map(priv);
  3479. kfree(priv->scan_cmd);
  3480. }
  3481. static struct ieee80211_ops iwl_hw_ops = {
  3482. .tx = iwl_mac_tx,
  3483. .start = iwl_mac_start,
  3484. .stop = iwl_mac_stop,
  3485. .add_interface = iwl_mac_add_interface,
  3486. .remove_interface = iwl_mac_remove_interface,
  3487. .config = iwl_mac_config,
  3488. .configure_filter = iwlagn_configure_filter,
  3489. .set_key = iwl_mac_set_key,
  3490. .update_tkip_key = iwl_mac_update_tkip_key,
  3491. .conf_tx = iwl_mac_conf_tx,
  3492. .reset_tsf = iwl_mac_reset_tsf,
  3493. .bss_info_changed = iwl_bss_info_changed,
  3494. .ampdu_action = iwl_mac_ampdu_action,
  3495. .hw_scan = iwl_mac_hw_scan,
  3496. .sta_notify = iwl_mac_sta_notify,
  3497. .sta_add = iwlagn_mac_sta_add,
  3498. .sta_remove = iwl_mac_sta_remove,
  3499. .channel_switch = iwl_mac_channel_switch,
  3500. .flush = iwl_mac_flush,
  3501. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3502. };
  3503. static void iwl_hw_detect(struct iwl_priv *priv)
  3504. {
  3505. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3506. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3507. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3508. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3509. }
  3510. static int iwl_set_hw_params(struct iwl_priv *priv)
  3511. {
  3512. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3513. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3514. if (priv->cfg->mod_params->amsdu_size_8K)
  3515. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3516. else
  3517. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3518. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3519. if (priv->cfg->mod_params->disable_11n)
  3520. priv->cfg->sku &= ~IWL_SKU_N;
  3521. /* Device-specific setup */
  3522. return priv->cfg->ops->lib->set_hw_params(priv);
  3523. }
  3524. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3525. IWL_TX_FIFO_VO,
  3526. IWL_TX_FIFO_VI,
  3527. IWL_TX_FIFO_BE,
  3528. IWL_TX_FIFO_BK,
  3529. };
  3530. static const u8 iwlagn_bss_ac_to_queue[] = {
  3531. 0, 1, 2, 3,
  3532. };
  3533. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3534. IWL_TX_FIFO_VO_IPAN,
  3535. IWL_TX_FIFO_VI_IPAN,
  3536. IWL_TX_FIFO_BE_IPAN,
  3537. IWL_TX_FIFO_BK_IPAN,
  3538. };
  3539. static const u8 iwlagn_pan_ac_to_queue[] = {
  3540. 7, 6, 5, 4,
  3541. };
  3542. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3543. {
  3544. int err = 0, i;
  3545. struct iwl_priv *priv;
  3546. struct ieee80211_hw *hw;
  3547. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3548. unsigned long flags;
  3549. u16 pci_cmd, num_mac;
  3550. /************************
  3551. * 1. Allocating HW data
  3552. ************************/
  3553. /* Disabling hardware scan means that mac80211 will perform scans
  3554. * "the hard way", rather than using device's scan. */
  3555. if (cfg->mod_params->disable_hw_scan) {
  3556. if (iwl_debug_level & IWL_DL_INFO)
  3557. dev_printk(KERN_DEBUG, &(pdev->dev),
  3558. "Disabling hw_scan\n");
  3559. iwl_hw_ops.hw_scan = NULL;
  3560. }
  3561. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3562. if (!hw) {
  3563. err = -ENOMEM;
  3564. goto out;
  3565. }
  3566. priv = hw->priv;
  3567. /* At this point both hw and priv are allocated. */
  3568. /*
  3569. * The default context is always valid,
  3570. * more may be discovered when firmware
  3571. * is loaded.
  3572. */
  3573. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3574. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3575. priv->contexts[i].ctxid = i;
  3576. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3577. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3578. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3579. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3580. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3581. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3582. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3583. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3584. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3585. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3586. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3587. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3588. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3589. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3590. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3591. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3592. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3593. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3594. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3595. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3596. SET_IEEE80211_DEV(hw, &pdev->dev);
  3597. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3598. priv->cfg = cfg;
  3599. priv->pci_dev = pdev;
  3600. priv->inta_mask = CSR_INI_SET_MASK;
  3601. /* is antenna coupling more than 35dB ? */
  3602. priv->bt_ant_couple_ok =
  3603. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3604. true : false;
  3605. /* enable/disable bt channel announcement */
  3606. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3607. if (iwl_alloc_traffic_mem(priv))
  3608. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3609. /**************************
  3610. * 2. Initializing PCI bus
  3611. **************************/
  3612. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3613. PCIE_LINK_STATE_CLKPM);
  3614. if (pci_enable_device(pdev)) {
  3615. err = -ENODEV;
  3616. goto out_ieee80211_free_hw;
  3617. }
  3618. pci_set_master(pdev);
  3619. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3620. if (!err)
  3621. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3622. if (err) {
  3623. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3624. if (!err)
  3625. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3626. /* both attempts failed: */
  3627. if (err) {
  3628. IWL_WARN(priv, "No suitable DMA available.\n");
  3629. goto out_pci_disable_device;
  3630. }
  3631. }
  3632. err = pci_request_regions(pdev, DRV_NAME);
  3633. if (err)
  3634. goto out_pci_disable_device;
  3635. pci_set_drvdata(pdev, priv);
  3636. /***********************
  3637. * 3. Read REV register
  3638. ***********************/
  3639. priv->hw_base = pci_iomap(pdev, 0, 0);
  3640. if (!priv->hw_base) {
  3641. err = -ENODEV;
  3642. goto out_pci_release_regions;
  3643. }
  3644. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3645. (unsigned long long) pci_resource_len(pdev, 0));
  3646. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3647. /* these spin locks will be used in apm_ops.init and EEPROM access
  3648. * we should init now
  3649. */
  3650. spin_lock_init(&priv->reg_lock);
  3651. spin_lock_init(&priv->lock);
  3652. /*
  3653. * stop and reset the on-board processor just in case it is in a
  3654. * strange state ... like being left stranded by a primary kernel
  3655. * and this is now the kdump kernel trying to start up
  3656. */
  3657. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3658. iwl_hw_detect(priv);
  3659. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3660. priv->cfg->name, priv->hw_rev);
  3661. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3662. * PCI Tx retries from interfering with C3 CPU state */
  3663. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3664. iwl_prepare_card_hw(priv);
  3665. if (!priv->hw_ready) {
  3666. IWL_WARN(priv, "Failed, HW not ready\n");
  3667. goto out_iounmap;
  3668. }
  3669. /*****************
  3670. * 4. Read EEPROM
  3671. *****************/
  3672. /* Read the EEPROM */
  3673. err = iwl_eeprom_init(priv);
  3674. if (err) {
  3675. IWL_ERR(priv, "Unable to init EEPROM\n");
  3676. goto out_iounmap;
  3677. }
  3678. err = iwl_eeprom_check_version(priv);
  3679. if (err)
  3680. goto out_free_eeprom;
  3681. /* extract MAC Address */
  3682. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3683. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3684. priv->hw->wiphy->addresses = priv->addresses;
  3685. priv->hw->wiphy->n_addresses = 1;
  3686. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3687. if (num_mac > 1) {
  3688. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3689. ETH_ALEN);
  3690. priv->addresses[1].addr[5]++;
  3691. priv->hw->wiphy->n_addresses++;
  3692. }
  3693. /************************
  3694. * 5. Setup HW constants
  3695. ************************/
  3696. if (iwl_set_hw_params(priv)) {
  3697. IWL_ERR(priv, "failed to set hw parameters\n");
  3698. goto out_free_eeprom;
  3699. }
  3700. /*******************
  3701. * 6. Setup priv
  3702. *******************/
  3703. err = iwl_init_drv(priv);
  3704. if (err)
  3705. goto out_free_eeprom;
  3706. /* At this point both hw and priv are initialized. */
  3707. /********************
  3708. * 7. Setup services
  3709. ********************/
  3710. spin_lock_irqsave(&priv->lock, flags);
  3711. iwl_disable_interrupts(priv);
  3712. spin_unlock_irqrestore(&priv->lock, flags);
  3713. pci_enable_msi(priv->pci_dev);
  3714. iwl_alloc_isr_ict(priv);
  3715. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3716. IRQF_SHARED, DRV_NAME, priv);
  3717. if (err) {
  3718. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3719. goto out_disable_msi;
  3720. }
  3721. iwl_setup_deferred_work(priv);
  3722. iwl_setup_rx_handlers(priv);
  3723. /*********************************************
  3724. * 8. Enable interrupts and read RFKILL state
  3725. *********************************************/
  3726. /* enable interrupts if needed: hw bug w/a */
  3727. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3728. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3729. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3730. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3731. }
  3732. iwl_enable_interrupts(priv);
  3733. /* If platform's RF_KILL switch is NOT set to KILL */
  3734. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3735. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3736. else
  3737. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3738. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3739. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3740. iwl_power_initialize(priv);
  3741. iwl_tt_initialize(priv);
  3742. init_completion(&priv->_agn.firmware_loading_complete);
  3743. err = iwl_request_firmware(priv, true);
  3744. if (err)
  3745. goto out_destroy_workqueue;
  3746. return 0;
  3747. out_destroy_workqueue:
  3748. destroy_workqueue(priv->workqueue);
  3749. priv->workqueue = NULL;
  3750. free_irq(priv->pci_dev->irq, priv);
  3751. iwl_free_isr_ict(priv);
  3752. out_disable_msi:
  3753. pci_disable_msi(priv->pci_dev);
  3754. iwl_uninit_drv(priv);
  3755. out_free_eeprom:
  3756. iwl_eeprom_free(priv);
  3757. out_iounmap:
  3758. pci_iounmap(pdev, priv->hw_base);
  3759. out_pci_release_regions:
  3760. pci_set_drvdata(pdev, NULL);
  3761. pci_release_regions(pdev);
  3762. out_pci_disable_device:
  3763. pci_disable_device(pdev);
  3764. out_ieee80211_free_hw:
  3765. iwl_free_traffic_mem(priv);
  3766. ieee80211_free_hw(priv->hw);
  3767. out:
  3768. return err;
  3769. }
  3770. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3771. {
  3772. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3773. unsigned long flags;
  3774. if (!priv)
  3775. return;
  3776. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3777. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3778. iwl_dbgfs_unregister(priv);
  3779. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3780. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3781. * to be called and iwl_down since we are removing the device
  3782. * we need to set STATUS_EXIT_PENDING bit.
  3783. */
  3784. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3785. if (priv->mac80211_registered) {
  3786. ieee80211_unregister_hw(priv->hw);
  3787. priv->mac80211_registered = 0;
  3788. } else {
  3789. iwl_down(priv);
  3790. }
  3791. /*
  3792. * Make sure device is reset to low power before unloading driver.
  3793. * This may be redundant with iwl_down(), but there are paths to
  3794. * run iwl_down() without calling apm_ops.stop(), and there are
  3795. * paths to avoid running iwl_down() at all before leaving driver.
  3796. * This (inexpensive) call *makes sure* device is reset.
  3797. */
  3798. priv->cfg->ops->lib->apm_ops.stop(priv);
  3799. iwl_tt_exit(priv);
  3800. /* make sure we flush any pending irq or
  3801. * tasklet for the driver
  3802. */
  3803. spin_lock_irqsave(&priv->lock, flags);
  3804. iwl_disable_interrupts(priv);
  3805. spin_unlock_irqrestore(&priv->lock, flags);
  3806. iwl_synchronize_irq(priv);
  3807. iwl_dealloc_ucode_pci(priv);
  3808. if (priv->rxq.bd)
  3809. iwlagn_rx_queue_free(priv, &priv->rxq);
  3810. iwlagn_hw_txq_ctx_free(priv);
  3811. iwl_eeprom_free(priv);
  3812. /*netif_stop_queue(dev); */
  3813. flush_workqueue(priv->workqueue);
  3814. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3815. * priv->workqueue... so we can't take down the workqueue
  3816. * until now... */
  3817. destroy_workqueue(priv->workqueue);
  3818. priv->workqueue = NULL;
  3819. iwl_free_traffic_mem(priv);
  3820. free_irq(priv->pci_dev->irq, priv);
  3821. pci_disable_msi(priv->pci_dev);
  3822. pci_iounmap(pdev, priv->hw_base);
  3823. pci_release_regions(pdev);
  3824. pci_disable_device(pdev);
  3825. pci_set_drvdata(pdev, NULL);
  3826. iwl_uninit_drv(priv);
  3827. iwl_free_isr_ict(priv);
  3828. if (priv->ibss_beacon)
  3829. dev_kfree_skb(priv->ibss_beacon);
  3830. ieee80211_free_hw(priv->hw);
  3831. }
  3832. /*****************************************************************************
  3833. *
  3834. * driver and module entry point
  3835. *
  3836. *****************************************************************************/
  3837. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3838. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3839. #ifdef CONFIG_IWL4965
  3840. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3841. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3842. #endif /* CONFIG_IWL4965 */
  3843. #ifdef CONFIG_IWL5000
  3844. /* 5100 Series WiFi */
  3845. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3846. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3847. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3848. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3849. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3850. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3851. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3852. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3853. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3854. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3855. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3856. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3857. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3858. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3859. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3860. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3861. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3862. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3863. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3864. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3865. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3866. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3867. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3868. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3869. /* 5300 Series WiFi */
  3870. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3871. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3872. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3873. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3874. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3875. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3876. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3877. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3878. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3879. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3880. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3881. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3882. /* 5350 Series WiFi/WiMax */
  3883. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3884. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3885. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3886. /* 5150 Series Wifi/WiMax */
  3887. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3888. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3889. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3890. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3891. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3892. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3893. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3894. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3895. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3896. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3897. /* 6x00 Series */
  3898. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3899. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3900. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3901. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3902. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3903. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3904. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3905. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3906. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3907. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3908. /* 6x00 Series Gen2a */
  3909. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3910. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3911. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3912. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3913. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3914. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3915. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3916. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3917. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3918. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3919. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3920. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3921. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3922. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3923. /* 6x00 Series Gen2b */
  3924. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3925. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3926. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3927. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3928. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3929. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3930. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3931. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3932. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3933. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3934. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3935. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3936. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3937. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3938. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3939. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3940. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3941. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3942. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3943. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3944. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3945. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3946. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3947. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3948. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3949. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3950. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3951. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3952. /* 6x50 WiFi/WiMax Series */
  3953. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3954. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3955. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3956. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3957. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3958. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3959. /* 6x50 WiFi/WiMax Series Gen2 */
  3960. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3961. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3962. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3963. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3964. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3965. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3966. /* 1000 Series WiFi */
  3967. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3968. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3969. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3970. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3971. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3972. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3973. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3974. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3975. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3976. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3977. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3978. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3979. #endif /* CONFIG_IWL5000 */
  3980. {0}
  3981. };
  3982. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3983. static struct pci_driver iwl_driver = {
  3984. .name = DRV_NAME,
  3985. .id_table = iwl_hw_card_ids,
  3986. .probe = iwl_pci_probe,
  3987. .remove = __devexit_p(iwl_pci_remove),
  3988. #ifdef CONFIG_PM
  3989. .suspend = iwl_pci_suspend,
  3990. .resume = iwl_pci_resume,
  3991. #endif
  3992. };
  3993. static int __init iwl_init(void)
  3994. {
  3995. int ret;
  3996. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3997. pr_info(DRV_COPYRIGHT "\n");
  3998. ret = iwlagn_rate_control_register();
  3999. if (ret) {
  4000. pr_err("Unable to register rate control algorithm: %d\n", ret);
  4001. return ret;
  4002. }
  4003. ret = pci_register_driver(&iwl_driver);
  4004. if (ret) {
  4005. pr_err("Unable to initialize PCI module\n");
  4006. goto error_register;
  4007. }
  4008. return ret;
  4009. error_register:
  4010. iwlagn_rate_control_unregister();
  4011. return ret;
  4012. }
  4013. static void __exit iwl_exit(void)
  4014. {
  4015. pci_unregister_driver(&iwl_driver);
  4016. iwlagn_rate_control_unregister();
  4017. }
  4018. module_exit(iwl_exit);
  4019. module_init(iwl_init);
  4020. #ifdef CONFIG_IWLWIFI_DEBUG
  4021. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  4022. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  4023. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  4024. MODULE_PARM_DESC(debug, "debug output mask");
  4025. #endif
  4026. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  4027. MODULE_PARM_DESC(swcrypto50,
  4028. "using crypto in software (default 0 [hardware]) (deprecated)");
  4029. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  4030. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  4031. module_param_named(queues_num50,
  4032. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4033. MODULE_PARM_DESC(queues_num50,
  4034. "number of hw queues in 50xx series (deprecated)");
  4035. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4036. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  4037. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4038. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  4039. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4040. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  4041. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  4042. int, S_IRUGO);
  4043. MODULE_PARM_DESC(amsdu_size_8K50,
  4044. "enable 8K amsdu size in 50XX series (deprecated)");
  4045. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  4046. int, S_IRUGO);
  4047. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  4048. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4049. MODULE_PARM_DESC(fw_restart50,
  4050. "restart firmware in case of error (deprecated)");
  4051. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4052. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4053. module_param_named(
  4054. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4055. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  4056. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4057. S_IRUGO);
  4058. MODULE_PARM_DESC(ucode_alternative,
  4059. "specify ucode alternative to use from ucode file");
  4060. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4061. MODULE_PARM_DESC(antenna_coupling,
  4062. "specify antenna coupling in dB (defualt: 0 dB)");
  4063. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4064. MODULE_PARM_DESC(bt_ch_announce,
  4065. "Enable BT channel announcement mode (default: enable)");