iwl-agn-tx.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/sched.h>
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. /*
  41. * mac80211 queues, ACs, hardware queues, FIFOs.
  42. *
  43. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  44. *
  45. * Mac80211 uses the following numbers, which we get as from it
  46. * by way of skb_get_queue_mapping(skb):
  47. *
  48. * VO 0
  49. * VI 1
  50. * BE 2
  51. * BK 3
  52. *
  53. *
  54. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  55. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  56. * own queue per aggregation session (RA/TID combination), such queues are
  57. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  58. * order to map frames to the right queue, we also need an AC->hw queue
  59. * mapping. This is implemented here.
  60. *
  61. * Due to the way hw queues are set up (by the hw specific modules like
  62. * iwl-4965.c, iwl-5000.c etc.), the AC->hw queue mapping is the identity
  63. * mapping.
  64. */
  65. static const u8 tid_to_ac[] = {
  66. /* this matches the mac80211 numbers */
  67. 2, 3, 3, 2, 1, 1, 0, 0
  68. };
  69. static inline int get_ac_from_tid(u16 tid)
  70. {
  71. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  72. return tid_to_ac[tid];
  73. /* no support for TIDs 8-15 yet */
  74. return -EINVAL;
  75. }
  76. static inline int get_fifo_from_tid(struct iwl_rxon_context *ctx, u16 tid)
  77. {
  78. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  79. return ctx->ac_to_fifo[tid_to_ac[tid]];
  80. /* no support for TIDs 8-15 yet */
  81. return -EINVAL;
  82. }
  83. /**
  84. * iwlagn_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  85. */
  86. void iwlagn_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  87. struct iwl_tx_queue *txq,
  88. u16 byte_cnt)
  89. {
  90. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  91. int write_ptr = txq->q.write_ptr;
  92. int txq_id = txq->q.id;
  93. u8 sec_ctl = 0;
  94. u8 sta_id = 0;
  95. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  96. __le16 bc_ent;
  97. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  98. if (txq_id != priv->cmd_queue) {
  99. sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
  100. sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
  101. switch (sec_ctl & TX_CMD_SEC_MSK) {
  102. case TX_CMD_SEC_CCM:
  103. len += CCMP_MIC_LEN;
  104. break;
  105. case TX_CMD_SEC_TKIP:
  106. len += TKIP_ICV_LEN;
  107. break;
  108. case TX_CMD_SEC_WEP:
  109. len += WEP_IV_LEN + WEP_ICV_LEN;
  110. break;
  111. }
  112. }
  113. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  114. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  115. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  116. scd_bc_tbl[txq_id].
  117. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  118. }
  119. void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
  120. struct iwl_tx_queue *txq)
  121. {
  122. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  123. int txq_id = txq->q.id;
  124. int read_ptr = txq->q.read_ptr;
  125. u8 sta_id = 0;
  126. __le16 bc_ent;
  127. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  128. if (txq_id != priv->cmd_queue)
  129. sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
  130. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  131. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  132. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  133. scd_bc_tbl[txq_id].
  134. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  135. }
  136. static int iwlagn_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  137. u16 txq_id)
  138. {
  139. u32 tbl_dw_addr;
  140. u32 tbl_dw;
  141. u16 scd_q2ratid;
  142. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  143. tbl_dw_addr = priv->scd_base_addr +
  144. IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  145. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  146. if (txq_id & 0x1)
  147. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  148. else
  149. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  150. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  151. return 0;
  152. }
  153. static void iwlagn_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
  154. {
  155. /* Simply stop the queue, but don't change any configuration;
  156. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  157. iwl_write_prph(priv,
  158. IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  159. (0 << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  160. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  161. }
  162. void iwlagn_set_wr_ptrs(struct iwl_priv *priv,
  163. int txq_id, u32 index)
  164. {
  165. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  166. (index & 0xff) | (txq_id << 8));
  167. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(txq_id), index);
  168. }
  169. void iwlagn_tx_queue_set_status(struct iwl_priv *priv,
  170. struct iwl_tx_queue *txq,
  171. int tx_fifo_id, int scd_retry)
  172. {
  173. int txq_id = txq->q.id;
  174. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  175. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  176. (active << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  177. (tx_fifo_id << IWLAGN_SCD_QUEUE_STTS_REG_POS_TXF) |
  178. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_WSL) |
  179. IWLAGN_SCD_QUEUE_STTS_REG_MSK);
  180. txq->sched_retry = scd_retry;
  181. IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
  182. active ? "Activate" : "Deactivate",
  183. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  184. }
  185. int iwlagn_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  186. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  187. {
  188. unsigned long flags;
  189. u16 ra_tid;
  190. int ret;
  191. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  192. (IWLAGN_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
  193. <= txq_id)) {
  194. IWL_WARN(priv,
  195. "queue number out of range: %d, must be %d to %d\n",
  196. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  197. IWLAGN_FIRST_AMPDU_QUEUE +
  198. priv->cfg->num_of_ampdu_queues - 1);
  199. return -EINVAL;
  200. }
  201. ra_tid = BUILD_RAxTID(sta_id, tid);
  202. /* Modify device's station table to Tx this TID */
  203. ret = iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  204. if (ret)
  205. return ret;
  206. spin_lock_irqsave(&priv->lock, flags);
  207. /* Stop this Tx queue before configuring it */
  208. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  209. /* Map receiver-address / traffic-ID to this queue */
  210. iwlagn_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  211. /* Set this queue as a chain-building queue */
  212. iwl_set_bits_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL, (1<<txq_id));
  213. /* enable aggregations for the queue */
  214. iwl_set_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1<<txq_id));
  215. /* Place first TFD at index corresponding to start sequence number.
  216. * Assumes that ssn_idx is valid (!= 0xFFF) */
  217. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  218. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  219. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  220. /* Set up Tx window size and frame limit for this queue */
  221. iwl_write_targ_mem(priv, priv->scd_base_addr +
  222. IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  223. sizeof(u32),
  224. ((SCD_WIN_SIZE <<
  225. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  226. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  227. ((SCD_FRAME_LIMIT <<
  228. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  229. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  230. iwl_set_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  231. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  232. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  233. spin_unlock_irqrestore(&priv->lock, flags);
  234. return 0;
  235. }
  236. int iwlagn_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  237. u16 ssn_idx, u8 tx_fifo)
  238. {
  239. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  240. (IWLAGN_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
  241. <= txq_id)) {
  242. IWL_ERR(priv,
  243. "queue number out of range: %d, must be %d to %d\n",
  244. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  245. IWLAGN_FIRST_AMPDU_QUEUE +
  246. priv->cfg->num_of_ampdu_queues - 1);
  247. return -EINVAL;
  248. }
  249. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  250. iwl_clear_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1 << txq_id));
  251. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  252. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  253. /* supposes that ssn_idx is valid (!= 0xFFF) */
  254. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  255. iwl_clear_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  256. iwl_txq_ctx_deactivate(priv, txq_id);
  257. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  258. return 0;
  259. }
  260. /*
  261. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  262. * must be called under priv->lock and mac access
  263. */
  264. void iwlagn_txq_set_sched(struct iwl_priv *priv, u32 mask)
  265. {
  266. iwl_write_prph(priv, IWLAGN_SCD_TXFACT, mask);
  267. }
  268. /*
  269. * handle build REPLY_TX command notification.
  270. */
  271. static void iwlagn_tx_cmd_build_basic(struct iwl_priv *priv,
  272. struct sk_buff *skb,
  273. struct iwl_tx_cmd *tx_cmd,
  274. struct ieee80211_tx_info *info,
  275. struct ieee80211_hdr *hdr,
  276. u8 std_id)
  277. {
  278. __le16 fc = hdr->frame_control;
  279. __le32 tx_flags = tx_cmd->tx_flags;
  280. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  281. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  282. tx_flags |= TX_CMD_FLG_ACK_MSK;
  283. if (ieee80211_is_mgmt(fc))
  284. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  285. if (ieee80211_is_probe_resp(fc) &&
  286. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  287. tx_flags |= TX_CMD_FLG_TSF_MSK;
  288. } else {
  289. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  290. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  291. }
  292. if (ieee80211_is_back_req(fc))
  293. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  294. else if (info->band == IEEE80211_BAND_2GHZ &&
  295. priv->cfg->advanced_bt_coexist &&
  296. (ieee80211_is_auth(fc) || ieee80211_is_assoc_req(fc) ||
  297. ieee80211_is_reassoc_req(fc) ||
  298. skb->protocol == cpu_to_be16(ETH_P_PAE)))
  299. tx_flags |= TX_CMD_FLG_IGNORE_BT;
  300. tx_cmd->sta_id = std_id;
  301. if (ieee80211_has_morefrags(fc))
  302. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  303. if (ieee80211_is_data_qos(fc)) {
  304. u8 *qc = ieee80211_get_qos_ctl(hdr);
  305. tx_cmd->tid_tspec = qc[0] & 0xf;
  306. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  307. } else {
  308. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  309. }
  310. priv->cfg->ops->utils->tx_cmd_protection(priv, info, fc, &tx_flags);
  311. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  312. if (ieee80211_is_mgmt(fc)) {
  313. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  314. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  315. else
  316. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  317. } else {
  318. tx_cmd->timeout.pm_frame_timeout = 0;
  319. }
  320. tx_cmd->driver_txop = 0;
  321. tx_cmd->tx_flags = tx_flags;
  322. tx_cmd->next_frame_len = 0;
  323. }
  324. #define RTS_DFAULT_RETRY_LIMIT 60
  325. static void iwlagn_tx_cmd_build_rate(struct iwl_priv *priv,
  326. struct iwl_tx_cmd *tx_cmd,
  327. struct ieee80211_tx_info *info,
  328. __le16 fc)
  329. {
  330. u32 rate_flags;
  331. int rate_idx;
  332. u8 rts_retry_limit;
  333. u8 data_retry_limit;
  334. u8 rate_plcp;
  335. /* Set retry limit on DATA packets and Probe Responses*/
  336. if (ieee80211_is_probe_resp(fc))
  337. data_retry_limit = 3;
  338. else
  339. data_retry_limit = IWLAGN_DEFAULT_TX_RETRY;
  340. tx_cmd->data_retry_limit = data_retry_limit;
  341. /* Set retry limit on RTS packets */
  342. rts_retry_limit = RTS_DFAULT_RETRY_LIMIT;
  343. if (data_retry_limit < rts_retry_limit)
  344. rts_retry_limit = data_retry_limit;
  345. tx_cmd->rts_retry_limit = rts_retry_limit;
  346. /* DATA packets will use the uCode station table for rate/antenna
  347. * selection */
  348. if (ieee80211_is_data(fc)) {
  349. tx_cmd->initial_rate_index = 0;
  350. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  351. return;
  352. }
  353. /**
  354. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  355. * not really a TX rate. Thus, we use the lowest supported rate for
  356. * this band. Also use the lowest supported rate if the stored rate
  357. * index is invalid.
  358. */
  359. rate_idx = info->control.rates[0].idx;
  360. if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
  361. (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
  362. rate_idx = rate_lowest_index(&priv->bands[info->band],
  363. info->control.sta);
  364. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  365. if (info->band == IEEE80211_BAND_5GHZ)
  366. rate_idx += IWL_FIRST_OFDM_RATE;
  367. /* Get PLCP rate for tx_cmd->rate_n_flags */
  368. rate_plcp = iwl_rates[rate_idx].plcp;
  369. /* Zero out flags for this packet */
  370. rate_flags = 0;
  371. /* Set CCK flag as needed */
  372. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  373. rate_flags |= RATE_MCS_CCK_MSK;
  374. /* Set up antennas */
  375. if (priv->cfg->advanced_bt_coexist && priv->bt_full_concurrent) {
  376. /* operated as 1x1 in full concurrency mode */
  377. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  378. first_antenna(priv->hw_params.valid_tx_ant));
  379. } else
  380. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  381. priv->hw_params.valid_tx_ant);
  382. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  383. /* Set the rate in the TX cmd */
  384. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  385. }
  386. static void iwlagn_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  387. struct ieee80211_tx_info *info,
  388. struct iwl_tx_cmd *tx_cmd,
  389. struct sk_buff *skb_frag,
  390. int sta_id)
  391. {
  392. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  393. switch (keyconf->cipher) {
  394. case WLAN_CIPHER_SUITE_CCMP:
  395. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  396. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  397. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  398. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  399. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  400. break;
  401. case WLAN_CIPHER_SUITE_TKIP:
  402. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  403. ieee80211_get_tkip_key(keyconf, skb_frag,
  404. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  405. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  406. break;
  407. case WLAN_CIPHER_SUITE_WEP104:
  408. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  409. /* fall through */
  410. case WLAN_CIPHER_SUITE_WEP40:
  411. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  412. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  413. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  414. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  415. "with key %d\n", keyconf->keyidx);
  416. break;
  417. default:
  418. IWL_ERR(priv, "Unknown encode cipher %x\n", keyconf->cipher);
  419. break;
  420. }
  421. }
  422. /*
  423. * start REPLY_TX command process
  424. */
  425. int iwlagn_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  426. {
  427. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  428. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  429. struct ieee80211_sta *sta = info->control.sta;
  430. struct iwl_station_priv *sta_priv = NULL;
  431. struct iwl_tx_queue *txq;
  432. struct iwl_queue *q;
  433. struct iwl_device_cmd *out_cmd;
  434. struct iwl_cmd_meta *out_meta;
  435. struct iwl_tx_cmd *tx_cmd;
  436. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  437. int swq_id, txq_id;
  438. dma_addr_t phys_addr;
  439. dma_addr_t txcmd_phys;
  440. dma_addr_t scratch_phys;
  441. u16 len, len_org, firstlen, secondlen;
  442. u16 seq_number = 0;
  443. __le16 fc;
  444. u8 hdr_len;
  445. u8 sta_id;
  446. u8 wait_write_ptr = 0;
  447. u8 tid = 0;
  448. u8 *qc = NULL;
  449. unsigned long flags;
  450. if (info->control.vif)
  451. ctx = iwl_rxon_ctx_from_vif(info->control.vif);
  452. spin_lock_irqsave(&priv->lock, flags);
  453. if (iwl_is_rfkill(priv)) {
  454. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  455. goto drop_unlock;
  456. }
  457. fc = hdr->frame_control;
  458. #ifdef CONFIG_IWLWIFI_DEBUG
  459. if (ieee80211_is_auth(fc))
  460. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  461. else if (ieee80211_is_assoc_req(fc))
  462. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  463. else if (ieee80211_is_reassoc_req(fc))
  464. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  465. #endif
  466. hdr_len = ieee80211_hdrlen(fc);
  467. /* Find index into station table for destination station */
  468. sta_id = iwl_sta_id_or_broadcast(priv, ctx, info->control.sta);
  469. if (sta_id == IWL_INVALID_STATION) {
  470. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  471. hdr->addr1);
  472. goto drop_unlock;
  473. }
  474. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  475. if (sta)
  476. sta_priv = (void *)sta->drv_priv;
  477. if (sta_priv && sta_priv->asleep) {
  478. WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
  479. /*
  480. * This sends an asynchronous command to the device,
  481. * but we can rely on it being processed before the
  482. * next frame is processed -- and the next frame to
  483. * this station is the one that will consume this
  484. * counter.
  485. * For now set the counter to just 1 since we do not
  486. * support uAPSD yet.
  487. */
  488. iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
  489. }
  490. /*
  491. * Send this frame after DTIM -- there's a special queue
  492. * reserved for this for contexts that support AP mode.
  493. */
  494. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  495. txq_id = ctx->mcast_queue;
  496. /*
  497. * The microcode will clear the more data
  498. * bit in the last frame it transmits.
  499. */
  500. hdr->frame_control |=
  501. cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  502. } else
  503. txq_id = ctx->ac_to_queue[skb_get_queue_mapping(skb)];
  504. /* irqs already disabled/saved above when locking priv->lock */
  505. spin_lock(&priv->sta_lock);
  506. if (ieee80211_is_data_qos(fc)) {
  507. qc = ieee80211_get_qos_ctl(hdr);
  508. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  509. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  510. spin_unlock(&priv->sta_lock);
  511. goto drop_unlock;
  512. }
  513. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  514. seq_number &= IEEE80211_SCTL_SEQ;
  515. hdr->seq_ctrl = hdr->seq_ctrl &
  516. cpu_to_le16(IEEE80211_SCTL_FRAG);
  517. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  518. seq_number += 0x10;
  519. /* aggregation is on for this <sta,tid> */
  520. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  521. priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
  522. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  523. }
  524. }
  525. txq = &priv->txq[txq_id];
  526. swq_id = txq->swq_id;
  527. q = &txq->q;
  528. if (unlikely(iwl_queue_space(q) < q->high_mark)) {
  529. spin_unlock(&priv->sta_lock);
  530. goto drop_unlock;
  531. }
  532. if (ieee80211_is_data_qos(fc)) {
  533. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  534. if (!ieee80211_has_morefrags(fc))
  535. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  536. }
  537. spin_unlock(&priv->sta_lock);
  538. /* Set up driver data for this TFD */
  539. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  540. txq->txb[q->write_ptr].skb = skb;
  541. txq->txb[q->write_ptr].ctx = ctx;
  542. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  543. out_cmd = txq->cmd[q->write_ptr];
  544. out_meta = &txq->meta[q->write_ptr];
  545. tx_cmd = &out_cmd->cmd.tx;
  546. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  547. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  548. /*
  549. * Set up the Tx-command (not MAC!) header.
  550. * Store the chosen Tx queue and TFD index within the sequence field;
  551. * after Tx, uCode's Tx response will return this value so driver can
  552. * locate the frame within the tx queue and do post-tx processing.
  553. */
  554. out_cmd->hdr.cmd = REPLY_TX;
  555. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  556. INDEX_TO_SEQ(q->write_ptr)));
  557. /* Copy MAC header from skb into command buffer */
  558. memcpy(tx_cmd->hdr, hdr, hdr_len);
  559. /* Total # bytes to be transmitted */
  560. len = (u16)skb->len;
  561. tx_cmd->len = cpu_to_le16(len);
  562. if (info->control.hw_key)
  563. iwlagn_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  564. /* TODO need this for burst mode later on */
  565. iwlagn_tx_cmd_build_basic(priv, skb, tx_cmd, info, hdr, sta_id);
  566. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  567. iwlagn_tx_cmd_build_rate(priv, tx_cmd, info, fc);
  568. iwl_update_stats(priv, true, fc, len);
  569. /*
  570. * Use the first empty entry in this queue's command buffer array
  571. * to contain the Tx command and MAC header concatenated together
  572. * (payload data will be in another buffer).
  573. * Size of this varies, due to varying MAC header length.
  574. * If end is not dword aligned, we'll have 2 extra bytes at the end
  575. * of the MAC header (device reads on dword boundaries).
  576. * We'll tell device about this padding later.
  577. */
  578. len = sizeof(struct iwl_tx_cmd) +
  579. sizeof(struct iwl_cmd_header) + hdr_len;
  580. len_org = len;
  581. firstlen = len = (len + 3) & ~3;
  582. if (len_org != len)
  583. len_org = 1;
  584. else
  585. len_org = 0;
  586. /* Tell NIC about any 2-byte padding after MAC header */
  587. if (len_org)
  588. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  589. /* Physical address of this Tx command's header (not MAC header!),
  590. * within command buffer array. */
  591. txcmd_phys = pci_map_single(priv->pci_dev,
  592. &out_cmd->hdr, len,
  593. PCI_DMA_BIDIRECTIONAL);
  594. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  595. dma_unmap_len_set(out_meta, len, len);
  596. /* Add buffer containing Tx command and MAC(!) header to TFD's
  597. * first entry */
  598. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  599. txcmd_phys, len, 1, 0);
  600. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  601. txq->need_update = 1;
  602. } else {
  603. wait_write_ptr = 1;
  604. txq->need_update = 0;
  605. }
  606. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  607. * if any (802.11 null frames have no payload). */
  608. secondlen = len = skb->len - hdr_len;
  609. if (len) {
  610. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  611. len, PCI_DMA_TODEVICE);
  612. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  613. phys_addr, len,
  614. 0, 0);
  615. }
  616. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  617. offsetof(struct iwl_tx_cmd, scratch);
  618. len = sizeof(struct iwl_tx_cmd) +
  619. sizeof(struct iwl_cmd_header) + hdr_len;
  620. /* take back ownership of DMA buffer to enable update */
  621. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  622. len, PCI_DMA_BIDIRECTIONAL);
  623. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  624. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  625. IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
  626. le16_to_cpu(out_cmd->hdr.sequence));
  627. IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  628. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  629. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  630. /* Set up entry for this TFD in Tx byte-count array */
  631. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  632. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  633. le16_to_cpu(tx_cmd->len));
  634. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  635. len, PCI_DMA_BIDIRECTIONAL);
  636. trace_iwlwifi_dev_tx(priv,
  637. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  638. sizeof(struct iwl_tfd),
  639. &out_cmd->hdr, firstlen,
  640. skb->data + hdr_len, secondlen);
  641. /* Tell device the write index *just past* this latest filled TFD */
  642. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  643. iwl_txq_update_write_ptr(priv, txq);
  644. spin_unlock_irqrestore(&priv->lock, flags);
  645. /*
  646. * At this point the frame is "transmitted" successfully
  647. * and we will get a TX status notification eventually,
  648. * regardless of the value of ret. "ret" only indicates
  649. * whether or not we should update the write pointer.
  650. */
  651. /* avoid atomic ops if it isn't an associated client */
  652. if (sta_priv && sta_priv->client)
  653. atomic_inc(&sta_priv->pending_frames);
  654. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  655. if (wait_write_ptr) {
  656. spin_lock_irqsave(&priv->lock, flags);
  657. txq->need_update = 1;
  658. iwl_txq_update_write_ptr(priv, txq);
  659. spin_unlock_irqrestore(&priv->lock, flags);
  660. } else {
  661. iwl_stop_queue(priv, txq->swq_id);
  662. }
  663. }
  664. return 0;
  665. drop_unlock:
  666. spin_unlock_irqrestore(&priv->lock, flags);
  667. return -1;
  668. }
  669. static inline int iwlagn_alloc_dma_ptr(struct iwl_priv *priv,
  670. struct iwl_dma_ptr *ptr, size_t size)
  671. {
  672. ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
  673. GFP_KERNEL);
  674. if (!ptr->addr)
  675. return -ENOMEM;
  676. ptr->size = size;
  677. return 0;
  678. }
  679. static inline void iwlagn_free_dma_ptr(struct iwl_priv *priv,
  680. struct iwl_dma_ptr *ptr)
  681. {
  682. if (unlikely(!ptr->addr))
  683. return;
  684. dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  685. memset(ptr, 0, sizeof(*ptr));
  686. }
  687. /**
  688. * iwlagn_hw_txq_ctx_free - Free TXQ Context
  689. *
  690. * Destroy all TX DMA queues and structures
  691. */
  692. void iwlagn_hw_txq_ctx_free(struct iwl_priv *priv)
  693. {
  694. int txq_id;
  695. /* Tx queues */
  696. if (priv->txq) {
  697. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  698. if (txq_id == priv->cmd_queue)
  699. iwl_cmd_queue_free(priv);
  700. else
  701. iwl_tx_queue_free(priv, txq_id);
  702. }
  703. iwlagn_free_dma_ptr(priv, &priv->kw);
  704. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  705. /* free tx queue structure */
  706. iwl_free_txq_mem(priv);
  707. }
  708. /**
  709. * iwlagn_txq_ctx_alloc - allocate TX queue context
  710. * Allocate all Tx DMA structures and initialize them
  711. *
  712. * @param priv
  713. * @return error code
  714. */
  715. int iwlagn_txq_ctx_alloc(struct iwl_priv *priv)
  716. {
  717. int ret;
  718. int txq_id, slots_num;
  719. unsigned long flags;
  720. /* Free all tx/cmd queues and keep-warm buffer */
  721. iwlagn_hw_txq_ctx_free(priv);
  722. ret = iwlagn_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  723. priv->hw_params.scd_bc_tbls_size);
  724. if (ret) {
  725. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  726. goto error_bc_tbls;
  727. }
  728. /* Alloc keep-warm buffer */
  729. ret = iwlagn_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  730. if (ret) {
  731. IWL_ERR(priv, "Keep Warm allocation failed\n");
  732. goto error_kw;
  733. }
  734. /* allocate tx queue structure */
  735. ret = iwl_alloc_txq_mem(priv);
  736. if (ret)
  737. goto error;
  738. spin_lock_irqsave(&priv->lock, flags);
  739. /* Turn off all Tx DMA fifos */
  740. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  741. /* Tell NIC where to find the "keep warm" buffer */
  742. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  743. spin_unlock_irqrestore(&priv->lock, flags);
  744. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  745. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  746. slots_num = (txq_id == priv->cmd_queue) ?
  747. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  748. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  749. txq_id);
  750. if (ret) {
  751. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  752. goto error;
  753. }
  754. }
  755. return ret;
  756. error:
  757. iwlagn_hw_txq_ctx_free(priv);
  758. iwlagn_free_dma_ptr(priv, &priv->kw);
  759. error_kw:
  760. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  761. error_bc_tbls:
  762. return ret;
  763. }
  764. void iwlagn_txq_ctx_reset(struct iwl_priv *priv)
  765. {
  766. int txq_id, slots_num;
  767. unsigned long flags;
  768. spin_lock_irqsave(&priv->lock, flags);
  769. /* Turn off all Tx DMA fifos */
  770. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  771. /* Tell NIC where to find the "keep warm" buffer */
  772. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  773. spin_unlock_irqrestore(&priv->lock, flags);
  774. /* Alloc and init all Tx queues, including the command queue (#4) */
  775. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  776. slots_num = txq_id == priv->cmd_queue ?
  777. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  778. iwl_tx_queue_reset(priv, &priv->txq[txq_id], slots_num, txq_id);
  779. }
  780. }
  781. /**
  782. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  783. */
  784. void iwlagn_txq_ctx_stop(struct iwl_priv *priv)
  785. {
  786. int ch;
  787. unsigned long flags;
  788. /* Turn off all Tx DMA fifos */
  789. spin_lock_irqsave(&priv->lock, flags);
  790. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  791. /* Stop each Tx DMA channel, and wait for it to be idle */
  792. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  793. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  794. if (iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  795. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  796. 1000))
  797. IWL_ERR(priv, "Failing on timeout while stopping"
  798. " DMA channel %d [0x%08x]", ch,
  799. iwl_read_direct32(priv, FH_TSSR_TX_STATUS_REG));
  800. }
  801. spin_unlock_irqrestore(&priv->lock, flags);
  802. }
  803. /*
  804. * Find first available (lowest unused) Tx Queue, mark it "active".
  805. * Called only when finding queue for aggregation.
  806. * Should never return anything < 7, because they should already
  807. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  808. */
  809. static int iwlagn_txq_ctx_activate_free(struct iwl_priv *priv)
  810. {
  811. int txq_id;
  812. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  813. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  814. return txq_id;
  815. return -1;
  816. }
  817. int iwlagn_tx_agg_start(struct iwl_priv *priv, struct ieee80211_vif *vif,
  818. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  819. {
  820. int sta_id;
  821. int tx_fifo;
  822. int txq_id;
  823. int ret;
  824. unsigned long flags;
  825. struct iwl_tid_data *tid_data;
  826. tx_fifo = get_fifo_from_tid(iwl_rxon_ctx_from_vif(vif), tid);
  827. if (unlikely(tx_fifo < 0))
  828. return tx_fifo;
  829. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  830. __func__, sta->addr, tid);
  831. sta_id = iwl_sta_id(sta);
  832. if (sta_id == IWL_INVALID_STATION) {
  833. IWL_ERR(priv, "Start AGG on invalid station\n");
  834. return -ENXIO;
  835. }
  836. if (unlikely(tid >= MAX_TID_COUNT))
  837. return -EINVAL;
  838. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  839. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  840. return -ENXIO;
  841. }
  842. txq_id = iwlagn_txq_ctx_activate_free(priv);
  843. if (txq_id == -1) {
  844. IWL_ERR(priv, "No free aggregation queue available\n");
  845. return -ENXIO;
  846. }
  847. spin_lock_irqsave(&priv->sta_lock, flags);
  848. tid_data = &priv->stations[sta_id].tid[tid];
  849. *ssn = SEQ_TO_SN(tid_data->seq_number);
  850. tid_data->agg.txq_id = txq_id;
  851. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(get_ac_from_tid(tid), txq_id);
  852. spin_unlock_irqrestore(&priv->sta_lock, flags);
  853. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  854. sta_id, tid, *ssn);
  855. if (ret)
  856. return ret;
  857. spin_lock_irqsave(&priv->sta_lock, flags);
  858. tid_data = &priv->stations[sta_id].tid[tid];
  859. if (tid_data->tfds_in_queue == 0) {
  860. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  861. tid_data->agg.state = IWL_AGG_ON;
  862. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  863. } else {
  864. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  865. tid_data->tfds_in_queue);
  866. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  867. }
  868. spin_unlock_irqrestore(&priv->sta_lock, flags);
  869. return ret;
  870. }
  871. int iwlagn_tx_agg_stop(struct iwl_priv *priv, struct ieee80211_vif *vif,
  872. struct ieee80211_sta *sta, u16 tid)
  873. {
  874. int tx_fifo_id, txq_id, sta_id, ssn;
  875. struct iwl_tid_data *tid_data;
  876. int write_ptr, read_ptr;
  877. unsigned long flags;
  878. tx_fifo_id = get_fifo_from_tid(iwl_rxon_ctx_from_vif(vif), tid);
  879. if (unlikely(tx_fifo_id < 0))
  880. return tx_fifo_id;
  881. sta_id = iwl_sta_id(sta);
  882. if (sta_id == IWL_INVALID_STATION) {
  883. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  884. return -ENXIO;
  885. }
  886. spin_lock_irqsave(&priv->sta_lock, flags);
  887. tid_data = &priv->stations[sta_id].tid[tid];
  888. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  889. txq_id = tid_data->agg.txq_id;
  890. switch (priv->stations[sta_id].tid[tid].agg.state) {
  891. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  892. /*
  893. * This can happen if the peer stops aggregation
  894. * again before we've had a chance to drain the
  895. * queue we selected previously, i.e. before the
  896. * session was really started completely.
  897. */
  898. IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
  899. goto turn_off;
  900. case IWL_AGG_ON:
  901. break;
  902. default:
  903. IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
  904. }
  905. write_ptr = priv->txq[txq_id].q.write_ptr;
  906. read_ptr = priv->txq[txq_id].q.read_ptr;
  907. /* The queue is not empty */
  908. if (write_ptr != read_ptr) {
  909. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  910. priv->stations[sta_id].tid[tid].agg.state =
  911. IWL_EMPTYING_HW_QUEUE_DELBA;
  912. spin_unlock_irqrestore(&priv->sta_lock, flags);
  913. return 0;
  914. }
  915. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  916. turn_off:
  917. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  918. /* do not restore/save irqs */
  919. spin_unlock(&priv->sta_lock);
  920. spin_lock(&priv->lock);
  921. /*
  922. * the only reason this call can fail is queue number out of range,
  923. * which can happen if uCode is reloaded and all the station
  924. * information are lost. if it is outside the range, there is no need
  925. * to deactivate the uCode queue, just return "success" to allow
  926. * mac80211 to clean up it own data.
  927. */
  928. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  929. tx_fifo_id);
  930. spin_unlock_irqrestore(&priv->lock, flags);
  931. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  932. return 0;
  933. }
  934. int iwlagn_txq_check_empty(struct iwl_priv *priv,
  935. int sta_id, u8 tid, int txq_id)
  936. {
  937. struct iwl_queue *q = &priv->txq[txq_id].q;
  938. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  939. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  940. struct iwl_rxon_context *ctx;
  941. ctx = &priv->contexts[priv->stations[sta_id].ctxid];
  942. lockdep_assert_held(&priv->sta_lock);
  943. switch (priv->stations[sta_id].tid[tid].agg.state) {
  944. case IWL_EMPTYING_HW_QUEUE_DELBA:
  945. /* We are reclaiming the last packet of the */
  946. /* aggregated HW queue */
  947. if ((txq_id == tid_data->agg.txq_id) &&
  948. (q->read_ptr == q->write_ptr)) {
  949. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  950. int tx_fifo = get_fifo_from_tid(ctx, tid);
  951. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  952. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  953. ssn, tx_fifo);
  954. tid_data->agg.state = IWL_AGG_OFF;
  955. ieee80211_stop_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  956. }
  957. break;
  958. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  959. /* We are reclaiming the last packet of the queue */
  960. if (tid_data->tfds_in_queue == 0) {
  961. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  962. tid_data->agg.state = IWL_AGG_ON;
  963. ieee80211_start_tx_ba_cb_irqsafe(ctx->vif, addr, tid);
  964. }
  965. break;
  966. }
  967. return 0;
  968. }
  969. static void iwlagn_tx_status(struct iwl_priv *priv, struct iwl_tx_info *tx_info)
  970. {
  971. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) tx_info->skb->data;
  972. struct ieee80211_sta *sta;
  973. struct iwl_station_priv *sta_priv;
  974. rcu_read_lock();
  975. sta = ieee80211_find_sta(tx_info->ctx->vif, hdr->addr1);
  976. if (sta) {
  977. sta_priv = (void *)sta->drv_priv;
  978. /* avoid atomic ops if this isn't a client */
  979. if (sta_priv->client &&
  980. atomic_dec_return(&sta_priv->pending_frames) == 0)
  981. ieee80211_sta_block_awake(priv->hw, sta, false);
  982. }
  983. rcu_read_unlock();
  984. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  985. }
  986. int iwlagn_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  987. {
  988. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  989. struct iwl_queue *q = &txq->q;
  990. struct iwl_tx_info *tx_info;
  991. int nfreed = 0;
  992. struct ieee80211_hdr *hdr;
  993. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  994. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  995. "is out of range [0-%d] %d %d.\n", txq_id,
  996. index, q->n_bd, q->write_ptr, q->read_ptr);
  997. return 0;
  998. }
  999. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  1000. q->read_ptr != index;
  1001. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  1002. tx_info = &txq->txb[txq->q.read_ptr];
  1003. iwlagn_tx_status(priv, tx_info);
  1004. hdr = (struct ieee80211_hdr *)tx_info->skb->data;
  1005. if (hdr && ieee80211_is_data_qos(hdr->frame_control))
  1006. nfreed++;
  1007. tx_info->skb = NULL;
  1008. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  1009. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  1010. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  1011. }
  1012. return nfreed;
  1013. }
  1014. /**
  1015. * iwlagn_tx_status_reply_compressed_ba - Update tx status from block-ack
  1016. *
  1017. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1018. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1019. */
  1020. static int iwlagn_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1021. struct iwl_ht_agg *agg,
  1022. struct iwl_compressed_ba_resp *ba_resp)
  1023. {
  1024. int i, sh, ack;
  1025. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1026. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1027. u64 bitmap, sent_bitmap;
  1028. int successes = 0;
  1029. struct ieee80211_tx_info *info;
  1030. if (unlikely(!agg->wait_for_ba)) {
  1031. IWL_ERR(priv, "Received BA when not expected\n");
  1032. return -EINVAL;
  1033. }
  1034. /* Mark that the expected block-ack response arrived */
  1035. agg->wait_for_ba = 0;
  1036. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1037. /* Calculate shift to align block-ack bits with our Tx window bits */
  1038. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1039. if (sh < 0) /* tbw something is wrong with indices */
  1040. sh += 0x100;
  1041. /* don't use 64-bit values for now */
  1042. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1043. if (agg->frame_count > (64 - sh)) {
  1044. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1045. return -1;
  1046. }
  1047. /* check for success or failure according to the
  1048. * transmitted bitmap and block-ack bitmap */
  1049. sent_bitmap = bitmap & agg->bitmap;
  1050. /* For each frame attempted in aggregation,
  1051. * update driver's record of tx frame's status. */
  1052. i = 0;
  1053. while (sent_bitmap) {
  1054. ack = sent_bitmap & 1ULL;
  1055. successes += ack;
  1056. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1057. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1058. agg->start_idx + i);
  1059. sent_bitmap >>= 1;
  1060. ++i;
  1061. }
  1062. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb);
  1063. memset(&info->status, 0, sizeof(info->status));
  1064. info->flags |= IEEE80211_TX_STAT_ACK;
  1065. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1066. info->status.ampdu_ack_len = successes;
  1067. info->status.ampdu_len = agg->frame_count;
  1068. iwlagn_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1069. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1070. return 0;
  1071. }
  1072. /**
  1073. * translate ucode response to mac80211 tx status control values
  1074. */
  1075. void iwlagn_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  1076. struct ieee80211_tx_info *info)
  1077. {
  1078. struct ieee80211_tx_rate *r = &info->control.rates[0];
  1079. info->antenna_sel_tx =
  1080. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  1081. if (rate_n_flags & RATE_MCS_HT_MSK)
  1082. r->flags |= IEEE80211_TX_RC_MCS;
  1083. if (rate_n_flags & RATE_MCS_GF_MSK)
  1084. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  1085. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1086. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  1087. if (rate_n_flags & RATE_MCS_DUP_MSK)
  1088. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  1089. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1090. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  1091. r->idx = iwlagn_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  1092. }
  1093. /**
  1094. * iwlagn_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1095. *
  1096. * Handles block-acknowledge notification from device, which reports success
  1097. * of frames sent via aggregation.
  1098. */
  1099. void iwlagn_rx_reply_compressed_ba(struct iwl_priv *priv,
  1100. struct iwl_rx_mem_buffer *rxb)
  1101. {
  1102. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1103. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1104. struct iwl_tx_queue *txq = NULL;
  1105. struct iwl_ht_agg *agg;
  1106. int index;
  1107. int sta_id;
  1108. int tid;
  1109. unsigned long flags;
  1110. /* "flow" corresponds to Tx queue */
  1111. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1112. /* "ssn" is start of block-ack Tx window, corresponds to index
  1113. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1114. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1115. if (scd_flow >= priv->hw_params.max_txq_num) {
  1116. IWL_ERR(priv,
  1117. "BUG_ON scd_flow is bigger than number of queues\n");
  1118. return;
  1119. }
  1120. txq = &priv->txq[scd_flow];
  1121. sta_id = ba_resp->sta_id;
  1122. tid = ba_resp->tid;
  1123. agg = &priv->stations[sta_id].tid[tid].agg;
  1124. if (unlikely(agg->txq_id != scd_flow)) {
  1125. /*
  1126. * FIXME: this is a uCode bug which need to be addressed,
  1127. * log the information and return for now!
  1128. * since it is possible happen very often and in order
  1129. * not to fill the syslog, don't enable the logging by default
  1130. */
  1131. IWL_DEBUG_TX_REPLY(priv,
  1132. "BA scd_flow %d does not match txq_id %d\n",
  1133. scd_flow, agg->txq_id);
  1134. return;
  1135. }
  1136. /* Find index just before block-ack window */
  1137. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1138. spin_lock_irqsave(&priv->sta_lock, flags);
  1139. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1140. "sta_id = %d\n",
  1141. agg->wait_for_ba,
  1142. (u8 *) &ba_resp->sta_addr_lo32,
  1143. ba_resp->sta_id);
  1144. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1145. "%d, scd_ssn = %d\n",
  1146. ba_resp->tid,
  1147. ba_resp->seq_ctl,
  1148. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1149. ba_resp->scd_flow,
  1150. ba_resp->scd_ssn);
  1151. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx\n",
  1152. agg->start_idx,
  1153. (unsigned long long)agg->bitmap);
  1154. /* Update driver's record of ACK vs. not for each frame in window */
  1155. iwlagn_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1156. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1157. * block-ack window (we assume that they've been successfully
  1158. * transmitted ... if not, it's too late anyway). */
  1159. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1160. /* calculate mac80211 ampdu sw queue to wake */
  1161. int freed = iwlagn_tx_queue_reclaim(priv, scd_flow, index);
  1162. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  1163. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1164. priv->mac80211_registered &&
  1165. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1166. iwl_wake_queue(priv, txq->swq_id);
  1167. iwlagn_txq_check_empty(priv, sta_id, tid, scd_flow);
  1168. }
  1169. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1170. }