ni.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. #define EVERGREEN_PFP_UCODE_SIZE 1120
  45. #define EVERGREEN_PM4_UCODE_SIZE 1376
  46. #define EVERGREEN_RLC_UCODE_SIZE 768
  47. #define BTC_MC_UCODE_SIZE 6024
  48. #define CAYMAN_PFP_UCODE_SIZE 2176
  49. #define CAYMAN_PM4_UCODE_SIZE 2176
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define CAYMAN_MC_UCODE_SIZE 6037
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  54. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  55. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  56. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  57. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  58. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  59. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  60. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  62. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  65. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  67. #define BTC_IO_MC_REGS_SIZE 29
  68. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  69. {0x00000077, 0xff010100},
  70. {0x00000078, 0x00000000},
  71. {0x00000079, 0x00001434},
  72. {0x0000007a, 0xcc08ec08},
  73. {0x0000007b, 0x00040000},
  74. {0x0000007c, 0x000080c0},
  75. {0x0000007d, 0x09000000},
  76. {0x0000007e, 0x00210404},
  77. {0x00000081, 0x08a8e800},
  78. {0x00000082, 0x00030444},
  79. {0x00000083, 0x00000000},
  80. {0x00000085, 0x00000001},
  81. {0x00000086, 0x00000002},
  82. {0x00000087, 0x48490000},
  83. {0x00000088, 0x20244647},
  84. {0x00000089, 0x00000005},
  85. {0x0000008b, 0x66030000},
  86. {0x0000008c, 0x00006603},
  87. {0x0000008d, 0x00000100},
  88. {0x0000008f, 0x00001c0a},
  89. {0x00000090, 0xff000001},
  90. {0x00000094, 0x00101101},
  91. {0x00000095, 0x00000fff},
  92. {0x00000096, 0x00116fff},
  93. {0x00000097, 0x60010000},
  94. {0x00000098, 0x10010000},
  95. {0x00000099, 0x00006000},
  96. {0x0000009a, 0x00001000},
  97. {0x0000009f, 0x00946a00}
  98. };
  99. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  100. {0x00000077, 0xff010100},
  101. {0x00000078, 0x00000000},
  102. {0x00000079, 0x00001434},
  103. {0x0000007a, 0xcc08ec08},
  104. {0x0000007b, 0x00040000},
  105. {0x0000007c, 0x000080c0},
  106. {0x0000007d, 0x09000000},
  107. {0x0000007e, 0x00210404},
  108. {0x00000081, 0x08a8e800},
  109. {0x00000082, 0x00030444},
  110. {0x00000083, 0x00000000},
  111. {0x00000085, 0x00000001},
  112. {0x00000086, 0x00000002},
  113. {0x00000087, 0x48490000},
  114. {0x00000088, 0x20244647},
  115. {0x00000089, 0x00000005},
  116. {0x0000008b, 0x66030000},
  117. {0x0000008c, 0x00006603},
  118. {0x0000008d, 0x00000100},
  119. {0x0000008f, 0x00001c0a},
  120. {0x00000090, 0xff000001},
  121. {0x00000094, 0x00101101},
  122. {0x00000095, 0x00000fff},
  123. {0x00000096, 0x00116fff},
  124. {0x00000097, 0x60010000},
  125. {0x00000098, 0x10010000},
  126. {0x00000099, 0x00006000},
  127. {0x0000009a, 0x00001000},
  128. {0x0000009f, 0x00936a00}
  129. };
  130. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  131. {0x00000077, 0xff010100},
  132. {0x00000078, 0x00000000},
  133. {0x00000079, 0x00001434},
  134. {0x0000007a, 0xcc08ec08},
  135. {0x0000007b, 0x00040000},
  136. {0x0000007c, 0x000080c0},
  137. {0x0000007d, 0x09000000},
  138. {0x0000007e, 0x00210404},
  139. {0x00000081, 0x08a8e800},
  140. {0x00000082, 0x00030444},
  141. {0x00000083, 0x00000000},
  142. {0x00000085, 0x00000001},
  143. {0x00000086, 0x00000002},
  144. {0x00000087, 0x48490000},
  145. {0x00000088, 0x20244647},
  146. {0x00000089, 0x00000005},
  147. {0x0000008b, 0x66030000},
  148. {0x0000008c, 0x00006603},
  149. {0x0000008d, 0x00000100},
  150. {0x0000008f, 0x00001c0a},
  151. {0x00000090, 0xff000001},
  152. {0x00000094, 0x00101101},
  153. {0x00000095, 0x00000fff},
  154. {0x00000096, 0x00116fff},
  155. {0x00000097, 0x60010000},
  156. {0x00000098, 0x10010000},
  157. {0x00000099, 0x00006000},
  158. {0x0000009a, 0x00001000},
  159. {0x0000009f, 0x00916a00}
  160. };
  161. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  162. {0x00000077, 0xff010100},
  163. {0x00000078, 0x00000000},
  164. {0x00000079, 0x00001434},
  165. {0x0000007a, 0xcc08ec08},
  166. {0x0000007b, 0x00040000},
  167. {0x0000007c, 0x000080c0},
  168. {0x0000007d, 0x09000000},
  169. {0x0000007e, 0x00210404},
  170. {0x00000081, 0x08a8e800},
  171. {0x00000082, 0x00030444},
  172. {0x00000083, 0x00000000},
  173. {0x00000085, 0x00000001},
  174. {0x00000086, 0x00000002},
  175. {0x00000087, 0x48490000},
  176. {0x00000088, 0x20244647},
  177. {0x00000089, 0x00000005},
  178. {0x0000008b, 0x66030000},
  179. {0x0000008c, 0x00006603},
  180. {0x0000008d, 0x00000100},
  181. {0x0000008f, 0x00001c0a},
  182. {0x00000090, 0xff000001},
  183. {0x00000094, 0x00101101},
  184. {0x00000095, 0x00000fff},
  185. {0x00000096, 0x00116fff},
  186. {0x00000097, 0x60010000},
  187. {0x00000098, 0x10010000},
  188. {0x00000099, 0x00006000},
  189. {0x0000009a, 0x00001000},
  190. {0x0000009f, 0x00976b00}
  191. };
  192. int ni_mc_load_microcode(struct radeon_device *rdev)
  193. {
  194. const __be32 *fw_data;
  195. u32 mem_type, running, blackout = 0;
  196. u32 *io_mc_regs;
  197. int i, ucode_size, regs_size;
  198. if (!rdev->mc_fw)
  199. return -EINVAL;
  200. switch (rdev->family) {
  201. case CHIP_BARTS:
  202. io_mc_regs = (u32 *)&barts_io_mc_regs;
  203. ucode_size = BTC_MC_UCODE_SIZE;
  204. regs_size = BTC_IO_MC_REGS_SIZE;
  205. break;
  206. case CHIP_TURKS:
  207. io_mc_regs = (u32 *)&turks_io_mc_regs;
  208. ucode_size = BTC_MC_UCODE_SIZE;
  209. regs_size = BTC_IO_MC_REGS_SIZE;
  210. break;
  211. case CHIP_CAICOS:
  212. default:
  213. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAYMAN:
  218. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  219. ucode_size = CAYMAN_MC_UCODE_SIZE;
  220. regs_size = BTC_IO_MC_REGS_SIZE;
  221. break;
  222. }
  223. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  224. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  225. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  226. if (running) {
  227. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  228. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  229. }
  230. /* reset the engine and set to writable */
  231. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  232. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  233. /* load mc io regs */
  234. for (i = 0; i < regs_size; i++) {
  235. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  236. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  237. }
  238. /* load the MC ucode */
  239. fw_data = (const __be32 *)rdev->mc_fw->data;
  240. for (i = 0; i < ucode_size; i++)
  241. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  242. /* put the engine back into the active state */
  243. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  244. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  245. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  246. /* wait for training to complete */
  247. for (i = 0; i < rdev->usec_timeout; i++) {
  248. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  249. break;
  250. udelay(1);
  251. }
  252. if (running)
  253. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  254. }
  255. return 0;
  256. }
  257. int ni_init_microcode(struct radeon_device *rdev)
  258. {
  259. struct platform_device *pdev;
  260. const char *chip_name;
  261. const char *rlc_chip_name;
  262. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  263. char fw_name[30];
  264. int err;
  265. DRM_DEBUG("\n");
  266. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (rdev->family) {
  273. case CHIP_BARTS:
  274. chip_name = "BARTS";
  275. rlc_chip_name = "BTC";
  276. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  277. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  278. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  279. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  280. break;
  281. case CHIP_TURKS:
  282. chip_name = "TURKS";
  283. rlc_chip_name = "BTC";
  284. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  285. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  286. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  287. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_CAICOS:
  290. chip_name = "CAICOS";
  291. rlc_chip_name = "BTC";
  292. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  293. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  294. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  295. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  296. break;
  297. case CHIP_CAYMAN:
  298. chip_name = "CAYMAN";
  299. rlc_chip_name = "CAYMAN";
  300. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  301. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  302. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  303. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  304. break;
  305. default: BUG();
  306. }
  307. DRM_INFO("Loading %s Microcode\n", chip_name);
  308. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  309. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  310. if (err)
  311. goto out;
  312. if (rdev->pfp_fw->size != pfp_req_size) {
  313. printk(KERN_ERR
  314. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  315. rdev->pfp_fw->size, fw_name);
  316. err = -EINVAL;
  317. goto out;
  318. }
  319. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  320. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  321. if (err)
  322. goto out;
  323. if (rdev->me_fw->size != me_req_size) {
  324. printk(KERN_ERR
  325. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  326. rdev->me_fw->size, fw_name);
  327. err = -EINVAL;
  328. }
  329. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  330. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  331. if (err)
  332. goto out;
  333. if (rdev->rlc_fw->size != rlc_req_size) {
  334. printk(KERN_ERR
  335. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  336. rdev->rlc_fw->size, fw_name);
  337. err = -EINVAL;
  338. }
  339. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  340. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  341. if (err)
  342. goto out;
  343. if (rdev->mc_fw->size != mc_req_size) {
  344. printk(KERN_ERR
  345. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  346. rdev->mc_fw->size, fw_name);
  347. err = -EINVAL;
  348. }
  349. out:
  350. platform_device_unregister(pdev);
  351. if (err) {
  352. if (err != -EINVAL)
  353. printk(KERN_ERR
  354. "ni_cp: Failed to load firmware \"%s\"\n",
  355. fw_name);
  356. release_firmware(rdev->pfp_fw);
  357. rdev->pfp_fw = NULL;
  358. release_firmware(rdev->me_fw);
  359. rdev->me_fw = NULL;
  360. release_firmware(rdev->rlc_fw);
  361. rdev->rlc_fw = NULL;
  362. release_firmware(rdev->mc_fw);
  363. rdev->mc_fw = NULL;
  364. }
  365. return err;
  366. }
  367. /*
  368. * Core functions
  369. */
  370. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  371. u32 num_tile_pipes,
  372. u32 num_backends_per_asic,
  373. u32 *backend_disable_mask_per_asic,
  374. u32 num_shader_engines)
  375. {
  376. u32 backend_map = 0;
  377. u32 enabled_backends_mask = 0;
  378. u32 enabled_backends_count = 0;
  379. u32 num_backends_per_se;
  380. u32 cur_pipe;
  381. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  382. u32 cur_backend = 0;
  383. u32 i;
  384. bool force_no_swizzle;
  385. /* force legal values */
  386. if (num_tile_pipes < 1)
  387. num_tile_pipes = 1;
  388. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  389. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  390. if (num_shader_engines < 1)
  391. num_shader_engines = 1;
  392. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  393. num_shader_engines = rdev->config.cayman.max_shader_engines;
  394. if (num_backends_per_asic < num_shader_engines)
  395. num_backends_per_asic = num_shader_engines;
  396. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  397. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  398. /* make sure we have the same number of backends per se */
  399. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  400. /* set up the number of backends per se */
  401. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  402. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  403. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  404. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  405. }
  406. /* create enable mask and count for enabled backends */
  407. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  408. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  409. enabled_backends_mask |= (1 << i);
  410. ++enabled_backends_count;
  411. }
  412. if (enabled_backends_count == num_backends_per_asic)
  413. break;
  414. }
  415. /* force the backends mask to match the current number of backends */
  416. if (enabled_backends_count != num_backends_per_asic) {
  417. u32 this_backend_enabled;
  418. u32 shader_engine;
  419. u32 backend_per_se;
  420. enabled_backends_mask = 0;
  421. enabled_backends_count = 0;
  422. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  423. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  424. /* calc the current se */
  425. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  426. /* calc the backend per se */
  427. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  428. /* default to not enabled */
  429. this_backend_enabled = 0;
  430. if ((shader_engine < num_shader_engines) &&
  431. (backend_per_se < num_backends_per_se))
  432. this_backend_enabled = 1;
  433. if (this_backend_enabled) {
  434. enabled_backends_mask |= (1 << i);
  435. *backend_disable_mask_per_asic &= ~(1 << i);
  436. ++enabled_backends_count;
  437. }
  438. }
  439. }
  440. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  441. switch (rdev->family) {
  442. case CHIP_CAYMAN:
  443. case CHIP_ARUBA:
  444. force_no_swizzle = true;
  445. break;
  446. default:
  447. force_no_swizzle = false;
  448. break;
  449. }
  450. if (force_no_swizzle) {
  451. bool last_backend_enabled = false;
  452. force_no_swizzle = false;
  453. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  454. if (((enabled_backends_mask >> i) & 1) == 1) {
  455. if (last_backend_enabled)
  456. force_no_swizzle = true;
  457. last_backend_enabled = true;
  458. } else
  459. last_backend_enabled = false;
  460. }
  461. }
  462. switch (num_tile_pipes) {
  463. case 1:
  464. case 3:
  465. case 5:
  466. case 7:
  467. DRM_ERROR("odd number of pipes!\n");
  468. break;
  469. case 2:
  470. swizzle_pipe[0] = 0;
  471. swizzle_pipe[1] = 1;
  472. break;
  473. case 4:
  474. if (force_no_swizzle) {
  475. swizzle_pipe[0] = 0;
  476. swizzle_pipe[1] = 1;
  477. swizzle_pipe[2] = 2;
  478. swizzle_pipe[3] = 3;
  479. } else {
  480. swizzle_pipe[0] = 0;
  481. swizzle_pipe[1] = 2;
  482. swizzle_pipe[2] = 1;
  483. swizzle_pipe[3] = 3;
  484. }
  485. break;
  486. case 6:
  487. if (force_no_swizzle) {
  488. swizzle_pipe[0] = 0;
  489. swizzle_pipe[1] = 1;
  490. swizzle_pipe[2] = 2;
  491. swizzle_pipe[3] = 3;
  492. swizzle_pipe[4] = 4;
  493. swizzle_pipe[5] = 5;
  494. } else {
  495. swizzle_pipe[0] = 0;
  496. swizzle_pipe[1] = 2;
  497. swizzle_pipe[2] = 4;
  498. swizzle_pipe[3] = 1;
  499. swizzle_pipe[4] = 3;
  500. swizzle_pipe[5] = 5;
  501. }
  502. break;
  503. case 8:
  504. if (force_no_swizzle) {
  505. swizzle_pipe[0] = 0;
  506. swizzle_pipe[1] = 1;
  507. swizzle_pipe[2] = 2;
  508. swizzle_pipe[3] = 3;
  509. swizzle_pipe[4] = 4;
  510. swizzle_pipe[5] = 5;
  511. swizzle_pipe[6] = 6;
  512. swizzle_pipe[7] = 7;
  513. } else {
  514. swizzle_pipe[0] = 0;
  515. swizzle_pipe[1] = 2;
  516. swizzle_pipe[2] = 4;
  517. swizzle_pipe[3] = 6;
  518. swizzle_pipe[4] = 1;
  519. swizzle_pipe[5] = 3;
  520. swizzle_pipe[6] = 5;
  521. swizzle_pipe[7] = 7;
  522. }
  523. break;
  524. }
  525. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  526. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  527. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  528. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  529. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  530. }
  531. return backend_map;
  532. }
  533. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  534. u32 disable_mask_per_se,
  535. u32 max_disable_mask_per_se,
  536. u32 num_shader_engines)
  537. {
  538. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  539. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  540. if (num_shader_engines == 1)
  541. return disable_mask_per_asic;
  542. else if (num_shader_engines == 2)
  543. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  544. else
  545. return 0xffffffff;
  546. }
  547. static void cayman_gpu_init(struct radeon_device *rdev)
  548. {
  549. u32 cc_rb_backend_disable = 0;
  550. u32 cc_gc_shader_pipe_config;
  551. u32 gb_addr_config = 0;
  552. u32 mc_shared_chmap, mc_arb_ramcfg;
  553. u32 gb_backend_map;
  554. u32 cgts_tcc_disable;
  555. u32 sx_debug_1;
  556. u32 smx_dc_ctl0;
  557. u32 gc_user_shader_pipe_config;
  558. u32 gc_user_rb_backend_disable;
  559. u32 cgts_user_tcc_disable;
  560. u32 cgts_sm_ctrl_reg;
  561. u32 hdp_host_path_cntl;
  562. u32 tmp;
  563. int i, j;
  564. switch (rdev->family) {
  565. case CHIP_CAYMAN:
  566. rdev->config.cayman.max_shader_engines = 2;
  567. rdev->config.cayman.max_pipes_per_simd = 4;
  568. rdev->config.cayman.max_tile_pipes = 8;
  569. rdev->config.cayman.max_simds_per_se = 12;
  570. rdev->config.cayman.max_backends_per_se = 4;
  571. rdev->config.cayman.max_texture_channel_caches = 8;
  572. rdev->config.cayman.max_gprs = 256;
  573. rdev->config.cayman.max_threads = 256;
  574. rdev->config.cayman.max_gs_threads = 32;
  575. rdev->config.cayman.max_stack_entries = 512;
  576. rdev->config.cayman.sx_num_of_sets = 8;
  577. rdev->config.cayman.sx_max_export_size = 256;
  578. rdev->config.cayman.sx_max_export_pos_size = 64;
  579. rdev->config.cayman.sx_max_export_smx_size = 192;
  580. rdev->config.cayman.max_hw_contexts = 8;
  581. rdev->config.cayman.sq_num_cf_insts = 2;
  582. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  583. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  584. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  585. break;
  586. case CHIP_ARUBA:
  587. default:
  588. rdev->config.cayman.max_shader_engines = 1;
  589. rdev->config.cayman.max_pipes_per_simd = 4;
  590. rdev->config.cayman.max_tile_pipes = 2;
  591. if ((rdev->pdev->device == 0x9900) ||
  592. (rdev->pdev->device == 0x9901)) {
  593. rdev->config.cayman.max_simds_per_se = 6;
  594. rdev->config.cayman.max_backends_per_se = 2;
  595. } else if ((rdev->pdev->device == 0x9903) ||
  596. (rdev->pdev->device == 0x9904)) {
  597. rdev->config.cayman.max_simds_per_se = 4;
  598. rdev->config.cayman.max_backends_per_se = 2;
  599. } else if ((rdev->pdev->device == 0x9990) ||
  600. (rdev->pdev->device == 0x9991)) {
  601. rdev->config.cayman.max_simds_per_se = 3;
  602. rdev->config.cayman.max_backends_per_se = 1;
  603. } else {
  604. rdev->config.cayman.max_simds_per_se = 2;
  605. rdev->config.cayman.max_backends_per_se = 1;
  606. }
  607. rdev->config.cayman.max_texture_channel_caches = 2;
  608. rdev->config.cayman.max_gprs = 256;
  609. rdev->config.cayman.max_threads = 256;
  610. rdev->config.cayman.max_gs_threads = 32;
  611. rdev->config.cayman.max_stack_entries = 512;
  612. rdev->config.cayman.sx_num_of_sets = 8;
  613. rdev->config.cayman.sx_max_export_size = 256;
  614. rdev->config.cayman.sx_max_export_pos_size = 64;
  615. rdev->config.cayman.sx_max_export_smx_size = 192;
  616. rdev->config.cayman.max_hw_contexts = 8;
  617. rdev->config.cayman.sq_num_cf_insts = 2;
  618. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  619. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  620. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  621. break;
  622. }
  623. /* Initialize HDP */
  624. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  625. WREG32((0x2c14 + j), 0x00000000);
  626. WREG32((0x2c18 + j), 0x00000000);
  627. WREG32((0x2c1c + j), 0x00000000);
  628. WREG32((0x2c20 + j), 0x00000000);
  629. WREG32((0x2c24 + j), 0x00000000);
  630. }
  631. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  632. evergreen_fix_pci_max_read_req_size(rdev);
  633. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  634. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  635. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  636. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  637. cgts_tcc_disable = 0xffff0000;
  638. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  639. cgts_tcc_disable &= ~(1 << (16 + i));
  640. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  641. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  642. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  643. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  644. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  645. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  646. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  647. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  648. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  649. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  650. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  651. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  652. rdev->config.cayman.backend_disable_mask_per_asic =
  653. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  654. rdev->config.cayman.num_shader_engines);
  655. rdev->config.cayman.backend_map =
  656. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  657. rdev->config.cayman.num_backends_per_se *
  658. rdev->config.cayman.num_shader_engines,
  659. &rdev->config.cayman.backend_disable_mask_per_asic,
  660. rdev->config.cayman.num_shader_engines);
  661. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  662. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  663. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  664. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  665. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  666. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  667. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  668. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  669. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  670. rdev->config.cayman.mem_row_size_in_kb = 4;
  671. /* XXX use MC settings? */
  672. rdev->config.cayman.shader_engine_tile_size = 32;
  673. rdev->config.cayman.num_gpus = 1;
  674. rdev->config.cayman.multi_gpu_tile_size = 64;
  675. //gb_addr_config = 0x02011003
  676. #if 0
  677. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  678. #else
  679. gb_addr_config = 0;
  680. switch (rdev->config.cayman.num_tile_pipes) {
  681. case 1:
  682. default:
  683. gb_addr_config |= NUM_PIPES(0);
  684. break;
  685. case 2:
  686. gb_addr_config |= NUM_PIPES(1);
  687. break;
  688. case 4:
  689. gb_addr_config |= NUM_PIPES(2);
  690. break;
  691. case 8:
  692. gb_addr_config |= NUM_PIPES(3);
  693. break;
  694. }
  695. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  696. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  697. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  698. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  699. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  700. switch (rdev->config.cayman.num_gpus) {
  701. case 1:
  702. default:
  703. gb_addr_config |= NUM_GPUS(0);
  704. break;
  705. case 2:
  706. gb_addr_config |= NUM_GPUS(1);
  707. break;
  708. case 4:
  709. gb_addr_config |= NUM_GPUS(2);
  710. break;
  711. }
  712. switch (rdev->config.cayman.multi_gpu_tile_size) {
  713. case 16:
  714. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  715. break;
  716. case 32:
  717. default:
  718. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  719. break;
  720. case 64:
  721. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  722. break;
  723. case 128:
  724. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  725. break;
  726. }
  727. switch (rdev->config.cayman.mem_row_size_in_kb) {
  728. case 1:
  729. default:
  730. gb_addr_config |= ROW_SIZE(0);
  731. break;
  732. case 2:
  733. gb_addr_config |= ROW_SIZE(1);
  734. break;
  735. case 4:
  736. gb_addr_config |= ROW_SIZE(2);
  737. break;
  738. }
  739. #endif
  740. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  741. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  742. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  743. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  744. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  745. rdev->config.cayman.num_shader_engines = tmp + 1;
  746. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  747. rdev->config.cayman.num_gpus = tmp + 1;
  748. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  749. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  750. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  751. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  752. //gb_backend_map = 0x76541032;
  753. #if 0
  754. gb_backend_map = RREG32(GB_BACKEND_MAP);
  755. #else
  756. gb_backend_map =
  757. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  758. rdev->config.cayman.num_backends_per_se *
  759. rdev->config.cayman.num_shader_engines,
  760. &rdev->config.cayman.backend_disable_mask_per_asic,
  761. rdev->config.cayman.num_shader_engines);
  762. #endif
  763. /* setup tiling info dword. gb_addr_config is not adequate since it does
  764. * not have bank info, so create a custom tiling dword.
  765. * bits 3:0 num_pipes
  766. * bits 7:4 num_banks
  767. * bits 11:8 group_size
  768. * bits 15:12 row_size
  769. */
  770. rdev->config.cayman.tile_config = 0;
  771. switch (rdev->config.cayman.num_tile_pipes) {
  772. case 1:
  773. default:
  774. rdev->config.cayman.tile_config |= (0 << 0);
  775. break;
  776. case 2:
  777. rdev->config.cayman.tile_config |= (1 << 0);
  778. break;
  779. case 4:
  780. rdev->config.cayman.tile_config |= (2 << 0);
  781. break;
  782. case 8:
  783. rdev->config.cayman.tile_config |= (3 << 0);
  784. break;
  785. }
  786. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  787. if (rdev->flags & RADEON_IS_IGP)
  788. rdev->config.evergreen.tile_config |= 1 << 4;
  789. else
  790. rdev->config.cayman.tile_config |=
  791. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  792. rdev->config.cayman.tile_config |=
  793. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  794. rdev->config.cayman.tile_config |=
  795. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  796. rdev->config.cayman.backend_map = gb_backend_map;
  797. WREG32(GB_BACKEND_MAP, gb_backend_map);
  798. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  799. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  800. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  801. /* primary versions */
  802. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  803. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  804. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  805. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  806. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  807. /* user versions */
  808. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  809. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  810. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  811. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  812. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  813. /* reprogram the shader complex */
  814. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  815. for (i = 0; i < 16; i++)
  816. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  817. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  818. /* set HW defaults for 3D engine */
  819. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  820. sx_debug_1 = RREG32(SX_DEBUG_1);
  821. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  822. WREG32(SX_DEBUG_1, sx_debug_1);
  823. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  824. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  825. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  826. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  827. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  828. /* need to be explicitly zero-ed */
  829. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  830. WREG32(SQ_LSTMP_RING_BASE, 0);
  831. WREG32(SQ_HSTMP_RING_BASE, 0);
  832. WREG32(SQ_ESTMP_RING_BASE, 0);
  833. WREG32(SQ_GSTMP_RING_BASE, 0);
  834. WREG32(SQ_VSTMP_RING_BASE, 0);
  835. WREG32(SQ_PSTMP_RING_BASE, 0);
  836. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  837. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  838. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  839. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  840. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  841. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  842. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  843. WREG32(VGT_NUM_INSTANCES, 1);
  844. WREG32(CP_PERFMON_CNTL, 0);
  845. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  846. FETCH_FIFO_HIWATER(0x4) |
  847. DONE_FIFO_HIWATER(0xe0) |
  848. ALU_UPDATE_FIFO_HIWATER(0x8)));
  849. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  850. WREG32(SQ_CONFIG, (VC_ENABLE |
  851. EXPORT_SRC_C |
  852. GFX_PRIO(0) |
  853. CS1_PRIO(0) |
  854. CS2_PRIO(1)));
  855. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  856. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  857. FORCE_EOV_MAX_REZ_CNT(255)));
  858. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  859. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  860. WREG32(VGT_GS_VERTEX_REUSE, 16);
  861. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  862. WREG32(CB_PERF_CTR0_SEL_0, 0);
  863. WREG32(CB_PERF_CTR0_SEL_1, 0);
  864. WREG32(CB_PERF_CTR1_SEL_0, 0);
  865. WREG32(CB_PERF_CTR1_SEL_1, 0);
  866. WREG32(CB_PERF_CTR2_SEL_0, 0);
  867. WREG32(CB_PERF_CTR2_SEL_1, 0);
  868. WREG32(CB_PERF_CTR3_SEL_0, 0);
  869. WREG32(CB_PERF_CTR3_SEL_1, 0);
  870. tmp = RREG32(HDP_MISC_CNTL);
  871. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  872. WREG32(HDP_MISC_CNTL, tmp);
  873. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  874. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  875. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  876. udelay(50);
  877. }
  878. /*
  879. * GART
  880. */
  881. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  882. {
  883. /* flush hdp cache */
  884. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  885. /* bits 0-7 are the VM contexts0-7 */
  886. WREG32(VM_INVALIDATE_REQUEST, 1);
  887. }
  888. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  889. {
  890. int i, r;
  891. if (rdev->gart.robj == NULL) {
  892. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  893. return -EINVAL;
  894. }
  895. r = radeon_gart_table_vram_pin(rdev);
  896. if (r)
  897. return r;
  898. radeon_gart_restore(rdev);
  899. /* Setup TLB control */
  900. WREG32(MC_VM_MX_L1_TLB_CNTL,
  901. (0xA << 7) |
  902. ENABLE_L1_TLB |
  903. ENABLE_L1_FRAGMENT_PROCESSING |
  904. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  905. ENABLE_ADVANCED_DRIVER_MODEL |
  906. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  907. /* Setup L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  909. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  910. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  911. EFFECTIVE_L2_QUEUE_SIZE(7) |
  912. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  913. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  914. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  915. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  916. /* setup context0 */
  917. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  918. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  919. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  920. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  921. (u32)(rdev->dummy_page.addr >> 12));
  922. WREG32(VM_CONTEXT0_CNTL2, 0);
  923. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  924. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  925. WREG32(0x15D4, 0);
  926. WREG32(0x15D8, 0);
  927. WREG32(0x15DC, 0);
  928. /* empty context1-7 */
  929. for (i = 1; i < 8; i++) {
  930. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  931. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
  932. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  933. rdev->gart.table_addr >> 12);
  934. }
  935. /* enable context1-7 */
  936. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  937. (u32)(rdev->dummy_page.addr >> 12));
  938. WREG32(VM_CONTEXT1_CNTL2, 0);
  939. WREG32(VM_CONTEXT1_CNTL, 0);
  940. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  941. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  942. cayman_pcie_gart_tlb_flush(rdev);
  943. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  944. (unsigned)(rdev->mc.gtt_size >> 20),
  945. (unsigned long long)rdev->gart.table_addr);
  946. rdev->gart.ready = true;
  947. return 0;
  948. }
  949. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  950. {
  951. /* Disable all tables */
  952. WREG32(VM_CONTEXT0_CNTL, 0);
  953. WREG32(VM_CONTEXT1_CNTL, 0);
  954. /* Setup TLB control */
  955. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  956. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  957. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  958. /* Setup L2 cache */
  959. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  960. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  961. EFFECTIVE_L2_QUEUE_SIZE(7) |
  962. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  963. WREG32(VM_L2_CNTL2, 0);
  964. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  965. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  966. radeon_gart_table_vram_unpin(rdev);
  967. }
  968. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  969. {
  970. cayman_pcie_gart_disable(rdev);
  971. radeon_gart_table_vram_free(rdev);
  972. radeon_gart_fini(rdev);
  973. }
  974. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  975. int ring, u32 cp_int_cntl)
  976. {
  977. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  978. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  979. WREG32(CP_INT_CNTL, cp_int_cntl);
  980. }
  981. /*
  982. * CP.
  983. */
  984. void cayman_fence_ring_emit(struct radeon_device *rdev,
  985. struct radeon_fence *fence)
  986. {
  987. struct radeon_ring *ring = &rdev->ring[fence->ring];
  988. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  989. /* flush read cache over gart for this vmid */
  990. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  991. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  992. radeon_ring_write(ring, 0);
  993. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  994. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  995. radeon_ring_write(ring, 0xFFFFFFFF);
  996. radeon_ring_write(ring, 0);
  997. radeon_ring_write(ring, 10); /* poll interval */
  998. /* EVENT_WRITE_EOP - flush caches, send int */
  999. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1000. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1001. radeon_ring_write(ring, addr & 0xffffffff);
  1002. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1003. radeon_ring_write(ring, fence->seq);
  1004. radeon_ring_write(ring, 0);
  1005. }
  1006. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1007. {
  1008. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1009. /* set to DX10/11 mode */
  1010. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1011. radeon_ring_write(ring, 1);
  1012. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1013. radeon_ring_write(ring,
  1014. #ifdef __BIG_ENDIAN
  1015. (2 << 0) |
  1016. #endif
  1017. (ib->gpu_addr & 0xFFFFFFFC));
  1018. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1019. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  1020. /* flush read cache over gart for this vmid */
  1021. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1022. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1023. radeon_ring_write(ring, ib->vm_id);
  1024. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1025. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1026. radeon_ring_write(ring, 0xFFFFFFFF);
  1027. radeon_ring_write(ring, 0);
  1028. radeon_ring_write(ring, 10); /* poll interval */
  1029. }
  1030. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1031. {
  1032. if (enable)
  1033. WREG32(CP_ME_CNTL, 0);
  1034. else {
  1035. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1036. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1037. WREG32(SCRATCH_UMSK, 0);
  1038. }
  1039. }
  1040. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1041. {
  1042. const __be32 *fw_data;
  1043. int i;
  1044. if (!rdev->me_fw || !rdev->pfp_fw)
  1045. return -EINVAL;
  1046. cayman_cp_enable(rdev, false);
  1047. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1048. WREG32(CP_PFP_UCODE_ADDR, 0);
  1049. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1050. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1051. WREG32(CP_PFP_UCODE_ADDR, 0);
  1052. fw_data = (const __be32 *)rdev->me_fw->data;
  1053. WREG32(CP_ME_RAM_WADDR, 0);
  1054. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1055. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1056. WREG32(CP_PFP_UCODE_ADDR, 0);
  1057. WREG32(CP_ME_RAM_WADDR, 0);
  1058. WREG32(CP_ME_RAM_RADDR, 0);
  1059. return 0;
  1060. }
  1061. static int cayman_cp_start(struct radeon_device *rdev)
  1062. {
  1063. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1064. int r, i;
  1065. r = radeon_ring_lock(rdev, ring, 7);
  1066. if (r) {
  1067. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1068. return r;
  1069. }
  1070. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1071. radeon_ring_write(ring, 0x1);
  1072. radeon_ring_write(ring, 0x0);
  1073. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1074. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1075. radeon_ring_write(ring, 0);
  1076. radeon_ring_write(ring, 0);
  1077. radeon_ring_unlock_commit(rdev, ring);
  1078. cayman_cp_enable(rdev, true);
  1079. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1080. if (r) {
  1081. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1082. return r;
  1083. }
  1084. /* setup clear context state */
  1085. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1086. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1087. for (i = 0; i < cayman_default_size; i++)
  1088. radeon_ring_write(ring, cayman_default_state[i]);
  1089. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1090. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1091. /* set clear context state */
  1092. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1093. radeon_ring_write(ring, 0);
  1094. /* SQ_VTX_BASE_VTX_LOC */
  1095. radeon_ring_write(ring, 0xc0026f00);
  1096. radeon_ring_write(ring, 0x00000000);
  1097. radeon_ring_write(ring, 0x00000000);
  1098. radeon_ring_write(ring, 0x00000000);
  1099. /* Clear consts */
  1100. radeon_ring_write(ring, 0xc0036f00);
  1101. radeon_ring_write(ring, 0x00000bc4);
  1102. radeon_ring_write(ring, 0xffffffff);
  1103. radeon_ring_write(ring, 0xffffffff);
  1104. radeon_ring_write(ring, 0xffffffff);
  1105. radeon_ring_write(ring, 0xc0026900);
  1106. radeon_ring_write(ring, 0x00000316);
  1107. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1108. radeon_ring_write(ring, 0x00000010); /* */
  1109. radeon_ring_unlock_commit(rdev, ring);
  1110. /* XXX init other rings */
  1111. return 0;
  1112. }
  1113. static void cayman_cp_fini(struct radeon_device *rdev)
  1114. {
  1115. cayman_cp_enable(rdev, false);
  1116. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1117. }
  1118. int cayman_cp_resume(struct radeon_device *rdev)
  1119. {
  1120. struct radeon_ring *ring;
  1121. u32 tmp;
  1122. u32 rb_bufsz;
  1123. int r;
  1124. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1125. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1126. SOFT_RESET_PA |
  1127. SOFT_RESET_SH |
  1128. SOFT_RESET_VGT |
  1129. SOFT_RESET_SPI |
  1130. SOFT_RESET_SX));
  1131. RREG32(GRBM_SOFT_RESET);
  1132. mdelay(15);
  1133. WREG32(GRBM_SOFT_RESET, 0);
  1134. RREG32(GRBM_SOFT_RESET);
  1135. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1136. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1137. /* Set the write pointer delay */
  1138. WREG32(CP_RB_WPTR_DELAY, 0);
  1139. WREG32(CP_DEBUG, (1 << 27));
  1140. /* ring 0 - compute and gfx */
  1141. /* Set ring buffer size */
  1142. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1143. rb_bufsz = drm_order(ring->ring_size / 8);
  1144. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1145. #ifdef __BIG_ENDIAN
  1146. tmp |= BUF_SWAP_32BIT;
  1147. #endif
  1148. WREG32(CP_RB0_CNTL, tmp);
  1149. /* Initialize the ring buffer's read and write pointers */
  1150. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1151. ring->wptr = 0;
  1152. WREG32(CP_RB0_WPTR, ring->wptr);
  1153. /* set the wb address wether it's enabled or not */
  1154. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1155. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1156. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1157. if (rdev->wb.enabled)
  1158. WREG32(SCRATCH_UMSK, 0xff);
  1159. else {
  1160. tmp |= RB_NO_UPDATE;
  1161. WREG32(SCRATCH_UMSK, 0);
  1162. }
  1163. mdelay(1);
  1164. WREG32(CP_RB0_CNTL, tmp);
  1165. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1166. ring->rptr = RREG32(CP_RB0_RPTR);
  1167. /* ring1 - compute only */
  1168. /* Set ring buffer size */
  1169. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1170. rb_bufsz = drm_order(ring->ring_size / 8);
  1171. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1172. #ifdef __BIG_ENDIAN
  1173. tmp |= BUF_SWAP_32BIT;
  1174. #endif
  1175. WREG32(CP_RB1_CNTL, tmp);
  1176. /* Initialize the ring buffer's read and write pointers */
  1177. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1178. ring->wptr = 0;
  1179. WREG32(CP_RB1_WPTR, ring->wptr);
  1180. /* set the wb address wether it's enabled or not */
  1181. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1182. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1183. mdelay(1);
  1184. WREG32(CP_RB1_CNTL, tmp);
  1185. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1186. ring->rptr = RREG32(CP_RB1_RPTR);
  1187. /* ring2 - compute only */
  1188. /* Set ring buffer size */
  1189. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1190. rb_bufsz = drm_order(ring->ring_size / 8);
  1191. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1192. #ifdef __BIG_ENDIAN
  1193. tmp |= BUF_SWAP_32BIT;
  1194. #endif
  1195. WREG32(CP_RB2_CNTL, tmp);
  1196. /* Initialize the ring buffer's read and write pointers */
  1197. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1198. ring->wptr = 0;
  1199. WREG32(CP_RB2_WPTR, ring->wptr);
  1200. /* set the wb address wether it's enabled or not */
  1201. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1202. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1203. mdelay(1);
  1204. WREG32(CP_RB2_CNTL, tmp);
  1205. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1206. ring->rptr = RREG32(CP_RB2_RPTR);
  1207. /* start the rings */
  1208. cayman_cp_start(rdev);
  1209. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1210. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1211. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1212. /* this only test cp0 */
  1213. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1214. if (r) {
  1215. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1216. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1217. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1218. return r;
  1219. }
  1220. return 0;
  1221. }
  1222. bool cayman_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1223. {
  1224. u32 srbm_status;
  1225. u32 grbm_status;
  1226. u32 grbm_status_se0, grbm_status_se1;
  1227. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1228. int r;
  1229. srbm_status = RREG32(SRBM_STATUS);
  1230. grbm_status = RREG32(GRBM_STATUS);
  1231. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1232. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1233. if (!(grbm_status & GUI_ACTIVE)) {
  1234. r100_gpu_lockup_update(lockup, ring);
  1235. return false;
  1236. }
  1237. /* force CP activities */
  1238. r = radeon_ring_lock(rdev, ring, 2);
  1239. if (!r) {
  1240. /* PACKET2 NOP */
  1241. radeon_ring_write(ring, 0x80000000);
  1242. radeon_ring_write(ring, 0x80000000);
  1243. radeon_ring_unlock_commit(rdev, ring);
  1244. }
  1245. /* XXX deal with CP0,1,2 */
  1246. ring->rptr = RREG32(ring->rptr_reg);
  1247. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  1248. }
  1249. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1250. {
  1251. struct evergreen_mc_save save;
  1252. u32 grbm_reset = 0;
  1253. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1254. return 0;
  1255. dev_info(rdev->dev, "GPU softreset \n");
  1256. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1257. RREG32(GRBM_STATUS));
  1258. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1259. RREG32(GRBM_STATUS_SE0));
  1260. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1261. RREG32(GRBM_STATUS_SE1));
  1262. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1263. RREG32(SRBM_STATUS));
  1264. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1265. RREG32(0x14F8));
  1266. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1267. RREG32(0x14D8));
  1268. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1269. RREG32(0x14FC));
  1270. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1271. RREG32(0x14DC));
  1272. evergreen_mc_stop(rdev, &save);
  1273. if (evergreen_mc_wait_for_idle(rdev)) {
  1274. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1275. }
  1276. /* Disable CP parsing/prefetching */
  1277. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1278. /* reset all the gfx blocks */
  1279. grbm_reset = (SOFT_RESET_CP |
  1280. SOFT_RESET_CB |
  1281. SOFT_RESET_DB |
  1282. SOFT_RESET_GDS |
  1283. SOFT_RESET_PA |
  1284. SOFT_RESET_SC |
  1285. SOFT_RESET_SPI |
  1286. SOFT_RESET_SH |
  1287. SOFT_RESET_SX |
  1288. SOFT_RESET_TC |
  1289. SOFT_RESET_TA |
  1290. SOFT_RESET_VGT |
  1291. SOFT_RESET_IA);
  1292. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1293. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1294. (void)RREG32(GRBM_SOFT_RESET);
  1295. udelay(50);
  1296. WREG32(GRBM_SOFT_RESET, 0);
  1297. (void)RREG32(GRBM_SOFT_RESET);
  1298. /* Wait a little for things to settle down */
  1299. udelay(50);
  1300. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1301. RREG32(GRBM_STATUS));
  1302. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1303. RREG32(GRBM_STATUS_SE0));
  1304. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1305. RREG32(GRBM_STATUS_SE1));
  1306. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1307. RREG32(SRBM_STATUS));
  1308. evergreen_mc_resume(rdev, &save);
  1309. return 0;
  1310. }
  1311. int cayman_asic_reset(struct radeon_device *rdev)
  1312. {
  1313. return cayman_gpu_soft_reset(rdev);
  1314. }
  1315. static int cayman_startup(struct radeon_device *rdev)
  1316. {
  1317. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1318. int r;
  1319. /* enable pcie gen2 link */
  1320. evergreen_pcie_gen2_enable(rdev);
  1321. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1322. r = ni_init_microcode(rdev);
  1323. if (r) {
  1324. DRM_ERROR("Failed to load firmware!\n");
  1325. return r;
  1326. }
  1327. }
  1328. r = ni_mc_load_microcode(rdev);
  1329. if (r) {
  1330. DRM_ERROR("Failed to load MC firmware!\n");
  1331. return r;
  1332. }
  1333. r = r600_vram_scratch_init(rdev);
  1334. if (r)
  1335. return r;
  1336. evergreen_mc_program(rdev);
  1337. r = cayman_pcie_gart_enable(rdev);
  1338. if (r)
  1339. return r;
  1340. cayman_gpu_init(rdev);
  1341. r = evergreen_blit_init(rdev);
  1342. if (r) {
  1343. r600_blit_fini(rdev);
  1344. rdev->asic->copy.copy = NULL;
  1345. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1346. }
  1347. /* allocate wb buffer */
  1348. r = radeon_wb_init(rdev);
  1349. if (r)
  1350. return r;
  1351. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1352. if (r) {
  1353. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1354. return r;
  1355. }
  1356. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1357. if (r) {
  1358. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1359. return r;
  1360. }
  1361. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1362. if (r) {
  1363. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1364. return r;
  1365. }
  1366. /* Enable IRQ */
  1367. r = r600_irq_init(rdev);
  1368. if (r) {
  1369. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1370. radeon_irq_kms_fini(rdev);
  1371. return r;
  1372. }
  1373. evergreen_irq_set(rdev);
  1374. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1375. CP_RB0_RPTR, CP_RB0_WPTR,
  1376. 0, 0xfffff, RADEON_CP_PACKET2);
  1377. if (r)
  1378. return r;
  1379. r = cayman_cp_load_microcode(rdev);
  1380. if (r)
  1381. return r;
  1382. r = cayman_cp_resume(rdev);
  1383. if (r)
  1384. return r;
  1385. r = radeon_ib_pool_start(rdev);
  1386. if (r)
  1387. return r;
  1388. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1389. if (r) {
  1390. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1391. rdev->accel_working = false;
  1392. return r;
  1393. }
  1394. r = radeon_vm_manager_start(rdev);
  1395. if (r)
  1396. return r;
  1397. return 0;
  1398. }
  1399. int cayman_resume(struct radeon_device *rdev)
  1400. {
  1401. int r;
  1402. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1403. * posting will perform necessary task to bring back GPU into good
  1404. * shape.
  1405. */
  1406. /* post card */
  1407. atom_asic_init(rdev->mode_info.atom_context);
  1408. rdev->accel_working = true;
  1409. r = cayman_startup(rdev);
  1410. if (r) {
  1411. DRM_ERROR("cayman startup failed on resume\n");
  1412. rdev->accel_working = false;
  1413. return r;
  1414. }
  1415. return r;
  1416. }
  1417. int cayman_suspend(struct radeon_device *rdev)
  1418. {
  1419. /* FIXME: we should wait for ring to be empty */
  1420. radeon_ib_pool_suspend(rdev);
  1421. radeon_vm_manager_suspend(rdev);
  1422. r600_blit_suspend(rdev);
  1423. cayman_cp_enable(rdev, false);
  1424. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1425. evergreen_irq_suspend(rdev);
  1426. radeon_wb_disable(rdev);
  1427. cayman_pcie_gart_disable(rdev);
  1428. return 0;
  1429. }
  1430. /* Plan is to move initialization in that function and use
  1431. * helper function so that radeon_device_init pretty much
  1432. * do nothing more than calling asic specific function. This
  1433. * should also allow to remove a bunch of callback function
  1434. * like vram_info.
  1435. */
  1436. int cayman_init(struct radeon_device *rdev)
  1437. {
  1438. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1439. int r;
  1440. /* This don't do much */
  1441. r = radeon_gem_init(rdev);
  1442. if (r)
  1443. return r;
  1444. /* Read BIOS */
  1445. if (!radeon_get_bios(rdev)) {
  1446. if (ASIC_IS_AVIVO(rdev))
  1447. return -EINVAL;
  1448. }
  1449. /* Must be an ATOMBIOS */
  1450. if (!rdev->is_atom_bios) {
  1451. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1452. return -EINVAL;
  1453. }
  1454. r = radeon_atombios_init(rdev);
  1455. if (r)
  1456. return r;
  1457. /* Post card if necessary */
  1458. if (!radeon_card_posted(rdev)) {
  1459. if (!rdev->bios) {
  1460. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1461. return -EINVAL;
  1462. }
  1463. DRM_INFO("GPU not posted. posting now...\n");
  1464. atom_asic_init(rdev->mode_info.atom_context);
  1465. }
  1466. /* Initialize scratch registers */
  1467. r600_scratch_init(rdev);
  1468. /* Initialize surface registers */
  1469. radeon_surface_init(rdev);
  1470. /* Initialize clocks */
  1471. radeon_get_clock_info(rdev->ddev);
  1472. /* Fence driver */
  1473. r = radeon_fence_driver_init(rdev);
  1474. if (r)
  1475. return r;
  1476. /* initialize memory controller */
  1477. r = evergreen_mc_init(rdev);
  1478. if (r)
  1479. return r;
  1480. /* Memory manager */
  1481. r = radeon_bo_init(rdev);
  1482. if (r)
  1483. return r;
  1484. r = radeon_irq_kms_init(rdev);
  1485. if (r)
  1486. return r;
  1487. ring->ring_obj = NULL;
  1488. r600_ring_init(rdev, ring, 1024 * 1024);
  1489. rdev->ih.ring_obj = NULL;
  1490. r600_ih_ring_init(rdev, 64 * 1024);
  1491. r = r600_pcie_gart_init(rdev);
  1492. if (r)
  1493. return r;
  1494. r = radeon_ib_pool_init(rdev);
  1495. rdev->accel_working = true;
  1496. if (r) {
  1497. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1498. rdev->accel_working = false;
  1499. }
  1500. r = radeon_vm_manager_init(rdev);
  1501. if (r) {
  1502. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1503. }
  1504. r = cayman_startup(rdev);
  1505. if (r) {
  1506. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1507. cayman_cp_fini(rdev);
  1508. r600_irq_fini(rdev);
  1509. radeon_wb_fini(rdev);
  1510. r100_ib_fini(rdev);
  1511. radeon_vm_manager_fini(rdev);
  1512. radeon_irq_kms_fini(rdev);
  1513. cayman_pcie_gart_fini(rdev);
  1514. rdev->accel_working = false;
  1515. }
  1516. /* Don't start up if the MC ucode is missing.
  1517. * The default clocks and voltages before the MC ucode
  1518. * is loaded are not suffient for advanced operations.
  1519. */
  1520. if (!rdev->mc_fw) {
  1521. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1522. return -EINVAL;
  1523. }
  1524. return 0;
  1525. }
  1526. void cayman_fini(struct radeon_device *rdev)
  1527. {
  1528. r600_blit_fini(rdev);
  1529. cayman_cp_fini(rdev);
  1530. r600_irq_fini(rdev);
  1531. radeon_wb_fini(rdev);
  1532. radeon_vm_manager_fini(rdev);
  1533. r100_ib_fini(rdev);
  1534. radeon_irq_kms_fini(rdev);
  1535. cayman_pcie_gart_fini(rdev);
  1536. r600_vram_scratch_fini(rdev);
  1537. radeon_gem_fini(rdev);
  1538. radeon_semaphore_driver_fini(rdev);
  1539. radeon_fence_driver_fini(rdev);
  1540. radeon_bo_fini(rdev);
  1541. radeon_atombios_fini(rdev);
  1542. kfree(rdev->bios);
  1543. rdev->bios = NULL;
  1544. }
  1545. /*
  1546. * vm
  1547. */
  1548. int cayman_vm_init(struct radeon_device *rdev)
  1549. {
  1550. /* number of VMs */
  1551. rdev->vm_manager.nvm = 8;
  1552. /* base offset of vram pages */
  1553. if (rdev->flags & RADEON_IS_IGP) {
  1554. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1555. tmp <<= 22;
  1556. rdev->vm_manager.vram_base_offset = tmp;
  1557. } else
  1558. rdev->vm_manager.vram_base_offset = 0;
  1559. return 0;
  1560. }
  1561. void cayman_vm_fini(struct radeon_device *rdev)
  1562. {
  1563. }
  1564. int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  1565. {
  1566. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (id << 2), 0);
  1567. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (id << 2), vm->last_pfn);
  1568. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  1569. /* flush hdp cache */
  1570. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1571. /* bits 0-7 are the VM contexts0-7 */
  1572. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  1573. return 0;
  1574. }
  1575. void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  1576. {
  1577. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0);
  1578. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0);
  1579. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  1580. /* flush hdp cache */
  1581. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1582. /* bits 0-7 are the VM contexts0-7 */
  1583. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1584. }
  1585. void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  1586. {
  1587. if (vm->id == -1)
  1588. return;
  1589. /* flush hdp cache */
  1590. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1591. /* bits 0-7 are the VM contexts0-7 */
  1592. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1593. }
  1594. #define R600_PTE_VALID (1 << 0)
  1595. #define R600_PTE_SYSTEM (1 << 1)
  1596. #define R600_PTE_SNOOPED (1 << 2)
  1597. #define R600_PTE_READABLE (1 << 5)
  1598. #define R600_PTE_WRITEABLE (1 << 6)
  1599. uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
  1600. struct radeon_vm *vm,
  1601. uint32_t flags)
  1602. {
  1603. uint32_t r600_flags = 0;
  1604. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
  1605. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1606. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1607. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1608. r600_flags |= R600_PTE_SYSTEM;
  1609. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1610. }
  1611. return r600_flags;
  1612. }
  1613. void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
  1614. unsigned pfn, uint64_t addr, uint32_t flags)
  1615. {
  1616. void __iomem *ptr = (void *)vm->pt;
  1617. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  1618. addr |= flags;
  1619. writeq(addr, ptr + (pfn * 8));
  1620. }