r300.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = rdev->gart.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20),
  138. (unsigned long long)table_addr);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  149. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  150. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  152. radeon_gart_table_vram_unpin(rdev);
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. /* Who ever call radeon_fence_emit should call ring_lock and ask
  164. * for enough space (today caller are ib schedule and buffer move) */
  165. /* Write SC register so SC & US assert idle */
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  169. radeon_ring_write(rdev, 0);
  170. /* Flush 3D cache */
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  173. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  174. radeon_ring_write(rdev, R300_ZC_FLUSH);
  175. /* Wait until IDLE & CLEAN */
  176. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  177. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  178. RADEON_WAIT_2D_IDLECLEAN |
  179. RADEON_WAIT_DMA_GUI_IDLE));
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  182. RADEON_HDP_READ_BUFFER_INVALIDATE);
  183. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  185. /* Emit fence sequence & fire IRQ */
  186. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  187. radeon_ring_write(rdev, fence->seq);
  188. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  189. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  190. }
  191. void r300_ring_start(struct radeon_device *rdev)
  192. {
  193. unsigned gb_tile_config;
  194. int r;
  195. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  196. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  197. switch(rdev->num_gb_pipes) {
  198. case 2:
  199. gb_tile_config |= R300_PIPE_COUNT_R300;
  200. break;
  201. case 3:
  202. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  203. break;
  204. case 4:
  205. gb_tile_config |= R300_PIPE_COUNT_R420;
  206. break;
  207. case 1:
  208. default:
  209. gb_tile_config |= R300_PIPE_COUNT_RV350;
  210. break;
  211. }
  212. r = radeon_ring_lock(rdev, 64);
  213. if (r) {
  214. return;
  215. }
  216. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  217. radeon_ring_write(rdev,
  218. RADEON_ISYNC_ANY2D_IDLE3D |
  219. RADEON_ISYNC_ANY3D_IDLE2D |
  220. RADEON_ISYNC_WAIT_IDLEGUI |
  221. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  222. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  223. radeon_ring_write(rdev, gb_tile_config);
  224. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_WAIT_2D_IDLECLEAN |
  227. RADEON_WAIT_3D_IDLECLEAN);
  228. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  229. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  233. radeon_ring_write(rdev, 0);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  236. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  237. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  238. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  239. radeon_ring_write(rdev,
  240. RADEON_WAIT_2D_IDLECLEAN |
  241. RADEON_WAIT_3D_IDLECLEAN);
  242. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  243. radeon_ring_write(rdev, 0);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  247. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  248. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  249. radeon_ring_write(rdev,
  250. ((6 << R300_MS_X0_SHIFT) |
  251. (6 << R300_MS_Y0_SHIFT) |
  252. (6 << R300_MS_X1_SHIFT) |
  253. (6 << R300_MS_Y1_SHIFT) |
  254. (6 << R300_MS_X2_SHIFT) |
  255. (6 << R300_MS_Y2_SHIFT) |
  256. (6 << R300_MSBD0_Y_SHIFT) |
  257. (6 << R300_MSBD0_X_SHIFT)));
  258. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  259. radeon_ring_write(rdev,
  260. ((6 << R300_MS_X3_SHIFT) |
  261. (6 << R300_MS_Y3_SHIFT) |
  262. (6 << R300_MS_X4_SHIFT) |
  263. (6 << R300_MS_Y4_SHIFT) |
  264. (6 << R300_MS_X5_SHIFT) |
  265. (6 << R300_MS_Y5_SHIFT) |
  266. (6 << R300_MSBD1_SHIFT)));
  267. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  268. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  269. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  270. radeon_ring_write(rdev,
  271. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  273. radeon_ring_write(rdev,
  274. R300_GEOMETRY_ROUND_NEAREST |
  275. R300_COLOR_ROUND_NEAREST);
  276. radeon_ring_unlock_commit(rdev);
  277. }
  278. void r300_errata(struct radeon_device *rdev)
  279. {
  280. rdev->pll_errata = 0;
  281. if (rdev->family == CHIP_R300 &&
  282. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  283. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  284. }
  285. }
  286. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. uint32_t tmp;
  290. for (i = 0; i < rdev->usec_timeout; i++) {
  291. /* read MC_STATUS */
  292. tmp = RREG32(RADEON_MC_STATUS);
  293. if (tmp & R300_MC_IDLE) {
  294. return 0;
  295. }
  296. DRM_UDELAY(1);
  297. }
  298. return -1;
  299. }
  300. void r300_gpu_init(struct radeon_device *rdev)
  301. {
  302. uint32_t gb_tile_config, tmp;
  303. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  304. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  305. /* r300,r350 */
  306. rdev->num_gb_pipes = 2;
  307. } else {
  308. /* rv350,rv370,rv380,r300 AD, r350 AH */
  309. rdev->num_gb_pipes = 1;
  310. }
  311. rdev->num_z_pipes = 1;
  312. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  313. switch (rdev->num_gb_pipes) {
  314. case 2:
  315. gb_tile_config |= R300_PIPE_COUNT_R300;
  316. break;
  317. case 3:
  318. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  319. break;
  320. case 4:
  321. gb_tile_config |= R300_PIPE_COUNT_R420;
  322. break;
  323. default:
  324. case 1:
  325. gb_tile_config |= R300_PIPE_COUNT_RV350;
  326. break;
  327. }
  328. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  329. if (r100_gui_wait_for_idle(rdev)) {
  330. printk(KERN_WARNING "Failed to wait GUI idle while "
  331. "programming pipes. Bad things might happen.\n");
  332. }
  333. tmp = RREG32(R300_DST_PIPE_CONFIG);
  334. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  335. WREG32(R300_RB2D_DSTCACHE_MODE,
  336. R300_DC_AUTOFLUSH_ENABLE |
  337. R300_DC_DC_DISABLE_IGNORE_PE);
  338. if (r100_gui_wait_for_idle(rdev)) {
  339. printk(KERN_WARNING "Failed to wait GUI idle while "
  340. "programming pipes. Bad things might happen.\n");
  341. }
  342. if (r300_mc_wait_for_idle(rdev)) {
  343. printk(KERN_WARNING "Failed to wait MC idle while "
  344. "programming pipes. Bad things might happen.\n");
  345. }
  346. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  347. rdev->num_gb_pipes, rdev->num_z_pipes);
  348. }
  349. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  350. {
  351. u32 rbbm_status;
  352. int r;
  353. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  354. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  355. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  356. return false;
  357. }
  358. /* force CP activities */
  359. r = radeon_ring_lock(rdev, 2);
  360. if (!r) {
  361. /* PACKET2 NOP */
  362. radeon_ring_write(rdev, 0x80000000);
  363. radeon_ring_write(rdev, 0x80000000);
  364. radeon_ring_unlock_commit(rdev);
  365. }
  366. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  367. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  368. }
  369. int r300_asic_reset(struct radeon_device *rdev)
  370. {
  371. struct r100_mc_save save;
  372. u32 status, tmp;
  373. int ret = 0;
  374. status = RREG32(R_000E40_RBBM_STATUS);
  375. if (!G_000E40_GUI_ACTIVE(status)) {
  376. return 0;
  377. }
  378. r100_mc_stop(rdev, &save);
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  381. /* stop CP */
  382. WREG32(RADEON_CP_CSQ_CNTL, 0);
  383. tmp = RREG32(RADEON_CP_RB_CNTL);
  384. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  385. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  386. WREG32(RADEON_CP_RB_WPTR, 0);
  387. WREG32(RADEON_CP_RB_CNTL, tmp);
  388. /* save PCI state */
  389. pci_save_state(rdev->pdev);
  390. /* disable bus mastering */
  391. r100_bm_disable(rdev);
  392. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  393. S_0000F0_SOFT_RESET_GA(1));
  394. RREG32(R_0000F0_RBBM_SOFT_RESET);
  395. mdelay(500);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  397. mdelay(1);
  398. status = RREG32(R_000E40_RBBM_STATUS);
  399. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  400. /* resetting the CP seems to be problematic sometimes it end up
  401. * hard locking the computer, but it's necessary for successful
  402. * reset more test & playing is needed on R3XX/R4XX to find a
  403. * reliable (if any solution)
  404. */
  405. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  406. RREG32(R_0000F0_RBBM_SOFT_RESET);
  407. mdelay(500);
  408. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  409. mdelay(1);
  410. status = RREG32(R_000E40_RBBM_STATUS);
  411. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  412. /* restore PCI & busmastering */
  413. pci_restore_state(rdev->pdev);
  414. r100_enable_bm(rdev);
  415. /* Check if GPU is idle */
  416. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  417. dev_err(rdev->dev, "failed to reset GPU\n");
  418. rdev->gpu_lockup = true;
  419. ret = -1;
  420. } else
  421. dev_info(rdev->dev, "GPU reset succeed\n");
  422. r100_mc_resume(rdev, &save);
  423. return ret;
  424. }
  425. /*
  426. * r300,r350,rv350,rv380 VRAM info
  427. */
  428. void r300_mc_init(struct radeon_device *rdev)
  429. {
  430. u64 base;
  431. u32 tmp;
  432. /* DDR for all card after R300 & IGP */
  433. rdev->mc.vram_is_ddr = true;
  434. tmp = RREG32(RADEON_MEM_CNTL);
  435. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  436. switch (tmp) {
  437. case 0: rdev->mc.vram_width = 64; break;
  438. case 1: rdev->mc.vram_width = 128; break;
  439. case 2: rdev->mc.vram_width = 256; break;
  440. default: rdev->mc.vram_width = 128; break;
  441. }
  442. r100_vram_init_sizes(rdev);
  443. base = rdev->mc.aper_base;
  444. if (rdev->flags & RADEON_IS_IGP)
  445. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  446. radeon_vram_location(rdev, &rdev->mc, base);
  447. rdev->mc.gtt_base_align = 0;
  448. if (!(rdev->flags & RADEON_IS_AGP))
  449. radeon_gtt_location(rdev, &rdev->mc);
  450. radeon_update_bandwidth_info(rdev);
  451. }
  452. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  453. {
  454. uint32_t link_width_cntl, mask;
  455. if (rdev->flags & RADEON_IS_IGP)
  456. return;
  457. if (!(rdev->flags & RADEON_IS_PCIE))
  458. return;
  459. /* FIXME wait for idle */
  460. switch (lanes) {
  461. case 0:
  462. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  463. break;
  464. case 1:
  465. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  466. break;
  467. case 2:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  469. break;
  470. case 4:
  471. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  472. break;
  473. case 8:
  474. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  475. break;
  476. case 12:
  477. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  478. break;
  479. case 16:
  480. default:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  482. break;
  483. }
  484. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  485. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  486. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  487. return;
  488. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  489. RADEON_PCIE_LC_RECONFIG_NOW |
  490. RADEON_PCIE_LC_RECONFIG_LATER |
  491. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  492. link_width_cntl |= mask;
  493. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  494. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  495. RADEON_PCIE_LC_RECONFIG_NOW));
  496. /* wait for lane set to complete */
  497. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  498. while (link_width_cntl == 0xffffffff)
  499. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  500. }
  501. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  502. {
  503. u32 link_width_cntl;
  504. if (rdev->flags & RADEON_IS_IGP)
  505. return 0;
  506. if (!(rdev->flags & RADEON_IS_PCIE))
  507. return 0;
  508. /* FIXME wait for idle */
  509. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  510. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  511. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  512. return 0;
  513. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  514. return 1;
  515. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  516. return 2;
  517. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  518. return 4;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  520. return 8;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  522. default:
  523. return 16;
  524. }
  525. }
  526. #if defined(CONFIG_DEBUG_FS)
  527. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  528. {
  529. struct drm_info_node *node = (struct drm_info_node *) m->private;
  530. struct drm_device *dev = node->minor->dev;
  531. struct radeon_device *rdev = dev->dev_private;
  532. uint32_t tmp;
  533. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  534. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  535. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  536. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  538. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  540. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  542. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  544. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  546. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  547. return 0;
  548. }
  549. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  550. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  551. };
  552. #endif
  553. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  554. {
  555. #if defined(CONFIG_DEBUG_FS)
  556. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  557. #else
  558. return 0;
  559. #endif
  560. }
  561. static int r300_packet0_check(struct radeon_cs_parser *p,
  562. struct radeon_cs_packet *pkt,
  563. unsigned idx, unsigned reg)
  564. {
  565. struct radeon_cs_reloc *reloc;
  566. struct r100_cs_track *track;
  567. volatile uint32_t *ib;
  568. uint32_t tmp, tile_flags = 0;
  569. unsigned i;
  570. int r;
  571. u32 idx_value;
  572. ib = p->ib->ptr;
  573. track = (struct r100_cs_track *)p->track;
  574. idx_value = radeon_get_ib_value(p, idx);
  575. switch(reg) {
  576. case AVIVO_D1MODE_VLINE_START_END:
  577. case RADEON_CRTC_GUI_TRIG_VLINE:
  578. r = r100_cs_packet_parse_vline(p);
  579. if (r) {
  580. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  581. idx, reg);
  582. r100_cs_dump_packet(p, pkt);
  583. return r;
  584. }
  585. break;
  586. case RADEON_DST_PITCH_OFFSET:
  587. case RADEON_SRC_PITCH_OFFSET:
  588. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  589. if (r)
  590. return r;
  591. break;
  592. case R300_RB3D_COLOROFFSET0:
  593. case R300_RB3D_COLOROFFSET1:
  594. case R300_RB3D_COLOROFFSET2:
  595. case R300_RB3D_COLOROFFSET3:
  596. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  597. r = r100_cs_packet_next_reloc(p, &reloc);
  598. if (r) {
  599. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  600. idx, reg);
  601. r100_cs_dump_packet(p, pkt);
  602. return r;
  603. }
  604. track->cb[i].robj = reloc->robj;
  605. track->cb[i].offset = idx_value;
  606. track->cb_dirty = true;
  607. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  608. break;
  609. case R300_ZB_DEPTHOFFSET:
  610. r = r100_cs_packet_next_reloc(p, &reloc);
  611. if (r) {
  612. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  613. idx, reg);
  614. r100_cs_dump_packet(p, pkt);
  615. return r;
  616. }
  617. track->zb.robj = reloc->robj;
  618. track->zb.offset = idx_value;
  619. track->zb_dirty = true;
  620. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  621. break;
  622. case R300_TX_OFFSET_0:
  623. case R300_TX_OFFSET_0+4:
  624. case R300_TX_OFFSET_0+8:
  625. case R300_TX_OFFSET_0+12:
  626. case R300_TX_OFFSET_0+16:
  627. case R300_TX_OFFSET_0+20:
  628. case R300_TX_OFFSET_0+24:
  629. case R300_TX_OFFSET_0+28:
  630. case R300_TX_OFFSET_0+32:
  631. case R300_TX_OFFSET_0+36:
  632. case R300_TX_OFFSET_0+40:
  633. case R300_TX_OFFSET_0+44:
  634. case R300_TX_OFFSET_0+48:
  635. case R300_TX_OFFSET_0+52:
  636. case R300_TX_OFFSET_0+56:
  637. case R300_TX_OFFSET_0+60:
  638. i = (reg - R300_TX_OFFSET_0) >> 2;
  639. r = r100_cs_packet_next_reloc(p, &reloc);
  640. if (r) {
  641. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  642. idx, reg);
  643. r100_cs_dump_packet(p, pkt);
  644. return r;
  645. }
  646. if (p->keep_tiling_flags) {
  647. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  648. ((idx_value & ~31) + (u32)reloc->lobj.gpu_offset);
  649. } else {
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  651. tile_flags |= R300_TXO_MACRO_TILE;
  652. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  653. tile_flags |= R300_TXO_MICRO_TILE;
  654. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  655. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  656. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  657. tmp |= tile_flags;
  658. ib[idx] = tmp;
  659. }
  660. track->textures[i].robj = reloc->robj;
  661. track->tex_dirty = true;
  662. break;
  663. /* Tracked registers */
  664. case 0x2084:
  665. /* VAP_VF_CNTL */
  666. track->vap_vf_cntl = idx_value;
  667. break;
  668. case 0x20B4:
  669. /* VAP_VTX_SIZE */
  670. track->vtx_size = idx_value & 0x7F;
  671. break;
  672. case 0x2134:
  673. /* VAP_VF_MAX_VTX_INDX */
  674. track->max_indx = idx_value & 0x00FFFFFFUL;
  675. break;
  676. case 0x2088:
  677. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  678. if (p->rdev->family < CHIP_RV515)
  679. goto fail;
  680. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  681. break;
  682. case 0x43E4:
  683. /* SC_SCISSOR1 */
  684. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  685. if (p->rdev->family < CHIP_RV515) {
  686. track->maxy -= 1440;
  687. }
  688. track->cb_dirty = true;
  689. track->zb_dirty = true;
  690. break;
  691. case 0x4E00:
  692. /* RB3D_CCTL */
  693. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  694. p->rdev->cmask_filp != p->filp) {
  695. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  696. return -EINVAL;
  697. }
  698. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  699. track->cb_dirty = true;
  700. break;
  701. case 0x4E38:
  702. case 0x4E3C:
  703. case 0x4E40:
  704. case 0x4E44:
  705. /* RB3D_COLORPITCH0 */
  706. /* RB3D_COLORPITCH1 */
  707. /* RB3D_COLORPITCH2 */
  708. /* RB3D_COLORPITCH3 */
  709. if (!p->keep_tiling_flags) {
  710. r = r100_cs_packet_next_reloc(p, &reloc);
  711. if (r) {
  712. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  713. idx, reg);
  714. r100_cs_dump_packet(p, pkt);
  715. return r;
  716. }
  717. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  718. tile_flags |= R300_COLOR_TILE_ENABLE;
  719. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  720. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  721. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  722. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  723. tmp = idx_value & ~(0x7 << 16);
  724. tmp |= tile_flags;
  725. ib[idx] = tmp;
  726. }
  727. i = (reg - 0x4E38) >> 2;
  728. track->cb[i].pitch = idx_value & 0x3FFE;
  729. switch (((idx_value >> 21) & 0xF)) {
  730. case 9:
  731. case 11:
  732. case 12:
  733. track->cb[i].cpp = 1;
  734. break;
  735. case 3:
  736. case 4:
  737. case 13:
  738. case 15:
  739. track->cb[i].cpp = 2;
  740. break;
  741. case 5:
  742. if (p->rdev->family < CHIP_RV515) {
  743. DRM_ERROR("Invalid color buffer format (%d)!\n",
  744. ((idx_value >> 21) & 0xF));
  745. return -EINVAL;
  746. }
  747. /* Pass through. */
  748. case 6:
  749. track->cb[i].cpp = 4;
  750. break;
  751. case 10:
  752. track->cb[i].cpp = 8;
  753. break;
  754. case 7:
  755. track->cb[i].cpp = 16;
  756. break;
  757. default:
  758. DRM_ERROR("Invalid color buffer format (%d) !\n",
  759. ((idx_value >> 21) & 0xF));
  760. return -EINVAL;
  761. }
  762. track->cb_dirty = true;
  763. break;
  764. case 0x4F00:
  765. /* ZB_CNTL */
  766. if (idx_value & 2) {
  767. track->z_enabled = true;
  768. } else {
  769. track->z_enabled = false;
  770. }
  771. track->zb_dirty = true;
  772. break;
  773. case 0x4F10:
  774. /* ZB_FORMAT */
  775. switch ((idx_value & 0xF)) {
  776. case 0:
  777. case 1:
  778. track->zb.cpp = 2;
  779. break;
  780. case 2:
  781. track->zb.cpp = 4;
  782. break;
  783. default:
  784. DRM_ERROR("Invalid z buffer format (%d) !\n",
  785. (idx_value & 0xF));
  786. return -EINVAL;
  787. }
  788. track->zb_dirty = true;
  789. break;
  790. case 0x4F24:
  791. /* ZB_DEPTHPITCH */
  792. if (!p->keep_tiling_flags) {
  793. r = r100_cs_packet_next_reloc(p, &reloc);
  794. if (r) {
  795. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  796. idx, reg);
  797. r100_cs_dump_packet(p, pkt);
  798. return r;
  799. }
  800. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  801. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  802. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  803. tile_flags |= R300_DEPTHMICROTILE_TILED;
  804. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  805. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  806. tmp = idx_value & ~(0x7 << 16);
  807. tmp |= tile_flags;
  808. ib[idx] = tmp;
  809. }
  810. track->zb.pitch = idx_value & 0x3FFC;
  811. track->zb_dirty = true;
  812. break;
  813. case 0x4104:
  814. /* TX_ENABLE */
  815. for (i = 0; i < 16; i++) {
  816. bool enabled;
  817. enabled = !!(idx_value & (1 << i));
  818. track->textures[i].enabled = enabled;
  819. }
  820. track->tex_dirty = true;
  821. break;
  822. case 0x44C0:
  823. case 0x44C4:
  824. case 0x44C8:
  825. case 0x44CC:
  826. case 0x44D0:
  827. case 0x44D4:
  828. case 0x44D8:
  829. case 0x44DC:
  830. case 0x44E0:
  831. case 0x44E4:
  832. case 0x44E8:
  833. case 0x44EC:
  834. case 0x44F0:
  835. case 0x44F4:
  836. case 0x44F8:
  837. case 0x44FC:
  838. /* TX_FORMAT1_[0-15] */
  839. i = (reg - 0x44C0) >> 2;
  840. tmp = (idx_value >> 25) & 0x3;
  841. track->textures[i].tex_coord_type = tmp;
  842. switch ((idx_value & 0x1F)) {
  843. case R300_TX_FORMAT_X8:
  844. case R300_TX_FORMAT_Y4X4:
  845. case R300_TX_FORMAT_Z3Y3X2:
  846. track->textures[i].cpp = 1;
  847. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  848. break;
  849. case R300_TX_FORMAT_X16:
  850. case R300_TX_FORMAT_FL_I16:
  851. case R300_TX_FORMAT_Y8X8:
  852. case R300_TX_FORMAT_Z5Y6X5:
  853. case R300_TX_FORMAT_Z6Y5X5:
  854. case R300_TX_FORMAT_W4Z4Y4X4:
  855. case R300_TX_FORMAT_W1Z5Y5X5:
  856. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  857. case R300_TX_FORMAT_B8G8_B8G8:
  858. case R300_TX_FORMAT_G8R8_G8B8:
  859. track->textures[i].cpp = 2;
  860. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  861. break;
  862. case R300_TX_FORMAT_Y16X16:
  863. case R300_TX_FORMAT_FL_I16A16:
  864. case R300_TX_FORMAT_Z11Y11X10:
  865. case R300_TX_FORMAT_Z10Y11X11:
  866. case R300_TX_FORMAT_W8Z8Y8X8:
  867. case R300_TX_FORMAT_W2Z10Y10X10:
  868. case 0x17:
  869. case R300_TX_FORMAT_FL_I32:
  870. case 0x1e:
  871. track->textures[i].cpp = 4;
  872. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  873. break;
  874. case R300_TX_FORMAT_W16Z16Y16X16:
  875. case R300_TX_FORMAT_FL_R16G16B16A16:
  876. case R300_TX_FORMAT_FL_I32A32:
  877. track->textures[i].cpp = 8;
  878. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  879. break;
  880. case R300_TX_FORMAT_FL_R32G32B32A32:
  881. track->textures[i].cpp = 16;
  882. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  883. break;
  884. case R300_TX_FORMAT_DXT1:
  885. track->textures[i].cpp = 1;
  886. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  887. break;
  888. case R300_TX_FORMAT_ATI2N:
  889. if (p->rdev->family < CHIP_R420) {
  890. DRM_ERROR("Invalid texture format %u\n",
  891. (idx_value & 0x1F));
  892. return -EINVAL;
  893. }
  894. /* The same rules apply as for DXT3/5. */
  895. /* Pass through. */
  896. case R300_TX_FORMAT_DXT3:
  897. case R300_TX_FORMAT_DXT5:
  898. track->textures[i].cpp = 1;
  899. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  900. break;
  901. default:
  902. DRM_ERROR("Invalid texture format %u\n",
  903. (idx_value & 0x1F));
  904. return -EINVAL;
  905. }
  906. track->tex_dirty = true;
  907. break;
  908. case 0x4400:
  909. case 0x4404:
  910. case 0x4408:
  911. case 0x440C:
  912. case 0x4410:
  913. case 0x4414:
  914. case 0x4418:
  915. case 0x441C:
  916. case 0x4420:
  917. case 0x4424:
  918. case 0x4428:
  919. case 0x442C:
  920. case 0x4430:
  921. case 0x4434:
  922. case 0x4438:
  923. case 0x443C:
  924. /* TX_FILTER0_[0-15] */
  925. i = (reg - 0x4400) >> 2;
  926. tmp = idx_value & 0x7;
  927. if (tmp == 2 || tmp == 4 || tmp == 6) {
  928. track->textures[i].roundup_w = false;
  929. }
  930. tmp = (idx_value >> 3) & 0x7;
  931. if (tmp == 2 || tmp == 4 || tmp == 6) {
  932. track->textures[i].roundup_h = false;
  933. }
  934. track->tex_dirty = true;
  935. break;
  936. case 0x4500:
  937. case 0x4504:
  938. case 0x4508:
  939. case 0x450C:
  940. case 0x4510:
  941. case 0x4514:
  942. case 0x4518:
  943. case 0x451C:
  944. case 0x4520:
  945. case 0x4524:
  946. case 0x4528:
  947. case 0x452C:
  948. case 0x4530:
  949. case 0x4534:
  950. case 0x4538:
  951. case 0x453C:
  952. /* TX_FORMAT2_[0-15] */
  953. i = (reg - 0x4500) >> 2;
  954. tmp = idx_value & 0x3FFF;
  955. track->textures[i].pitch = tmp + 1;
  956. if (p->rdev->family >= CHIP_RV515) {
  957. tmp = ((idx_value >> 15) & 1) << 11;
  958. track->textures[i].width_11 = tmp;
  959. tmp = ((idx_value >> 16) & 1) << 11;
  960. track->textures[i].height_11 = tmp;
  961. /* ATI1N */
  962. if (idx_value & (1 << 14)) {
  963. /* The same rules apply as for DXT1. */
  964. track->textures[i].compress_format =
  965. R100_TRACK_COMP_DXT1;
  966. }
  967. } else if (idx_value & (1 << 14)) {
  968. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  969. return -EINVAL;
  970. }
  971. track->tex_dirty = true;
  972. break;
  973. case 0x4480:
  974. case 0x4484:
  975. case 0x4488:
  976. case 0x448C:
  977. case 0x4490:
  978. case 0x4494:
  979. case 0x4498:
  980. case 0x449C:
  981. case 0x44A0:
  982. case 0x44A4:
  983. case 0x44A8:
  984. case 0x44AC:
  985. case 0x44B0:
  986. case 0x44B4:
  987. case 0x44B8:
  988. case 0x44BC:
  989. /* TX_FORMAT0_[0-15] */
  990. i = (reg - 0x4480) >> 2;
  991. tmp = idx_value & 0x7FF;
  992. track->textures[i].width = tmp + 1;
  993. tmp = (idx_value >> 11) & 0x7FF;
  994. track->textures[i].height = tmp + 1;
  995. tmp = (idx_value >> 26) & 0xF;
  996. track->textures[i].num_levels = tmp;
  997. tmp = idx_value & (1 << 31);
  998. track->textures[i].use_pitch = !!tmp;
  999. tmp = (idx_value >> 22) & 0xF;
  1000. track->textures[i].txdepth = tmp;
  1001. track->tex_dirty = true;
  1002. break;
  1003. case R300_ZB_ZPASS_ADDR:
  1004. r = r100_cs_packet_next_reloc(p, &reloc);
  1005. if (r) {
  1006. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1007. idx, reg);
  1008. r100_cs_dump_packet(p, pkt);
  1009. return r;
  1010. }
  1011. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1012. break;
  1013. case 0x4e0c:
  1014. /* RB3D_COLOR_CHANNEL_MASK */
  1015. track->color_channel_mask = idx_value;
  1016. track->cb_dirty = true;
  1017. break;
  1018. case 0x43a4:
  1019. /* SC_HYPERZ_EN */
  1020. /* r300c emits this register - we need to disable hyperz for it
  1021. * without complaining */
  1022. if (p->rdev->hyperz_filp != p->filp) {
  1023. if (idx_value & 0x1)
  1024. ib[idx] = idx_value & ~1;
  1025. }
  1026. break;
  1027. case 0x4f1c:
  1028. /* ZB_BW_CNTL */
  1029. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1030. track->cb_dirty = true;
  1031. track->zb_dirty = true;
  1032. if (p->rdev->hyperz_filp != p->filp) {
  1033. if (idx_value & (R300_HIZ_ENABLE |
  1034. R300_RD_COMP_ENABLE |
  1035. R300_WR_COMP_ENABLE |
  1036. R300_FAST_FILL_ENABLE))
  1037. goto fail;
  1038. }
  1039. break;
  1040. case 0x4e04:
  1041. /* RB3D_BLENDCNTL */
  1042. track->blend_read_enable = !!(idx_value & (1 << 2));
  1043. track->cb_dirty = true;
  1044. break;
  1045. case R300_RB3D_AARESOLVE_OFFSET:
  1046. r = r100_cs_packet_next_reloc(p, &reloc);
  1047. if (r) {
  1048. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1049. idx, reg);
  1050. r100_cs_dump_packet(p, pkt);
  1051. return r;
  1052. }
  1053. track->aa.robj = reloc->robj;
  1054. track->aa.offset = idx_value;
  1055. track->aa_dirty = true;
  1056. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1057. break;
  1058. case R300_RB3D_AARESOLVE_PITCH:
  1059. track->aa.pitch = idx_value & 0x3FFE;
  1060. track->aa_dirty = true;
  1061. break;
  1062. case R300_RB3D_AARESOLVE_CTL:
  1063. track->aaresolve = idx_value & 0x1;
  1064. track->aa_dirty = true;
  1065. break;
  1066. case 0x4f30: /* ZB_MASK_OFFSET */
  1067. case 0x4f34: /* ZB_ZMASK_PITCH */
  1068. case 0x4f44: /* ZB_HIZ_OFFSET */
  1069. case 0x4f54: /* ZB_HIZ_PITCH */
  1070. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1071. goto fail;
  1072. break;
  1073. case 0x4028:
  1074. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1075. goto fail;
  1076. /* GB_Z_PEQ_CONFIG */
  1077. if (p->rdev->family >= CHIP_RV350)
  1078. break;
  1079. goto fail;
  1080. break;
  1081. case 0x4be8:
  1082. /* valid register only on RV530 */
  1083. if (p->rdev->family == CHIP_RV530)
  1084. break;
  1085. /* fallthrough do not move */
  1086. default:
  1087. goto fail;
  1088. }
  1089. return 0;
  1090. fail:
  1091. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1092. reg, idx, idx_value);
  1093. return -EINVAL;
  1094. }
  1095. static int r300_packet3_check(struct radeon_cs_parser *p,
  1096. struct radeon_cs_packet *pkt)
  1097. {
  1098. struct radeon_cs_reloc *reloc;
  1099. struct r100_cs_track *track;
  1100. volatile uint32_t *ib;
  1101. unsigned idx;
  1102. int r;
  1103. ib = p->ib->ptr;
  1104. idx = pkt->idx + 1;
  1105. track = (struct r100_cs_track *)p->track;
  1106. switch(pkt->opcode) {
  1107. case PACKET3_3D_LOAD_VBPNTR:
  1108. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1109. if (r)
  1110. return r;
  1111. break;
  1112. case PACKET3_INDX_BUFFER:
  1113. r = r100_cs_packet_next_reloc(p, &reloc);
  1114. if (r) {
  1115. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1116. r100_cs_dump_packet(p, pkt);
  1117. return r;
  1118. }
  1119. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1120. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1121. if (r) {
  1122. return r;
  1123. }
  1124. break;
  1125. /* Draw packet */
  1126. case PACKET3_3D_DRAW_IMMD:
  1127. /* Number of dwords is vtx_size * (num_vertices - 1)
  1128. * PRIM_WALK must be equal to 3 vertex data in embedded
  1129. * in cmd stream */
  1130. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1131. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1132. return -EINVAL;
  1133. }
  1134. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1135. track->immd_dwords = pkt->count - 1;
  1136. r = r100_cs_track_check(p->rdev, track);
  1137. if (r) {
  1138. return r;
  1139. }
  1140. break;
  1141. case PACKET3_3D_DRAW_IMMD_2:
  1142. /* Number of dwords is vtx_size * (num_vertices - 1)
  1143. * PRIM_WALK must be equal to 3 vertex data in embedded
  1144. * in cmd stream */
  1145. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1146. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1147. return -EINVAL;
  1148. }
  1149. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1150. track->immd_dwords = pkt->count;
  1151. r = r100_cs_track_check(p->rdev, track);
  1152. if (r) {
  1153. return r;
  1154. }
  1155. break;
  1156. case PACKET3_3D_DRAW_VBUF:
  1157. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1158. r = r100_cs_track_check(p->rdev, track);
  1159. if (r) {
  1160. return r;
  1161. }
  1162. break;
  1163. case PACKET3_3D_DRAW_VBUF_2:
  1164. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1165. r = r100_cs_track_check(p->rdev, track);
  1166. if (r) {
  1167. return r;
  1168. }
  1169. break;
  1170. case PACKET3_3D_DRAW_INDX:
  1171. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1172. r = r100_cs_track_check(p->rdev, track);
  1173. if (r) {
  1174. return r;
  1175. }
  1176. break;
  1177. case PACKET3_3D_DRAW_INDX_2:
  1178. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1179. r = r100_cs_track_check(p->rdev, track);
  1180. if (r) {
  1181. return r;
  1182. }
  1183. break;
  1184. case PACKET3_3D_CLEAR_HIZ:
  1185. case PACKET3_3D_CLEAR_ZMASK:
  1186. if (p->rdev->hyperz_filp != p->filp)
  1187. return -EINVAL;
  1188. break;
  1189. case PACKET3_3D_CLEAR_CMASK:
  1190. if (p->rdev->cmask_filp != p->filp)
  1191. return -EINVAL;
  1192. break;
  1193. case PACKET3_NOP:
  1194. break;
  1195. default:
  1196. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1197. return -EINVAL;
  1198. }
  1199. return 0;
  1200. }
  1201. int r300_cs_parse(struct radeon_cs_parser *p)
  1202. {
  1203. struct radeon_cs_packet pkt;
  1204. struct r100_cs_track *track;
  1205. int r;
  1206. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1207. if (track == NULL)
  1208. return -ENOMEM;
  1209. r100_cs_track_clear(p->rdev, track);
  1210. p->track = track;
  1211. do {
  1212. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1213. if (r) {
  1214. return r;
  1215. }
  1216. p->idx += pkt.count + 2;
  1217. switch (pkt.type) {
  1218. case PACKET_TYPE0:
  1219. r = r100_cs_parse_packet0(p, &pkt,
  1220. p->rdev->config.r300.reg_safe_bm,
  1221. p->rdev->config.r300.reg_safe_bm_size,
  1222. &r300_packet0_check);
  1223. break;
  1224. case PACKET_TYPE2:
  1225. break;
  1226. case PACKET_TYPE3:
  1227. r = r300_packet3_check(p, &pkt);
  1228. break;
  1229. default:
  1230. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1231. return -EINVAL;
  1232. }
  1233. if (r) {
  1234. return r;
  1235. }
  1236. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1237. return 0;
  1238. }
  1239. void r300_set_reg_safe(struct radeon_device *rdev)
  1240. {
  1241. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1242. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1243. }
  1244. void r300_mc_program(struct radeon_device *rdev)
  1245. {
  1246. struct r100_mc_save save;
  1247. int r;
  1248. r = r100_debugfs_mc_info_init(rdev);
  1249. if (r) {
  1250. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1251. }
  1252. /* Stops all mc clients */
  1253. r100_mc_stop(rdev, &save);
  1254. if (rdev->flags & RADEON_IS_AGP) {
  1255. WREG32(R_00014C_MC_AGP_LOCATION,
  1256. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1257. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1258. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1259. WREG32(R_00015C_AGP_BASE_2,
  1260. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1261. } else {
  1262. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1263. WREG32(R_000170_AGP_BASE, 0);
  1264. WREG32(R_00015C_AGP_BASE_2, 0);
  1265. }
  1266. /* Wait for mc idle */
  1267. if (r300_mc_wait_for_idle(rdev))
  1268. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1269. /* Program MC, should be a 32bits limited address space */
  1270. WREG32(R_000148_MC_FB_LOCATION,
  1271. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1272. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1273. r100_mc_resume(rdev, &save);
  1274. }
  1275. void r300_clock_startup(struct radeon_device *rdev)
  1276. {
  1277. u32 tmp;
  1278. if (radeon_dynclks != -1 && radeon_dynclks)
  1279. radeon_legacy_set_clock_gating(rdev, 1);
  1280. /* We need to force on some of the block */
  1281. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1282. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1283. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1284. tmp |= S_00000D_FORCE_VAP(1);
  1285. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1286. }
  1287. static int r300_startup(struct radeon_device *rdev)
  1288. {
  1289. int r;
  1290. /* set common regs */
  1291. r100_set_common_regs(rdev);
  1292. /* program mc */
  1293. r300_mc_program(rdev);
  1294. /* Resume clock */
  1295. r300_clock_startup(rdev);
  1296. /* Initialize GPU configuration (# pipes, ...) */
  1297. r300_gpu_init(rdev);
  1298. /* Initialize GART (initialize after TTM so we can allocate
  1299. * memory through TTM but finalize after TTM) */
  1300. if (rdev->flags & RADEON_IS_PCIE) {
  1301. r = rv370_pcie_gart_enable(rdev);
  1302. if (r)
  1303. return r;
  1304. }
  1305. if (rdev->family == CHIP_R300 ||
  1306. rdev->family == CHIP_R350 ||
  1307. rdev->family == CHIP_RV350)
  1308. r100_enable_bm(rdev);
  1309. if (rdev->flags & RADEON_IS_PCI) {
  1310. r = r100_pci_gart_enable(rdev);
  1311. if (r)
  1312. return r;
  1313. }
  1314. /* allocate wb buffer */
  1315. r = radeon_wb_init(rdev);
  1316. if (r)
  1317. return r;
  1318. /* Enable IRQ */
  1319. r100_irq_set(rdev);
  1320. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1321. /* 1M ring buffer */
  1322. r = r100_cp_init(rdev, 1024 * 1024);
  1323. if (r) {
  1324. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1325. return r;
  1326. }
  1327. r = r100_ib_init(rdev);
  1328. if (r) {
  1329. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  1330. return r;
  1331. }
  1332. return 0;
  1333. }
  1334. int r300_resume(struct radeon_device *rdev)
  1335. {
  1336. /* Make sur GART are not working */
  1337. if (rdev->flags & RADEON_IS_PCIE)
  1338. rv370_pcie_gart_disable(rdev);
  1339. if (rdev->flags & RADEON_IS_PCI)
  1340. r100_pci_gart_disable(rdev);
  1341. /* Resume clock before doing reset */
  1342. r300_clock_startup(rdev);
  1343. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1344. if (radeon_asic_reset(rdev)) {
  1345. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1346. RREG32(R_000E40_RBBM_STATUS),
  1347. RREG32(R_0007C0_CP_STAT));
  1348. }
  1349. /* post */
  1350. radeon_combios_asic_init(rdev->ddev);
  1351. /* Resume clock after posting */
  1352. r300_clock_startup(rdev);
  1353. /* Initialize surface registers */
  1354. radeon_surface_init(rdev);
  1355. return r300_startup(rdev);
  1356. }
  1357. int r300_suspend(struct radeon_device *rdev)
  1358. {
  1359. r100_cp_disable(rdev);
  1360. radeon_wb_disable(rdev);
  1361. r100_irq_disable(rdev);
  1362. if (rdev->flags & RADEON_IS_PCIE)
  1363. rv370_pcie_gart_disable(rdev);
  1364. if (rdev->flags & RADEON_IS_PCI)
  1365. r100_pci_gart_disable(rdev);
  1366. return 0;
  1367. }
  1368. void r300_fini(struct radeon_device *rdev)
  1369. {
  1370. r100_cp_fini(rdev);
  1371. radeon_wb_fini(rdev);
  1372. r100_ib_fini(rdev);
  1373. radeon_gem_fini(rdev);
  1374. if (rdev->flags & RADEON_IS_PCIE)
  1375. rv370_pcie_gart_fini(rdev);
  1376. if (rdev->flags & RADEON_IS_PCI)
  1377. r100_pci_gart_fini(rdev);
  1378. radeon_agp_fini(rdev);
  1379. radeon_irq_kms_fini(rdev);
  1380. radeon_fence_driver_fini(rdev);
  1381. radeon_bo_fini(rdev);
  1382. radeon_atombios_fini(rdev);
  1383. kfree(rdev->bios);
  1384. rdev->bios = NULL;
  1385. }
  1386. int r300_init(struct radeon_device *rdev)
  1387. {
  1388. int r;
  1389. /* Disable VGA */
  1390. r100_vga_render_disable(rdev);
  1391. /* Initialize scratch registers */
  1392. radeon_scratch_init(rdev);
  1393. /* Initialize surface registers */
  1394. radeon_surface_init(rdev);
  1395. /* TODO: disable VGA need to use VGA request */
  1396. /* restore some register to sane defaults */
  1397. r100_restore_sanity(rdev);
  1398. /* BIOS*/
  1399. if (!radeon_get_bios(rdev)) {
  1400. if (ASIC_IS_AVIVO(rdev))
  1401. return -EINVAL;
  1402. }
  1403. if (rdev->is_atom_bios) {
  1404. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1405. return -EINVAL;
  1406. } else {
  1407. r = radeon_combios_init(rdev);
  1408. if (r)
  1409. return r;
  1410. }
  1411. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1412. if (radeon_asic_reset(rdev)) {
  1413. dev_warn(rdev->dev,
  1414. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1415. RREG32(R_000E40_RBBM_STATUS),
  1416. RREG32(R_0007C0_CP_STAT));
  1417. }
  1418. /* check if cards are posted or not */
  1419. if (radeon_boot_test_post_card(rdev) == false)
  1420. return -EINVAL;
  1421. /* Set asic errata */
  1422. r300_errata(rdev);
  1423. /* Initialize clocks */
  1424. radeon_get_clock_info(rdev->ddev);
  1425. /* initialize AGP */
  1426. if (rdev->flags & RADEON_IS_AGP) {
  1427. r = radeon_agp_init(rdev);
  1428. if (r) {
  1429. radeon_agp_disable(rdev);
  1430. }
  1431. }
  1432. /* initialize memory controller */
  1433. r300_mc_init(rdev);
  1434. /* Fence driver */
  1435. r = radeon_fence_driver_init(rdev);
  1436. if (r)
  1437. return r;
  1438. r = radeon_irq_kms_init(rdev);
  1439. if (r)
  1440. return r;
  1441. /* Memory manager */
  1442. r = radeon_bo_init(rdev);
  1443. if (r)
  1444. return r;
  1445. if (rdev->flags & RADEON_IS_PCIE) {
  1446. r = rv370_pcie_gart_init(rdev);
  1447. if (r)
  1448. return r;
  1449. }
  1450. if (rdev->flags & RADEON_IS_PCI) {
  1451. r = r100_pci_gart_init(rdev);
  1452. if (r)
  1453. return r;
  1454. }
  1455. r300_set_reg_safe(rdev);
  1456. rdev->accel_working = true;
  1457. r = r300_startup(rdev);
  1458. if (r) {
  1459. /* Somethings want wront with the accel init stop accel */
  1460. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1461. r100_cp_fini(rdev);
  1462. radeon_wb_fini(rdev);
  1463. r100_ib_fini(rdev);
  1464. radeon_irq_kms_fini(rdev);
  1465. if (rdev->flags & RADEON_IS_PCIE)
  1466. rv370_pcie_gart_fini(rdev);
  1467. if (rdev->flags & RADEON_IS_PCI)
  1468. r100_pci_gart_fini(rdev);
  1469. radeon_agp_fini(rdev);
  1470. rdev->accel_working = false;
  1471. }
  1472. return 0;
  1473. }