vmx.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "x86_emulate.h"
  19. #include "vmx.h"
  20. #include "segment_descriptor.h"
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/profile.h>
  26. #include <linux/sched.h>
  27. #include <asm/io.h>
  28. #include <asm/desc.h>
  29. MODULE_AUTHOR("Qumranet");
  30. MODULE_LICENSE("GPL");
  31. struct vmcs {
  32. u32 revision_id;
  33. u32 abort;
  34. char data[0];
  35. };
  36. struct vcpu_vmx {
  37. struct kvm_vcpu vcpu;
  38. int launched;
  39. struct kvm_msr_entry *guest_msrs;
  40. struct kvm_msr_entry *host_msrs;
  41. int nmsrs;
  42. int save_nmsrs;
  43. int msr_offset_efer;
  44. #ifdef CONFIG_X86_64
  45. int msr_offset_kernel_gs_base;
  46. #endif
  47. struct vmcs *vmcs;
  48. struct {
  49. int loaded;
  50. u16 fs_sel, gs_sel, ldt_sel;
  51. int fs_gs_ldt_reload_needed;
  52. }host_state;
  53. };
  54. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  55. {
  56. return container_of(vcpu, struct vcpu_vmx, vcpu);
  57. }
  58. static int init_rmode_tss(struct kvm *kvm);
  59. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  60. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  61. static struct page *vmx_io_bitmap_a;
  62. static struct page *vmx_io_bitmap_b;
  63. #define EFER_SAVE_RESTORE_BITS ((u64)EFER_SCE)
  64. static struct vmcs_config {
  65. int size;
  66. int order;
  67. u32 revision_id;
  68. u32 pin_based_exec_ctrl;
  69. u32 cpu_based_exec_ctrl;
  70. u32 vmexit_ctrl;
  71. u32 vmentry_ctrl;
  72. } vmcs_config;
  73. #define VMX_SEGMENT_FIELD(seg) \
  74. [VCPU_SREG_##seg] = { \
  75. .selector = GUEST_##seg##_SELECTOR, \
  76. .base = GUEST_##seg##_BASE, \
  77. .limit = GUEST_##seg##_LIMIT, \
  78. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  79. }
  80. static struct kvm_vmx_segment_field {
  81. unsigned selector;
  82. unsigned base;
  83. unsigned limit;
  84. unsigned ar_bytes;
  85. } kvm_vmx_segment_fields[] = {
  86. VMX_SEGMENT_FIELD(CS),
  87. VMX_SEGMENT_FIELD(DS),
  88. VMX_SEGMENT_FIELD(ES),
  89. VMX_SEGMENT_FIELD(FS),
  90. VMX_SEGMENT_FIELD(GS),
  91. VMX_SEGMENT_FIELD(SS),
  92. VMX_SEGMENT_FIELD(TR),
  93. VMX_SEGMENT_FIELD(LDTR),
  94. };
  95. /*
  96. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  97. * away by decrementing the array size.
  98. */
  99. static const u32 vmx_msr_index[] = {
  100. #ifdef CONFIG_X86_64
  101. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  102. #endif
  103. MSR_EFER, MSR_K6_STAR,
  104. };
  105. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  106. static void load_msrs(struct kvm_msr_entry *e, int n)
  107. {
  108. int i;
  109. for (i = 0; i < n; ++i)
  110. wrmsrl(e[i].index, e[i].data);
  111. }
  112. static void save_msrs(struct kvm_msr_entry *e, int n)
  113. {
  114. int i;
  115. for (i = 0; i < n; ++i)
  116. rdmsrl(e[i].index, e[i].data);
  117. }
  118. static inline u64 msr_efer_save_restore_bits(struct kvm_msr_entry msr)
  119. {
  120. return (u64)msr.data & EFER_SAVE_RESTORE_BITS;
  121. }
  122. static inline int msr_efer_need_save_restore(struct vcpu_vmx *vmx)
  123. {
  124. int efer_offset = vmx->msr_offset_efer;
  125. return msr_efer_save_restore_bits(vmx->host_msrs[efer_offset]) !=
  126. msr_efer_save_restore_bits(vmx->guest_msrs[efer_offset]);
  127. }
  128. static inline int is_page_fault(u32 intr_info)
  129. {
  130. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  131. INTR_INFO_VALID_MASK)) ==
  132. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  133. }
  134. static inline int is_no_device(u32 intr_info)
  135. {
  136. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  137. INTR_INFO_VALID_MASK)) ==
  138. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  139. }
  140. static inline int is_external_interrupt(u32 intr_info)
  141. {
  142. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  143. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  144. }
  145. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  146. {
  147. int i;
  148. for (i = 0; i < vmx->nmsrs; ++i)
  149. if (vmx->guest_msrs[i].index == msr)
  150. return i;
  151. return -1;
  152. }
  153. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  154. {
  155. int i;
  156. i = __find_msr_index(vmx, msr);
  157. if (i >= 0)
  158. return &vmx->guest_msrs[i];
  159. return NULL;
  160. }
  161. static void vmcs_clear(struct vmcs *vmcs)
  162. {
  163. u64 phys_addr = __pa(vmcs);
  164. u8 error;
  165. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  166. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  167. : "cc", "memory");
  168. if (error)
  169. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  170. vmcs, phys_addr);
  171. }
  172. static void __vcpu_clear(void *arg)
  173. {
  174. struct vcpu_vmx *vmx = arg;
  175. int cpu = raw_smp_processor_id();
  176. if (vmx->vcpu.cpu == cpu)
  177. vmcs_clear(vmx->vmcs);
  178. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  179. per_cpu(current_vmcs, cpu) = NULL;
  180. rdtscll(vmx->vcpu.host_tsc);
  181. }
  182. static void vcpu_clear(struct vcpu_vmx *vmx)
  183. {
  184. if (vmx->vcpu.cpu != raw_smp_processor_id() && vmx->vcpu.cpu != -1)
  185. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear,
  186. vmx, 0, 1);
  187. else
  188. __vcpu_clear(vmx);
  189. vmx->launched = 0;
  190. }
  191. static unsigned long vmcs_readl(unsigned long field)
  192. {
  193. unsigned long value;
  194. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  195. : "=a"(value) : "d"(field) : "cc");
  196. return value;
  197. }
  198. static u16 vmcs_read16(unsigned long field)
  199. {
  200. return vmcs_readl(field);
  201. }
  202. static u32 vmcs_read32(unsigned long field)
  203. {
  204. return vmcs_readl(field);
  205. }
  206. static u64 vmcs_read64(unsigned long field)
  207. {
  208. #ifdef CONFIG_X86_64
  209. return vmcs_readl(field);
  210. #else
  211. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  212. #endif
  213. }
  214. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  215. {
  216. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  217. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  218. dump_stack();
  219. }
  220. static void vmcs_writel(unsigned long field, unsigned long value)
  221. {
  222. u8 error;
  223. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  224. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  225. if (unlikely(error))
  226. vmwrite_error(field, value);
  227. }
  228. static void vmcs_write16(unsigned long field, u16 value)
  229. {
  230. vmcs_writel(field, value);
  231. }
  232. static void vmcs_write32(unsigned long field, u32 value)
  233. {
  234. vmcs_writel(field, value);
  235. }
  236. static void vmcs_write64(unsigned long field, u64 value)
  237. {
  238. #ifdef CONFIG_X86_64
  239. vmcs_writel(field, value);
  240. #else
  241. vmcs_writel(field, value);
  242. asm volatile ("");
  243. vmcs_writel(field+1, value >> 32);
  244. #endif
  245. }
  246. static void vmcs_clear_bits(unsigned long field, u32 mask)
  247. {
  248. vmcs_writel(field, vmcs_readl(field) & ~mask);
  249. }
  250. static void vmcs_set_bits(unsigned long field, u32 mask)
  251. {
  252. vmcs_writel(field, vmcs_readl(field) | mask);
  253. }
  254. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  255. {
  256. u32 eb;
  257. eb = 1u << PF_VECTOR;
  258. if (!vcpu->fpu_active)
  259. eb |= 1u << NM_VECTOR;
  260. if (vcpu->guest_debug.enabled)
  261. eb |= 1u << 1;
  262. if (vcpu->rmode.active)
  263. eb = ~0;
  264. vmcs_write32(EXCEPTION_BITMAP, eb);
  265. }
  266. static void reload_tss(void)
  267. {
  268. #ifndef CONFIG_X86_64
  269. /*
  270. * VT restores TR but not its size. Useless.
  271. */
  272. struct descriptor_table gdt;
  273. struct segment_descriptor *descs;
  274. get_gdt(&gdt);
  275. descs = (void *)gdt.base;
  276. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  277. load_TR_desc();
  278. #endif
  279. }
  280. static void load_transition_efer(struct vcpu_vmx *vmx)
  281. {
  282. u64 trans_efer;
  283. int efer_offset = vmx->msr_offset_efer;
  284. trans_efer = vmx->host_msrs[efer_offset].data;
  285. trans_efer &= ~EFER_SAVE_RESTORE_BITS;
  286. trans_efer |= msr_efer_save_restore_bits(vmx->guest_msrs[efer_offset]);
  287. wrmsrl(MSR_EFER, trans_efer);
  288. vmx->vcpu.stat.efer_reload++;
  289. }
  290. static void vmx_save_host_state(struct vcpu_vmx *vmx)
  291. {
  292. if (vmx->host_state.loaded)
  293. return;
  294. vmx->host_state.loaded = 1;
  295. /*
  296. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  297. * allow segment selectors with cpl > 0 or ti == 1.
  298. */
  299. vmx->host_state.ldt_sel = read_ldt();
  300. vmx->host_state.fs_gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  301. vmx->host_state.fs_sel = read_fs();
  302. if (!(vmx->host_state.fs_sel & 7))
  303. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  304. else {
  305. vmcs_write16(HOST_FS_SELECTOR, 0);
  306. vmx->host_state.fs_gs_ldt_reload_needed = 1;
  307. }
  308. vmx->host_state.gs_sel = read_gs();
  309. if (!(vmx->host_state.gs_sel & 7))
  310. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  311. else {
  312. vmcs_write16(HOST_GS_SELECTOR, 0);
  313. vmx->host_state.fs_gs_ldt_reload_needed = 1;
  314. }
  315. #ifdef CONFIG_X86_64
  316. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  317. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  318. #else
  319. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  320. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  321. #endif
  322. #ifdef CONFIG_X86_64
  323. if (is_long_mode(&vmx->vcpu)) {
  324. save_msrs(vmx->host_msrs +
  325. vmx->msr_offset_kernel_gs_base, 1);
  326. }
  327. #endif
  328. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  329. if (msr_efer_need_save_restore(vmx))
  330. load_transition_efer(vmx);
  331. }
  332. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  333. {
  334. unsigned long flags;
  335. if (!vmx->host_state.loaded)
  336. return;
  337. vmx->host_state.loaded = 0;
  338. if (vmx->host_state.fs_gs_ldt_reload_needed) {
  339. load_ldt(vmx->host_state.ldt_sel);
  340. load_fs(vmx->host_state.fs_sel);
  341. /*
  342. * If we have to reload gs, we must take care to
  343. * preserve our gs base.
  344. */
  345. local_irq_save(flags);
  346. load_gs(vmx->host_state.gs_sel);
  347. #ifdef CONFIG_X86_64
  348. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  349. #endif
  350. local_irq_restore(flags);
  351. reload_tss();
  352. }
  353. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  354. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  355. if (msr_efer_need_save_restore(vmx))
  356. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  357. }
  358. /*
  359. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  360. * vcpu mutex is already taken.
  361. */
  362. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  363. {
  364. struct vcpu_vmx *vmx = to_vmx(vcpu);
  365. u64 phys_addr = __pa(vmx->vmcs);
  366. u64 tsc_this, delta;
  367. if (vcpu->cpu != cpu)
  368. vcpu_clear(vmx);
  369. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  370. u8 error;
  371. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  372. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  373. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  374. : "cc");
  375. if (error)
  376. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  377. vmx->vmcs, phys_addr);
  378. }
  379. if (vcpu->cpu != cpu) {
  380. struct descriptor_table dt;
  381. unsigned long sysenter_esp;
  382. vcpu->cpu = cpu;
  383. /*
  384. * Linux uses per-cpu TSS and GDT, so set these when switching
  385. * processors.
  386. */
  387. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  388. get_gdt(&dt);
  389. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  390. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  391. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  392. /*
  393. * Make sure the time stamp counter is monotonous.
  394. */
  395. rdtscll(tsc_this);
  396. delta = vcpu->host_tsc - tsc_this;
  397. vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
  398. }
  399. }
  400. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  401. {
  402. vmx_load_host_state(to_vmx(vcpu));
  403. kvm_put_guest_fpu(vcpu);
  404. }
  405. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  406. {
  407. if (vcpu->fpu_active)
  408. return;
  409. vcpu->fpu_active = 1;
  410. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  411. if (vcpu->cr0 & X86_CR0_TS)
  412. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  413. update_exception_bitmap(vcpu);
  414. }
  415. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  416. {
  417. if (!vcpu->fpu_active)
  418. return;
  419. vcpu->fpu_active = 0;
  420. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  421. update_exception_bitmap(vcpu);
  422. }
  423. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  424. {
  425. vcpu_clear(to_vmx(vcpu));
  426. }
  427. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  428. {
  429. return vmcs_readl(GUEST_RFLAGS);
  430. }
  431. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  432. {
  433. vmcs_writel(GUEST_RFLAGS, rflags);
  434. }
  435. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  436. {
  437. unsigned long rip;
  438. u32 interruptibility;
  439. rip = vmcs_readl(GUEST_RIP);
  440. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  441. vmcs_writel(GUEST_RIP, rip);
  442. /*
  443. * We emulated an instruction, so temporary interrupt blocking
  444. * should be removed, if set.
  445. */
  446. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  447. if (interruptibility & 3)
  448. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  449. interruptibility & ~3);
  450. vcpu->interrupt_window_open = 1;
  451. }
  452. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  453. {
  454. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  455. vmcs_readl(GUEST_RIP));
  456. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  457. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  458. GP_VECTOR |
  459. INTR_TYPE_EXCEPTION |
  460. INTR_INFO_DELIEVER_CODE_MASK |
  461. INTR_INFO_VALID_MASK);
  462. }
  463. /*
  464. * Swap MSR entry in host/guest MSR entry array.
  465. */
  466. #ifdef CONFIG_X86_64
  467. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  468. {
  469. struct kvm_msr_entry tmp;
  470. tmp = vmx->guest_msrs[to];
  471. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  472. vmx->guest_msrs[from] = tmp;
  473. tmp = vmx->host_msrs[to];
  474. vmx->host_msrs[to] = vmx->host_msrs[from];
  475. vmx->host_msrs[from] = tmp;
  476. }
  477. #endif
  478. /*
  479. * Set up the vmcs to automatically save and restore system
  480. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  481. * mode, as fiddling with msrs is very expensive.
  482. */
  483. static void setup_msrs(struct vcpu_vmx *vmx)
  484. {
  485. int save_nmsrs;
  486. save_nmsrs = 0;
  487. #ifdef CONFIG_X86_64
  488. if (is_long_mode(&vmx->vcpu)) {
  489. int index;
  490. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  491. if (index >= 0)
  492. move_msr_up(vmx, index, save_nmsrs++);
  493. index = __find_msr_index(vmx, MSR_LSTAR);
  494. if (index >= 0)
  495. move_msr_up(vmx, index, save_nmsrs++);
  496. index = __find_msr_index(vmx, MSR_CSTAR);
  497. if (index >= 0)
  498. move_msr_up(vmx, index, save_nmsrs++);
  499. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  500. if (index >= 0)
  501. move_msr_up(vmx, index, save_nmsrs++);
  502. /*
  503. * MSR_K6_STAR is only needed on long mode guests, and only
  504. * if efer.sce is enabled.
  505. */
  506. index = __find_msr_index(vmx, MSR_K6_STAR);
  507. if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
  508. move_msr_up(vmx, index, save_nmsrs++);
  509. }
  510. #endif
  511. vmx->save_nmsrs = save_nmsrs;
  512. #ifdef CONFIG_X86_64
  513. vmx->msr_offset_kernel_gs_base =
  514. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  515. #endif
  516. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  517. }
  518. /*
  519. * reads and returns guest's timestamp counter "register"
  520. * guest_tsc = host_tsc + tsc_offset -- 21.3
  521. */
  522. static u64 guest_read_tsc(void)
  523. {
  524. u64 host_tsc, tsc_offset;
  525. rdtscll(host_tsc);
  526. tsc_offset = vmcs_read64(TSC_OFFSET);
  527. return host_tsc + tsc_offset;
  528. }
  529. /*
  530. * writes 'guest_tsc' into guest's timestamp counter "register"
  531. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  532. */
  533. static void guest_write_tsc(u64 guest_tsc)
  534. {
  535. u64 host_tsc;
  536. rdtscll(host_tsc);
  537. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  538. }
  539. /*
  540. * Reads an msr value (of 'msr_index') into 'pdata'.
  541. * Returns 0 on success, non-0 otherwise.
  542. * Assumes vcpu_load() was already called.
  543. */
  544. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  545. {
  546. u64 data;
  547. struct kvm_msr_entry *msr;
  548. if (!pdata) {
  549. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  550. return -EINVAL;
  551. }
  552. switch (msr_index) {
  553. #ifdef CONFIG_X86_64
  554. case MSR_FS_BASE:
  555. data = vmcs_readl(GUEST_FS_BASE);
  556. break;
  557. case MSR_GS_BASE:
  558. data = vmcs_readl(GUEST_GS_BASE);
  559. break;
  560. case MSR_EFER:
  561. return kvm_get_msr_common(vcpu, msr_index, pdata);
  562. #endif
  563. case MSR_IA32_TIME_STAMP_COUNTER:
  564. data = guest_read_tsc();
  565. break;
  566. case MSR_IA32_SYSENTER_CS:
  567. data = vmcs_read32(GUEST_SYSENTER_CS);
  568. break;
  569. case MSR_IA32_SYSENTER_EIP:
  570. data = vmcs_readl(GUEST_SYSENTER_EIP);
  571. break;
  572. case MSR_IA32_SYSENTER_ESP:
  573. data = vmcs_readl(GUEST_SYSENTER_ESP);
  574. break;
  575. default:
  576. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  577. if (msr) {
  578. data = msr->data;
  579. break;
  580. }
  581. return kvm_get_msr_common(vcpu, msr_index, pdata);
  582. }
  583. *pdata = data;
  584. return 0;
  585. }
  586. /*
  587. * Writes msr value into into the appropriate "register".
  588. * Returns 0 on success, non-0 otherwise.
  589. * Assumes vcpu_load() was already called.
  590. */
  591. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  592. {
  593. struct vcpu_vmx *vmx = to_vmx(vcpu);
  594. struct kvm_msr_entry *msr;
  595. int ret = 0;
  596. switch (msr_index) {
  597. #ifdef CONFIG_X86_64
  598. case MSR_EFER:
  599. ret = kvm_set_msr_common(vcpu, msr_index, data);
  600. if (vmx->host_state.loaded)
  601. load_transition_efer(vmx);
  602. break;
  603. case MSR_FS_BASE:
  604. vmcs_writel(GUEST_FS_BASE, data);
  605. break;
  606. case MSR_GS_BASE:
  607. vmcs_writel(GUEST_GS_BASE, data);
  608. break;
  609. #endif
  610. case MSR_IA32_SYSENTER_CS:
  611. vmcs_write32(GUEST_SYSENTER_CS, data);
  612. break;
  613. case MSR_IA32_SYSENTER_EIP:
  614. vmcs_writel(GUEST_SYSENTER_EIP, data);
  615. break;
  616. case MSR_IA32_SYSENTER_ESP:
  617. vmcs_writel(GUEST_SYSENTER_ESP, data);
  618. break;
  619. case MSR_IA32_TIME_STAMP_COUNTER:
  620. guest_write_tsc(data);
  621. break;
  622. default:
  623. msr = find_msr_entry(vmx, msr_index);
  624. if (msr) {
  625. msr->data = data;
  626. if (vmx->host_state.loaded)
  627. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  628. break;
  629. }
  630. ret = kvm_set_msr_common(vcpu, msr_index, data);
  631. }
  632. return ret;
  633. }
  634. /*
  635. * Sync the rsp and rip registers into the vcpu structure. This allows
  636. * registers to be accessed by indexing vcpu->regs.
  637. */
  638. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  639. {
  640. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  641. vcpu->rip = vmcs_readl(GUEST_RIP);
  642. }
  643. /*
  644. * Syncs rsp and rip back into the vmcs. Should be called after possible
  645. * modification.
  646. */
  647. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  648. {
  649. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  650. vmcs_writel(GUEST_RIP, vcpu->rip);
  651. }
  652. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  653. {
  654. unsigned long dr7 = 0x400;
  655. int old_singlestep;
  656. old_singlestep = vcpu->guest_debug.singlestep;
  657. vcpu->guest_debug.enabled = dbg->enabled;
  658. if (vcpu->guest_debug.enabled) {
  659. int i;
  660. dr7 |= 0x200; /* exact */
  661. for (i = 0; i < 4; ++i) {
  662. if (!dbg->breakpoints[i].enabled)
  663. continue;
  664. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  665. dr7 |= 2 << (i*2); /* global enable */
  666. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  667. }
  668. vcpu->guest_debug.singlestep = dbg->singlestep;
  669. } else
  670. vcpu->guest_debug.singlestep = 0;
  671. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  672. unsigned long flags;
  673. flags = vmcs_readl(GUEST_RFLAGS);
  674. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  675. vmcs_writel(GUEST_RFLAGS, flags);
  676. }
  677. update_exception_bitmap(vcpu);
  678. vmcs_writel(GUEST_DR7, dr7);
  679. return 0;
  680. }
  681. static __init int cpu_has_kvm_support(void)
  682. {
  683. unsigned long ecx = cpuid_ecx(1);
  684. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  685. }
  686. static __init int vmx_disabled_by_bios(void)
  687. {
  688. u64 msr;
  689. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  690. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  691. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  692. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  693. /* locked but not enabled */
  694. }
  695. static void hardware_enable(void *garbage)
  696. {
  697. int cpu = raw_smp_processor_id();
  698. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  699. u64 old;
  700. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  701. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  702. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  703. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  704. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  705. /* enable and lock */
  706. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  707. MSR_IA32_FEATURE_CONTROL_LOCKED |
  708. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  709. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  710. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  711. : "memory", "cc");
  712. }
  713. static void hardware_disable(void *garbage)
  714. {
  715. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  716. }
  717. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  718. u32 msr, u32* result)
  719. {
  720. u32 vmx_msr_low, vmx_msr_high;
  721. u32 ctl = ctl_min | ctl_opt;
  722. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  723. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  724. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  725. /* Ensure minimum (required) set of control bits are supported. */
  726. if (ctl_min & ~ctl)
  727. return -EIO;
  728. *result = ctl;
  729. return 0;
  730. }
  731. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  732. {
  733. u32 vmx_msr_low, vmx_msr_high;
  734. u32 min, opt;
  735. u32 _pin_based_exec_control = 0;
  736. u32 _cpu_based_exec_control = 0;
  737. u32 _vmexit_control = 0;
  738. u32 _vmentry_control = 0;
  739. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  740. opt = 0;
  741. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  742. &_pin_based_exec_control) < 0)
  743. return -EIO;
  744. min = CPU_BASED_HLT_EXITING |
  745. #ifdef CONFIG_X86_64
  746. CPU_BASED_CR8_LOAD_EXITING |
  747. CPU_BASED_CR8_STORE_EXITING |
  748. #endif
  749. CPU_BASED_USE_IO_BITMAPS |
  750. CPU_BASED_MOV_DR_EXITING |
  751. CPU_BASED_USE_TSC_OFFSETING;
  752. opt = 0;
  753. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  754. &_cpu_based_exec_control) < 0)
  755. return -EIO;
  756. min = 0;
  757. #ifdef CONFIG_X86_64
  758. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  759. #endif
  760. opt = 0;
  761. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  762. &_vmexit_control) < 0)
  763. return -EIO;
  764. min = opt = 0;
  765. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  766. &_vmentry_control) < 0)
  767. return -EIO;
  768. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  769. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  770. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  771. return -EIO;
  772. #ifdef CONFIG_X86_64
  773. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  774. if (vmx_msr_high & (1u<<16))
  775. return -EIO;
  776. #endif
  777. /* Require Write-Back (WB) memory type for VMCS accesses. */
  778. if (((vmx_msr_high >> 18) & 15) != 6)
  779. return -EIO;
  780. vmcs_conf->size = vmx_msr_high & 0x1fff;
  781. vmcs_conf->order = get_order(vmcs_config.size);
  782. vmcs_conf->revision_id = vmx_msr_low;
  783. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  784. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  785. vmcs_conf->vmexit_ctrl = _vmexit_control;
  786. vmcs_conf->vmentry_ctrl = _vmentry_control;
  787. return 0;
  788. }
  789. static struct vmcs *alloc_vmcs_cpu(int cpu)
  790. {
  791. int node = cpu_to_node(cpu);
  792. struct page *pages;
  793. struct vmcs *vmcs;
  794. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  795. if (!pages)
  796. return NULL;
  797. vmcs = page_address(pages);
  798. memset(vmcs, 0, vmcs_config.size);
  799. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  800. return vmcs;
  801. }
  802. static struct vmcs *alloc_vmcs(void)
  803. {
  804. return alloc_vmcs_cpu(raw_smp_processor_id());
  805. }
  806. static void free_vmcs(struct vmcs *vmcs)
  807. {
  808. free_pages((unsigned long)vmcs, vmcs_config.order);
  809. }
  810. static void free_kvm_area(void)
  811. {
  812. int cpu;
  813. for_each_online_cpu(cpu)
  814. free_vmcs(per_cpu(vmxarea, cpu));
  815. }
  816. static __init int alloc_kvm_area(void)
  817. {
  818. int cpu;
  819. for_each_online_cpu(cpu) {
  820. struct vmcs *vmcs;
  821. vmcs = alloc_vmcs_cpu(cpu);
  822. if (!vmcs) {
  823. free_kvm_area();
  824. return -ENOMEM;
  825. }
  826. per_cpu(vmxarea, cpu) = vmcs;
  827. }
  828. return 0;
  829. }
  830. static __init int hardware_setup(void)
  831. {
  832. if (setup_vmcs_config(&vmcs_config) < 0)
  833. return -EIO;
  834. return alloc_kvm_area();
  835. }
  836. static __exit void hardware_unsetup(void)
  837. {
  838. free_kvm_area();
  839. }
  840. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  841. {
  842. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  843. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  844. vmcs_write16(sf->selector, save->selector);
  845. vmcs_writel(sf->base, save->base);
  846. vmcs_write32(sf->limit, save->limit);
  847. vmcs_write32(sf->ar_bytes, save->ar);
  848. } else {
  849. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  850. << AR_DPL_SHIFT;
  851. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  852. }
  853. }
  854. static void enter_pmode(struct kvm_vcpu *vcpu)
  855. {
  856. unsigned long flags;
  857. vcpu->rmode.active = 0;
  858. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  859. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  860. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  861. flags = vmcs_readl(GUEST_RFLAGS);
  862. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  863. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  864. vmcs_writel(GUEST_RFLAGS, flags);
  865. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  866. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  867. update_exception_bitmap(vcpu);
  868. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  869. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  870. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  871. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  872. vmcs_write16(GUEST_SS_SELECTOR, 0);
  873. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  874. vmcs_write16(GUEST_CS_SELECTOR,
  875. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  876. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  877. }
  878. static int rmode_tss_base(struct kvm* kvm)
  879. {
  880. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  881. return base_gfn << PAGE_SHIFT;
  882. }
  883. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  884. {
  885. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  886. save->selector = vmcs_read16(sf->selector);
  887. save->base = vmcs_readl(sf->base);
  888. save->limit = vmcs_read32(sf->limit);
  889. save->ar = vmcs_read32(sf->ar_bytes);
  890. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  891. vmcs_write32(sf->limit, 0xffff);
  892. vmcs_write32(sf->ar_bytes, 0xf3);
  893. }
  894. static void enter_rmode(struct kvm_vcpu *vcpu)
  895. {
  896. unsigned long flags;
  897. vcpu->rmode.active = 1;
  898. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  899. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  900. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  901. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  902. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  903. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  904. flags = vmcs_readl(GUEST_RFLAGS);
  905. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  906. flags |= IOPL_MASK | X86_EFLAGS_VM;
  907. vmcs_writel(GUEST_RFLAGS, flags);
  908. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  909. update_exception_bitmap(vcpu);
  910. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  911. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  912. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  913. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  914. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  915. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  916. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  917. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  918. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  919. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  920. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  921. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  922. init_rmode_tss(vcpu->kvm);
  923. }
  924. #ifdef CONFIG_X86_64
  925. static void enter_lmode(struct kvm_vcpu *vcpu)
  926. {
  927. u32 guest_tr_ar;
  928. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  929. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  930. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  931. __FUNCTION__);
  932. vmcs_write32(GUEST_TR_AR_BYTES,
  933. (guest_tr_ar & ~AR_TYPE_MASK)
  934. | AR_TYPE_BUSY_64_TSS);
  935. }
  936. vcpu->shadow_efer |= EFER_LMA;
  937. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  938. vmcs_write32(VM_ENTRY_CONTROLS,
  939. vmcs_read32(VM_ENTRY_CONTROLS)
  940. | VM_ENTRY_IA32E_MODE);
  941. }
  942. static void exit_lmode(struct kvm_vcpu *vcpu)
  943. {
  944. vcpu->shadow_efer &= ~EFER_LMA;
  945. vmcs_write32(VM_ENTRY_CONTROLS,
  946. vmcs_read32(VM_ENTRY_CONTROLS)
  947. & ~VM_ENTRY_IA32E_MODE);
  948. }
  949. #endif
  950. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  951. {
  952. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  953. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  954. }
  955. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  956. {
  957. vmx_fpu_deactivate(vcpu);
  958. if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
  959. enter_pmode(vcpu);
  960. if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
  961. enter_rmode(vcpu);
  962. #ifdef CONFIG_X86_64
  963. if (vcpu->shadow_efer & EFER_LME) {
  964. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  965. enter_lmode(vcpu);
  966. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  967. exit_lmode(vcpu);
  968. }
  969. #endif
  970. vmcs_writel(CR0_READ_SHADOW, cr0);
  971. vmcs_writel(GUEST_CR0,
  972. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  973. vcpu->cr0 = cr0;
  974. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  975. vmx_fpu_activate(vcpu);
  976. }
  977. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  978. {
  979. vmcs_writel(GUEST_CR3, cr3);
  980. if (vcpu->cr0 & X86_CR0_PE)
  981. vmx_fpu_deactivate(vcpu);
  982. }
  983. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  984. {
  985. vmcs_writel(CR4_READ_SHADOW, cr4);
  986. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  987. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  988. vcpu->cr4 = cr4;
  989. }
  990. #ifdef CONFIG_X86_64
  991. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  992. {
  993. struct vcpu_vmx *vmx = to_vmx(vcpu);
  994. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  995. vcpu->shadow_efer = efer;
  996. if (efer & EFER_LMA) {
  997. vmcs_write32(VM_ENTRY_CONTROLS,
  998. vmcs_read32(VM_ENTRY_CONTROLS) |
  999. VM_ENTRY_IA32E_MODE);
  1000. msr->data = efer;
  1001. } else {
  1002. vmcs_write32(VM_ENTRY_CONTROLS,
  1003. vmcs_read32(VM_ENTRY_CONTROLS) &
  1004. ~VM_ENTRY_IA32E_MODE);
  1005. msr->data = efer & ~EFER_LME;
  1006. }
  1007. setup_msrs(vmx);
  1008. }
  1009. #endif
  1010. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1011. {
  1012. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1013. return vmcs_readl(sf->base);
  1014. }
  1015. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1016. struct kvm_segment *var, int seg)
  1017. {
  1018. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1019. u32 ar;
  1020. var->base = vmcs_readl(sf->base);
  1021. var->limit = vmcs_read32(sf->limit);
  1022. var->selector = vmcs_read16(sf->selector);
  1023. ar = vmcs_read32(sf->ar_bytes);
  1024. if (ar & AR_UNUSABLE_MASK)
  1025. ar = 0;
  1026. var->type = ar & 15;
  1027. var->s = (ar >> 4) & 1;
  1028. var->dpl = (ar >> 5) & 3;
  1029. var->present = (ar >> 7) & 1;
  1030. var->avl = (ar >> 12) & 1;
  1031. var->l = (ar >> 13) & 1;
  1032. var->db = (ar >> 14) & 1;
  1033. var->g = (ar >> 15) & 1;
  1034. var->unusable = (ar >> 16) & 1;
  1035. }
  1036. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1037. {
  1038. u32 ar;
  1039. if (var->unusable)
  1040. ar = 1 << 16;
  1041. else {
  1042. ar = var->type & 15;
  1043. ar |= (var->s & 1) << 4;
  1044. ar |= (var->dpl & 3) << 5;
  1045. ar |= (var->present & 1) << 7;
  1046. ar |= (var->avl & 1) << 12;
  1047. ar |= (var->l & 1) << 13;
  1048. ar |= (var->db & 1) << 14;
  1049. ar |= (var->g & 1) << 15;
  1050. }
  1051. if (ar == 0) /* a 0 value means unusable */
  1052. ar = AR_UNUSABLE_MASK;
  1053. return ar;
  1054. }
  1055. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1056. struct kvm_segment *var, int seg)
  1057. {
  1058. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1059. u32 ar;
  1060. if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
  1061. vcpu->rmode.tr.selector = var->selector;
  1062. vcpu->rmode.tr.base = var->base;
  1063. vcpu->rmode.tr.limit = var->limit;
  1064. vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
  1065. return;
  1066. }
  1067. vmcs_writel(sf->base, var->base);
  1068. vmcs_write32(sf->limit, var->limit);
  1069. vmcs_write16(sf->selector, var->selector);
  1070. if (vcpu->rmode.active && var->s) {
  1071. /*
  1072. * Hack real-mode segments into vm86 compatibility.
  1073. */
  1074. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1075. vmcs_writel(sf->base, 0xf0000);
  1076. ar = 0xf3;
  1077. } else
  1078. ar = vmx_segment_access_rights(var);
  1079. vmcs_write32(sf->ar_bytes, ar);
  1080. }
  1081. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1082. {
  1083. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1084. *db = (ar >> 14) & 1;
  1085. *l = (ar >> 13) & 1;
  1086. }
  1087. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1088. {
  1089. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1090. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1091. }
  1092. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1093. {
  1094. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1095. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1096. }
  1097. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1098. {
  1099. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1100. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1101. }
  1102. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1103. {
  1104. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1105. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1106. }
  1107. static int init_rmode_tss(struct kvm* kvm)
  1108. {
  1109. struct page *p1, *p2, *p3;
  1110. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1111. char *page;
  1112. p1 = gfn_to_page(kvm, fn++);
  1113. p2 = gfn_to_page(kvm, fn++);
  1114. p3 = gfn_to_page(kvm, fn);
  1115. if (!p1 || !p2 || !p3) {
  1116. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  1117. return 0;
  1118. }
  1119. page = kmap_atomic(p1, KM_USER0);
  1120. clear_page(page);
  1121. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1122. kunmap_atomic(page, KM_USER0);
  1123. page = kmap_atomic(p2, KM_USER0);
  1124. clear_page(page);
  1125. kunmap_atomic(page, KM_USER0);
  1126. page = kmap_atomic(p3, KM_USER0);
  1127. clear_page(page);
  1128. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  1129. kunmap_atomic(page, KM_USER0);
  1130. return 1;
  1131. }
  1132. static void seg_setup(int seg)
  1133. {
  1134. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1135. vmcs_write16(sf->selector, 0);
  1136. vmcs_writel(sf->base, 0);
  1137. vmcs_write32(sf->limit, 0xffff);
  1138. vmcs_write32(sf->ar_bytes, 0x93);
  1139. }
  1140. /*
  1141. * Sets up the vmcs for emulated real mode.
  1142. */
  1143. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1144. {
  1145. u32 host_sysenter_cs;
  1146. u32 junk;
  1147. unsigned long a;
  1148. struct descriptor_table dt;
  1149. int i;
  1150. int ret = 0;
  1151. unsigned long kvm_vmx_return;
  1152. if (!init_rmode_tss(vmx->vcpu.kvm)) {
  1153. ret = -ENOMEM;
  1154. goto out;
  1155. }
  1156. vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1157. vmx->vcpu.cr8 = 0;
  1158. vmx->vcpu.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1159. if (vmx->vcpu.vcpu_id == 0)
  1160. vmx->vcpu.apic_base |= MSR_IA32_APICBASE_BSP;
  1161. fx_init(&vmx->vcpu);
  1162. /*
  1163. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1164. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1165. */
  1166. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1167. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1168. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1169. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1170. seg_setup(VCPU_SREG_DS);
  1171. seg_setup(VCPU_SREG_ES);
  1172. seg_setup(VCPU_SREG_FS);
  1173. seg_setup(VCPU_SREG_GS);
  1174. seg_setup(VCPU_SREG_SS);
  1175. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1176. vmcs_writel(GUEST_TR_BASE, 0);
  1177. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1178. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1179. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1180. vmcs_writel(GUEST_LDTR_BASE, 0);
  1181. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1182. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1183. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1184. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1185. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1186. vmcs_writel(GUEST_RFLAGS, 0x02);
  1187. vmcs_writel(GUEST_RIP, 0xfff0);
  1188. vmcs_writel(GUEST_RSP, 0);
  1189. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  1190. vmcs_writel(GUEST_DR7, 0x400);
  1191. vmcs_writel(GUEST_GDTR_BASE, 0);
  1192. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1193. vmcs_writel(GUEST_IDTR_BASE, 0);
  1194. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1195. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1196. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1197. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1198. /* I/O */
  1199. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1200. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1201. guest_write_tsc(0);
  1202. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1203. /* Special registers */
  1204. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1205. /* Control */
  1206. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1207. vmcs_config.pin_based_exec_ctrl);
  1208. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1209. vmcs_config.cpu_based_exec_ctrl);
  1210. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  1211. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  1212. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1213. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1214. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1215. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1216. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1217. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1218. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1219. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1220. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1221. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1222. #ifdef CONFIG_X86_64
  1223. rdmsrl(MSR_FS_BASE, a);
  1224. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1225. rdmsrl(MSR_GS_BASE, a);
  1226. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1227. #else
  1228. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1229. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1230. #endif
  1231. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1232. get_idt(&dt);
  1233. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1234. asm ("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1235. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1236. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1237. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1238. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1239. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1240. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1241. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1242. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1243. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1244. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1245. for (i = 0; i < NR_VMX_MSR; ++i) {
  1246. u32 index = vmx_msr_index[i];
  1247. u32 data_low, data_high;
  1248. u64 data;
  1249. int j = vmx->nmsrs;
  1250. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1251. continue;
  1252. if (wrmsr_safe(index, data_low, data_high) < 0)
  1253. continue;
  1254. data = data_low | ((u64)data_high << 32);
  1255. vmx->host_msrs[j].index = index;
  1256. vmx->host_msrs[j].reserved = 0;
  1257. vmx->host_msrs[j].data = data;
  1258. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1259. ++vmx->nmsrs;
  1260. }
  1261. setup_msrs(vmx);
  1262. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1263. /* 22.2.1, 20.8.1 */
  1264. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1265. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1266. #ifdef CONFIG_X86_64
  1267. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  1268. vmcs_writel(TPR_THRESHOLD, 0);
  1269. #endif
  1270. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1271. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1272. vmx->vcpu.cr0 = 0x60000010;
  1273. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); // enter rmode
  1274. vmx_set_cr4(&vmx->vcpu, 0);
  1275. #ifdef CONFIG_X86_64
  1276. vmx_set_efer(&vmx->vcpu, 0);
  1277. #endif
  1278. vmx_fpu_activate(&vmx->vcpu);
  1279. update_exception_bitmap(&vmx->vcpu);
  1280. return 0;
  1281. out:
  1282. return ret;
  1283. }
  1284. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  1285. {
  1286. u16 ent[2];
  1287. u16 cs;
  1288. u16 ip;
  1289. unsigned long flags;
  1290. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  1291. u16 sp = vmcs_readl(GUEST_RSP);
  1292. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  1293. if (sp > ss_limit || sp < 6 ) {
  1294. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1295. __FUNCTION__,
  1296. vmcs_readl(GUEST_RSP),
  1297. vmcs_readl(GUEST_SS_BASE),
  1298. vmcs_read32(GUEST_SS_LIMIT));
  1299. return;
  1300. }
  1301. if (emulator_read_std(irq * sizeof(ent), &ent, sizeof(ent), vcpu) !=
  1302. X86EMUL_CONTINUE) {
  1303. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1304. return;
  1305. }
  1306. flags = vmcs_readl(GUEST_RFLAGS);
  1307. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1308. ip = vmcs_readl(GUEST_RIP);
  1309. if (emulator_write_emulated(ss_base + sp - 2, &flags, 2, vcpu) != X86EMUL_CONTINUE ||
  1310. emulator_write_emulated(ss_base + sp - 4, &cs, 2, vcpu) != X86EMUL_CONTINUE ||
  1311. emulator_write_emulated(ss_base + sp - 6, &ip, 2, vcpu) != X86EMUL_CONTINUE) {
  1312. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1313. return;
  1314. }
  1315. vmcs_writel(GUEST_RFLAGS, flags &
  1316. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1317. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1318. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1319. vmcs_writel(GUEST_RIP, ent[0]);
  1320. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1321. }
  1322. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1323. {
  1324. int word_index = __ffs(vcpu->irq_summary);
  1325. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1326. int irq = word_index * BITS_PER_LONG + bit_index;
  1327. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1328. if (!vcpu->irq_pending[word_index])
  1329. clear_bit(word_index, &vcpu->irq_summary);
  1330. if (vcpu->rmode.active) {
  1331. inject_rmode_irq(vcpu, irq);
  1332. return;
  1333. }
  1334. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1335. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1336. }
  1337. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1338. struct kvm_run *kvm_run)
  1339. {
  1340. u32 cpu_based_vm_exec_control;
  1341. vcpu->interrupt_window_open =
  1342. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1343. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1344. if (vcpu->interrupt_window_open &&
  1345. vcpu->irq_summary &&
  1346. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1347. /*
  1348. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1349. */
  1350. kvm_do_inject_irq(vcpu);
  1351. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1352. if (!vcpu->interrupt_window_open &&
  1353. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1354. /*
  1355. * Interrupts blocked. Wait for unblock.
  1356. */
  1357. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1358. else
  1359. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1360. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1361. }
  1362. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1363. {
  1364. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1365. set_debugreg(dbg->bp[0], 0);
  1366. set_debugreg(dbg->bp[1], 1);
  1367. set_debugreg(dbg->bp[2], 2);
  1368. set_debugreg(dbg->bp[3], 3);
  1369. if (dbg->singlestep) {
  1370. unsigned long flags;
  1371. flags = vmcs_readl(GUEST_RFLAGS);
  1372. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1373. vmcs_writel(GUEST_RFLAGS, flags);
  1374. }
  1375. }
  1376. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1377. int vec, u32 err_code)
  1378. {
  1379. if (!vcpu->rmode.active)
  1380. return 0;
  1381. /*
  1382. * Instruction with address size override prefix opcode 0x67
  1383. * Cause the #SS fault with 0 error code in VM86 mode.
  1384. */
  1385. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1386. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1387. return 1;
  1388. return 0;
  1389. }
  1390. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1391. {
  1392. u32 intr_info, error_code;
  1393. unsigned long cr2, rip;
  1394. u32 vect_info;
  1395. enum emulation_result er;
  1396. int r;
  1397. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1398. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1399. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1400. !is_page_fault(intr_info)) {
  1401. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1402. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1403. }
  1404. if (is_external_interrupt(vect_info)) {
  1405. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1406. set_bit(irq, vcpu->irq_pending);
  1407. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1408. }
  1409. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1410. asm ("int $2");
  1411. return 1;
  1412. }
  1413. if (is_no_device(intr_info)) {
  1414. vmx_fpu_activate(vcpu);
  1415. return 1;
  1416. }
  1417. error_code = 0;
  1418. rip = vmcs_readl(GUEST_RIP);
  1419. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1420. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1421. if (is_page_fault(intr_info)) {
  1422. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1423. mutex_lock(&vcpu->kvm->lock);
  1424. r = kvm_mmu_page_fault(vcpu, cr2, error_code);
  1425. if (r < 0) {
  1426. mutex_unlock(&vcpu->kvm->lock);
  1427. return r;
  1428. }
  1429. if (!r) {
  1430. mutex_unlock(&vcpu->kvm->lock);
  1431. return 1;
  1432. }
  1433. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1434. mutex_unlock(&vcpu->kvm->lock);
  1435. switch (er) {
  1436. case EMULATE_DONE:
  1437. return 1;
  1438. case EMULATE_DO_MMIO:
  1439. ++vcpu->stat.mmio_exits;
  1440. return 0;
  1441. case EMULATE_FAIL:
  1442. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1443. break;
  1444. default:
  1445. BUG();
  1446. }
  1447. }
  1448. if (vcpu->rmode.active &&
  1449. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1450. error_code)) {
  1451. if (vcpu->halt_request) {
  1452. vcpu->halt_request = 0;
  1453. return kvm_emulate_halt(vcpu);
  1454. }
  1455. return 1;
  1456. }
  1457. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1458. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1459. return 0;
  1460. }
  1461. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1462. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1463. kvm_run->ex.error_code = error_code;
  1464. return 0;
  1465. }
  1466. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1467. struct kvm_run *kvm_run)
  1468. {
  1469. ++vcpu->stat.irq_exits;
  1470. return 1;
  1471. }
  1472. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1473. {
  1474. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1475. return 0;
  1476. }
  1477. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1478. {
  1479. u64 exit_qualification;
  1480. int size, down, in, string, rep;
  1481. unsigned port;
  1482. ++vcpu->stat.io_exits;
  1483. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1484. string = (exit_qualification & 16) != 0;
  1485. if (string) {
  1486. if (emulate_instruction(vcpu, kvm_run, 0, 0) == EMULATE_DO_MMIO)
  1487. return 0;
  1488. return 1;
  1489. }
  1490. size = (exit_qualification & 7) + 1;
  1491. in = (exit_qualification & 8) != 0;
  1492. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1493. rep = (exit_qualification & 32) != 0;
  1494. port = exit_qualification >> 16;
  1495. return kvm_setup_pio(vcpu, kvm_run, in, size, 1, 0, down,
  1496. 0, rep, port);
  1497. }
  1498. static void
  1499. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1500. {
  1501. /*
  1502. * Patch in the VMCALL instruction:
  1503. */
  1504. hypercall[0] = 0x0f;
  1505. hypercall[1] = 0x01;
  1506. hypercall[2] = 0xc1;
  1507. hypercall[3] = 0xc3;
  1508. }
  1509. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1510. {
  1511. u64 exit_qualification;
  1512. int cr;
  1513. int reg;
  1514. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1515. cr = exit_qualification & 15;
  1516. reg = (exit_qualification >> 8) & 15;
  1517. switch ((exit_qualification >> 4) & 3) {
  1518. case 0: /* mov to cr */
  1519. switch (cr) {
  1520. case 0:
  1521. vcpu_load_rsp_rip(vcpu);
  1522. set_cr0(vcpu, vcpu->regs[reg]);
  1523. skip_emulated_instruction(vcpu);
  1524. return 1;
  1525. case 3:
  1526. vcpu_load_rsp_rip(vcpu);
  1527. set_cr3(vcpu, vcpu->regs[reg]);
  1528. skip_emulated_instruction(vcpu);
  1529. return 1;
  1530. case 4:
  1531. vcpu_load_rsp_rip(vcpu);
  1532. set_cr4(vcpu, vcpu->regs[reg]);
  1533. skip_emulated_instruction(vcpu);
  1534. return 1;
  1535. case 8:
  1536. vcpu_load_rsp_rip(vcpu);
  1537. set_cr8(vcpu, vcpu->regs[reg]);
  1538. skip_emulated_instruction(vcpu);
  1539. return 1;
  1540. };
  1541. break;
  1542. case 2: /* clts */
  1543. vcpu_load_rsp_rip(vcpu);
  1544. vmx_fpu_deactivate(vcpu);
  1545. vcpu->cr0 &= ~X86_CR0_TS;
  1546. vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
  1547. vmx_fpu_activate(vcpu);
  1548. skip_emulated_instruction(vcpu);
  1549. return 1;
  1550. case 1: /*mov from cr*/
  1551. switch (cr) {
  1552. case 3:
  1553. vcpu_load_rsp_rip(vcpu);
  1554. vcpu->regs[reg] = vcpu->cr3;
  1555. vcpu_put_rsp_rip(vcpu);
  1556. skip_emulated_instruction(vcpu);
  1557. return 1;
  1558. case 8:
  1559. vcpu_load_rsp_rip(vcpu);
  1560. vcpu->regs[reg] = vcpu->cr8;
  1561. vcpu_put_rsp_rip(vcpu);
  1562. skip_emulated_instruction(vcpu);
  1563. return 1;
  1564. }
  1565. break;
  1566. case 3: /* lmsw */
  1567. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1568. skip_emulated_instruction(vcpu);
  1569. return 1;
  1570. default:
  1571. break;
  1572. }
  1573. kvm_run->exit_reason = 0;
  1574. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  1575. (int)(exit_qualification >> 4) & 3, cr);
  1576. return 0;
  1577. }
  1578. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1579. {
  1580. u64 exit_qualification;
  1581. unsigned long val;
  1582. int dr, reg;
  1583. /*
  1584. * FIXME: this code assumes the host is debugging the guest.
  1585. * need to deal with guest debugging itself too.
  1586. */
  1587. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1588. dr = exit_qualification & 7;
  1589. reg = (exit_qualification >> 8) & 15;
  1590. vcpu_load_rsp_rip(vcpu);
  1591. if (exit_qualification & 16) {
  1592. /* mov from dr */
  1593. switch (dr) {
  1594. case 6:
  1595. val = 0xffff0ff0;
  1596. break;
  1597. case 7:
  1598. val = 0x400;
  1599. break;
  1600. default:
  1601. val = 0;
  1602. }
  1603. vcpu->regs[reg] = val;
  1604. } else {
  1605. /* mov to dr */
  1606. }
  1607. vcpu_put_rsp_rip(vcpu);
  1608. skip_emulated_instruction(vcpu);
  1609. return 1;
  1610. }
  1611. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1612. {
  1613. kvm_emulate_cpuid(vcpu);
  1614. return 1;
  1615. }
  1616. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1617. {
  1618. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1619. u64 data;
  1620. if (vmx_get_msr(vcpu, ecx, &data)) {
  1621. vmx_inject_gp(vcpu, 0);
  1622. return 1;
  1623. }
  1624. /* FIXME: handling of bits 32:63 of rax, rdx */
  1625. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1626. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1627. skip_emulated_instruction(vcpu);
  1628. return 1;
  1629. }
  1630. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1631. {
  1632. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1633. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1634. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1635. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1636. vmx_inject_gp(vcpu, 0);
  1637. return 1;
  1638. }
  1639. skip_emulated_instruction(vcpu);
  1640. return 1;
  1641. }
  1642. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1643. struct kvm_run *kvm_run)
  1644. {
  1645. kvm_run->if_flag = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) != 0;
  1646. kvm_run->cr8 = vcpu->cr8;
  1647. kvm_run->apic_base = vcpu->apic_base;
  1648. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1649. vcpu->irq_summary == 0);
  1650. }
  1651. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1652. struct kvm_run *kvm_run)
  1653. {
  1654. /*
  1655. * If the user space waits to inject interrupts, exit as soon as
  1656. * possible
  1657. */
  1658. if (kvm_run->request_interrupt_window &&
  1659. !vcpu->irq_summary) {
  1660. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1661. ++vcpu->stat.irq_window_exits;
  1662. return 0;
  1663. }
  1664. return 1;
  1665. }
  1666. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1667. {
  1668. skip_emulated_instruction(vcpu);
  1669. return kvm_emulate_halt(vcpu);
  1670. }
  1671. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1672. {
  1673. skip_emulated_instruction(vcpu);
  1674. return kvm_hypercall(vcpu, kvm_run);
  1675. }
  1676. /*
  1677. * The exit handlers return 1 if the exit was handled fully and guest execution
  1678. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1679. * to be done to userspace and return 0.
  1680. */
  1681. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1682. struct kvm_run *kvm_run) = {
  1683. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1684. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1685. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1686. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1687. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1688. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1689. [EXIT_REASON_CPUID] = handle_cpuid,
  1690. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1691. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1692. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1693. [EXIT_REASON_HLT] = handle_halt,
  1694. [EXIT_REASON_VMCALL] = handle_vmcall,
  1695. };
  1696. static const int kvm_vmx_max_exit_handlers =
  1697. ARRAY_SIZE(kvm_vmx_exit_handlers);
  1698. /*
  1699. * The guest has exited. See if we can fix it or if we need userspace
  1700. * assistance.
  1701. */
  1702. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1703. {
  1704. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1705. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1706. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1707. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1708. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1709. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1710. if (exit_reason < kvm_vmx_max_exit_handlers
  1711. && kvm_vmx_exit_handlers[exit_reason])
  1712. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1713. else {
  1714. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1715. kvm_run->hw.hardware_exit_reason = exit_reason;
  1716. }
  1717. return 0;
  1718. }
  1719. /*
  1720. * Check if userspace requested an interrupt window, and that the
  1721. * interrupt window is open.
  1722. *
  1723. * No need to exit to userspace if we already have an interrupt queued.
  1724. */
  1725. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1726. struct kvm_run *kvm_run)
  1727. {
  1728. return (!vcpu->irq_summary &&
  1729. kvm_run->request_interrupt_window &&
  1730. vcpu->interrupt_window_open &&
  1731. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  1732. }
  1733. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1734. {
  1735. }
  1736. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1737. {
  1738. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1739. u8 fail;
  1740. int r;
  1741. preempted:
  1742. if (vcpu->guest_debug.enabled)
  1743. kvm_guest_debug_pre(vcpu);
  1744. again:
  1745. r = kvm_mmu_reload(vcpu);
  1746. if (unlikely(r))
  1747. goto out;
  1748. preempt_disable();
  1749. if (!vcpu->mmio_read_completed)
  1750. do_interrupt_requests(vcpu, kvm_run);
  1751. vmx_save_host_state(vmx);
  1752. kvm_load_guest_fpu(vcpu);
  1753. /*
  1754. * Loading guest fpu may have cleared host cr0.ts
  1755. */
  1756. vmcs_writel(HOST_CR0, read_cr0());
  1757. local_irq_disable();
  1758. vcpu->guest_mode = 1;
  1759. if (vcpu->requests)
  1760. if (test_and_clear_bit(KVM_TLB_FLUSH, &vcpu->requests))
  1761. vmx_flush_tlb(vcpu);
  1762. asm (
  1763. /* Store host registers */
  1764. #ifdef CONFIG_X86_64
  1765. "push %%rax; push %%rbx; push %%rdx;"
  1766. "push %%rsi; push %%rdi; push %%rbp;"
  1767. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1768. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1769. "push %%rcx \n\t"
  1770. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1771. #else
  1772. "pusha; push %%ecx \n\t"
  1773. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1774. #endif
  1775. /* Check if vmlaunch of vmresume is needed */
  1776. "cmp $0, %1 \n\t"
  1777. /* Load guest registers. Don't clobber flags. */
  1778. #ifdef CONFIG_X86_64
  1779. "mov %c[cr2](%3), %%rax \n\t"
  1780. "mov %%rax, %%cr2 \n\t"
  1781. "mov %c[rax](%3), %%rax \n\t"
  1782. "mov %c[rbx](%3), %%rbx \n\t"
  1783. "mov %c[rdx](%3), %%rdx \n\t"
  1784. "mov %c[rsi](%3), %%rsi \n\t"
  1785. "mov %c[rdi](%3), %%rdi \n\t"
  1786. "mov %c[rbp](%3), %%rbp \n\t"
  1787. "mov %c[r8](%3), %%r8 \n\t"
  1788. "mov %c[r9](%3), %%r9 \n\t"
  1789. "mov %c[r10](%3), %%r10 \n\t"
  1790. "mov %c[r11](%3), %%r11 \n\t"
  1791. "mov %c[r12](%3), %%r12 \n\t"
  1792. "mov %c[r13](%3), %%r13 \n\t"
  1793. "mov %c[r14](%3), %%r14 \n\t"
  1794. "mov %c[r15](%3), %%r15 \n\t"
  1795. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1796. #else
  1797. "mov %c[cr2](%3), %%eax \n\t"
  1798. "mov %%eax, %%cr2 \n\t"
  1799. "mov %c[rax](%3), %%eax \n\t"
  1800. "mov %c[rbx](%3), %%ebx \n\t"
  1801. "mov %c[rdx](%3), %%edx \n\t"
  1802. "mov %c[rsi](%3), %%esi \n\t"
  1803. "mov %c[rdi](%3), %%edi \n\t"
  1804. "mov %c[rbp](%3), %%ebp \n\t"
  1805. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1806. #endif
  1807. /* Enter guest mode */
  1808. "jne .Llaunched \n\t"
  1809. ASM_VMX_VMLAUNCH "\n\t"
  1810. "jmp .Lkvm_vmx_return \n\t"
  1811. ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
  1812. ".Lkvm_vmx_return: "
  1813. /* Save guest registers, load host registers, keep flags */
  1814. #ifdef CONFIG_X86_64
  1815. "xchg %3, (%%rsp) \n\t"
  1816. "mov %%rax, %c[rax](%3) \n\t"
  1817. "mov %%rbx, %c[rbx](%3) \n\t"
  1818. "pushq (%%rsp); popq %c[rcx](%3) \n\t"
  1819. "mov %%rdx, %c[rdx](%3) \n\t"
  1820. "mov %%rsi, %c[rsi](%3) \n\t"
  1821. "mov %%rdi, %c[rdi](%3) \n\t"
  1822. "mov %%rbp, %c[rbp](%3) \n\t"
  1823. "mov %%r8, %c[r8](%3) \n\t"
  1824. "mov %%r9, %c[r9](%3) \n\t"
  1825. "mov %%r10, %c[r10](%3) \n\t"
  1826. "mov %%r11, %c[r11](%3) \n\t"
  1827. "mov %%r12, %c[r12](%3) \n\t"
  1828. "mov %%r13, %c[r13](%3) \n\t"
  1829. "mov %%r14, %c[r14](%3) \n\t"
  1830. "mov %%r15, %c[r15](%3) \n\t"
  1831. "mov %%cr2, %%rax \n\t"
  1832. "mov %%rax, %c[cr2](%3) \n\t"
  1833. "mov (%%rsp), %3 \n\t"
  1834. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1835. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1836. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1837. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1838. #else
  1839. "xchg %3, (%%esp) \n\t"
  1840. "mov %%eax, %c[rax](%3) \n\t"
  1841. "mov %%ebx, %c[rbx](%3) \n\t"
  1842. "pushl (%%esp); popl %c[rcx](%3) \n\t"
  1843. "mov %%edx, %c[rdx](%3) \n\t"
  1844. "mov %%esi, %c[rsi](%3) \n\t"
  1845. "mov %%edi, %c[rdi](%3) \n\t"
  1846. "mov %%ebp, %c[rbp](%3) \n\t"
  1847. "mov %%cr2, %%eax \n\t"
  1848. "mov %%eax, %c[cr2](%3) \n\t"
  1849. "mov (%%esp), %3 \n\t"
  1850. "pop %%ecx; popa \n\t"
  1851. #endif
  1852. "setbe %0 \n\t"
  1853. : "=q" (fail)
  1854. : "r"(vmx->launched), "d"((unsigned long)HOST_RSP),
  1855. "c"(vcpu),
  1856. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1857. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1858. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1859. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1860. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1861. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1862. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1863. #ifdef CONFIG_X86_64
  1864. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1865. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1866. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1867. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1868. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1869. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1870. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1871. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1872. #endif
  1873. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1874. : "cc", "memory" );
  1875. vcpu->guest_mode = 0;
  1876. local_irq_enable();
  1877. ++vcpu->stat.exits;
  1878. vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  1879. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1880. vmx->launched = 1;
  1881. preempt_enable();
  1882. if (unlikely(fail)) {
  1883. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1884. kvm_run->fail_entry.hardware_entry_failure_reason
  1885. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1886. r = 0;
  1887. goto out;
  1888. }
  1889. /*
  1890. * Profile KVM exit RIPs:
  1891. */
  1892. if (unlikely(prof_on == KVM_PROFILING))
  1893. profile_hit(KVM_PROFILING, (void *)vmcs_readl(GUEST_RIP));
  1894. r = kvm_handle_exit(kvm_run, vcpu);
  1895. if (r > 0) {
  1896. /* Give scheduler a change to reschedule. */
  1897. if (signal_pending(current)) {
  1898. r = -EINTR;
  1899. kvm_run->exit_reason = KVM_EXIT_INTR;
  1900. ++vcpu->stat.signal_exits;
  1901. goto out;
  1902. }
  1903. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1904. r = -EINTR;
  1905. kvm_run->exit_reason = KVM_EXIT_INTR;
  1906. ++vcpu->stat.request_irq_exits;
  1907. goto out;
  1908. }
  1909. if (!need_resched()) {
  1910. ++vcpu->stat.light_exits;
  1911. goto again;
  1912. }
  1913. }
  1914. out:
  1915. if (r > 0) {
  1916. kvm_resched(vcpu);
  1917. goto preempted;
  1918. }
  1919. post_kvm_run_save(vcpu, kvm_run);
  1920. return r;
  1921. }
  1922. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1923. unsigned long addr,
  1924. u32 err_code)
  1925. {
  1926. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1927. ++vcpu->stat.pf_guest;
  1928. if (is_page_fault(vect_info)) {
  1929. printk(KERN_DEBUG "inject_page_fault: "
  1930. "double fault 0x%lx @ 0x%lx\n",
  1931. addr, vmcs_readl(GUEST_RIP));
  1932. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1933. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1934. DF_VECTOR |
  1935. INTR_TYPE_EXCEPTION |
  1936. INTR_INFO_DELIEVER_CODE_MASK |
  1937. INTR_INFO_VALID_MASK);
  1938. return;
  1939. }
  1940. vcpu->cr2 = addr;
  1941. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1942. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1943. PF_VECTOR |
  1944. INTR_TYPE_EXCEPTION |
  1945. INTR_INFO_DELIEVER_CODE_MASK |
  1946. INTR_INFO_VALID_MASK);
  1947. }
  1948. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1949. {
  1950. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1951. if (vmx->vmcs) {
  1952. on_each_cpu(__vcpu_clear, vmx, 0, 1);
  1953. free_vmcs(vmx->vmcs);
  1954. vmx->vmcs = NULL;
  1955. }
  1956. }
  1957. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1958. {
  1959. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1960. vmx_free_vmcs(vcpu);
  1961. kfree(vmx->host_msrs);
  1962. kfree(vmx->guest_msrs);
  1963. kvm_vcpu_uninit(vcpu);
  1964. kmem_cache_free(kvm_vcpu_cache, vmx);
  1965. }
  1966. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  1967. {
  1968. int err;
  1969. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  1970. int cpu;
  1971. if (!vmx)
  1972. return ERR_PTR(-ENOMEM);
  1973. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  1974. if (err)
  1975. goto free_vcpu;
  1976. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1977. if (!vmx->guest_msrs) {
  1978. err = -ENOMEM;
  1979. goto uninit_vcpu;
  1980. }
  1981. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1982. if (!vmx->host_msrs)
  1983. goto free_guest_msrs;
  1984. vmx->vmcs = alloc_vmcs();
  1985. if (!vmx->vmcs)
  1986. goto free_msrs;
  1987. vmcs_clear(vmx->vmcs);
  1988. cpu = get_cpu();
  1989. vmx_vcpu_load(&vmx->vcpu, cpu);
  1990. err = vmx_vcpu_setup(vmx);
  1991. vmx_vcpu_put(&vmx->vcpu);
  1992. put_cpu();
  1993. if (err)
  1994. goto free_vmcs;
  1995. return &vmx->vcpu;
  1996. free_vmcs:
  1997. free_vmcs(vmx->vmcs);
  1998. free_msrs:
  1999. kfree(vmx->host_msrs);
  2000. free_guest_msrs:
  2001. kfree(vmx->guest_msrs);
  2002. uninit_vcpu:
  2003. kvm_vcpu_uninit(&vmx->vcpu);
  2004. free_vcpu:
  2005. kmem_cache_free(kvm_vcpu_cache, vmx);
  2006. return ERR_PTR(err);
  2007. }
  2008. static void __init vmx_check_processor_compat(void *rtn)
  2009. {
  2010. struct vmcs_config vmcs_conf;
  2011. *(int *)rtn = 0;
  2012. if (setup_vmcs_config(&vmcs_conf) < 0)
  2013. *(int *)rtn = -EIO;
  2014. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2015. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2016. smp_processor_id());
  2017. *(int *)rtn = -EIO;
  2018. }
  2019. }
  2020. static struct kvm_arch_ops vmx_arch_ops = {
  2021. .cpu_has_kvm_support = cpu_has_kvm_support,
  2022. .disabled_by_bios = vmx_disabled_by_bios,
  2023. .hardware_setup = hardware_setup,
  2024. .hardware_unsetup = hardware_unsetup,
  2025. .check_processor_compatibility = vmx_check_processor_compat,
  2026. .hardware_enable = hardware_enable,
  2027. .hardware_disable = hardware_disable,
  2028. .vcpu_create = vmx_create_vcpu,
  2029. .vcpu_free = vmx_free_vcpu,
  2030. .vcpu_load = vmx_vcpu_load,
  2031. .vcpu_put = vmx_vcpu_put,
  2032. .vcpu_decache = vmx_vcpu_decache,
  2033. .set_guest_debug = set_guest_debug,
  2034. .get_msr = vmx_get_msr,
  2035. .set_msr = vmx_set_msr,
  2036. .get_segment_base = vmx_get_segment_base,
  2037. .get_segment = vmx_get_segment,
  2038. .set_segment = vmx_set_segment,
  2039. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2040. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2041. .set_cr0 = vmx_set_cr0,
  2042. .set_cr3 = vmx_set_cr3,
  2043. .set_cr4 = vmx_set_cr4,
  2044. #ifdef CONFIG_X86_64
  2045. .set_efer = vmx_set_efer,
  2046. #endif
  2047. .get_idt = vmx_get_idt,
  2048. .set_idt = vmx_set_idt,
  2049. .get_gdt = vmx_get_gdt,
  2050. .set_gdt = vmx_set_gdt,
  2051. .cache_regs = vcpu_load_rsp_rip,
  2052. .decache_regs = vcpu_put_rsp_rip,
  2053. .get_rflags = vmx_get_rflags,
  2054. .set_rflags = vmx_set_rflags,
  2055. .tlb_flush = vmx_flush_tlb,
  2056. .inject_page_fault = vmx_inject_page_fault,
  2057. .inject_gp = vmx_inject_gp,
  2058. .run = vmx_vcpu_run,
  2059. .skip_emulated_instruction = skip_emulated_instruction,
  2060. .patch_hypercall = vmx_patch_hypercall,
  2061. };
  2062. static int __init vmx_init(void)
  2063. {
  2064. void *iova;
  2065. int r;
  2066. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2067. if (!vmx_io_bitmap_a)
  2068. return -ENOMEM;
  2069. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2070. if (!vmx_io_bitmap_b) {
  2071. r = -ENOMEM;
  2072. goto out;
  2073. }
  2074. /*
  2075. * Allow direct access to the PC debug port (it is often used for I/O
  2076. * delays, but the vmexits simply slow things down).
  2077. */
  2078. iova = kmap(vmx_io_bitmap_a);
  2079. memset(iova, 0xff, PAGE_SIZE);
  2080. clear_bit(0x80, iova);
  2081. kunmap(vmx_io_bitmap_a);
  2082. iova = kmap(vmx_io_bitmap_b);
  2083. memset(iova, 0xff, PAGE_SIZE);
  2084. kunmap(vmx_io_bitmap_b);
  2085. r = kvm_init_arch(&vmx_arch_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2086. if (r)
  2087. goto out1;
  2088. return 0;
  2089. out1:
  2090. __free_page(vmx_io_bitmap_b);
  2091. out:
  2092. __free_page(vmx_io_bitmap_a);
  2093. return r;
  2094. }
  2095. static void __exit vmx_exit(void)
  2096. {
  2097. __free_page(vmx_io_bitmap_b);
  2098. __free_page(vmx_io_bitmap_a);
  2099. kvm_exit_arch();
  2100. }
  2101. module_init(vmx_init)
  2102. module_exit(vmx_exit)