entry.S 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217
  1. /*
  2. * Linux/PA-RISC Project (http://www.parisc-linux.org/)
  3. *
  4. * kernel entry points (interruptions, system call wrappers)
  5. * Copyright (C) 1999,2000 Philipp Rumpf
  6. * Copyright (C) 1999 SuSE GmbH Nuernberg
  7. * Copyright (C) 2000 Hewlett-Packard (John Marvin)
  8. * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <asm/asm-offsets.h>
  25. /* we have the following possibilities to act on an interruption:
  26. * - handle in assembly and use shadowed registers only
  27. * - save registers to kernel stack and handle in assembly or C */
  28. #include <asm/psw.h>
  29. #include <asm/cache.h> /* for L1_CACHE_SHIFT */
  30. #include <asm/assembly.h> /* for LDREG/STREG defines */
  31. #include <asm/pgtable.h>
  32. #include <asm/signal.h>
  33. #include <asm/unistd.h>
  34. #include <asm/thread_info.h>
  35. #include <linux/linkage.h>
  36. #ifdef CONFIG_64BIT
  37. .level 2.0w
  38. #else
  39. .level 2.0
  40. #endif
  41. .import pa_dbit_lock,data
  42. /* space_to_prot macro creates a prot id from a space id */
  43. #if (SPACEID_SHIFT) == 0
  44. .macro space_to_prot spc prot
  45. depd,z \spc,62,31,\prot
  46. .endm
  47. #else
  48. .macro space_to_prot spc prot
  49. extrd,u \spc,(64 - (SPACEID_SHIFT)),32,\prot
  50. .endm
  51. #endif
  52. /* Switch to virtual mapping, trashing only %r1 */
  53. .macro virt_map
  54. /* pcxt_ssm_bug */
  55. rsm PSW_SM_I, %r0 /* barrier for "Relied upon Translation */
  56. mtsp %r0, %sr4
  57. mtsp %r0, %sr5
  58. mfsp %sr7, %r1
  59. or,= %r0,%r1,%r0 /* Only save sr7 in sr3 if sr7 != 0 */
  60. mtsp %r1, %sr3
  61. tovirt_r1 %r29
  62. load32 KERNEL_PSW, %r1
  63. rsm PSW_SM_QUIET,%r0 /* second "heavy weight" ctl op */
  64. mtsp %r0, %sr6
  65. mtsp %r0, %sr7
  66. mtctl %r0, %cr17 /* Clear IIASQ tail */
  67. mtctl %r0, %cr17 /* Clear IIASQ head */
  68. mtctl %r1, %ipsw
  69. load32 4f, %r1
  70. mtctl %r1, %cr18 /* Set IIAOQ tail */
  71. ldo 4(%r1), %r1
  72. mtctl %r1, %cr18 /* Set IIAOQ head */
  73. rfir
  74. nop
  75. 4:
  76. .endm
  77. /*
  78. * The "get_stack" macros are responsible for determining the
  79. * kernel stack value.
  80. *
  81. * If sr7 == 0
  82. * Already using a kernel stack, so call the
  83. * get_stack_use_r30 macro to push a pt_regs structure
  84. * on the stack, and store registers there.
  85. * else
  86. * Need to set up a kernel stack, so call the
  87. * get_stack_use_cr30 macro to set up a pointer
  88. * to the pt_regs structure contained within the
  89. * task pointer pointed to by cr30. Set the stack
  90. * pointer to point to the end of the task structure.
  91. *
  92. * Note that we use shadowed registers for temps until
  93. * we can save %r26 and %r29. %r26 is used to preserve
  94. * %r8 (a shadowed register) which temporarily contained
  95. * either the fault type ("code") or the eirr. We need
  96. * to use a non-shadowed register to carry the value over
  97. * the rfir in virt_map. We use %r26 since this value winds
  98. * up being passed as the argument to either do_cpu_irq_mask
  99. * or handle_interruption. %r29 is used to hold a pointer
  100. * the register save area, and once again, it needs to
  101. * be a non-shadowed register so that it survives the rfir.
  102. *
  103. * N.B. TASK_SZ_ALGN and PT_SZ_ALGN include space for a stack frame.
  104. */
  105. .macro get_stack_use_cr30
  106. /* we save the registers in the task struct */
  107. mfctl %cr30, %r1
  108. tophys %r1,%r9
  109. LDREG TI_TASK(%r9), %r1 /* thread_info -> task_struct */
  110. tophys %r1,%r9
  111. ldo TASK_REGS(%r9),%r9
  112. STREG %r30, PT_GR30(%r9)
  113. STREG %r29,PT_GR29(%r9)
  114. STREG %r26,PT_GR26(%r9)
  115. copy %r9,%r29
  116. mfctl %cr30, %r1
  117. ldo THREAD_SZ_ALGN(%r1), %r30
  118. .endm
  119. .macro get_stack_use_r30
  120. /* we put a struct pt_regs on the stack and save the registers there */
  121. tophys %r30,%r9
  122. STREG %r30,PT_GR30(%r9)
  123. ldo PT_SZ_ALGN(%r30),%r30
  124. STREG %r29,PT_GR29(%r9)
  125. STREG %r26,PT_GR26(%r9)
  126. copy %r9,%r29
  127. .endm
  128. .macro rest_stack
  129. LDREG PT_GR1(%r29), %r1
  130. LDREG PT_GR30(%r29),%r30
  131. LDREG PT_GR29(%r29),%r29
  132. .endm
  133. /* default interruption handler
  134. * (calls traps.c:handle_interruption) */
  135. .macro def code
  136. b intr_save
  137. ldi \code, %r8
  138. .align 32
  139. .endm
  140. /* Interrupt interruption handler
  141. * (calls irq.c:do_cpu_irq_mask) */
  142. .macro extint code
  143. b intr_extint
  144. mfsp %sr7,%r16
  145. .align 32
  146. .endm
  147. .import os_hpmc, code
  148. /* HPMC handler */
  149. .macro hpmc code
  150. nop /* must be a NOP, will be patched later */
  151. load32 PA(os_hpmc), %r3
  152. bv,n 0(%r3)
  153. nop
  154. .word 0 /* checksum (will be patched) */
  155. .word PA(os_hpmc) /* address of handler */
  156. .word 0 /* length of handler */
  157. .endm
  158. /*
  159. * Performance Note: Instructions will be moved up into
  160. * this part of the code later on, once we are sure
  161. * that the tlb miss handlers are close to final form.
  162. */
  163. /* Register definitions for tlb miss handler macros */
  164. va = r8 /* virtual address for which the trap occurred */
  165. spc = r24 /* space for which the trap occurred */
  166. #ifndef CONFIG_64BIT
  167. /*
  168. * itlb miss interruption handler (parisc 1.1 - 32 bit)
  169. */
  170. .macro itlb_11 code
  171. mfctl %pcsq, spc
  172. b itlb_miss_11
  173. mfctl %pcoq, va
  174. .align 32
  175. .endm
  176. #endif
  177. /*
  178. * itlb miss interruption handler (parisc 2.0)
  179. */
  180. .macro itlb_20 code
  181. mfctl %pcsq, spc
  182. #ifdef CONFIG_64BIT
  183. b itlb_miss_20w
  184. #else
  185. b itlb_miss_20
  186. #endif
  187. mfctl %pcoq, va
  188. .align 32
  189. .endm
  190. #ifndef CONFIG_64BIT
  191. /*
  192. * naitlb miss interruption handler (parisc 1.1 - 32 bit)
  193. */
  194. .macro naitlb_11 code
  195. mfctl %isr,spc
  196. b naitlb_miss_11
  197. mfctl %ior,va
  198. .align 32
  199. .endm
  200. #endif
  201. /*
  202. * naitlb miss interruption handler (parisc 2.0)
  203. */
  204. .macro naitlb_20 code
  205. mfctl %isr,spc
  206. #ifdef CONFIG_64BIT
  207. b naitlb_miss_20w
  208. #else
  209. b naitlb_miss_20
  210. #endif
  211. mfctl %ior,va
  212. .align 32
  213. .endm
  214. #ifndef CONFIG_64BIT
  215. /*
  216. * dtlb miss interruption handler (parisc 1.1 - 32 bit)
  217. */
  218. .macro dtlb_11 code
  219. mfctl %isr, spc
  220. b dtlb_miss_11
  221. mfctl %ior, va
  222. .align 32
  223. .endm
  224. #endif
  225. /*
  226. * dtlb miss interruption handler (parisc 2.0)
  227. */
  228. .macro dtlb_20 code
  229. mfctl %isr, spc
  230. #ifdef CONFIG_64BIT
  231. b dtlb_miss_20w
  232. #else
  233. b dtlb_miss_20
  234. #endif
  235. mfctl %ior, va
  236. .align 32
  237. .endm
  238. #ifndef CONFIG_64BIT
  239. /* nadtlb miss interruption handler (parisc 1.1 - 32 bit) */
  240. .macro nadtlb_11 code
  241. mfctl %isr,spc
  242. b nadtlb_miss_11
  243. mfctl %ior,va
  244. .align 32
  245. .endm
  246. #endif
  247. /* nadtlb miss interruption handler (parisc 2.0) */
  248. .macro nadtlb_20 code
  249. mfctl %isr,spc
  250. #ifdef CONFIG_64BIT
  251. b nadtlb_miss_20w
  252. #else
  253. b nadtlb_miss_20
  254. #endif
  255. mfctl %ior,va
  256. .align 32
  257. .endm
  258. #ifndef CONFIG_64BIT
  259. /*
  260. * dirty bit trap interruption handler (parisc 1.1 - 32 bit)
  261. */
  262. .macro dbit_11 code
  263. mfctl %isr,spc
  264. b dbit_trap_11
  265. mfctl %ior,va
  266. .align 32
  267. .endm
  268. #endif
  269. /*
  270. * dirty bit trap interruption handler (parisc 2.0)
  271. */
  272. .macro dbit_20 code
  273. mfctl %isr,spc
  274. #ifdef CONFIG_64BIT
  275. b dbit_trap_20w
  276. #else
  277. b dbit_trap_20
  278. #endif
  279. mfctl %ior,va
  280. .align 32
  281. .endm
  282. /* In LP64, the space contains part of the upper 32 bits of the
  283. * fault. We have to extract this and place it in the va,
  284. * zeroing the corresponding bits in the space register */
  285. .macro space_adjust spc,va,tmp
  286. #ifdef CONFIG_64BIT
  287. extrd,u \spc,63,SPACEID_SHIFT,\tmp
  288. depd %r0,63,SPACEID_SHIFT,\spc
  289. depd \tmp,31,SPACEID_SHIFT,\va
  290. #endif
  291. .endm
  292. .import swapper_pg_dir,code
  293. /* Get the pgd. For faults on space zero (kernel space), this
  294. * is simply swapper_pg_dir. For user space faults, the
  295. * pgd is stored in %cr25 */
  296. .macro get_pgd spc,reg
  297. ldil L%PA(swapper_pg_dir),\reg
  298. ldo R%PA(swapper_pg_dir)(\reg),\reg
  299. or,COND(=) %r0,\spc,%r0
  300. mfctl %cr25,\reg
  301. .endm
  302. /*
  303. space_check(spc,tmp,fault)
  304. spc - The space we saw the fault with.
  305. tmp - The place to store the current space.
  306. fault - Function to call on failure.
  307. Only allow faults on different spaces from the
  308. currently active one if we're the kernel
  309. */
  310. .macro space_check spc,tmp,fault
  311. mfsp %sr7,\tmp
  312. or,COND(<>) %r0,\spc,%r0 /* user may execute gateway page
  313. * as kernel, so defeat the space
  314. * check if it is */
  315. copy \spc,\tmp
  316. or,COND(=) %r0,\tmp,%r0 /* nullify if executing as kernel */
  317. cmpb,COND(<>),n \tmp,\spc,\fault
  318. .endm
  319. /* Look up a PTE in a 2-Level scheme (faulting at each
  320. * level if the entry isn't present
  321. *
  322. * NOTE: we use ldw even for LP64, since the short pointers
  323. * can address up to 1TB
  324. */
  325. .macro L2_ptep pmd,pte,index,va,fault
  326. #if PT_NLEVELS == 3
  327. extru \va,31-ASM_PMD_SHIFT,ASM_BITS_PER_PMD,\index
  328. #else
  329. # if defined(CONFIG_64BIT)
  330. extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  331. #else
  332. # if PAGE_SIZE > 4096
  333. extru \va,31-ASM_PGDIR_SHIFT,32-ASM_PGDIR_SHIFT,\index
  334. # else
  335. extru \va,31-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  336. # endif
  337. # endif
  338. #endif
  339. dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  340. copy %r0,\pte
  341. ldw,s \index(\pmd),\pmd
  342. bb,>=,n \pmd,_PxD_PRESENT_BIT,\fault
  343. dep %r0,31,PxD_FLAG_SHIFT,\pmd /* clear flags */
  344. copy \pmd,%r9
  345. SHLREG %r9,PxD_VALUE_SHIFT,\pmd
  346. extru \va,31-PAGE_SHIFT,ASM_BITS_PER_PTE,\index
  347. dep %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  348. shladd \index,BITS_PER_PTE_ENTRY,\pmd,\pmd
  349. LDREG %r0(\pmd),\pte /* pmd is now pte */
  350. bb,>=,n \pte,_PAGE_PRESENT_BIT,\fault
  351. .endm
  352. /* Look up PTE in a 3-Level scheme.
  353. *
  354. * Here we implement a Hybrid L2/L3 scheme: we allocate the
  355. * first pmd adjacent to the pgd. This means that we can
  356. * subtract a constant offset to get to it. The pmd and pgd
  357. * sizes are arranged so that a single pmd covers 4GB (giving
  358. * a full LP64 process access to 8TB) so our lookups are
  359. * effectively L2 for the first 4GB of the kernel (i.e. for
  360. * all ILP32 processes and all the kernel for machines with
  361. * under 4GB of memory) */
  362. .macro L3_ptep pgd,pte,index,va,fault
  363. #if PT_NLEVELS == 3 /* we might have a 2-Level scheme, e.g. with 16kb page size */
  364. extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  365. copy %r0,\pte
  366. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  367. ldw,s \index(\pgd),\pgd
  368. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  369. bb,>=,n \pgd,_PxD_PRESENT_BIT,\fault
  370. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  371. shld \pgd,PxD_VALUE_SHIFT,\index
  372. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  373. copy \index,\pgd
  374. extrd,u,*<> \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  375. ldo ASM_PGD_PMD_OFFSET(\pgd),\pgd
  376. #endif
  377. L2_ptep \pgd,\pte,\index,\va,\fault
  378. .endm
  379. /* Acquire pa_dbit_lock lock. */
  380. .macro dbit_lock spc,tmp,tmp1
  381. #ifdef CONFIG_SMP
  382. cmpib,COND(=),n 0,\spc,2f
  383. load32 PA(pa_dbit_lock),\tmp
  384. 1: LDCW 0(\tmp),\tmp1
  385. cmpib,COND(=) 0,\tmp1,1b
  386. nop
  387. 2:
  388. #endif
  389. .endm
  390. /* Release pa_dbit_lock lock without reloading lock address. */
  391. .macro dbit_unlock0 spc,tmp
  392. #ifdef CONFIG_SMP
  393. or,COND(=) %r0,\spc,%r0
  394. stw \spc,0(\tmp)
  395. #endif
  396. .endm
  397. /* Release pa_dbit_lock lock. */
  398. .macro dbit_unlock1 spc,tmp
  399. #ifdef CONFIG_SMP
  400. load32 PA(pa_dbit_lock),\tmp
  401. dbit_unlock0 \spc,\tmp
  402. #endif
  403. .endm
  404. /* Set the _PAGE_ACCESSED bit of the PTE. Be clever and
  405. * don't needlessly dirty the cache line if it was already set */
  406. .macro update_ptep spc,ptep,pte,tmp,tmp1
  407. #ifdef CONFIG_SMP
  408. or,COND(=) %r0,\spc,%r0
  409. LDREG 0(\ptep),\pte
  410. #endif
  411. ldi _PAGE_ACCESSED,\tmp1
  412. or \tmp1,\pte,\tmp
  413. and,COND(<>) \tmp1,\pte,%r0
  414. STREG \tmp,0(\ptep)
  415. .endm
  416. /* Set the dirty bit (and accessed bit). No need to be
  417. * clever, this is only used from the dirty fault */
  418. .macro update_dirty spc,ptep,pte,tmp
  419. #ifdef CONFIG_SMP
  420. or,COND(=) %r0,\spc,%r0
  421. LDREG 0(\ptep),\pte
  422. #endif
  423. ldi _PAGE_ACCESSED|_PAGE_DIRTY,\tmp
  424. or \tmp,\pte,\pte
  425. STREG \pte,0(\ptep)
  426. .endm
  427. /* bitshift difference between a PFN (based on kernel's PAGE_SIZE)
  428. * to a CPU TLB 4k PFN (4k => 12 bits to shift) */
  429. #define PAGE_ADD_SHIFT (PAGE_SHIFT-12)
  430. /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
  431. .macro convert_for_tlb_insert20 pte
  432. extrd,u \pte,(63-ASM_PFN_PTE_SHIFT)+(63-58)+PAGE_ADD_SHIFT,\
  433. 64-PAGE_SHIFT-PAGE_ADD_SHIFT,\pte
  434. depdi _PAGE_SIZE_ENCODING_DEFAULT,63,\
  435. (63-58)+PAGE_ADD_SHIFT,\pte
  436. .endm
  437. /* Convert the pte and prot to tlb insertion values. How
  438. * this happens is quite subtle, read below */
  439. .macro make_insert_tlb spc,pte,prot
  440. space_to_prot \spc \prot /* create prot id from space */
  441. /* The following is the real subtlety. This is depositing
  442. * T <-> _PAGE_REFTRAP
  443. * D <-> _PAGE_DIRTY
  444. * B <-> _PAGE_DMB (memory break)
  445. *
  446. * Then incredible subtlety: The access rights are
  447. * _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE
  448. * See 3-14 of the parisc 2.0 manual
  449. *
  450. * Finally, _PAGE_READ goes in the top bit of PL1 (so we
  451. * trigger an access rights trap in user space if the user
  452. * tries to read an unreadable page */
  453. depd \pte,8,7,\prot
  454. /* PAGE_USER indicates the page can be read with user privileges,
  455. * so deposit X1|11 to PL1|PL2 (remember the upper bit of PL1
  456. * contains _PAGE_READ) */
  457. extrd,u,*= \pte,_PAGE_USER_BIT+32,1,%r0
  458. depdi 7,11,3,\prot
  459. /* If we're a gateway page, drop PL2 back to zero for promotion
  460. * to kernel privilege (so we can execute the page as kernel).
  461. * Any privilege promotion page always denys read and write */
  462. extrd,u,*= \pte,_PAGE_GATEWAY_BIT+32,1,%r0
  463. depd %r0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  464. /* Enforce uncacheable pages.
  465. * This should ONLY be use for MMIO on PA 2.0 machines.
  466. * Memory/DMA is cache coherent on all PA2.0 machines we support
  467. * (that means T-class is NOT supported) and the memory controllers
  468. * on most of those machines only handles cache transactions.
  469. */
  470. extrd,u,*= \pte,_PAGE_NO_CACHE_BIT+32,1,%r0
  471. depdi 1,12,1,\prot
  472. /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
  473. convert_for_tlb_insert20 \pte
  474. .endm
  475. /* Identical macro to make_insert_tlb above, except it
  476. * makes the tlb entry for the differently formatted pa11
  477. * insertion instructions */
  478. .macro make_insert_tlb_11 spc,pte,prot
  479. zdep \spc,30,15,\prot
  480. dep \pte,8,7,\prot
  481. extru,= \pte,_PAGE_NO_CACHE_BIT,1,%r0
  482. depi 1,12,1,\prot
  483. extru,= \pte,_PAGE_USER_BIT,1,%r0
  484. depi 7,11,3,\prot /* Set for user space (1 rsvd for read) */
  485. extru,= \pte,_PAGE_GATEWAY_BIT,1,%r0
  486. depi 0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  487. /* Get rid of prot bits and convert to page addr for iitlba */
  488. depi 0,31,ASM_PFN_PTE_SHIFT,\pte
  489. SHRREG \pte,(ASM_PFN_PTE_SHIFT-(31-26)),\pte
  490. .endm
  491. /* This is for ILP32 PA2.0 only. The TLB insertion needs
  492. * to extend into I/O space if the address is 0xfXXXXXXX
  493. * so we extend the f's into the top word of the pte in
  494. * this case */
  495. .macro f_extend pte,tmp
  496. extrd,s \pte,42,4,\tmp
  497. addi,<> 1,\tmp,%r0
  498. extrd,s \pte,63,25,\pte
  499. .endm
  500. /* The alias region is an 8MB aligned 16MB to do clear and
  501. * copy user pages at addresses congruent with the user
  502. * virtual address.
  503. *
  504. * To use the alias page, you set %r26 up with the to TLB
  505. * entry (identifying the physical page) and %r23 up with
  506. * the from tlb entry (or nothing if only a to entry---for
  507. * clear_user_page_asm) */
  508. .macro do_alias spc,tmp,tmp1,va,pte,prot,fault,patype
  509. cmpib,COND(<>),n 0,\spc,\fault
  510. ldil L%(TMPALIAS_MAP_START),\tmp
  511. #if defined(CONFIG_64BIT) && (TMPALIAS_MAP_START >= 0x80000000)
  512. /* on LP64, ldi will sign extend into the upper 32 bits,
  513. * which is behaviour we don't want */
  514. depdi 0,31,32,\tmp
  515. #endif
  516. copy \va,\tmp1
  517. depi 0,31,23,\tmp1
  518. cmpb,COND(<>),n \tmp,\tmp1,\fault
  519. mfctl %cr19,\tmp /* iir */
  520. /* get the opcode (first six bits) into \tmp */
  521. extrw,u \tmp,5,6,\tmp
  522. /*
  523. * Only setting the T bit prevents data cache movein
  524. * Setting access rights to zero prevents instruction cache movein
  525. *
  526. * Note subtlety here: _PAGE_GATEWAY, _PAGE_EXEC and _PAGE_WRITE go
  527. * to type field and _PAGE_READ goes to top bit of PL1
  528. */
  529. ldi (_PAGE_REFTRAP|_PAGE_READ|_PAGE_WRITE),\prot
  530. /*
  531. * so if the opcode is one (i.e. this is a memory management
  532. * instruction) nullify the next load so \prot is only T.
  533. * Otherwise this is a normal data operation
  534. */
  535. cmpiclr,= 0x01,\tmp,%r0
  536. ldi (_PAGE_DIRTY|_PAGE_READ|_PAGE_WRITE),\prot
  537. .ifc \patype,20
  538. depd,z \prot,8,7,\prot
  539. .else
  540. .ifc \patype,11
  541. depw,z \prot,8,7,\prot
  542. .else
  543. .error "undefined PA type to do_alias"
  544. .endif
  545. .endif
  546. /*
  547. * OK, it is in the temp alias region, check whether "from" or "to".
  548. * Check "subtle" note in pacache.S re: r23/r26.
  549. */
  550. #ifdef CONFIG_64BIT
  551. extrd,u,*= \va,41,1,%r0
  552. #else
  553. extrw,u,= \va,9,1,%r0
  554. #endif
  555. or,COND(tr) %r23,%r0,\pte
  556. or %r26,%r0,\pte
  557. .endm
  558. /*
  559. * Align fault_vector_20 on 4K boundary so that both
  560. * fault_vector_11 and fault_vector_20 are on the
  561. * same page. This is only necessary as long as we
  562. * write protect the kernel text, which we may stop
  563. * doing once we use large page translations to cover
  564. * the static part of the kernel address space.
  565. */
  566. .text
  567. .align 4096
  568. ENTRY(fault_vector_20)
  569. /* First vector is invalid (0) */
  570. .ascii "cows can fly"
  571. .byte 0
  572. .align 32
  573. hpmc 1
  574. def 2
  575. def 3
  576. extint 4
  577. def 5
  578. itlb_20 6
  579. def 7
  580. def 8
  581. def 9
  582. def 10
  583. def 11
  584. def 12
  585. def 13
  586. def 14
  587. dtlb_20 15
  588. naitlb_20 16
  589. nadtlb_20 17
  590. def 18
  591. def 19
  592. dbit_20 20
  593. def 21
  594. def 22
  595. def 23
  596. def 24
  597. def 25
  598. def 26
  599. def 27
  600. def 28
  601. def 29
  602. def 30
  603. def 31
  604. END(fault_vector_20)
  605. #ifndef CONFIG_64BIT
  606. .align 2048
  607. ENTRY(fault_vector_11)
  608. /* First vector is invalid (0) */
  609. .ascii "cows can fly"
  610. .byte 0
  611. .align 32
  612. hpmc 1
  613. def 2
  614. def 3
  615. extint 4
  616. def 5
  617. itlb_11 6
  618. def 7
  619. def 8
  620. def 9
  621. def 10
  622. def 11
  623. def 12
  624. def 13
  625. def 14
  626. dtlb_11 15
  627. naitlb_11 16
  628. nadtlb_11 17
  629. def 18
  630. def 19
  631. dbit_11 20
  632. def 21
  633. def 22
  634. def 23
  635. def 24
  636. def 25
  637. def 26
  638. def 27
  639. def 28
  640. def 29
  641. def 30
  642. def 31
  643. END(fault_vector_11)
  644. #endif
  645. /* Fault vector is separately protected and *must* be on its own page */
  646. .align PAGE_SIZE
  647. ENTRY(end_fault_vector)
  648. .import handle_interruption,code
  649. .import do_cpu_irq_mask,code
  650. /*
  651. * Child Returns here
  652. *
  653. * copy_thread moved args into task save area.
  654. */
  655. ENTRY(ret_from_kernel_thread)
  656. /* Call schedule_tail first though */
  657. BL schedule_tail, %r2
  658. nop
  659. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  660. LDREG TASK_PT_GR25(%r1), %r26
  661. #ifdef CONFIG_64BIT
  662. LDREG TASK_PT_GR27(%r1), %r27
  663. #endif
  664. LDREG TASK_PT_GR26(%r1), %r1
  665. ble 0(%sr7, %r1)
  666. copy %r31, %r2
  667. b finish_child_return
  668. nop
  669. ENDPROC(ret_from_kernel_thread)
  670. /*
  671. * struct task_struct *_switch_to(struct task_struct *prev,
  672. * struct task_struct *next)
  673. *
  674. * switch kernel stacks and return prev */
  675. ENTRY(_switch_to)
  676. STREG %r2, -RP_OFFSET(%r30)
  677. callee_save_float
  678. callee_save
  679. load32 _switch_to_ret, %r2
  680. STREG %r2, TASK_PT_KPC(%r26)
  681. LDREG TASK_PT_KPC(%r25), %r2
  682. STREG %r30, TASK_PT_KSP(%r26)
  683. LDREG TASK_PT_KSP(%r25), %r30
  684. LDREG TASK_THREAD_INFO(%r25), %r25
  685. bv %r0(%r2)
  686. mtctl %r25,%cr30
  687. _switch_to_ret:
  688. mtctl %r0, %cr0 /* Needed for single stepping */
  689. callee_rest
  690. callee_rest_float
  691. LDREG -RP_OFFSET(%r30), %r2
  692. bv %r0(%r2)
  693. copy %r26, %r28
  694. ENDPROC(_switch_to)
  695. /*
  696. * Common rfi return path for interruptions, kernel execve, and
  697. * sys_rt_sigreturn (sometimes). The sys_rt_sigreturn syscall will
  698. * return via this path if the signal was received when the process
  699. * was running; if the process was blocked on a syscall then the
  700. * normal syscall_exit path is used. All syscalls for traced
  701. * proceses exit via intr_restore.
  702. *
  703. * XXX If any syscalls that change a processes space id ever exit
  704. * this way, then we will need to copy %sr3 in to PT_SR[3..7], and
  705. * adjust IASQ[0..1].
  706. *
  707. */
  708. .align PAGE_SIZE
  709. ENTRY(syscall_exit_rfi)
  710. mfctl %cr30,%r16
  711. LDREG TI_TASK(%r16), %r16 /* thread_info -> task_struct */
  712. ldo TASK_REGS(%r16),%r16
  713. /* Force iaoq to userspace, as the user has had access to our current
  714. * context via sigcontext. Also Filter the PSW for the same reason.
  715. */
  716. LDREG PT_IAOQ0(%r16),%r19
  717. depi 3,31,2,%r19
  718. STREG %r19,PT_IAOQ0(%r16)
  719. LDREG PT_IAOQ1(%r16),%r19
  720. depi 3,31,2,%r19
  721. STREG %r19,PT_IAOQ1(%r16)
  722. LDREG PT_PSW(%r16),%r19
  723. load32 USER_PSW_MASK,%r1
  724. #ifdef CONFIG_64BIT
  725. load32 USER_PSW_HI_MASK,%r20
  726. depd %r20,31,32,%r1
  727. #endif
  728. and %r19,%r1,%r19 /* Mask out bits that user shouldn't play with */
  729. load32 USER_PSW,%r1
  730. or %r19,%r1,%r19 /* Make sure default USER_PSW bits are set */
  731. STREG %r19,PT_PSW(%r16)
  732. /*
  733. * If we aren't being traced, we never saved space registers
  734. * (we don't store them in the sigcontext), so set them
  735. * to "proper" values now (otherwise we'll wind up restoring
  736. * whatever was last stored in the task structure, which might
  737. * be inconsistent if an interrupt occurred while on the gateway
  738. * page). Note that we may be "trashing" values the user put in
  739. * them, but we don't support the user changing them.
  740. */
  741. STREG %r0,PT_SR2(%r16)
  742. mfsp %sr3,%r19
  743. STREG %r19,PT_SR0(%r16)
  744. STREG %r19,PT_SR1(%r16)
  745. STREG %r19,PT_SR3(%r16)
  746. STREG %r19,PT_SR4(%r16)
  747. STREG %r19,PT_SR5(%r16)
  748. STREG %r19,PT_SR6(%r16)
  749. STREG %r19,PT_SR7(%r16)
  750. intr_return:
  751. /* check for reschedule */
  752. mfctl %cr30,%r1
  753. LDREG TI_FLAGS(%r1),%r19 /* sched.h: TIF_NEED_RESCHED */
  754. bb,<,n %r19,31-TIF_NEED_RESCHED,intr_do_resched /* forward */
  755. .import do_notify_resume,code
  756. intr_check_sig:
  757. /* As above */
  758. mfctl %cr30,%r1
  759. LDREG TI_FLAGS(%r1),%r19
  760. ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r20
  761. and,COND(<>) %r19, %r20, %r0
  762. b,n intr_restore /* skip past if we've nothing to do */
  763. /* This check is critical to having LWS
  764. * working. The IASQ is zero on the gateway
  765. * page and we cannot deliver any signals until
  766. * we get off the gateway page.
  767. *
  768. * Only do signals if we are returning to user space
  769. */
  770. LDREG PT_IASQ0(%r16), %r20
  771. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  772. LDREG PT_IASQ1(%r16), %r20
  773. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  774. /* NOTE: We need to enable interrupts if we have to deliver
  775. * signals. We used to do this earlier but it caused kernel
  776. * stack overflows. */
  777. ssm PSW_SM_I, %r0
  778. copy %r0, %r25 /* long in_syscall = 0 */
  779. #ifdef CONFIG_64BIT
  780. ldo -16(%r30),%r29 /* Reference param save area */
  781. #endif
  782. BL do_notify_resume,%r2
  783. copy %r16, %r26 /* struct pt_regs *regs */
  784. b,n intr_check_sig
  785. intr_restore:
  786. copy %r16,%r29
  787. ldo PT_FR31(%r29),%r1
  788. rest_fp %r1
  789. rest_general %r29
  790. /* inverse of virt_map */
  791. pcxt_ssm_bug
  792. rsm PSW_SM_QUIET,%r0 /* prepare for rfi */
  793. tophys_r1 %r29
  794. /* Restore space id's and special cr's from PT_REGS
  795. * structure pointed to by r29
  796. */
  797. rest_specials %r29
  798. /* IMPORTANT: rest_stack restores r29 last (we are using it)!
  799. * It also restores r1 and r30.
  800. */
  801. rest_stack
  802. rfi
  803. nop
  804. #ifndef CONFIG_PREEMPT
  805. # define intr_do_preempt intr_restore
  806. #endif /* !CONFIG_PREEMPT */
  807. .import schedule,code
  808. intr_do_resched:
  809. /* Only call schedule on return to userspace. If we're returning
  810. * to kernel space, we may schedule if CONFIG_PREEMPT, otherwise
  811. * we jump back to intr_restore.
  812. */
  813. LDREG PT_IASQ0(%r16), %r20
  814. cmpib,COND(=) 0, %r20, intr_do_preempt
  815. nop
  816. LDREG PT_IASQ1(%r16), %r20
  817. cmpib,COND(=) 0, %r20, intr_do_preempt
  818. nop
  819. /* NOTE: We need to enable interrupts if we schedule. We used
  820. * to do this earlier but it caused kernel stack overflows. */
  821. ssm PSW_SM_I, %r0
  822. #ifdef CONFIG_64BIT
  823. ldo -16(%r30),%r29 /* Reference param save area */
  824. #endif
  825. ldil L%intr_check_sig, %r2
  826. #ifndef CONFIG_64BIT
  827. b schedule
  828. #else
  829. load32 schedule, %r20
  830. bv %r0(%r20)
  831. #endif
  832. ldo R%intr_check_sig(%r2), %r2
  833. /* preempt the current task on returning to kernel
  834. * mode from an interrupt, iff need_resched is set,
  835. * and preempt_count is 0. otherwise, we continue on
  836. * our merry way back to the current running task.
  837. */
  838. #ifdef CONFIG_PREEMPT
  839. .import preempt_schedule_irq,code
  840. intr_do_preempt:
  841. rsm PSW_SM_I, %r0 /* disable interrupts */
  842. /* current_thread_info()->preempt_count */
  843. mfctl %cr30, %r1
  844. LDREG TI_PRE_COUNT(%r1), %r19
  845. cmpib,COND(<>) 0, %r19, intr_restore /* if preempt_count > 0 */
  846. nop /* prev insn branched backwards */
  847. /* check if we interrupted a critical path */
  848. LDREG PT_PSW(%r16), %r20
  849. bb,<,n %r20, 31 - PSW_SM_I, intr_restore
  850. nop
  851. BL preempt_schedule_irq, %r2
  852. nop
  853. b,n intr_restore /* ssm PSW_SM_I done by intr_restore */
  854. #endif /* CONFIG_PREEMPT */
  855. /*
  856. * External interrupts.
  857. */
  858. intr_extint:
  859. cmpib,COND(=),n 0,%r16,1f
  860. get_stack_use_cr30
  861. b,n 2f
  862. 1:
  863. get_stack_use_r30
  864. 2:
  865. save_specials %r29
  866. virt_map
  867. save_general %r29
  868. ldo PT_FR0(%r29), %r24
  869. save_fp %r24
  870. loadgp
  871. copy %r29, %r26 /* arg0 is pt_regs */
  872. copy %r29, %r16 /* save pt_regs */
  873. ldil L%intr_return, %r2
  874. #ifdef CONFIG_64BIT
  875. ldo -16(%r30),%r29 /* Reference param save area */
  876. #endif
  877. b do_cpu_irq_mask
  878. ldo R%intr_return(%r2), %r2 /* return to intr_return, not here */
  879. ENDPROC(syscall_exit_rfi)
  880. /* Generic interruptions (illegal insn, unaligned, page fault, etc) */
  881. ENTRY(intr_save) /* for os_hpmc */
  882. mfsp %sr7,%r16
  883. cmpib,COND(=),n 0,%r16,1f
  884. get_stack_use_cr30
  885. b 2f
  886. copy %r8,%r26
  887. 1:
  888. get_stack_use_r30
  889. copy %r8,%r26
  890. 2:
  891. save_specials %r29
  892. /* If this trap is a itlb miss, skip saving/adjusting isr/ior */
  893. /*
  894. * FIXME: 1) Use a #define for the hardwired "6" below (and in
  895. * traps.c.
  896. * 2) Once we start executing code above 4 Gb, we need
  897. * to adjust iasq/iaoq here in the same way we
  898. * adjust isr/ior below.
  899. */
  900. cmpib,COND(=),n 6,%r26,skip_save_ior
  901. mfctl %cr20, %r16 /* isr */
  902. nop /* serialize mfctl on PA 2.0 to avoid 4 cycle penalty */
  903. mfctl %cr21, %r17 /* ior */
  904. #ifdef CONFIG_64BIT
  905. /*
  906. * If the interrupted code was running with W bit off (32 bit),
  907. * clear the b bits (bits 0 & 1) in the ior.
  908. * save_specials left ipsw value in r8 for us to test.
  909. */
  910. extrd,u,*<> %r8,PSW_W_BIT,1,%r0
  911. depdi 0,1,2,%r17
  912. /*
  913. * FIXME: This code has hardwired assumptions about the split
  914. * between space bits and offset bits. This will change
  915. * when we allow alternate page sizes.
  916. */
  917. /* adjust isr/ior. */
  918. extrd,u %r16,63,SPACEID_SHIFT,%r1 /* get high bits from isr for ior */
  919. depd %r1,31,SPACEID_SHIFT,%r17 /* deposit them into ior */
  920. depdi 0,63,SPACEID_SHIFT,%r16 /* clear them from isr */
  921. #endif
  922. STREG %r16, PT_ISR(%r29)
  923. STREG %r17, PT_IOR(%r29)
  924. skip_save_ior:
  925. virt_map
  926. save_general %r29
  927. ldo PT_FR0(%r29), %r25
  928. save_fp %r25
  929. loadgp
  930. copy %r29, %r25 /* arg1 is pt_regs */
  931. #ifdef CONFIG_64BIT
  932. ldo -16(%r30),%r29 /* Reference param save area */
  933. #endif
  934. ldil L%intr_check_sig, %r2
  935. copy %r25, %r16 /* save pt_regs */
  936. b handle_interruption
  937. ldo R%intr_check_sig(%r2), %r2
  938. ENDPROC(intr_save)
  939. /*
  940. * Note for all tlb miss handlers:
  941. *
  942. * cr24 contains a pointer to the kernel address space
  943. * page directory.
  944. *
  945. * cr25 contains a pointer to the current user address
  946. * space page directory.
  947. *
  948. * sr3 will contain the space id of the user address space
  949. * of the current running thread while that thread is
  950. * running in the kernel.
  951. */
  952. /*
  953. * register number allocations. Note that these are all
  954. * in the shadowed registers
  955. */
  956. t0 = r1 /* temporary register 0 */
  957. va = r8 /* virtual address for which the trap occurred */
  958. t1 = r9 /* temporary register 1 */
  959. pte = r16 /* pte/phys page # */
  960. prot = r17 /* prot bits */
  961. spc = r24 /* space for which the trap occurred */
  962. ptp = r25 /* page directory/page table pointer */
  963. #ifdef CONFIG_64BIT
  964. dtlb_miss_20w:
  965. space_adjust spc,va,t0
  966. get_pgd spc,ptp
  967. space_check spc,t0,dtlb_fault
  968. L3_ptep ptp,pte,t0,va,dtlb_check_alias_20w
  969. dbit_lock spc,t0,t1
  970. update_ptep spc,ptp,pte,t0,t1
  971. make_insert_tlb spc,pte,prot
  972. idtlbt pte,prot
  973. dbit_unlock1 spc,t0
  974. rfir
  975. nop
  976. dtlb_check_alias_20w:
  977. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
  978. idtlbt pte,prot
  979. rfir
  980. nop
  981. nadtlb_miss_20w:
  982. space_adjust spc,va,t0
  983. get_pgd spc,ptp
  984. space_check spc,t0,nadtlb_fault
  985. L3_ptep ptp,pte,t0,va,nadtlb_check_alias_20w
  986. dbit_lock spc,t0,t1
  987. update_ptep spc,ptp,pte,t0,t1
  988. make_insert_tlb spc,pte,prot
  989. idtlbt pte,prot
  990. dbit_unlock1 spc,t0
  991. rfir
  992. nop
  993. nadtlb_check_alias_20w:
  994. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
  995. idtlbt pte,prot
  996. rfir
  997. nop
  998. #else
  999. dtlb_miss_11:
  1000. get_pgd spc,ptp
  1001. space_check spc,t0,dtlb_fault
  1002. L2_ptep ptp,pte,t0,va,dtlb_check_alias_11
  1003. dbit_lock spc,t0,t1
  1004. update_ptep spc,ptp,pte,t0,t1
  1005. make_insert_tlb_11 spc,pte,prot
  1006. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1007. mtsp spc,%sr1
  1008. idtlba pte,(%sr1,va)
  1009. idtlbp prot,(%sr1,va)
  1010. mtsp t0, %sr1 /* Restore sr1 */
  1011. dbit_unlock1 spc,t0
  1012. rfir
  1013. nop
  1014. dtlb_check_alias_11:
  1015. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,11
  1016. idtlba pte,(va)
  1017. idtlbp prot,(va)
  1018. rfir
  1019. nop
  1020. nadtlb_miss_11:
  1021. get_pgd spc,ptp
  1022. space_check spc,t0,nadtlb_fault
  1023. L2_ptep ptp,pte,t0,va,nadtlb_check_alias_11
  1024. dbit_lock spc,t0,t1
  1025. update_ptep spc,ptp,pte,t0,t1
  1026. make_insert_tlb_11 spc,pte,prot
  1027. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1028. mtsp spc,%sr1
  1029. idtlba pte,(%sr1,va)
  1030. idtlbp prot,(%sr1,va)
  1031. mtsp t0, %sr1 /* Restore sr1 */
  1032. dbit_unlock1 spc,t0
  1033. rfir
  1034. nop
  1035. nadtlb_check_alias_11:
  1036. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,11
  1037. idtlba pte,(va)
  1038. idtlbp prot,(va)
  1039. rfir
  1040. nop
  1041. dtlb_miss_20:
  1042. space_adjust spc,va,t0
  1043. get_pgd spc,ptp
  1044. space_check spc,t0,dtlb_fault
  1045. L2_ptep ptp,pte,t0,va,dtlb_check_alias_20
  1046. dbit_lock spc,t0,t1
  1047. update_ptep spc,ptp,pte,t0,t1
  1048. make_insert_tlb spc,pte,prot
  1049. f_extend pte,t0
  1050. idtlbt pte,prot
  1051. dbit_unlock1 spc,t0
  1052. rfir
  1053. nop
  1054. dtlb_check_alias_20:
  1055. do_alias spc,t0,t1,va,pte,prot,dtlb_fault,20
  1056. idtlbt pte,prot
  1057. rfir
  1058. nop
  1059. nadtlb_miss_20:
  1060. get_pgd spc,ptp
  1061. space_check spc,t0,nadtlb_fault
  1062. L2_ptep ptp,pte,t0,va,nadtlb_check_alias_20
  1063. dbit_lock spc,t0,t1
  1064. update_ptep spc,ptp,pte,t0,t1
  1065. make_insert_tlb spc,pte,prot
  1066. f_extend pte,t0
  1067. idtlbt pte,prot
  1068. dbit_unlock1 spc,t0
  1069. rfir
  1070. nop
  1071. nadtlb_check_alias_20:
  1072. do_alias spc,t0,t1,va,pte,prot,nadtlb_emulate,20
  1073. idtlbt pte,prot
  1074. rfir
  1075. nop
  1076. #endif
  1077. nadtlb_emulate:
  1078. /*
  1079. * Non access misses can be caused by fdc,fic,pdc,lpa,probe and
  1080. * probei instructions. We don't want to fault for these
  1081. * instructions (not only does it not make sense, it can cause
  1082. * deadlocks, since some flushes are done with the mmap
  1083. * semaphore held). If the translation doesn't exist, we can't
  1084. * insert a translation, so have to emulate the side effects
  1085. * of the instruction. Since we don't insert a translation
  1086. * we can get a lot of faults during a flush loop, so it makes
  1087. * sense to try to do it here with minimum overhead. We only
  1088. * emulate fdc,fic,pdc,probew,prober instructions whose base
  1089. * and index registers are not shadowed. We defer everything
  1090. * else to the "slow" path.
  1091. */
  1092. mfctl %cr19,%r9 /* Get iir */
  1093. /* PA 2.0 Arch Ref. Book pg 382 has a good description of the insn bits.
  1094. Checks for fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw */
  1095. /* Checks for fdc,fdce,pdc,"fic,4f" only */
  1096. ldi 0x280,%r16
  1097. and %r9,%r16,%r17
  1098. cmpb,<>,n %r16,%r17,nadtlb_probe_check
  1099. bb,>=,n %r9,26,nadtlb_nullify /* m bit not set, just nullify */
  1100. BL get_register,%r25
  1101. extrw,u %r9,15,5,%r8 /* Get index register # */
  1102. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1103. copy %r1,%r24
  1104. BL get_register,%r25
  1105. extrw,u %r9,10,5,%r8 /* Get base register # */
  1106. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1107. BL set_register,%r25
  1108. add,l %r1,%r24,%r1 /* doesn't affect c/b bits */
  1109. nadtlb_nullify:
  1110. mfctl %ipsw,%r8
  1111. ldil L%PSW_N,%r9
  1112. or %r8,%r9,%r8 /* Set PSW_N */
  1113. mtctl %r8,%ipsw
  1114. rfir
  1115. nop
  1116. /*
  1117. When there is no translation for the probe address then we
  1118. must nullify the insn and return zero in the target regsiter.
  1119. This will indicate to the calling code that it does not have
  1120. write/read privileges to this address.
  1121. This should technically work for prober and probew in PA 1.1,
  1122. and also probe,r and probe,w in PA 2.0
  1123. WARNING: USE ONLY NON-SHADOW REGISTERS WITH PROBE INSN!
  1124. THE SLOW-PATH EMULATION HAS NOT BEEN WRITTEN YET.
  1125. */
  1126. nadtlb_probe_check:
  1127. ldi 0x80,%r16
  1128. and %r9,%r16,%r17
  1129. cmpb,<>,n %r16,%r17,nadtlb_fault /* Must be probe,[rw]*/
  1130. BL get_register,%r25 /* Find the target register */
  1131. extrw,u %r9,31,5,%r8 /* Get target register */
  1132. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1133. BL set_register,%r25
  1134. copy %r0,%r1 /* Write zero to target register */
  1135. b nadtlb_nullify /* Nullify return insn */
  1136. nop
  1137. #ifdef CONFIG_64BIT
  1138. itlb_miss_20w:
  1139. /*
  1140. * I miss is a little different, since we allow users to fault
  1141. * on the gateway page which is in the kernel address space.
  1142. */
  1143. space_adjust spc,va,t0
  1144. get_pgd spc,ptp
  1145. space_check spc,t0,itlb_fault
  1146. L3_ptep ptp,pte,t0,va,itlb_fault
  1147. dbit_lock spc,t0,t1
  1148. update_ptep spc,ptp,pte,t0,t1
  1149. make_insert_tlb spc,pte,prot
  1150. iitlbt pte,prot
  1151. dbit_unlock1 spc,t0
  1152. rfir
  1153. nop
  1154. naitlb_miss_20w:
  1155. /*
  1156. * I miss is a little different, since we allow users to fault
  1157. * on the gateway page which is in the kernel address space.
  1158. */
  1159. space_adjust spc,va,t0
  1160. get_pgd spc,ptp
  1161. space_check spc,t0,naitlb_fault
  1162. L3_ptep ptp,pte,t0,va,naitlb_check_alias_20w
  1163. dbit_lock spc,t0,t1
  1164. update_ptep spc,ptp,pte,t0,t1
  1165. make_insert_tlb spc,pte,prot
  1166. iitlbt pte,prot
  1167. dbit_unlock1 spc,t0
  1168. rfir
  1169. nop
  1170. naitlb_check_alias_20w:
  1171. do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
  1172. iitlbt pte,prot
  1173. rfir
  1174. nop
  1175. #else
  1176. itlb_miss_11:
  1177. get_pgd spc,ptp
  1178. space_check spc,t0,itlb_fault
  1179. L2_ptep ptp,pte,t0,va,itlb_fault
  1180. dbit_lock spc,t0,t1
  1181. update_ptep spc,ptp,pte,t0,t1
  1182. make_insert_tlb_11 spc,pte,prot
  1183. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1184. mtsp spc,%sr1
  1185. iitlba pte,(%sr1,va)
  1186. iitlbp prot,(%sr1,va)
  1187. mtsp t0, %sr1 /* Restore sr1 */
  1188. dbit_unlock1 spc,t0
  1189. rfir
  1190. nop
  1191. naitlb_miss_11:
  1192. get_pgd spc,ptp
  1193. space_check spc,t0,naitlb_fault
  1194. L2_ptep ptp,pte,t0,va,naitlb_check_alias_11
  1195. dbit_lock spc,t0,t1
  1196. update_ptep spc,ptp,pte,t0,t1
  1197. make_insert_tlb_11 spc,pte,prot
  1198. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1199. mtsp spc,%sr1
  1200. iitlba pte,(%sr1,va)
  1201. iitlbp prot,(%sr1,va)
  1202. mtsp t0, %sr1 /* Restore sr1 */
  1203. dbit_unlock1 spc,t0
  1204. rfir
  1205. nop
  1206. naitlb_check_alias_11:
  1207. do_alias spc,t0,t1,va,pte,prot,itlb_fault,11
  1208. iitlba pte,(%sr0, va)
  1209. iitlbp prot,(%sr0, va)
  1210. rfir
  1211. nop
  1212. itlb_miss_20:
  1213. get_pgd spc,ptp
  1214. space_check spc,t0,itlb_fault
  1215. L2_ptep ptp,pte,t0,va,itlb_fault
  1216. dbit_lock spc,t0,t1
  1217. update_ptep spc,ptp,pte,t0,t1
  1218. make_insert_tlb spc,pte,prot
  1219. f_extend pte,t0
  1220. iitlbt pte,prot
  1221. dbit_unlock1 spc,t0
  1222. rfir
  1223. nop
  1224. naitlb_miss_20:
  1225. get_pgd spc,ptp
  1226. space_check spc,t0,naitlb_fault
  1227. L2_ptep ptp,pte,t0,va,naitlb_check_alias_20
  1228. dbit_lock spc,t0,t1
  1229. update_ptep spc,ptp,pte,t0,t1
  1230. make_insert_tlb spc,pte,prot
  1231. f_extend pte,t0
  1232. iitlbt pte,prot
  1233. dbit_unlock1 spc,t0
  1234. rfir
  1235. nop
  1236. naitlb_check_alias_20:
  1237. do_alias spc,t0,t1,va,pte,prot,naitlb_fault,20
  1238. iitlbt pte,prot
  1239. rfir
  1240. nop
  1241. #endif
  1242. #ifdef CONFIG_64BIT
  1243. dbit_trap_20w:
  1244. space_adjust spc,va,t0
  1245. get_pgd spc,ptp
  1246. space_check spc,t0,dbit_fault
  1247. L3_ptep ptp,pte,t0,va,dbit_fault
  1248. dbit_lock spc,t0,t1
  1249. update_dirty spc,ptp,pte,t1
  1250. make_insert_tlb spc,pte,prot
  1251. idtlbt pte,prot
  1252. dbit_unlock0 spc,t0
  1253. rfir
  1254. nop
  1255. #else
  1256. dbit_trap_11:
  1257. get_pgd spc,ptp
  1258. space_check spc,t0,dbit_fault
  1259. L2_ptep ptp,pte,t0,va,dbit_fault
  1260. dbit_lock spc,t0,t1
  1261. update_dirty spc,ptp,pte,t1
  1262. make_insert_tlb_11 spc,pte,prot
  1263. mfsp %sr1,t1 /* Save sr1 so we can use it in tlb inserts */
  1264. mtsp spc,%sr1
  1265. idtlba pte,(%sr1,va)
  1266. idtlbp prot,(%sr1,va)
  1267. mtsp t1, %sr1 /* Restore sr1 */
  1268. dbit_unlock0 spc,t0
  1269. rfir
  1270. nop
  1271. dbit_trap_20:
  1272. get_pgd spc,ptp
  1273. space_check spc,t0,dbit_fault
  1274. L2_ptep ptp,pte,t0,va,dbit_fault
  1275. dbit_lock spc,t0,t1
  1276. update_dirty spc,ptp,pte,t1
  1277. make_insert_tlb spc,pte,prot
  1278. f_extend pte,t1
  1279. idtlbt pte,prot
  1280. dbit_unlock0 spc,t0
  1281. rfir
  1282. nop
  1283. #endif
  1284. .import handle_interruption,code
  1285. kernel_bad_space:
  1286. b intr_save
  1287. ldi 31,%r8 /* Use an unused code */
  1288. dbit_fault:
  1289. b intr_save
  1290. ldi 20,%r8
  1291. itlb_fault:
  1292. b intr_save
  1293. ldi 6,%r8
  1294. nadtlb_fault:
  1295. b intr_save
  1296. ldi 17,%r8
  1297. naitlb_fault:
  1298. b intr_save
  1299. ldi 16,%r8
  1300. dtlb_fault:
  1301. b intr_save
  1302. ldi 15,%r8
  1303. /* Register saving semantics for system calls:
  1304. %r1 clobbered by system call macro in userspace
  1305. %r2 saved in PT_REGS by gateway page
  1306. %r3 - %r18 preserved by C code (saved by signal code)
  1307. %r19 - %r20 saved in PT_REGS by gateway page
  1308. %r21 - %r22 non-standard syscall args
  1309. stored in kernel stack by gateway page
  1310. %r23 - %r26 arg3-arg0, saved in PT_REGS by gateway page
  1311. %r27 - %r30 saved in PT_REGS by gateway page
  1312. %r31 syscall return pointer
  1313. */
  1314. /* Floating point registers (FIXME: what do we do with these?)
  1315. %fr0 - %fr3 status/exception, not preserved
  1316. %fr4 - %fr7 arguments
  1317. %fr8 - %fr11 not preserved by C code
  1318. %fr12 - %fr21 preserved by C code
  1319. %fr22 - %fr31 not preserved by C code
  1320. */
  1321. .macro reg_save regs
  1322. STREG %r3, PT_GR3(\regs)
  1323. STREG %r4, PT_GR4(\regs)
  1324. STREG %r5, PT_GR5(\regs)
  1325. STREG %r6, PT_GR6(\regs)
  1326. STREG %r7, PT_GR7(\regs)
  1327. STREG %r8, PT_GR8(\regs)
  1328. STREG %r9, PT_GR9(\regs)
  1329. STREG %r10,PT_GR10(\regs)
  1330. STREG %r11,PT_GR11(\regs)
  1331. STREG %r12,PT_GR12(\regs)
  1332. STREG %r13,PT_GR13(\regs)
  1333. STREG %r14,PT_GR14(\regs)
  1334. STREG %r15,PT_GR15(\regs)
  1335. STREG %r16,PT_GR16(\regs)
  1336. STREG %r17,PT_GR17(\regs)
  1337. STREG %r18,PT_GR18(\regs)
  1338. .endm
  1339. .macro reg_restore regs
  1340. LDREG PT_GR3(\regs), %r3
  1341. LDREG PT_GR4(\regs), %r4
  1342. LDREG PT_GR5(\regs), %r5
  1343. LDREG PT_GR6(\regs), %r6
  1344. LDREG PT_GR7(\regs), %r7
  1345. LDREG PT_GR8(\regs), %r8
  1346. LDREG PT_GR9(\regs), %r9
  1347. LDREG PT_GR10(\regs),%r10
  1348. LDREG PT_GR11(\regs),%r11
  1349. LDREG PT_GR12(\regs),%r12
  1350. LDREG PT_GR13(\regs),%r13
  1351. LDREG PT_GR14(\regs),%r14
  1352. LDREG PT_GR15(\regs),%r15
  1353. LDREG PT_GR16(\regs),%r16
  1354. LDREG PT_GR17(\regs),%r17
  1355. LDREG PT_GR18(\regs),%r18
  1356. .endm
  1357. .macro fork_like name
  1358. ENTRY(sys_\name\()_wrapper)
  1359. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  1360. ldo TASK_REGS(%r1),%r1
  1361. reg_save %r1
  1362. mfctl %cr27, %r28
  1363. ldil L%sys_\name, %r31
  1364. be R%sys_\name(%sr4,%r31)
  1365. STREG %r28, PT_CR27(%r1)
  1366. ENDPROC(sys_\name\()_wrapper)
  1367. .endm
  1368. fork_like clone
  1369. fork_like fork
  1370. fork_like vfork
  1371. /* Set the return value for the child */
  1372. ENTRY(child_return)
  1373. BL schedule_tail, %r2
  1374. nop
  1375. finish_child_return:
  1376. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  1377. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1378. LDREG PT_CR27(%r1), %r3
  1379. mtctl %r3, %cr27
  1380. reg_restore %r1
  1381. b syscall_exit
  1382. copy %r0,%r28
  1383. ENDPROC(child_return)
  1384. ENTRY(sys_rt_sigreturn_wrapper)
  1385. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r26
  1386. ldo TASK_REGS(%r26),%r26 /* get pt regs */
  1387. /* Don't save regs, we are going to restore them from sigcontext. */
  1388. STREG %r2, -RP_OFFSET(%r30)
  1389. #ifdef CONFIG_64BIT
  1390. ldo FRAME_SIZE(%r30), %r30
  1391. BL sys_rt_sigreturn,%r2
  1392. ldo -16(%r30),%r29 /* Reference param save area */
  1393. #else
  1394. BL sys_rt_sigreturn,%r2
  1395. ldo FRAME_SIZE(%r30), %r30
  1396. #endif
  1397. ldo -FRAME_SIZE(%r30), %r30
  1398. LDREG -RP_OFFSET(%r30), %r2
  1399. /* FIXME: I think we need to restore a few more things here. */
  1400. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1401. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1402. reg_restore %r1
  1403. /* If the signal was received while the process was blocked on a
  1404. * syscall, then r2 will take us to syscall_exit; otherwise r2 will
  1405. * take us to syscall_exit_rfi and on to intr_return.
  1406. */
  1407. bv %r0(%r2)
  1408. LDREG PT_GR28(%r1),%r28 /* reload original r28 for syscall_exit */
  1409. ENDPROC(sys_rt_sigreturn_wrapper)
  1410. ENTRY(syscall_exit)
  1411. /* NOTE: HP-UX syscalls also come through here
  1412. * after hpux_syscall_exit fixes up return
  1413. * values. */
  1414. /* NOTE: Not all syscalls exit this way. rt_sigreturn will exit
  1415. * via syscall_exit_rfi if the signal was received while the process
  1416. * was running.
  1417. */
  1418. /* save return value now */
  1419. mfctl %cr30, %r1
  1420. LDREG TI_TASK(%r1),%r1
  1421. STREG %r28,TASK_PT_GR28(%r1)
  1422. #ifdef CONFIG_HPUX
  1423. /* <linux/personality.h> cannot be easily included */
  1424. #define PER_HPUX 0x10
  1425. ldw TASK_PERSONALITY(%r1),%r19
  1426. /* We can't use "CMPIB<> PER_HPUX" since "im5" field is sign extended */
  1427. ldo -PER_HPUX(%r19), %r19
  1428. cmpib,COND(<>),n 0,%r19,1f
  1429. /* Save other hpux returns if personality is PER_HPUX */
  1430. STREG %r22,TASK_PT_GR22(%r1)
  1431. STREG %r29,TASK_PT_GR29(%r1)
  1432. 1:
  1433. #endif /* CONFIG_HPUX */
  1434. /* Seems to me that dp could be wrong here, if the syscall involved
  1435. * calling a module, and nothing got round to restoring dp on return.
  1436. */
  1437. loadgp
  1438. syscall_check_resched:
  1439. /* check for reschedule */
  1440. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19 /* long */
  1441. bb,<,n %r19, 31-TIF_NEED_RESCHED, syscall_do_resched /* forward */
  1442. .import do_signal,code
  1443. syscall_check_sig:
  1444. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19
  1445. ldi (_TIF_SIGPENDING|_TIF_NOTIFY_RESUME), %r26
  1446. and,COND(<>) %r19, %r26, %r0
  1447. b,n syscall_restore /* skip past if we've nothing to do */
  1448. syscall_do_signal:
  1449. /* Save callee-save registers (for sigcontext).
  1450. * FIXME: After this point the process structure should be
  1451. * consistent with all the relevant state of the process
  1452. * before the syscall. We need to verify this.
  1453. */
  1454. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1455. ldo TASK_REGS(%r1), %r26 /* struct pt_regs *regs */
  1456. reg_save %r26
  1457. #ifdef CONFIG_64BIT
  1458. ldo -16(%r30),%r29 /* Reference param save area */
  1459. #endif
  1460. BL do_notify_resume,%r2
  1461. ldi 1, %r25 /* long in_syscall = 1 */
  1462. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1463. ldo TASK_REGS(%r1), %r20 /* reload pt_regs */
  1464. reg_restore %r20
  1465. b,n syscall_check_sig
  1466. syscall_restore:
  1467. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1468. /* Are we being ptraced? */
  1469. ldw TASK_FLAGS(%r1),%r19
  1470. ldi _TIF_SYSCALL_TRACE_MASK,%r2
  1471. and,COND(=) %r19,%r2,%r0
  1472. b,n syscall_restore_rfi
  1473. ldo TASK_PT_FR31(%r1),%r19 /* reload fpregs */
  1474. rest_fp %r19
  1475. LDREG TASK_PT_SAR(%r1),%r19 /* restore SAR */
  1476. mtsar %r19
  1477. LDREG TASK_PT_GR2(%r1),%r2 /* restore user rp */
  1478. LDREG TASK_PT_GR19(%r1),%r19
  1479. LDREG TASK_PT_GR20(%r1),%r20
  1480. LDREG TASK_PT_GR21(%r1),%r21
  1481. LDREG TASK_PT_GR22(%r1),%r22
  1482. LDREG TASK_PT_GR23(%r1),%r23
  1483. LDREG TASK_PT_GR24(%r1),%r24
  1484. LDREG TASK_PT_GR25(%r1),%r25
  1485. LDREG TASK_PT_GR26(%r1),%r26
  1486. LDREG TASK_PT_GR27(%r1),%r27 /* restore user dp */
  1487. LDREG TASK_PT_GR28(%r1),%r28 /* syscall return value */
  1488. LDREG TASK_PT_GR29(%r1),%r29
  1489. LDREG TASK_PT_GR31(%r1),%r31 /* restore syscall rp */
  1490. /* NOTE: We use rsm/ssm pair to make this operation atomic */
  1491. LDREG TASK_PT_GR30(%r1),%r1 /* Get user sp */
  1492. rsm PSW_SM_I, %r0
  1493. copy %r1,%r30 /* Restore user sp */
  1494. mfsp %sr3,%r1 /* Get user space id */
  1495. mtsp %r1,%sr7 /* Restore sr7 */
  1496. ssm PSW_SM_I, %r0
  1497. /* Set sr2 to zero for userspace syscalls to work. */
  1498. mtsp %r0,%sr2
  1499. mtsp %r1,%sr4 /* Restore sr4 */
  1500. mtsp %r1,%sr5 /* Restore sr5 */
  1501. mtsp %r1,%sr6 /* Restore sr6 */
  1502. depi 3,31,2,%r31 /* ensure return to user mode. */
  1503. #ifdef CONFIG_64BIT
  1504. /* decide whether to reset the wide mode bit
  1505. *
  1506. * For a syscall, the W bit is stored in the lowest bit
  1507. * of sp. Extract it and reset W if it is zero */
  1508. extrd,u,*<> %r30,63,1,%r1
  1509. rsm PSW_SM_W, %r0
  1510. /* now reset the lowest bit of sp if it was set */
  1511. xor %r30,%r1,%r30
  1512. #endif
  1513. be,n 0(%sr3,%r31) /* return to user space */
  1514. /* We have to return via an RFI, so that PSW T and R bits can be set
  1515. * appropriately.
  1516. * This sets up pt_regs so we can return via intr_restore, which is not
  1517. * the most efficient way of doing things, but it works.
  1518. */
  1519. syscall_restore_rfi:
  1520. ldo -1(%r0),%r2 /* Set recovery cntr to -1 */
  1521. mtctl %r2,%cr0 /* for immediate trap */
  1522. LDREG TASK_PT_PSW(%r1),%r2 /* Get old PSW */
  1523. ldi 0x0b,%r20 /* Create new PSW */
  1524. depi -1,13,1,%r20 /* C, Q, D, and I bits */
  1525. /* The values of SINGLESTEP_BIT and BLOCKSTEP_BIT are
  1526. * set in thread_info.h and converted to PA bitmap
  1527. * numbers in asm-offsets.c */
  1528. /* if ((%r19.SINGLESTEP_BIT)) { %r20.27=1} */
  1529. extru,= %r19,TIF_SINGLESTEP_PA_BIT,1,%r0
  1530. depi -1,27,1,%r20 /* R bit */
  1531. /* if ((%r19.BLOCKSTEP_BIT)) { %r20.7=1} */
  1532. extru,= %r19,TIF_BLOCKSTEP_PA_BIT,1,%r0
  1533. depi -1,7,1,%r20 /* T bit */
  1534. STREG %r20,TASK_PT_PSW(%r1)
  1535. /* Always store space registers, since sr3 can be changed (e.g. fork) */
  1536. mfsp %sr3,%r25
  1537. STREG %r25,TASK_PT_SR3(%r1)
  1538. STREG %r25,TASK_PT_SR4(%r1)
  1539. STREG %r25,TASK_PT_SR5(%r1)
  1540. STREG %r25,TASK_PT_SR6(%r1)
  1541. STREG %r25,TASK_PT_SR7(%r1)
  1542. STREG %r25,TASK_PT_IASQ0(%r1)
  1543. STREG %r25,TASK_PT_IASQ1(%r1)
  1544. /* XXX W bit??? */
  1545. /* Now if old D bit is clear, it means we didn't save all registers
  1546. * on syscall entry, so do that now. This only happens on TRACEME
  1547. * calls, or if someone attached to us while we were on a syscall.
  1548. * We could make this more efficient by not saving r3-r18, but
  1549. * then we wouldn't be able to use the common intr_restore path.
  1550. * It is only for traced processes anyway, so performance is not
  1551. * an issue.
  1552. */
  1553. bb,< %r2,30,pt_regs_ok /* Branch if D set */
  1554. ldo TASK_REGS(%r1),%r25
  1555. reg_save %r25 /* Save r3 to r18 */
  1556. /* Save the current sr */
  1557. mfsp %sr0,%r2
  1558. STREG %r2,TASK_PT_SR0(%r1)
  1559. /* Save the scratch sr */
  1560. mfsp %sr1,%r2
  1561. STREG %r2,TASK_PT_SR1(%r1)
  1562. /* sr2 should be set to zero for userspace syscalls */
  1563. STREG %r0,TASK_PT_SR2(%r1)
  1564. LDREG TASK_PT_GR31(%r1),%r2
  1565. depi 3,31,2,%r2 /* ensure return to user mode. */
  1566. STREG %r2,TASK_PT_IAOQ0(%r1)
  1567. ldo 4(%r2),%r2
  1568. STREG %r2,TASK_PT_IAOQ1(%r1)
  1569. b intr_restore
  1570. copy %r25,%r16
  1571. pt_regs_ok:
  1572. LDREG TASK_PT_IAOQ0(%r1),%r2
  1573. depi 3,31,2,%r2 /* ensure return to user mode. */
  1574. STREG %r2,TASK_PT_IAOQ0(%r1)
  1575. LDREG TASK_PT_IAOQ1(%r1),%r2
  1576. depi 3,31,2,%r2
  1577. STREG %r2,TASK_PT_IAOQ1(%r1)
  1578. b intr_restore
  1579. copy %r25,%r16
  1580. .import schedule,code
  1581. syscall_do_resched:
  1582. BL schedule,%r2
  1583. #ifdef CONFIG_64BIT
  1584. ldo -16(%r30),%r29 /* Reference param save area */
  1585. #else
  1586. nop
  1587. #endif
  1588. b syscall_check_resched /* if resched, we start over again */
  1589. nop
  1590. ENDPROC(syscall_exit)
  1591. #ifdef CONFIG_FUNCTION_TRACER
  1592. .import ftrace_function_trampoline,code
  1593. ENTRY(_mcount)
  1594. copy %r3, %arg2
  1595. b ftrace_function_trampoline
  1596. nop
  1597. ENDPROC(_mcount)
  1598. ENTRY(return_to_handler)
  1599. load32 return_trampoline, %rp
  1600. copy %ret0, %arg0
  1601. copy %ret1, %arg1
  1602. b ftrace_return_to_handler
  1603. nop
  1604. return_trampoline:
  1605. copy %ret0, %rp
  1606. copy %r23, %ret0
  1607. copy %r24, %ret1
  1608. .globl ftrace_stub
  1609. ftrace_stub:
  1610. bv %r0(%rp)
  1611. nop
  1612. ENDPROC(return_to_handler)
  1613. #endif /* CONFIG_FUNCTION_TRACER */
  1614. #ifdef CONFIG_IRQSTACKS
  1615. /* void call_on_stack(unsigned long param1, void *func,
  1616. unsigned long new_stack) */
  1617. ENTRY(call_on_stack)
  1618. copy %sp, %r1
  1619. /* Regarding the HPPA calling conventions for function pointers,
  1620. we assume the PIC register is not changed across call. For
  1621. CONFIG_64BIT, the argument pointer is left to point at the
  1622. argument region allocated for the call to call_on_stack. */
  1623. # ifdef CONFIG_64BIT
  1624. /* Switch to new stack. We allocate two 128 byte frames. */
  1625. ldo 256(%arg2), %sp
  1626. /* Save previous stack pointer and return pointer in frame marker */
  1627. STREG %rp, -144(%sp)
  1628. /* Calls always use function descriptor */
  1629. LDREG 16(%arg1), %arg1
  1630. bve,l (%arg1), %rp
  1631. STREG %r1, -136(%sp)
  1632. LDREG -144(%sp), %rp
  1633. bve (%rp)
  1634. LDREG -136(%sp), %sp
  1635. # else
  1636. /* Switch to new stack. We allocate two 64 byte frames. */
  1637. ldo 128(%arg2), %sp
  1638. /* Save previous stack pointer and return pointer in frame marker */
  1639. STREG %r1, -68(%sp)
  1640. STREG %rp, -84(%sp)
  1641. /* Calls use function descriptor if PLABEL bit is set */
  1642. bb,>=,n %arg1, 30, 1f
  1643. depwi 0,31,2, %arg1
  1644. LDREG 0(%arg1), %arg1
  1645. 1:
  1646. be,l 0(%sr4,%arg1), %sr0, %r31
  1647. copy %r31, %rp
  1648. LDREG -84(%sp), %rp
  1649. bv (%rp)
  1650. LDREG -68(%sp), %sp
  1651. # endif /* CONFIG_64BIT */
  1652. ENDPROC(call_on_stack)
  1653. #endif /* CONFIG_IRQSTACKS */
  1654. get_register:
  1655. /*
  1656. * get_register is used by the non access tlb miss handlers to
  1657. * copy the value of the general register specified in r8 into
  1658. * r1. This routine can't be used for shadowed registers, since
  1659. * the rfir will restore the original value. So, for the shadowed
  1660. * registers we put a -1 into r1 to indicate that the register
  1661. * should not be used (the register being copied could also have
  1662. * a -1 in it, but that is OK, it just means that we will have
  1663. * to use the slow path instead).
  1664. */
  1665. blr %r8,%r0
  1666. nop
  1667. bv %r0(%r25) /* r0 */
  1668. copy %r0,%r1
  1669. bv %r0(%r25) /* r1 - shadowed */
  1670. ldi -1,%r1
  1671. bv %r0(%r25) /* r2 */
  1672. copy %r2,%r1
  1673. bv %r0(%r25) /* r3 */
  1674. copy %r3,%r1
  1675. bv %r0(%r25) /* r4 */
  1676. copy %r4,%r1
  1677. bv %r0(%r25) /* r5 */
  1678. copy %r5,%r1
  1679. bv %r0(%r25) /* r6 */
  1680. copy %r6,%r1
  1681. bv %r0(%r25) /* r7 */
  1682. copy %r7,%r1
  1683. bv %r0(%r25) /* r8 - shadowed */
  1684. ldi -1,%r1
  1685. bv %r0(%r25) /* r9 - shadowed */
  1686. ldi -1,%r1
  1687. bv %r0(%r25) /* r10 */
  1688. copy %r10,%r1
  1689. bv %r0(%r25) /* r11 */
  1690. copy %r11,%r1
  1691. bv %r0(%r25) /* r12 */
  1692. copy %r12,%r1
  1693. bv %r0(%r25) /* r13 */
  1694. copy %r13,%r1
  1695. bv %r0(%r25) /* r14 */
  1696. copy %r14,%r1
  1697. bv %r0(%r25) /* r15 */
  1698. copy %r15,%r1
  1699. bv %r0(%r25) /* r16 - shadowed */
  1700. ldi -1,%r1
  1701. bv %r0(%r25) /* r17 - shadowed */
  1702. ldi -1,%r1
  1703. bv %r0(%r25) /* r18 */
  1704. copy %r18,%r1
  1705. bv %r0(%r25) /* r19 */
  1706. copy %r19,%r1
  1707. bv %r0(%r25) /* r20 */
  1708. copy %r20,%r1
  1709. bv %r0(%r25) /* r21 */
  1710. copy %r21,%r1
  1711. bv %r0(%r25) /* r22 */
  1712. copy %r22,%r1
  1713. bv %r0(%r25) /* r23 */
  1714. copy %r23,%r1
  1715. bv %r0(%r25) /* r24 - shadowed */
  1716. ldi -1,%r1
  1717. bv %r0(%r25) /* r25 - shadowed */
  1718. ldi -1,%r1
  1719. bv %r0(%r25) /* r26 */
  1720. copy %r26,%r1
  1721. bv %r0(%r25) /* r27 */
  1722. copy %r27,%r1
  1723. bv %r0(%r25) /* r28 */
  1724. copy %r28,%r1
  1725. bv %r0(%r25) /* r29 */
  1726. copy %r29,%r1
  1727. bv %r0(%r25) /* r30 */
  1728. copy %r30,%r1
  1729. bv %r0(%r25) /* r31 */
  1730. copy %r31,%r1
  1731. set_register:
  1732. /*
  1733. * set_register is used by the non access tlb miss handlers to
  1734. * copy the value of r1 into the general register specified in
  1735. * r8.
  1736. */
  1737. blr %r8,%r0
  1738. nop
  1739. bv %r0(%r25) /* r0 (silly, but it is a place holder) */
  1740. copy %r1,%r0
  1741. bv %r0(%r25) /* r1 */
  1742. copy %r1,%r1
  1743. bv %r0(%r25) /* r2 */
  1744. copy %r1,%r2
  1745. bv %r0(%r25) /* r3 */
  1746. copy %r1,%r3
  1747. bv %r0(%r25) /* r4 */
  1748. copy %r1,%r4
  1749. bv %r0(%r25) /* r5 */
  1750. copy %r1,%r5
  1751. bv %r0(%r25) /* r6 */
  1752. copy %r1,%r6
  1753. bv %r0(%r25) /* r7 */
  1754. copy %r1,%r7
  1755. bv %r0(%r25) /* r8 */
  1756. copy %r1,%r8
  1757. bv %r0(%r25) /* r9 */
  1758. copy %r1,%r9
  1759. bv %r0(%r25) /* r10 */
  1760. copy %r1,%r10
  1761. bv %r0(%r25) /* r11 */
  1762. copy %r1,%r11
  1763. bv %r0(%r25) /* r12 */
  1764. copy %r1,%r12
  1765. bv %r0(%r25) /* r13 */
  1766. copy %r1,%r13
  1767. bv %r0(%r25) /* r14 */
  1768. copy %r1,%r14
  1769. bv %r0(%r25) /* r15 */
  1770. copy %r1,%r15
  1771. bv %r0(%r25) /* r16 */
  1772. copy %r1,%r16
  1773. bv %r0(%r25) /* r17 */
  1774. copy %r1,%r17
  1775. bv %r0(%r25) /* r18 */
  1776. copy %r1,%r18
  1777. bv %r0(%r25) /* r19 */
  1778. copy %r1,%r19
  1779. bv %r0(%r25) /* r20 */
  1780. copy %r1,%r20
  1781. bv %r0(%r25) /* r21 */
  1782. copy %r1,%r21
  1783. bv %r0(%r25) /* r22 */
  1784. copy %r1,%r22
  1785. bv %r0(%r25) /* r23 */
  1786. copy %r1,%r23
  1787. bv %r0(%r25) /* r24 */
  1788. copy %r1,%r24
  1789. bv %r0(%r25) /* r25 */
  1790. copy %r1,%r25
  1791. bv %r0(%r25) /* r26 */
  1792. copy %r1,%r26
  1793. bv %r0(%r25) /* r27 */
  1794. copy %r1,%r27
  1795. bv %r0(%r25) /* r28 */
  1796. copy %r1,%r28
  1797. bv %r0(%r25) /* r29 */
  1798. copy %r1,%r29
  1799. bv %r0(%r25) /* r30 */
  1800. copy %r1,%r30
  1801. bv %r0(%r25) /* r31 */
  1802. copy %r1,%r31