main.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/unaligned.h>
  36. #include "b43.h"
  37. #include "main.h"
  38. #include "debugfs.h"
  39. #include "phy.h"
  40. #include "dma.h"
  41. #include "sysfs.h"
  42. #include "xmit.h"
  43. #include "lo.h"
  44. #include "pcmcia.h"
  45. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  46. MODULE_AUTHOR("Martin Langer");
  47. MODULE_AUTHOR("Stefano Brivio");
  48. MODULE_AUTHOR("Michael Buesch");
  49. MODULE_LICENSE("GPL");
  50. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  51. static int modparam_bad_frames_preempt;
  52. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  53. MODULE_PARM_DESC(bad_frames_preempt,
  54. "enable(1) / disable(0) Bad Frames Preemption");
  55. static char modparam_fwpostfix[16];
  56. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  57. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  58. static int modparam_hwpctl;
  59. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  60. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  61. static int modparam_nohwcrypt;
  62. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  63. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  64. int b43_modparam_qos = 1;
  65. module_param_named(qos, b43_modparam_qos, int, 0444);
  66. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  67. static const struct ssb_device_id b43_ssb_tbl[] = {
  68. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  69. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  70. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  71. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  72. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  75. SSB_DEVTABLE_END
  76. };
  77. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  78. /* Channel and ratetables are shared for all devices.
  79. * They can't be const, because ieee80211 puts some precalculated
  80. * data in there. This data is the same for all devices, so we don't
  81. * get concurrency issues */
  82. #define RATETAB_ENT(_rateid, _flags) \
  83. { \
  84. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  85. .hw_value = (_rateid), \
  86. .flags = (_flags), \
  87. }
  88. /*
  89. * NOTE: When changing this, sync with xmit.c's
  90. * b43_plcp_get_bitrate_idx_* functions!
  91. */
  92. static struct ieee80211_rate __b43_ratetable[] = {
  93. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  94. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  95. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  96. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  97. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  98. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  99. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  100. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  101. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  102. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  105. };
  106. #define b43_a_ratetable (__b43_ratetable + 4)
  107. #define b43_a_ratetable_size 8
  108. #define b43_b_ratetable (__b43_ratetable + 0)
  109. #define b43_b_ratetable_size 4
  110. #define b43_g_ratetable (__b43_ratetable + 0)
  111. #define b43_g_ratetable_size 12
  112. #define CHAN4G(_channel, _freq, _flags) { \
  113. .band = IEEE80211_BAND_2GHZ, \
  114. .center_freq = (_freq), \
  115. .hw_value = (_channel), \
  116. .flags = (_flags), \
  117. .max_antenna_gain = 0, \
  118. .max_power = 30, \
  119. }
  120. static struct ieee80211_channel b43_2ghz_chantable[] = {
  121. CHAN4G(1, 2412, 0),
  122. CHAN4G(2, 2417, 0),
  123. CHAN4G(3, 2422, 0),
  124. CHAN4G(4, 2427, 0),
  125. CHAN4G(5, 2432, 0),
  126. CHAN4G(6, 2437, 0),
  127. CHAN4G(7, 2442, 0),
  128. CHAN4G(8, 2447, 0),
  129. CHAN4G(9, 2452, 0),
  130. CHAN4G(10, 2457, 0),
  131. CHAN4G(11, 2462, 0),
  132. CHAN4G(12, 2467, 0),
  133. CHAN4G(13, 2472, 0),
  134. CHAN4G(14, 2484, 0),
  135. };
  136. #undef CHAN4G
  137. #define CHAN5G(_channel, _flags) { \
  138. .band = IEEE80211_BAND_5GHZ, \
  139. .center_freq = 5000 + (5 * (_channel)), \
  140. .hw_value = (_channel), \
  141. .flags = (_flags), \
  142. .max_antenna_gain = 0, \
  143. .max_power = 30, \
  144. }
  145. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  146. CHAN5G(32, 0), CHAN5G(34, 0),
  147. CHAN5G(36, 0), CHAN5G(38, 0),
  148. CHAN5G(40, 0), CHAN5G(42, 0),
  149. CHAN5G(44, 0), CHAN5G(46, 0),
  150. CHAN5G(48, 0), CHAN5G(50, 0),
  151. CHAN5G(52, 0), CHAN5G(54, 0),
  152. CHAN5G(56, 0), CHAN5G(58, 0),
  153. CHAN5G(60, 0), CHAN5G(62, 0),
  154. CHAN5G(64, 0), CHAN5G(66, 0),
  155. CHAN5G(68, 0), CHAN5G(70, 0),
  156. CHAN5G(72, 0), CHAN5G(74, 0),
  157. CHAN5G(76, 0), CHAN5G(78, 0),
  158. CHAN5G(80, 0), CHAN5G(82, 0),
  159. CHAN5G(84, 0), CHAN5G(86, 0),
  160. CHAN5G(88, 0), CHAN5G(90, 0),
  161. CHAN5G(92, 0), CHAN5G(94, 0),
  162. CHAN5G(96, 0), CHAN5G(98, 0),
  163. CHAN5G(100, 0), CHAN5G(102, 0),
  164. CHAN5G(104, 0), CHAN5G(106, 0),
  165. CHAN5G(108, 0), CHAN5G(110, 0),
  166. CHAN5G(112, 0), CHAN5G(114, 0),
  167. CHAN5G(116, 0), CHAN5G(118, 0),
  168. CHAN5G(120, 0), CHAN5G(122, 0),
  169. CHAN5G(124, 0), CHAN5G(126, 0),
  170. CHAN5G(128, 0), CHAN5G(130, 0),
  171. CHAN5G(132, 0), CHAN5G(134, 0),
  172. CHAN5G(136, 0), CHAN5G(138, 0),
  173. CHAN5G(140, 0), CHAN5G(142, 0),
  174. CHAN5G(144, 0), CHAN5G(145, 0),
  175. CHAN5G(146, 0), CHAN5G(147, 0),
  176. CHAN5G(148, 0), CHAN5G(149, 0),
  177. CHAN5G(150, 0), CHAN5G(151, 0),
  178. CHAN5G(152, 0), CHAN5G(153, 0),
  179. CHAN5G(154, 0), CHAN5G(155, 0),
  180. CHAN5G(156, 0), CHAN5G(157, 0),
  181. CHAN5G(158, 0), CHAN5G(159, 0),
  182. CHAN5G(160, 0), CHAN5G(161, 0),
  183. CHAN5G(162, 0), CHAN5G(163, 0),
  184. CHAN5G(164, 0), CHAN5G(165, 0),
  185. CHAN5G(166, 0), CHAN5G(168, 0),
  186. CHAN5G(170, 0), CHAN5G(172, 0),
  187. CHAN5G(174, 0), CHAN5G(176, 0),
  188. CHAN5G(178, 0), CHAN5G(180, 0),
  189. CHAN5G(182, 0), CHAN5G(184, 0),
  190. CHAN5G(186, 0), CHAN5G(188, 0),
  191. CHAN5G(190, 0), CHAN5G(192, 0),
  192. CHAN5G(194, 0), CHAN5G(196, 0),
  193. CHAN5G(198, 0), CHAN5G(200, 0),
  194. CHAN5G(202, 0), CHAN5G(204, 0),
  195. CHAN5G(206, 0), CHAN5G(208, 0),
  196. CHAN5G(210, 0), CHAN5G(212, 0),
  197. CHAN5G(214, 0), CHAN5G(216, 0),
  198. CHAN5G(218, 0), CHAN5G(220, 0),
  199. CHAN5G(222, 0), CHAN5G(224, 0),
  200. CHAN5G(226, 0), CHAN5G(228, 0),
  201. };
  202. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  203. CHAN5G(34, 0), CHAN5G(36, 0),
  204. CHAN5G(38, 0), CHAN5G(40, 0),
  205. CHAN5G(42, 0), CHAN5G(44, 0),
  206. CHAN5G(46, 0), CHAN5G(48, 0),
  207. CHAN5G(52, 0), CHAN5G(56, 0),
  208. CHAN5G(60, 0), CHAN5G(64, 0),
  209. CHAN5G(100, 0), CHAN5G(104, 0),
  210. CHAN5G(108, 0), CHAN5G(112, 0),
  211. CHAN5G(116, 0), CHAN5G(120, 0),
  212. CHAN5G(124, 0), CHAN5G(128, 0),
  213. CHAN5G(132, 0), CHAN5G(136, 0),
  214. CHAN5G(140, 0), CHAN5G(149, 0),
  215. CHAN5G(153, 0), CHAN5G(157, 0),
  216. CHAN5G(161, 0), CHAN5G(165, 0),
  217. CHAN5G(184, 0), CHAN5G(188, 0),
  218. CHAN5G(192, 0), CHAN5G(196, 0),
  219. CHAN5G(200, 0), CHAN5G(204, 0),
  220. CHAN5G(208, 0), CHAN5G(212, 0),
  221. CHAN5G(216, 0),
  222. };
  223. #undef CHAN5G
  224. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  225. .band = IEEE80211_BAND_5GHZ,
  226. .channels = b43_5ghz_nphy_chantable,
  227. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  228. .bitrates = b43_a_ratetable,
  229. .n_bitrates = b43_a_ratetable_size,
  230. };
  231. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  232. .band = IEEE80211_BAND_5GHZ,
  233. .channels = b43_5ghz_aphy_chantable,
  234. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  235. .bitrates = b43_a_ratetable,
  236. .n_bitrates = b43_a_ratetable_size,
  237. };
  238. static struct ieee80211_supported_band b43_band_2GHz = {
  239. .band = IEEE80211_BAND_2GHZ,
  240. .channels = b43_2ghz_chantable,
  241. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  242. .bitrates = b43_g_ratetable,
  243. .n_bitrates = b43_g_ratetable_size,
  244. };
  245. static void b43_wireless_core_exit(struct b43_wldev *dev);
  246. static int b43_wireless_core_init(struct b43_wldev *dev);
  247. static void b43_wireless_core_stop(struct b43_wldev *dev);
  248. static int b43_wireless_core_start(struct b43_wldev *dev);
  249. static int b43_ratelimit(struct b43_wl *wl)
  250. {
  251. if (!wl || !wl->current_dev)
  252. return 1;
  253. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  254. return 1;
  255. /* We are up and running.
  256. * Ratelimit the messages to avoid DoS over the net. */
  257. return net_ratelimit();
  258. }
  259. void b43info(struct b43_wl *wl, const char *fmt, ...)
  260. {
  261. va_list args;
  262. if (!b43_ratelimit(wl))
  263. return;
  264. va_start(args, fmt);
  265. printk(KERN_INFO "b43-%s: ",
  266. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  267. vprintk(fmt, args);
  268. va_end(args);
  269. }
  270. void b43err(struct b43_wl *wl, const char *fmt, ...)
  271. {
  272. va_list args;
  273. if (!b43_ratelimit(wl))
  274. return;
  275. va_start(args, fmt);
  276. printk(KERN_ERR "b43-%s ERROR: ",
  277. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  278. vprintk(fmt, args);
  279. va_end(args);
  280. }
  281. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  282. {
  283. va_list args;
  284. if (!b43_ratelimit(wl))
  285. return;
  286. va_start(args, fmt);
  287. printk(KERN_WARNING "b43-%s warning: ",
  288. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  289. vprintk(fmt, args);
  290. va_end(args);
  291. }
  292. #if B43_DEBUG
  293. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  294. {
  295. va_list args;
  296. va_start(args, fmt);
  297. printk(KERN_DEBUG "b43-%s debug: ",
  298. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  299. vprintk(fmt, args);
  300. va_end(args);
  301. }
  302. #endif /* DEBUG */
  303. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  304. {
  305. u32 macctl;
  306. B43_WARN_ON(offset % 4 != 0);
  307. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  308. if (macctl & B43_MACCTL_BE)
  309. val = swab32(val);
  310. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  311. mmiowb();
  312. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  313. }
  314. static inline void b43_shm_control_word(struct b43_wldev *dev,
  315. u16 routing, u16 offset)
  316. {
  317. u32 control;
  318. /* "offset" is the WORD offset. */
  319. control = routing;
  320. control <<= 16;
  321. control |= offset;
  322. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  323. }
  324. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  325. {
  326. struct b43_wl *wl = dev->wl;
  327. unsigned long flags;
  328. u32 ret;
  329. spin_lock_irqsave(&wl->shm_lock, flags);
  330. if (routing == B43_SHM_SHARED) {
  331. B43_WARN_ON(offset & 0x0001);
  332. if (offset & 0x0003) {
  333. /* Unaligned access */
  334. b43_shm_control_word(dev, routing, offset >> 2);
  335. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  336. ret <<= 16;
  337. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  338. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  339. goto out;
  340. }
  341. offset >>= 2;
  342. }
  343. b43_shm_control_word(dev, routing, offset);
  344. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  345. out:
  346. spin_unlock_irqrestore(&wl->shm_lock, flags);
  347. return ret;
  348. }
  349. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  350. {
  351. struct b43_wl *wl = dev->wl;
  352. unsigned long flags;
  353. u16 ret;
  354. spin_lock_irqsave(&wl->shm_lock, flags);
  355. if (routing == B43_SHM_SHARED) {
  356. B43_WARN_ON(offset & 0x0001);
  357. if (offset & 0x0003) {
  358. /* Unaligned access */
  359. b43_shm_control_word(dev, routing, offset >> 2);
  360. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  361. goto out;
  362. }
  363. offset >>= 2;
  364. }
  365. b43_shm_control_word(dev, routing, offset);
  366. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  367. out:
  368. spin_unlock_irqrestore(&wl->shm_lock, flags);
  369. return ret;
  370. }
  371. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  372. {
  373. struct b43_wl *wl = dev->wl;
  374. unsigned long flags;
  375. spin_lock_irqsave(&wl->shm_lock, flags);
  376. if (routing == B43_SHM_SHARED) {
  377. B43_WARN_ON(offset & 0x0001);
  378. if (offset & 0x0003) {
  379. /* Unaligned access */
  380. b43_shm_control_word(dev, routing, offset >> 2);
  381. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  382. (value >> 16) & 0xffff);
  383. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  384. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  385. goto out;
  386. }
  387. offset >>= 2;
  388. }
  389. b43_shm_control_word(dev, routing, offset);
  390. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  391. out:
  392. spin_unlock_irqrestore(&wl->shm_lock, flags);
  393. }
  394. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  395. {
  396. struct b43_wl *wl = dev->wl;
  397. unsigned long flags;
  398. spin_lock_irqsave(&wl->shm_lock, flags);
  399. if (routing == B43_SHM_SHARED) {
  400. B43_WARN_ON(offset & 0x0001);
  401. if (offset & 0x0003) {
  402. /* Unaligned access */
  403. b43_shm_control_word(dev, routing, offset >> 2);
  404. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  405. goto out;
  406. }
  407. offset >>= 2;
  408. }
  409. b43_shm_control_word(dev, routing, offset);
  410. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  411. out:
  412. spin_unlock_irqrestore(&wl->shm_lock, flags);
  413. }
  414. /* Read HostFlags */
  415. u64 b43_hf_read(struct b43_wldev * dev)
  416. {
  417. u64 ret;
  418. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  419. ret <<= 16;
  420. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  421. ret <<= 16;
  422. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  423. return ret;
  424. }
  425. /* Write HostFlags */
  426. void b43_hf_write(struct b43_wldev *dev, u64 value)
  427. {
  428. u16 lo, mi, hi;
  429. lo = (value & 0x00000000FFFFULL);
  430. mi = (value & 0x0000FFFF0000ULL) >> 16;
  431. hi = (value & 0xFFFF00000000ULL) >> 32;
  432. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  433. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  434. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  435. }
  436. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  437. {
  438. /* We need to be careful. As we read the TSF from multiple
  439. * registers, we should take care of register overflows.
  440. * In theory, the whole tsf read process should be atomic.
  441. * We try to be atomic here, by restaring the read process,
  442. * if any of the high registers changed (overflew).
  443. */
  444. if (dev->dev->id.revision >= 3) {
  445. u32 low, high, high2;
  446. do {
  447. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  448. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  449. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  450. } while (unlikely(high != high2));
  451. *tsf = high;
  452. *tsf <<= 32;
  453. *tsf |= low;
  454. } else {
  455. u64 tmp;
  456. u16 v0, v1, v2, v3;
  457. u16 test1, test2, test3;
  458. do {
  459. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  460. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  461. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  462. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  463. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  464. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  465. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  466. } while (v3 != test3 || v2 != test2 || v1 != test1);
  467. *tsf = v3;
  468. *tsf <<= 48;
  469. tmp = v2;
  470. tmp <<= 32;
  471. *tsf |= tmp;
  472. tmp = v1;
  473. tmp <<= 16;
  474. *tsf |= tmp;
  475. *tsf |= v0;
  476. }
  477. }
  478. static void b43_time_lock(struct b43_wldev *dev)
  479. {
  480. u32 macctl;
  481. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  482. macctl |= B43_MACCTL_TBTTHOLD;
  483. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  484. /* Commit the write */
  485. b43_read32(dev, B43_MMIO_MACCTL);
  486. }
  487. static void b43_time_unlock(struct b43_wldev *dev)
  488. {
  489. u32 macctl;
  490. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  491. macctl &= ~B43_MACCTL_TBTTHOLD;
  492. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  493. /* Commit the write */
  494. b43_read32(dev, B43_MMIO_MACCTL);
  495. }
  496. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  497. {
  498. /* Be careful with the in-progress timer.
  499. * First zero out the low register, so we have a full
  500. * register-overflow duration to complete the operation.
  501. */
  502. if (dev->dev->id.revision >= 3) {
  503. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  504. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  505. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  506. mmiowb();
  507. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  508. mmiowb();
  509. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  510. } else {
  511. u16 v0 = (tsf & 0x000000000000FFFFULL);
  512. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  513. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  514. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  515. b43_write16(dev, B43_MMIO_TSF_0, 0);
  516. mmiowb();
  517. b43_write16(dev, B43_MMIO_TSF_3, v3);
  518. mmiowb();
  519. b43_write16(dev, B43_MMIO_TSF_2, v2);
  520. mmiowb();
  521. b43_write16(dev, B43_MMIO_TSF_1, v1);
  522. mmiowb();
  523. b43_write16(dev, B43_MMIO_TSF_0, v0);
  524. }
  525. }
  526. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  527. {
  528. b43_time_lock(dev);
  529. b43_tsf_write_locked(dev, tsf);
  530. b43_time_unlock(dev);
  531. }
  532. static
  533. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  534. {
  535. static const u8 zero_addr[ETH_ALEN] = { 0 };
  536. u16 data;
  537. if (!mac)
  538. mac = zero_addr;
  539. offset |= 0x0020;
  540. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  541. data = mac[0];
  542. data |= mac[1] << 8;
  543. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  544. data = mac[2];
  545. data |= mac[3] << 8;
  546. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  547. data = mac[4];
  548. data |= mac[5] << 8;
  549. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  550. }
  551. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  552. {
  553. const u8 *mac;
  554. const u8 *bssid;
  555. u8 mac_bssid[ETH_ALEN * 2];
  556. int i;
  557. u32 tmp;
  558. bssid = dev->wl->bssid;
  559. mac = dev->wl->mac_addr;
  560. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  561. memcpy(mac_bssid, mac, ETH_ALEN);
  562. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  563. /* Write our MAC address and BSSID to template ram */
  564. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  565. tmp = (u32) (mac_bssid[i + 0]);
  566. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  567. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  568. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  569. b43_ram_write(dev, 0x20 + i, tmp);
  570. }
  571. }
  572. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  573. {
  574. b43_write_mac_bssid_templates(dev);
  575. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  576. }
  577. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  578. {
  579. /* slot_time is in usec. */
  580. if (dev->phy.type != B43_PHYTYPE_G)
  581. return;
  582. b43_write16(dev, 0x684, 510 + slot_time);
  583. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  584. }
  585. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  586. {
  587. b43_set_slot_time(dev, 9);
  588. dev->short_slot = 1;
  589. }
  590. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  591. {
  592. b43_set_slot_time(dev, 20);
  593. dev->short_slot = 0;
  594. }
  595. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  596. * Returns the _previously_ enabled IRQ mask.
  597. */
  598. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  599. {
  600. u32 old_mask;
  601. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  602. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  603. return old_mask;
  604. }
  605. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  606. * Returns the _previously_ enabled IRQ mask.
  607. */
  608. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  609. {
  610. u32 old_mask;
  611. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  612. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  613. return old_mask;
  614. }
  615. /* Synchronize IRQ top- and bottom-half.
  616. * IRQs must be masked before calling this.
  617. * This must not be called with the irq_lock held.
  618. */
  619. static void b43_synchronize_irq(struct b43_wldev *dev)
  620. {
  621. synchronize_irq(dev->dev->irq);
  622. tasklet_kill(&dev->isr_tasklet);
  623. }
  624. /* DummyTransmission function, as documented on
  625. * http://bcm-specs.sipsolutions.net/DummyTransmission
  626. */
  627. void b43_dummy_transmission(struct b43_wldev *dev)
  628. {
  629. struct b43_phy *phy = &dev->phy;
  630. unsigned int i, max_loop;
  631. u16 value;
  632. u32 buffer[5] = {
  633. 0x00000000,
  634. 0x00D40000,
  635. 0x00000000,
  636. 0x01000000,
  637. 0x00000000,
  638. };
  639. switch (phy->type) {
  640. case B43_PHYTYPE_A:
  641. max_loop = 0x1E;
  642. buffer[0] = 0x000201CC;
  643. break;
  644. case B43_PHYTYPE_B:
  645. case B43_PHYTYPE_G:
  646. max_loop = 0xFA;
  647. buffer[0] = 0x000B846E;
  648. break;
  649. default:
  650. B43_WARN_ON(1);
  651. return;
  652. }
  653. for (i = 0; i < 5; i++)
  654. b43_ram_write(dev, i * 4, buffer[i]);
  655. /* Commit writes */
  656. b43_read32(dev, B43_MMIO_MACCTL);
  657. b43_write16(dev, 0x0568, 0x0000);
  658. b43_write16(dev, 0x07C0, 0x0000);
  659. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  660. b43_write16(dev, 0x050C, value);
  661. b43_write16(dev, 0x0508, 0x0000);
  662. b43_write16(dev, 0x050A, 0x0000);
  663. b43_write16(dev, 0x054C, 0x0000);
  664. b43_write16(dev, 0x056A, 0x0014);
  665. b43_write16(dev, 0x0568, 0x0826);
  666. b43_write16(dev, 0x0500, 0x0000);
  667. b43_write16(dev, 0x0502, 0x0030);
  668. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  669. b43_radio_write16(dev, 0x0051, 0x0017);
  670. for (i = 0x00; i < max_loop; i++) {
  671. value = b43_read16(dev, 0x050E);
  672. if (value & 0x0080)
  673. break;
  674. udelay(10);
  675. }
  676. for (i = 0x00; i < 0x0A; i++) {
  677. value = b43_read16(dev, 0x050E);
  678. if (value & 0x0400)
  679. break;
  680. udelay(10);
  681. }
  682. for (i = 0x00; i < 0x0A; i++) {
  683. value = b43_read16(dev, 0x0690);
  684. if (!(value & 0x0100))
  685. break;
  686. udelay(10);
  687. }
  688. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  689. b43_radio_write16(dev, 0x0051, 0x0037);
  690. }
  691. static void key_write(struct b43_wldev *dev,
  692. u8 index, u8 algorithm, const u8 * key)
  693. {
  694. unsigned int i;
  695. u32 offset;
  696. u16 value;
  697. u16 kidx;
  698. /* Key index/algo block */
  699. kidx = b43_kidx_to_fw(dev, index);
  700. value = ((kidx << 4) | algorithm);
  701. b43_shm_write16(dev, B43_SHM_SHARED,
  702. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  703. /* Write the key to the Key Table Pointer offset */
  704. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  705. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  706. value = key[i];
  707. value |= (u16) (key[i + 1]) << 8;
  708. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  709. }
  710. }
  711. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  712. {
  713. u32 addrtmp[2] = { 0, 0, };
  714. u8 per_sta_keys_start = 8;
  715. if (b43_new_kidx_api(dev))
  716. per_sta_keys_start = 4;
  717. B43_WARN_ON(index < per_sta_keys_start);
  718. /* We have two default TX keys and possibly two default RX keys.
  719. * Physical mac 0 is mapped to physical key 4 or 8, depending
  720. * on the firmware version.
  721. * So we must adjust the index here.
  722. */
  723. index -= per_sta_keys_start;
  724. if (addr) {
  725. addrtmp[0] = addr[0];
  726. addrtmp[0] |= ((u32) (addr[1]) << 8);
  727. addrtmp[0] |= ((u32) (addr[2]) << 16);
  728. addrtmp[0] |= ((u32) (addr[3]) << 24);
  729. addrtmp[1] = addr[4];
  730. addrtmp[1] |= ((u32) (addr[5]) << 8);
  731. }
  732. if (dev->dev->id.revision >= 5) {
  733. /* Receive match transmitter address mechanism */
  734. b43_shm_write32(dev, B43_SHM_RCMTA,
  735. (index * 2) + 0, addrtmp[0]);
  736. b43_shm_write16(dev, B43_SHM_RCMTA,
  737. (index * 2) + 1, addrtmp[1]);
  738. } else {
  739. /* RXE (Receive Engine) and
  740. * PSM (Programmable State Machine) mechanism
  741. */
  742. if (index < 8) {
  743. /* TODO write to RCM 16, 19, 22 and 25 */
  744. } else {
  745. b43_shm_write32(dev, B43_SHM_SHARED,
  746. B43_SHM_SH_PSM + (index * 6) + 0,
  747. addrtmp[0]);
  748. b43_shm_write16(dev, B43_SHM_SHARED,
  749. B43_SHM_SH_PSM + (index * 6) + 4,
  750. addrtmp[1]);
  751. }
  752. }
  753. }
  754. static void do_key_write(struct b43_wldev *dev,
  755. u8 index, u8 algorithm,
  756. const u8 * key, size_t key_len, const u8 * mac_addr)
  757. {
  758. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  759. u8 per_sta_keys_start = 8;
  760. if (b43_new_kidx_api(dev))
  761. per_sta_keys_start = 4;
  762. B43_WARN_ON(index >= dev->max_nr_keys);
  763. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  764. if (index >= per_sta_keys_start)
  765. keymac_write(dev, index, NULL); /* First zero out mac. */
  766. if (key)
  767. memcpy(buf, key, key_len);
  768. key_write(dev, index, algorithm, buf);
  769. if (index >= per_sta_keys_start)
  770. keymac_write(dev, index, mac_addr);
  771. dev->key[index].algorithm = algorithm;
  772. }
  773. static int b43_key_write(struct b43_wldev *dev,
  774. int index, u8 algorithm,
  775. const u8 * key, size_t key_len,
  776. const u8 * mac_addr,
  777. struct ieee80211_key_conf *keyconf)
  778. {
  779. int i;
  780. int sta_keys_start;
  781. if (key_len > B43_SEC_KEYSIZE)
  782. return -EINVAL;
  783. for (i = 0; i < dev->max_nr_keys; i++) {
  784. /* Check that we don't already have this key. */
  785. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  786. }
  787. if (index < 0) {
  788. /* Either pairwise key or address is 00:00:00:00:00:00
  789. * for transmit-only keys. Search the index. */
  790. if (b43_new_kidx_api(dev))
  791. sta_keys_start = 4;
  792. else
  793. sta_keys_start = 8;
  794. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  795. if (!dev->key[i].keyconf) {
  796. /* found empty */
  797. index = i;
  798. break;
  799. }
  800. }
  801. if (index < 0) {
  802. b43err(dev->wl, "Out of hardware key memory\n");
  803. return -ENOSPC;
  804. }
  805. } else
  806. B43_WARN_ON(index > 3);
  807. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  808. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  809. /* Default RX key */
  810. B43_WARN_ON(mac_addr);
  811. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  812. }
  813. keyconf->hw_key_idx = index;
  814. dev->key[index].keyconf = keyconf;
  815. return 0;
  816. }
  817. static int b43_key_clear(struct b43_wldev *dev, int index)
  818. {
  819. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  820. return -EINVAL;
  821. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  822. NULL, B43_SEC_KEYSIZE, NULL);
  823. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  824. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  825. NULL, B43_SEC_KEYSIZE, NULL);
  826. }
  827. dev->key[index].keyconf = NULL;
  828. return 0;
  829. }
  830. static void b43_clear_keys(struct b43_wldev *dev)
  831. {
  832. int i;
  833. for (i = 0; i < dev->max_nr_keys; i++)
  834. b43_key_clear(dev, i);
  835. }
  836. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  837. {
  838. u32 macctl;
  839. u16 ucstat;
  840. bool hwps;
  841. bool awake;
  842. int i;
  843. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  844. (ps_flags & B43_PS_DISABLED));
  845. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  846. if (ps_flags & B43_PS_ENABLED) {
  847. hwps = 1;
  848. } else if (ps_flags & B43_PS_DISABLED) {
  849. hwps = 0;
  850. } else {
  851. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  852. // and thus is not an AP and we are associated, set bit 25
  853. }
  854. if (ps_flags & B43_PS_AWAKE) {
  855. awake = 1;
  856. } else if (ps_flags & B43_PS_ASLEEP) {
  857. awake = 0;
  858. } else {
  859. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  860. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  861. // successful, set bit26
  862. }
  863. /* FIXME: For now we force awake-on and hwps-off */
  864. hwps = 0;
  865. awake = 1;
  866. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  867. if (hwps)
  868. macctl |= B43_MACCTL_HWPS;
  869. else
  870. macctl &= ~B43_MACCTL_HWPS;
  871. if (awake)
  872. macctl |= B43_MACCTL_AWAKE;
  873. else
  874. macctl &= ~B43_MACCTL_AWAKE;
  875. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  876. /* Commit write */
  877. b43_read32(dev, B43_MMIO_MACCTL);
  878. if (awake && dev->dev->id.revision >= 5) {
  879. /* Wait for the microcode to wake up. */
  880. for (i = 0; i < 100; i++) {
  881. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  882. B43_SHM_SH_UCODESTAT);
  883. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  884. break;
  885. udelay(10);
  886. }
  887. }
  888. }
  889. /* Turn the Analog ON/OFF */
  890. static void b43_switch_analog(struct b43_wldev *dev, int on)
  891. {
  892. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  893. }
  894. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  895. {
  896. u32 tmslow;
  897. u32 macctl;
  898. flags |= B43_TMSLOW_PHYCLKEN;
  899. flags |= B43_TMSLOW_PHYRESET;
  900. ssb_device_enable(dev->dev, flags);
  901. msleep(2); /* Wait for the PLL to turn on. */
  902. /* Now take the PHY out of Reset again */
  903. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  904. tmslow |= SSB_TMSLOW_FGC;
  905. tmslow &= ~B43_TMSLOW_PHYRESET;
  906. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  907. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  908. msleep(1);
  909. tmslow &= ~SSB_TMSLOW_FGC;
  910. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  911. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  912. msleep(1);
  913. /* Turn Analog ON */
  914. b43_switch_analog(dev, 1);
  915. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  916. macctl &= ~B43_MACCTL_GMODE;
  917. if (flags & B43_TMSLOW_GMODE)
  918. macctl |= B43_MACCTL_GMODE;
  919. macctl |= B43_MACCTL_IHR_ENABLED;
  920. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  921. }
  922. static void handle_irq_transmit_status(struct b43_wldev *dev)
  923. {
  924. u32 v0, v1;
  925. u16 tmp;
  926. struct b43_txstatus stat;
  927. while (1) {
  928. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  929. if (!(v0 & 0x00000001))
  930. break;
  931. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  932. stat.cookie = (v0 >> 16);
  933. stat.seq = (v1 & 0x0000FFFF);
  934. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  935. tmp = (v0 & 0x0000FFFF);
  936. stat.frame_count = ((tmp & 0xF000) >> 12);
  937. stat.rts_count = ((tmp & 0x0F00) >> 8);
  938. stat.supp_reason = ((tmp & 0x001C) >> 2);
  939. stat.pm_indicated = !!(tmp & 0x0080);
  940. stat.intermediate = !!(tmp & 0x0040);
  941. stat.for_ampdu = !!(tmp & 0x0020);
  942. stat.acked = !!(tmp & 0x0002);
  943. b43_handle_txstatus(dev, &stat);
  944. }
  945. }
  946. static void drain_txstatus_queue(struct b43_wldev *dev)
  947. {
  948. u32 dummy;
  949. if (dev->dev->id.revision < 5)
  950. return;
  951. /* Read all entries from the microcode TXstatus FIFO
  952. * and throw them away.
  953. */
  954. while (1) {
  955. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  956. if (!(dummy & 0x00000001))
  957. break;
  958. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  959. }
  960. }
  961. static u32 b43_jssi_read(struct b43_wldev *dev)
  962. {
  963. u32 val = 0;
  964. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  965. val <<= 16;
  966. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  967. return val;
  968. }
  969. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  970. {
  971. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  972. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  973. }
  974. static void b43_generate_noise_sample(struct b43_wldev *dev)
  975. {
  976. b43_jssi_write(dev, 0x7F7F7F7F);
  977. b43_write32(dev, B43_MMIO_MACCMD,
  978. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  979. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  980. }
  981. static void b43_calculate_link_quality(struct b43_wldev *dev)
  982. {
  983. /* Top half of Link Quality calculation. */
  984. if (dev->noisecalc.calculation_running)
  985. return;
  986. dev->noisecalc.channel_at_start = dev->phy.channel;
  987. dev->noisecalc.calculation_running = 1;
  988. dev->noisecalc.nr_samples = 0;
  989. b43_generate_noise_sample(dev);
  990. }
  991. static void handle_irq_noise(struct b43_wldev *dev)
  992. {
  993. struct b43_phy *phy = &dev->phy;
  994. u16 tmp;
  995. u8 noise[4];
  996. u8 i, j;
  997. s32 average;
  998. /* Bottom half of Link Quality calculation. */
  999. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1000. if (dev->noisecalc.channel_at_start != phy->channel)
  1001. goto drop_calculation;
  1002. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1003. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1004. noise[2] == 0x7F || noise[3] == 0x7F)
  1005. goto generate_new;
  1006. /* Get the noise samples. */
  1007. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1008. i = dev->noisecalc.nr_samples;
  1009. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1010. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1011. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1012. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1013. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1014. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1015. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1016. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1017. dev->noisecalc.nr_samples++;
  1018. if (dev->noisecalc.nr_samples == 8) {
  1019. /* Calculate the Link Quality by the noise samples. */
  1020. average = 0;
  1021. for (i = 0; i < 8; i++) {
  1022. for (j = 0; j < 4; j++)
  1023. average += dev->noisecalc.samples[i][j];
  1024. }
  1025. average /= (8 * 4);
  1026. average *= 125;
  1027. average += 64;
  1028. average /= 128;
  1029. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1030. tmp = (tmp / 128) & 0x1F;
  1031. if (tmp >= 8)
  1032. average += 2;
  1033. else
  1034. average -= 25;
  1035. if (tmp == 8)
  1036. average -= 72;
  1037. else
  1038. average -= 48;
  1039. dev->stats.link_noise = average;
  1040. drop_calculation:
  1041. dev->noisecalc.calculation_running = 0;
  1042. return;
  1043. }
  1044. generate_new:
  1045. b43_generate_noise_sample(dev);
  1046. }
  1047. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1048. {
  1049. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1050. ///TODO: PS TBTT
  1051. } else {
  1052. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1053. b43_power_saving_ctl_bits(dev, 0);
  1054. }
  1055. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1056. dev->dfq_valid = 1;
  1057. }
  1058. static void handle_irq_atim_end(struct b43_wldev *dev)
  1059. {
  1060. if (dev->dfq_valid) {
  1061. b43_write32(dev, B43_MMIO_MACCMD,
  1062. b43_read32(dev, B43_MMIO_MACCMD)
  1063. | B43_MACCMD_DFQ_VALID);
  1064. dev->dfq_valid = 0;
  1065. }
  1066. }
  1067. static void handle_irq_pmq(struct b43_wldev *dev)
  1068. {
  1069. u32 tmp;
  1070. //TODO: AP mode.
  1071. while (1) {
  1072. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1073. if (!(tmp & 0x00000008))
  1074. break;
  1075. }
  1076. /* 16bit write is odd, but correct. */
  1077. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1078. }
  1079. static void b43_write_template_common(struct b43_wldev *dev,
  1080. const u8 * data, u16 size,
  1081. u16 ram_offset,
  1082. u16 shm_size_offset, u8 rate)
  1083. {
  1084. u32 i, tmp;
  1085. struct b43_plcp_hdr4 plcp;
  1086. plcp.data = 0;
  1087. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1088. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1089. ram_offset += sizeof(u32);
  1090. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1091. * So leave the first two bytes of the next write blank.
  1092. */
  1093. tmp = (u32) (data[0]) << 16;
  1094. tmp |= (u32) (data[1]) << 24;
  1095. b43_ram_write(dev, ram_offset, tmp);
  1096. ram_offset += sizeof(u32);
  1097. for (i = 2; i < size; i += sizeof(u32)) {
  1098. tmp = (u32) (data[i + 0]);
  1099. if (i + 1 < size)
  1100. tmp |= (u32) (data[i + 1]) << 8;
  1101. if (i + 2 < size)
  1102. tmp |= (u32) (data[i + 2]) << 16;
  1103. if (i + 3 < size)
  1104. tmp |= (u32) (data[i + 3]) << 24;
  1105. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1106. }
  1107. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1108. size + sizeof(struct b43_plcp_hdr6));
  1109. }
  1110. static void b43_write_beacon_template(struct b43_wldev *dev,
  1111. u16 ram_offset,
  1112. u16 shm_size_offset, u8 rate)
  1113. {
  1114. unsigned int i, len, variable_len;
  1115. const struct ieee80211_mgmt *bcn;
  1116. const u8 *ie;
  1117. bool tim_found = 0;
  1118. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1119. len = min((size_t) dev->wl->current_beacon->len,
  1120. 0x200 - sizeof(struct b43_plcp_hdr6));
  1121. b43_write_template_common(dev, (const u8 *)bcn,
  1122. len, ram_offset, shm_size_offset, rate);
  1123. /* Find the position of the TIM and the DTIM_period value
  1124. * and write them to SHM. */
  1125. ie = bcn->u.beacon.variable;
  1126. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1127. for (i = 0; i < variable_len - 2; ) {
  1128. uint8_t ie_id, ie_len;
  1129. ie_id = ie[i];
  1130. ie_len = ie[i + 1];
  1131. if (ie_id == 5) {
  1132. u16 tim_position;
  1133. u16 dtim_period;
  1134. /* This is the TIM Information Element */
  1135. /* Check whether the ie_len is in the beacon data range. */
  1136. if (variable_len < ie_len + 2 + i)
  1137. break;
  1138. /* A valid TIM is at least 4 bytes long. */
  1139. if (ie_len < 4)
  1140. break;
  1141. tim_found = 1;
  1142. tim_position = sizeof(struct b43_plcp_hdr6);
  1143. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1144. tim_position += i;
  1145. dtim_period = ie[i + 3];
  1146. b43_shm_write16(dev, B43_SHM_SHARED,
  1147. B43_SHM_SH_TIMBPOS, tim_position);
  1148. b43_shm_write16(dev, B43_SHM_SHARED,
  1149. B43_SHM_SH_DTIMPER, dtim_period);
  1150. break;
  1151. }
  1152. i += ie_len + 2;
  1153. }
  1154. if (!tim_found) {
  1155. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1156. "the beacon template packet. AP or IBSS operation "
  1157. "may be broken.\n");
  1158. }
  1159. }
  1160. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1161. u16 shm_offset, u16 size,
  1162. struct ieee80211_rate *rate)
  1163. {
  1164. struct b43_plcp_hdr4 plcp;
  1165. u32 tmp;
  1166. __le16 dur;
  1167. plcp.data = 0;
  1168. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1169. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1170. dev->wl->vif, size,
  1171. rate);
  1172. /* Write PLCP in two parts and timing for packet transfer */
  1173. tmp = le32_to_cpu(plcp.data);
  1174. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1175. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1176. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1177. }
  1178. /* Instead of using custom probe response template, this function
  1179. * just patches custom beacon template by:
  1180. * 1) Changing packet type
  1181. * 2) Patching duration field
  1182. * 3) Stripping TIM
  1183. */
  1184. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1185. u16 *dest_size,
  1186. struct ieee80211_rate *rate)
  1187. {
  1188. const u8 *src_data;
  1189. u8 *dest_data;
  1190. u16 src_size, elem_size, src_pos, dest_pos;
  1191. __le16 dur;
  1192. struct ieee80211_hdr *hdr;
  1193. size_t ie_start;
  1194. src_size = dev->wl->current_beacon->len;
  1195. src_data = (const u8 *)dev->wl->current_beacon->data;
  1196. /* Get the start offset of the variable IEs in the packet. */
  1197. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1198. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1199. if (B43_WARN_ON(src_size < ie_start))
  1200. return NULL;
  1201. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1202. if (unlikely(!dest_data))
  1203. return NULL;
  1204. /* Copy the static data and all Information Elements, except the TIM. */
  1205. memcpy(dest_data, src_data, ie_start);
  1206. src_pos = ie_start;
  1207. dest_pos = ie_start;
  1208. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1209. elem_size = src_data[src_pos + 1] + 2;
  1210. if (src_data[src_pos] == 5) {
  1211. /* This is the TIM. */
  1212. continue;
  1213. }
  1214. memcpy(dest_data + dest_pos, src_data + src_pos,
  1215. elem_size);
  1216. dest_pos += elem_size;
  1217. }
  1218. *dest_size = dest_pos;
  1219. hdr = (struct ieee80211_hdr *)dest_data;
  1220. /* Set the frame control. */
  1221. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1222. IEEE80211_STYPE_PROBE_RESP);
  1223. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1224. dev->wl->vif, *dest_size,
  1225. rate);
  1226. hdr->duration_id = dur;
  1227. return dest_data;
  1228. }
  1229. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1230. u16 ram_offset,
  1231. u16 shm_size_offset,
  1232. struct ieee80211_rate *rate)
  1233. {
  1234. const u8 *probe_resp_data;
  1235. u16 size;
  1236. size = dev->wl->current_beacon->len;
  1237. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1238. if (unlikely(!probe_resp_data))
  1239. return;
  1240. /* Looks like PLCP headers plus packet timings are stored for
  1241. * all possible basic rates
  1242. */
  1243. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1244. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1245. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1246. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1247. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1248. b43_write_template_common(dev, probe_resp_data,
  1249. size, ram_offset, shm_size_offset,
  1250. rate->hw_value);
  1251. kfree(probe_resp_data);
  1252. }
  1253. /* Asynchronously update the packet templates in template RAM.
  1254. * Locking: Requires wl->irq_lock to be locked. */
  1255. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
  1256. {
  1257. /* This is the top half of the ansynchronous beacon update.
  1258. * The bottom half is the beacon IRQ.
  1259. * Beacon update must be asynchronous to avoid sending an
  1260. * invalid beacon. This can happen for example, if the firmware
  1261. * transmits a beacon while we are updating it. */
  1262. if (wl->current_beacon)
  1263. dev_kfree_skb_any(wl->current_beacon);
  1264. wl->current_beacon = beacon;
  1265. wl->beacon0_uploaded = 0;
  1266. wl->beacon1_uploaded = 0;
  1267. }
  1268. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1269. {
  1270. u32 tmp;
  1271. u16 i, len;
  1272. len = min((u16) ssid_len, (u16) 0x100);
  1273. for (i = 0; i < len; i += sizeof(u32)) {
  1274. tmp = (u32) (ssid[i + 0]);
  1275. if (i + 1 < len)
  1276. tmp |= (u32) (ssid[i + 1]) << 8;
  1277. if (i + 2 < len)
  1278. tmp |= (u32) (ssid[i + 2]) << 16;
  1279. if (i + 3 < len)
  1280. tmp |= (u32) (ssid[i + 3]) << 24;
  1281. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1282. }
  1283. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1284. }
  1285. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1286. {
  1287. b43_time_lock(dev);
  1288. if (dev->dev->id.revision >= 3) {
  1289. b43_write32(dev, 0x188, (beacon_int << 16));
  1290. } else {
  1291. b43_write16(dev, 0x606, (beacon_int >> 6));
  1292. b43_write16(dev, 0x610, beacon_int);
  1293. }
  1294. b43_time_unlock(dev);
  1295. }
  1296. static void handle_irq_beacon(struct b43_wldev *dev)
  1297. {
  1298. struct b43_wl *wl = dev->wl;
  1299. u32 cmd;
  1300. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1301. return;
  1302. /* This is the bottom half of the asynchronous beacon update. */
  1303. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1304. if (!(cmd & B43_MACCMD_BEACON0_VALID)) {
  1305. if (!wl->beacon0_uploaded) {
  1306. b43_write_beacon_template(dev, 0x68, 0x18,
  1307. B43_CCK_RATE_1MB);
  1308. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1309. &__b43_ratetable[3]);
  1310. wl->beacon0_uploaded = 1;
  1311. }
  1312. cmd |= B43_MACCMD_BEACON0_VALID;
  1313. }
  1314. if (!(cmd & B43_MACCMD_BEACON1_VALID)) {
  1315. if (!wl->beacon1_uploaded) {
  1316. b43_write_beacon_template(dev, 0x468, 0x1A,
  1317. B43_CCK_RATE_1MB);
  1318. wl->beacon1_uploaded = 1;
  1319. }
  1320. cmd |= B43_MACCMD_BEACON1_VALID;
  1321. }
  1322. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1323. }
  1324. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1325. {
  1326. //TODO
  1327. }
  1328. /* Interrupt handler bottom-half */
  1329. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1330. {
  1331. u32 reason;
  1332. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1333. u32 merged_dma_reason = 0;
  1334. int i;
  1335. unsigned long flags;
  1336. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1337. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1338. reason = dev->irq_reason;
  1339. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1340. dma_reason[i] = dev->dma_reason[i];
  1341. merged_dma_reason |= dma_reason[i];
  1342. }
  1343. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1344. b43err(dev->wl, "MAC transmission error\n");
  1345. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1346. b43err(dev->wl, "PHY transmission error\n");
  1347. rmb();
  1348. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1349. atomic_set(&dev->phy.txerr_cnt,
  1350. B43_PHY_TX_BADNESS_LIMIT);
  1351. b43err(dev->wl, "Too many PHY TX errors, "
  1352. "restarting the controller\n");
  1353. b43_controller_restart(dev, "PHY TX errors");
  1354. }
  1355. }
  1356. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1357. B43_DMAIRQ_NONFATALMASK))) {
  1358. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1359. b43err(dev->wl, "Fatal DMA error: "
  1360. "0x%08X, 0x%08X, 0x%08X, "
  1361. "0x%08X, 0x%08X, 0x%08X\n",
  1362. dma_reason[0], dma_reason[1],
  1363. dma_reason[2], dma_reason[3],
  1364. dma_reason[4], dma_reason[5]);
  1365. b43_controller_restart(dev, "DMA error");
  1366. mmiowb();
  1367. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1368. return;
  1369. }
  1370. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1371. b43err(dev->wl, "DMA error: "
  1372. "0x%08X, 0x%08X, 0x%08X, "
  1373. "0x%08X, 0x%08X, 0x%08X\n",
  1374. dma_reason[0], dma_reason[1],
  1375. dma_reason[2], dma_reason[3],
  1376. dma_reason[4], dma_reason[5]);
  1377. }
  1378. }
  1379. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1380. handle_irq_ucode_debug(dev);
  1381. if (reason & B43_IRQ_TBTT_INDI)
  1382. handle_irq_tbtt_indication(dev);
  1383. if (reason & B43_IRQ_ATIM_END)
  1384. handle_irq_atim_end(dev);
  1385. if (reason & B43_IRQ_BEACON)
  1386. handle_irq_beacon(dev);
  1387. if (reason & B43_IRQ_PMQ)
  1388. handle_irq_pmq(dev);
  1389. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1390. ;/* TODO */
  1391. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1392. handle_irq_noise(dev);
  1393. /* Check the DMA reason registers for received data. */
  1394. if (dma_reason[0] & B43_DMAIRQ_RX_DONE)
  1395. b43_dma_rx(dev->dma.rx_ring0);
  1396. if (dma_reason[3] & B43_DMAIRQ_RX_DONE)
  1397. b43_dma_rx(dev->dma.rx_ring3);
  1398. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1399. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1400. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1401. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1402. if (reason & B43_IRQ_TX_OK)
  1403. handle_irq_transmit_status(dev);
  1404. b43_interrupt_enable(dev, dev->irq_savedstate);
  1405. mmiowb();
  1406. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1407. }
  1408. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1409. {
  1410. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1411. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1412. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1413. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1414. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1415. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1416. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1417. }
  1418. /* Interrupt handler top-half */
  1419. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1420. {
  1421. irqreturn_t ret = IRQ_NONE;
  1422. struct b43_wldev *dev = dev_id;
  1423. u32 reason;
  1424. if (!dev)
  1425. return IRQ_NONE;
  1426. spin_lock(&dev->wl->irq_lock);
  1427. if (b43_status(dev) < B43_STAT_STARTED)
  1428. goto out;
  1429. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1430. if (reason == 0xffffffff) /* shared IRQ */
  1431. goto out;
  1432. ret = IRQ_HANDLED;
  1433. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1434. if (!reason)
  1435. goto out;
  1436. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1437. & 0x0001DC00;
  1438. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1439. & 0x0000DC00;
  1440. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1441. & 0x0000DC00;
  1442. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1443. & 0x0001DC00;
  1444. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1445. & 0x0000DC00;
  1446. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1447. & 0x0000DC00;
  1448. b43_interrupt_ack(dev, reason);
  1449. /* disable all IRQs. They are enabled again in the bottom half. */
  1450. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1451. /* save the reason code and call our bottom half. */
  1452. dev->irq_reason = reason;
  1453. tasklet_schedule(&dev->isr_tasklet);
  1454. out:
  1455. mmiowb();
  1456. spin_unlock(&dev->wl->irq_lock);
  1457. return ret;
  1458. }
  1459. static void do_release_fw(struct b43_firmware_file *fw)
  1460. {
  1461. release_firmware(fw->data);
  1462. fw->data = NULL;
  1463. fw->filename = NULL;
  1464. }
  1465. static void b43_release_firmware(struct b43_wldev *dev)
  1466. {
  1467. do_release_fw(&dev->fw.ucode);
  1468. do_release_fw(&dev->fw.pcm);
  1469. do_release_fw(&dev->fw.initvals);
  1470. do_release_fw(&dev->fw.initvals_band);
  1471. }
  1472. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1473. {
  1474. const char *text;
  1475. text = "You must go to "
  1476. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1477. "and download the latest firmware (version 4).\n";
  1478. if (error)
  1479. b43err(wl, text);
  1480. else
  1481. b43warn(wl, text);
  1482. }
  1483. static int do_request_fw(struct b43_wldev *dev,
  1484. const char *name,
  1485. struct b43_firmware_file *fw)
  1486. {
  1487. char path[sizeof(modparam_fwpostfix) + 32];
  1488. const struct firmware *blob;
  1489. struct b43_fw_header *hdr;
  1490. u32 size;
  1491. int err;
  1492. if (!name) {
  1493. /* Don't fetch anything. Free possibly cached firmware. */
  1494. do_release_fw(fw);
  1495. return 0;
  1496. }
  1497. if (fw->filename) {
  1498. if (strcmp(fw->filename, name) == 0)
  1499. return 0; /* Already have this fw. */
  1500. /* Free the cached firmware first. */
  1501. do_release_fw(fw);
  1502. }
  1503. snprintf(path, ARRAY_SIZE(path),
  1504. "b43%s/%s.fw",
  1505. modparam_fwpostfix, name);
  1506. err = request_firmware(&blob, path, dev->dev->dev);
  1507. if (err) {
  1508. b43err(dev->wl, "Firmware file \"%s\" not found "
  1509. "or load failed.\n", path);
  1510. return err;
  1511. }
  1512. if (blob->size < sizeof(struct b43_fw_header))
  1513. goto err_format;
  1514. hdr = (struct b43_fw_header *)(blob->data);
  1515. switch (hdr->type) {
  1516. case B43_FW_TYPE_UCODE:
  1517. case B43_FW_TYPE_PCM:
  1518. size = be32_to_cpu(hdr->size);
  1519. if (size != blob->size - sizeof(struct b43_fw_header))
  1520. goto err_format;
  1521. /* fallthrough */
  1522. case B43_FW_TYPE_IV:
  1523. if (hdr->ver != 1)
  1524. goto err_format;
  1525. break;
  1526. default:
  1527. goto err_format;
  1528. }
  1529. fw->data = blob;
  1530. fw->filename = name;
  1531. return 0;
  1532. err_format:
  1533. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1534. release_firmware(blob);
  1535. return -EPROTO;
  1536. }
  1537. static int b43_request_firmware(struct b43_wldev *dev)
  1538. {
  1539. struct b43_firmware *fw = &dev->fw;
  1540. const u8 rev = dev->dev->id.revision;
  1541. const char *filename;
  1542. u32 tmshigh;
  1543. int err;
  1544. /* Get microcode */
  1545. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1546. if ((rev >= 5) && (rev <= 10))
  1547. filename = "ucode5";
  1548. else if ((rev >= 11) && (rev <= 12))
  1549. filename = "ucode11";
  1550. else if (rev >= 13)
  1551. filename = "ucode13";
  1552. else
  1553. goto err_no_ucode;
  1554. err = do_request_fw(dev, filename, &fw->ucode);
  1555. if (err)
  1556. goto err_load;
  1557. /* Get PCM code */
  1558. if ((rev >= 5) && (rev <= 10))
  1559. filename = "pcm5";
  1560. else if (rev >= 11)
  1561. filename = NULL;
  1562. else
  1563. goto err_no_pcm;
  1564. err = do_request_fw(dev, filename, &fw->pcm);
  1565. if (err)
  1566. goto err_load;
  1567. /* Get initvals */
  1568. switch (dev->phy.type) {
  1569. case B43_PHYTYPE_A:
  1570. if ((rev >= 5) && (rev <= 10)) {
  1571. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1572. filename = "a0g1initvals5";
  1573. else
  1574. filename = "a0g0initvals5";
  1575. } else
  1576. goto err_no_initvals;
  1577. break;
  1578. case B43_PHYTYPE_G:
  1579. if ((rev >= 5) && (rev <= 10))
  1580. filename = "b0g0initvals5";
  1581. else if (rev >= 13)
  1582. filename = "lp0initvals13";
  1583. else
  1584. goto err_no_initvals;
  1585. break;
  1586. case B43_PHYTYPE_N:
  1587. if ((rev >= 11) && (rev <= 12))
  1588. filename = "n0initvals11";
  1589. else
  1590. goto err_no_initvals;
  1591. break;
  1592. default:
  1593. goto err_no_initvals;
  1594. }
  1595. err = do_request_fw(dev, filename, &fw->initvals);
  1596. if (err)
  1597. goto err_load;
  1598. /* Get bandswitch initvals */
  1599. switch (dev->phy.type) {
  1600. case B43_PHYTYPE_A:
  1601. if ((rev >= 5) && (rev <= 10)) {
  1602. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1603. filename = "a0g1bsinitvals5";
  1604. else
  1605. filename = "a0g0bsinitvals5";
  1606. } else if (rev >= 11)
  1607. filename = NULL;
  1608. else
  1609. goto err_no_initvals;
  1610. break;
  1611. case B43_PHYTYPE_G:
  1612. if ((rev >= 5) && (rev <= 10))
  1613. filename = "b0g0bsinitvals5";
  1614. else if (rev >= 11)
  1615. filename = NULL;
  1616. else
  1617. goto err_no_initvals;
  1618. break;
  1619. case B43_PHYTYPE_N:
  1620. if ((rev >= 11) && (rev <= 12))
  1621. filename = "n0bsinitvals11";
  1622. else
  1623. goto err_no_initvals;
  1624. break;
  1625. default:
  1626. goto err_no_initvals;
  1627. }
  1628. err = do_request_fw(dev, filename, &fw->initvals_band);
  1629. if (err)
  1630. goto err_load;
  1631. return 0;
  1632. err_load:
  1633. b43_print_fw_helptext(dev->wl, 1);
  1634. goto error;
  1635. err_no_ucode:
  1636. err = -ENODEV;
  1637. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1638. goto error;
  1639. err_no_pcm:
  1640. err = -ENODEV;
  1641. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1642. goto error;
  1643. err_no_initvals:
  1644. err = -ENODEV;
  1645. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1646. "core rev %u\n", dev->phy.type, rev);
  1647. goto error;
  1648. error:
  1649. b43_release_firmware(dev);
  1650. return err;
  1651. }
  1652. static int b43_upload_microcode(struct b43_wldev *dev)
  1653. {
  1654. const size_t hdr_len = sizeof(struct b43_fw_header);
  1655. const __be32 *data;
  1656. unsigned int i, len;
  1657. u16 fwrev, fwpatch, fwdate, fwtime;
  1658. u32 tmp, macctl;
  1659. int err = 0;
  1660. /* Jump the microcode PSM to offset 0 */
  1661. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1662. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1663. macctl |= B43_MACCTL_PSM_JMP0;
  1664. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1665. /* Zero out all microcode PSM registers and shared memory. */
  1666. for (i = 0; i < 64; i++)
  1667. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1668. for (i = 0; i < 4096; i += 2)
  1669. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1670. /* Upload Microcode. */
  1671. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1672. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1673. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1674. for (i = 0; i < len; i++) {
  1675. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1676. udelay(10);
  1677. }
  1678. if (dev->fw.pcm.data) {
  1679. /* Upload PCM data. */
  1680. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1681. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1682. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1683. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1684. /* No need for autoinc bit in SHM_HW */
  1685. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1686. for (i = 0; i < len; i++) {
  1687. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1688. udelay(10);
  1689. }
  1690. }
  1691. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1692. /* Start the microcode PSM */
  1693. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1694. macctl &= ~B43_MACCTL_PSM_JMP0;
  1695. macctl |= B43_MACCTL_PSM_RUN;
  1696. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1697. /* Wait for the microcode to load and respond */
  1698. i = 0;
  1699. while (1) {
  1700. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1701. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1702. break;
  1703. i++;
  1704. if (i >= 20) {
  1705. b43err(dev->wl, "Microcode not responding\n");
  1706. b43_print_fw_helptext(dev->wl, 1);
  1707. err = -ENODEV;
  1708. goto error;
  1709. }
  1710. msleep_interruptible(50);
  1711. if (signal_pending(current)) {
  1712. err = -EINTR;
  1713. goto error;
  1714. }
  1715. }
  1716. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1717. /* Get and check the revisions. */
  1718. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1719. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1720. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1721. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1722. if (fwrev <= 0x128) {
  1723. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1724. "binary drivers older than version 4.x is unsupported. "
  1725. "You must upgrade your firmware files.\n");
  1726. b43_print_fw_helptext(dev->wl, 1);
  1727. err = -EOPNOTSUPP;
  1728. goto error;
  1729. }
  1730. b43info(dev->wl, "Loading firmware version %u.%u "
  1731. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1732. fwrev, fwpatch,
  1733. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1734. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1735. dev->fw.rev = fwrev;
  1736. dev->fw.patch = fwpatch;
  1737. if (b43_is_old_txhdr_format(dev)) {
  1738. b43warn(dev->wl, "You are using an old firmware image. "
  1739. "Support for old firmware will be removed in July 2008.\n");
  1740. b43_print_fw_helptext(dev->wl, 0);
  1741. }
  1742. return 0;
  1743. error:
  1744. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1745. macctl &= ~B43_MACCTL_PSM_RUN;
  1746. macctl |= B43_MACCTL_PSM_JMP0;
  1747. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1748. return err;
  1749. }
  1750. static int b43_write_initvals(struct b43_wldev *dev,
  1751. const struct b43_iv *ivals,
  1752. size_t count,
  1753. size_t array_size)
  1754. {
  1755. const struct b43_iv *iv;
  1756. u16 offset;
  1757. size_t i;
  1758. bool bit32;
  1759. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1760. iv = ivals;
  1761. for (i = 0; i < count; i++) {
  1762. if (array_size < sizeof(iv->offset_size))
  1763. goto err_format;
  1764. array_size -= sizeof(iv->offset_size);
  1765. offset = be16_to_cpu(iv->offset_size);
  1766. bit32 = !!(offset & B43_IV_32BIT);
  1767. offset &= B43_IV_OFFSET_MASK;
  1768. if (offset >= 0x1000)
  1769. goto err_format;
  1770. if (bit32) {
  1771. u32 value;
  1772. if (array_size < sizeof(iv->data.d32))
  1773. goto err_format;
  1774. array_size -= sizeof(iv->data.d32);
  1775. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1776. b43_write32(dev, offset, value);
  1777. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1778. sizeof(__be16) +
  1779. sizeof(__be32));
  1780. } else {
  1781. u16 value;
  1782. if (array_size < sizeof(iv->data.d16))
  1783. goto err_format;
  1784. array_size -= sizeof(iv->data.d16);
  1785. value = be16_to_cpu(iv->data.d16);
  1786. b43_write16(dev, offset, value);
  1787. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1788. sizeof(__be16) +
  1789. sizeof(__be16));
  1790. }
  1791. }
  1792. if (array_size)
  1793. goto err_format;
  1794. return 0;
  1795. err_format:
  1796. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1797. b43_print_fw_helptext(dev->wl, 1);
  1798. return -EPROTO;
  1799. }
  1800. static int b43_upload_initvals(struct b43_wldev *dev)
  1801. {
  1802. const size_t hdr_len = sizeof(struct b43_fw_header);
  1803. const struct b43_fw_header *hdr;
  1804. struct b43_firmware *fw = &dev->fw;
  1805. const struct b43_iv *ivals;
  1806. size_t count;
  1807. int err;
  1808. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  1809. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  1810. count = be32_to_cpu(hdr->size);
  1811. err = b43_write_initvals(dev, ivals, count,
  1812. fw->initvals.data->size - hdr_len);
  1813. if (err)
  1814. goto out;
  1815. if (fw->initvals_band.data) {
  1816. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  1817. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  1818. count = be32_to_cpu(hdr->size);
  1819. err = b43_write_initvals(dev, ivals, count,
  1820. fw->initvals_band.data->size - hdr_len);
  1821. if (err)
  1822. goto out;
  1823. }
  1824. out:
  1825. return err;
  1826. }
  1827. /* Initialize the GPIOs
  1828. * http://bcm-specs.sipsolutions.net/GPIO
  1829. */
  1830. static int b43_gpio_init(struct b43_wldev *dev)
  1831. {
  1832. struct ssb_bus *bus = dev->dev->bus;
  1833. struct ssb_device *gpiodev, *pcidev = NULL;
  1834. u32 mask, set;
  1835. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1836. & ~B43_MACCTL_GPOUTSMSK);
  1837. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1838. | 0x000F);
  1839. mask = 0x0000001F;
  1840. set = 0x0000000F;
  1841. if (dev->dev->bus->chip_id == 0x4301) {
  1842. mask |= 0x0060;
  1843. set |= 0x0060;
  1844. }
  1845. if (0 /* FIXME: conditional unknown */ ) {
  1846. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1847. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1848. | 0x0100);
  1849. mask |= 0x0180;
  1850. set |= 0x0180;
  1851. }
  1852. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1853. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1854. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1855. | 0x0200);
  1856. mask |= 0x0200;
  1857. set |= 0x0200;
  1858. }
  1859. if (dev->dev->id.revision >= 2)
  1860. mask |= 0x0010; /* FIXME: This is redundant. */
  1861. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1862. pcidev = bus->pcicore.dev;
  1863. #endif
  1864. gpiodev = bus->chipco.dev ? : pcidev;
  1865. if (!gpiodev)
  1866. return 0;
  1867. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1868. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1869. & mask) | set);
  1870. return 0;
  1871. }
  1872. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1873. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1874. {
  1875. struct ssb_bus *bus = dev->dev->bus;
  1876. struct ssb_device *gpiodev, *pcidev = NULL;
  1877. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1878. pcidev = bus->pcicore.dev;
  1879. #endif
  1880. gpiodev = bus->chipco.dev ? : pcidev;
  1881. if (!gpiodev)
  1882. return;
  1883. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1884. }
  1885. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1886. void b43_mac_enable(struct b43_wldev *dev)
  1887. {
  1888. dev->mac_suspended--;
  1889. B43_WARN_ON(dev->mac_suspended < 0);
  1890. B43_WARN_ON(irqs_disabled());
  1891. if (dev->mac_suspended == 0) {
  1892. b43_write32(dev, B43_MMIO_MACCTL,
  1893. b43_read32(dev, B43_MMIO_MACCTL)
  1894. | B43_MACCTL_ENABLED);
  1895. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1896. B43_IRQ_MAC_SUSPENDED);
  1897. /* Commit writes */
  1898. b43_read32(dev, B43_MMIO_MACCTL);
  1899. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1900. b43_power_saving_ctl_bits(dev, 0);
  1901. /* Re-enable IRQs. */
  1902. spin_lock_irq(&dev->wl->irq_lock);
  1903. b43_interrupt_enable(dev, dev->irq_savedstate);
  1904. spin_unlock_irq(&dev->wl->irq_lock);
  1905. }
  1906. }
  1907. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1908. void b43_mac_suspend(struct b43_wldev *dev)
  1909. {
  1910. int i;
  1911. u32 tmp;
  1912. might_sleep();
  1913. B43_WARN_ON(irqs_disabled());
  1914. B43_WARN_ON(dev->mac_suspended < 0);
  1915. if (dev->mac_suspended == 0) {
  1916. /* Mask IRQs before suspending MAC. Otherwise
  1917. * the MAC stays busy and won't suspend. */
  1918. spin_lock_irq(&dev->wl->irq_lock);
  1919. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1920. spin_unlock_irq(&dev->wl->irq_lock);
  1921. b43_synchronize_irq(dev);
  1922. dev->irq_savedstate = tmp;
  1923. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1924. b43_write32(dev, B43_MMIO_MACCTL,
  1925. b43_read32(dev, B43_MMIO_MACCTL)
  1926. & ~B43_MACCTL_ENABLED);
  1927. /* force pci to flush the write */
  1928. b43_read32(dev, B43_MMIO_MACCTL);
  1929. for (i = 40; i; i--) {
  1930. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1931. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1932. goto out;
  1933. msleep(1);
  1934. }
  1935. b43err(dev->wl, "MAC suspend failed\n");
  1936. }
  1937. out:
  1938. dev->mac_suspended++;
  1939. }
  1940. static void b43_adjust_opmode(struct b43_wldev *dev)
  1941. {
  1942. struct b43_wl *wl = dev->wl;
  1943. u32 ctl;
  1944. u16 cfp_pretbtt;
  1945. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1946. /* Reset status to STA infrastructure mode. */
  1947. ctl &= ~B43_MACCTL_AP;
  1948. ctl &= ~B43_MACCTL_KEEP_CTL;
  1949. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1950. ctl &= ~B43_MACCTL_KEEP_BAD;
  1951. ctl &= ~B43_MACCTL_PROMISC;
  1952. ctl &= ~B43_MACCTL_BEACPROMISC;
  1953. ctl |= B43_MACCTL_INFRA;
  1954. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1955. ctl |= B43_MACCTL_AP;
  1956. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1957. ctl &= ~B43_MACCTL_INFRA;
  1958. if (wl->filter_flags & FIF_CONTROL)
  1959. ctl |= B43_MACCTL_KEEP_CTL;
  1960. if (wl->filter_flags & FIF_FCSFAIL)
  1961. ctl |= B43_MACCTL_KEEP_BAD;
  1962. if (wl->filter_flags & FIF_PLCPFAIL)
  1963. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1964. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1965. ctl |= B43_MACCTL_PROMISC;
  1966. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1967. ctl |= B43_MACCTL_BEACPROMISC;
  1968. /* Workaround: On old hardware the HW-MAC-address-filter
  1969. * doesn't work properly, so always run promisc in filter
  1970. * it in software. */
  1971. if (dev->dev->id.revision <= 4)
  1972. ctl |= B43_MACCTL_PROMISC;
  1973. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1974. cfp_pretbtt = 2;
  1975. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1976. if (dev->dev->bus->chip_id == 0x4306 &&
  1977. dev->dev->bus->chip_rev == 3)
  1978. cfp_pretbtt = 100;
  1979. else
  1980. cfp_pretbtt = 50;
  1981. }
  1982. b43_write16(dev, 0x612, cfp_pretbtt);
  1983. }
  1984. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1985. {
  1986. u16 offset;
  1987. if (is_ofdm) {
  1988. offset = 0x480;
  1989. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1990. } else {
  1991. offset = 0x4C0;
  1992. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1993. }
  1994. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  1995. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  1996. }
  1997. static void b43_rate_memory_init(struct b43_wldev *dev)
  1998. {
  1999. switch (dev->phy.type) {
  2000. case B43_PHYTYPE_A:
  2001. case B43_PHYTYPE_G:
  2002. case B43_PHYTYPE_N:
  2003. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2004. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2005. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2006. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2007. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2008. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2009. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2010. if (dev->phy.type == B43_PHYTYPE_A)
  2011. break;
  2012. /* fallthrough */
  2013. case B43_PHYTYPE_B:
  2014. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2015. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2016. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2017. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2018. break;
  2019. default:
  2020. B43_WARN_ON(1);
  2021. }
  2022. }
  2023. /* Set the TX-Antenna for management frames sent by firmware. */
  2024. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2025. {
  2026. u16 ant = 0;
  2027. u16 tmp;
  2028. switch (antenna) {
  2029. case B43_ANTENNA0:
  2030. ant |= B43_TXH_PHY_ANT0;
  2031. break;
  2032. case B43_ANTENNA1:
  2033. ant |= B43_TXH_PHY_ANT1;
  2034. break;
  2035. case B43_ANTENNA2:
  2036. ant |= B43_TXH_PHY_ANT2;
  2037. break;
  2038. case B43_ANTENNA3:
  2039. ant |= B43_TXH_PHY_ANT3;
  2040. break;
  2041. case B43_ANTENNA_AUTO:
  2042. ant |= B43_TXH_PHY_ANT01AUTO;
  2043. break;
  2044. default:
  2045. B43_WARN_ON(1);
  2046. }
  2047. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  2048. /* For Beacons */
  2049. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  2050. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2051. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  2052. /* For ACK/CTS */
  2053. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2054. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2055. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2056. /* For Probe Resposes */
  2057. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2058. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2059. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2060. }
  2061. /* This is the opposite of b43_chip_init() */
  2062. static void b43_chip_exit(struct b43_wldev *dev)
  2063. {
  2064. b43_radio_turn_off(dev, 1);
  2065. b43_gpio_cleanup(dev);
  2066. /* firmware is released later */
  2067. }
  2068. /* Initialize the chip
  2069. * http://bcm-specs.sipsolutions.net/ChipInit
  2070. */
  2071. static int b43_chip_init(struct b43_wldev *dev)
  2072. {
  2073. struct b43_phy *phy = &dev->phy;
  2074. int err, tmp;
  2075. u32 value32, macctl;
  2076. u16 value16;
  2077. /* Initialize the MAC control */
  2078. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2079. if (dev->phy.gmode)
  2080. macctl |= B43_MACCTL_GMODE;
  2081. macctl |= B43_MACCTL_INFRA;
  2082. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2083. err = b43_request_firmware(dev);
  2084. if (err)
  2085. goto out;
  2086. err = b43_upload_microcode(dev);
  2087. if (err)
  2088. goto out; /* firmware is released later */
  2089. err = b43_gpio_init(dev);
  2090. if (err)
  2091. goto out; /* firmware is released later */
  2092. err = b43_upload_initvals(dev);
  2093. if (err)
  2094. goto err_gpio_clean;
  2095. b43_radio_turn_on(dev);
  2096. b43_write16(dev, 0x03E6, 0x0000);
  2097. err = b43_phy_init(dev);
  2098. if (err)
  2099. goto err_radio_off;
  2100. /* Select initial Interference Mitigation. */
  2101. tmp = phy->interfmode;
  2102. phy->interfmode = B43_INTERFMODE_NONE;
  2103. b43_radio_set_interference_mitigation(dev, tmp);
  2104. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2105. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2106. if (phy->type == B43_PHYTYPE_B) {
  2107. value16 = b43_read16(dev, 0x005E);
  2108. value16 |= 0x0004;
  2109. b43_write16(dev, 0x005E, value16);
  2110. }
  2111. b43_write32(dev, 0x0100, 0x01000000);
  2112. if (dev->dev->id.revision < 5)
  2113. b43_write32(dev, 0x010C, 0x01000000);
  2114. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2115. & ~B43_MACCTL_INFRA);
  2116. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2117. | B43_MACCTL_INFRA);
  2118. /* Probe Response Timeout value */
  2119. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2120. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2121. /* Initially set the wireless operation mode. */
  2122. b43_adjust_opmode(dev);
  2123. if (dev->dev->id.revision < 3) {
  2124. b43_write16(dev, 0x060E, 0x0000);
  2125. b43_write16(dev, 0x0610, 0x8000);
  2126. b43_write16(dev, 0x0604, 0x0000);
  2127. b43_write16(dev, 0x0606, 0x0200);
  2128. } else {
  2129. b43_write32(dev, 0x0188, 0x80000000);
  2130. b43_write32(dev, 0x018C, 0x02000000);
  2131. }
  2132. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2133. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2134. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2135. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2136. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2137. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2138. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2139. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2140. value32 |= 0x00100000;
  2141. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2142. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2143. dev->dev->bus->chipco.fast_pwrup_delay);
  2144. err = 0;
  2145. b43dbg(dev->wl, "Chip initialized\n");
  2146. out:
  2147. return err;
  2148. err_radio_off:
  2149. b43_radio_turn_off(dev, 1);
  2150. err_gpio_clean:
  2151. b43_gpio_cleanup(dev);
  2152. return err;
  2153. }
  2154. static void b43_periodic_every120sec(struct b43_wldev *dev)
  2155. {
  2156. struct b43_phy *phy = &dev->phy;
  2157. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  2158. return;
  2159. b43_mac_suspend(dev);
  2160. b43_lo_g_measure(dev);
  2161. b43_mac_enable(dev);
  2162. if (b43_has_hardware_pctl(phy))
  2163. b43_lo_g_ctl_mark_all_unused(dev);
  2164. }
  2165. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2166. {
  2167. struct b43_phy *phy = &dev->phy;
  2168. if (phy->type != B43_PHYTYPE_G)
  2169. return;
  2170. if (!b43_has_hardware_pctl(phy))
  2171. b43_lo_g_ctl_mark_all_unused(dev);
  2172. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2173. b43_mac_suspend(dev);
  2174. b43_calc_nrssi_slope(dev);
  2175. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2176. u8 old_chan = phy->channel;
  2177. /* VCO Calibration */
  2178. if (old_chan >= 8)
  2179. b43_radio_selectchannel(dev, 1, 0);
  2180. else
  2181. b43_radio_selectchannel(dev, 13, 0);
  2182. b43_radio_selectchannel(dev, old_chan, 0);
  2183. }
  2184. b43_mac_enable(dev);
  2185. }
  2186. }
  2187. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2188. {
  2189. /* Update device statistics. */
  2190. b43_calculate_link_quality(dev);
  2191. }
  2192. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2193. {
  2194. struct b43_phy *phy = &dev->phy;
  2195. if (phy->type == B43_PHYTYPE_G) {
  2196. //TODO: update_aci_moving_average
  2197. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2198. b43_mac_suspend(dev);
  2199. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2200. if (0 /*TODO: bunch of conditions */ ) {
  2201. b43_radio_set_interference_mitigation
  2202. (dev, B43_INTERFMODE_MANUALWLAN);
  2203. }
  2204. } else if (1 /*TODO*/) {
  2205. /*
  2206. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2207. b43_radio_set_interference_mitigation(dev,
  2208. B43_INTERFMODE_NONE);
  2209. }
  2210. */
  2211. }
  2212. b43_mac_enable(dev);
  2213. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2214. phy->rev == 1) {
  2215. //TODO: implement rev1 workaround
  2216. }
  2217. }
  2218. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2219. //TODO for APHY (temperature?)
  2220. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2221. wmb();
  2222. }
  2223. static void do_periodic_work(struct b43_wldev *dev)
  2224. {
  2225. unsigned int state;
  2226. state = dev->periodic_state;
  2227. if (state % 8 == 0)
  2228. b43_periodic_every120sec(dev);
  2229. if (state % 4 == 0)
  2230. b43_periodic_every60sec(dev);
  2231. if (state % 2 == 0)
  2232. b43_periodic_every30sec(dev);
  2233. b43_periodic_every15sec(dev);
  2234. }
  2235. /* Periodic work locking policy:
  2236. * The whole periodic work handler is protected by
  2237. * wl->mutex. If another lock is needed somewhere in the
  2238. * pwork callchain, it's aquired in-place, where it's needed.
  2239. */
  2240. static void b43_periodic_work_handler(struct work_struct *work)
  2241. {
  2242. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2243. periodic_work.work);
  2244. struct b43_wl *wl = dev->wl;
  2245. unsigned long delay;
  2246. mutex_lock(&wl->mutex);
  2247. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2248. goto out;
  2249. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2250. goto out_requeue;
  2251. do_periodic_work(dev);
  2252. dev->periodic_state++;
  2253. out_requeue:
  2254. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2255. delay = msecs_to_jiffies(50);
  2256. else
  2257. delay = round_jiffies_relative(HZ * 15);
  2258. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2259. out:
  2260. mutex_unlock(&wl->mutex);
  2261. }
  2262. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2263. {
  2264. struct delayed_work *work = &dev->periodic_work;
  2265. dev->periodic_state = 0;
  2266. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2267. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2268. }
  2269. /* Check if communication with the device works correctly. */
  2270. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2271. {
  2272. u32 v, backup;
  2273. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2274. /* Check for read/write and endianness problems. */
  2275. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2276. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2277. goto error;
  2278. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2279. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2280. goto error;
  2281. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2282. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2283. /* The 32bit register shadows the two 16bit registers
  2284. * with update sideeffects. Validate this. */
  2285. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2286. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2287. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2288. goto error;
  2289. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2290. goto error;
  2291. }
  2292. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2293. v = b43_read32(dev, B43_MMIO_MACCTL);
  2294. v |= B43_MACCTL_GMODE;
  2295. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2296. goto error;
  2297. return 0;
  2298. error:
  2299. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2300. return -ENODEV;
  2301. }
  2302. static void b43_security_init(struct b43_wldev *dev)
  2303. {
  2304. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2305. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2306. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2307. /* KTP is a word address, but we address SHM bytewise.
  2308. * So multiply by two.
  2309. */
  2310. dev->ktp *= 2;
  2311. if (dev->dev->id.revision >= 5) {
  2312. /* Number of RCMTA address slots */
  2313. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2314. }
  2315. b43_clear_keys(dev);
  2316. }
  2317. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2318. {
  2319. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2320. unsigned long flags;
  2321. /* Don't take wl->mutex here, as it could deadlock with
  2322. * hwrng internal locking. It's not needed to take
  2323. * wl->mutex here, anyway. */
  2324. spin_lock_irqsave(&wl->irq_lock, flags);
  2325. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2326. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2327. return (sizeof(u16));
  2328. }
  2329. static void b43_rng_exit(struct b43_wl *wl, bool suspended)
  2330. {
  2331. if (wl->rng_initialized)
  2332. __hwrng_unregister(&wl->rng, suspended);
  2333. }
  2334. static int b43_rng_init(struct b43_wl *wl)
  2335. {
  2336. int err;
  2337. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2338. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2339. wl->rng.name = wl->rng_name;
  2340. wl->rng.data_read = b43_rng_read;
  2341. wl->rng.priv = (unsigned long)wl;
  2342. wl->rng_initialized = 1;
  2343. err = hwrng_register(&wl->rng);
  2344. if (err) {
  2345. wl->rng_initialized = 0;
  2346. b43err(wl, "Failed to register the random "
  2347. "number generator (%d)\n", err);
  2348. }
  2349. return err;
  2350. }
  2351. static int b43_op_tx(struct ieee80211_hw *hw,
  2352. struct sk_buff *skb,
  2353. struct ieee80211_tx_control *ctl)
  2354. {
  2355. struct b43_wl *wl = hw_to_b43_wl(hw);
  2356. struct b43_wldev *dev = wl->current_dev;
  2357. int err = -ENODEV;
  2358. if (unlikely(!dev))
  2359. goto out;
  2360. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2361. goto out;
  2362. /* DMA-TX is done without a global lock. */
  2363. err = b43_dma_tx(dev, skb, ctl);
  2364. out:
  2365. if (unlikely(err))
  2366. return NETDEV_TX_BUSY;
  2367. return NETDEV_TX_OK;
  2368. }
  2369. /* Locking: wl->irq_lock */
  2370. static void b43_qos_params_upload(struct b43_wldev *dev,
  2371. const struct ieee80211_tx_queue_params *p,
  2372. u16 shm_offset)
  2373. {
  2374. u16 params[B43_NR_QOSPARAMS];
  2375. int cw_min, cw_max, aifs, bslots, tmp;
  2376. unsigned int i;
  2377. const u16 aCWmin = 0x0001;
  2378. const u16 aCWmax = 0x03FF;
  2379. /* Calculate the default values for the parameters, if needed. */
  2380. switch (shm_offset) {
  2381. case B43_QOS_VOICE:
  2382. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2383. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
  2384. cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
  2385. break;
  2386. case B43_QOS_VIDEO:
  2387. aifs = (p->aifs == -1) ? 2 : p->aifs;
  2388. cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
  2389. cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
  2390. break;
  2391. case B43_QOS_BESTEFFORT:
  2392. aifs = (p->aifs == -1) ? 3 : p->aifs;
  2393. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2394. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2395. break;
  2396. case B43_QOS_BACKGROUND:
  2397. aifs = (p->aifs == -1) ? 7 : p->aifs;
  2398. cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
  2399. cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
  2400. break;
  2401. default:
  2402. B43_WARN_ON(1);
  2403. return;
  2404. }
  2405. if (cw_min <= 0)
  2406. cw_min = aCWmin;
  2407. if (cw_max <= 0)
  2408. cw_max = aCWmin;
  2409. bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
  2410. memset(&params, 0, sizeof(params));
  2411. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2412. params[B43_QOSPARAM_CWMIN] = cw_min;
  2413. params[B43_QOSPARAM_CWMAX] = cw_max;
  2414. params[B43_QOSPARAM_CWCUR] = cw_min;
  2415. params[B43_QOSPARAM_AIFS] = aifs;
  2416. params[B43_QOSPARAM_BSLOTS] = bslots;
  2417. params[B43_QOSPARAM_REGGAP] = bslots + aifs;
  2418. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2419. if (i == B43_QOSPARAM_STATUS) {
  2420. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2421. shm_offset + (i * 2));
  2422. /* Mark the parameters as updated. */
  2423. tmp |= 0x100;
  2424. b43_shm_write16(dev, B43_SHM_SHARED,
  2425. shm_offset + (i * 2),
  2426. tmp);
  2427. } else {
  2428. b43_shm_write16(dev, B43_SHM_SHARED,
  2429. shm_offset + (i * 2),
  2430. params[i]);
  2431. }
  2432. }
  2433. }
  2434. /* Update the QOS parameters in hardware. */
  2435. static void b43_qos_update(struct b43_wldev *dev)
  2436. {
  2437. struct b43_wl *wl = dev->wl;
  2438. struct b43_qos_params *params;
  2439. unsigned long flags;
  2440. unsigned int i;
  2441. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2442. static const u16 qos_shm_offsets[] = {
  2443. [0] = B43_QOS_VOICE,
  2444. [1] = B43_QOS_VIDEO,
  2445. [2] = B43_QOS_BESTEFFORT,
  2446. [3] = B43_QOS_BACKGROUND,
  2447. };
  2448. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2449. b43_mac_suspend(dev);
  2450. spin_lock_irqsave(&wl->irq_lock, flags);
  2451. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2452. params = &(wl->qos_params[i]);
  2453. if (params->need_hw_update) {
  2454. b43_qos_params_upload(dev, &(params->p),
  2455. qos_shm_offsets[i]);
  2456. params->need_hw_update = 0;
  2457. }
  2458. }
  2459. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2460. b43_mac_enable(dev);
  2461. }
  2462. static void b43_qos_clear(struct b43_wl *wl)
  2463. {
  2464. struct b43_qos_params *params;
  2465. unsigned int i;
  2466. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2467. params = &(wl->qos_params[i]);
  2468. memset(&(params->p), 0, sizeof(params->p));
  2469. params->p.aifs = -1;
  2470. params->need_hw_update = 1;
  2471. }
  2472. }
  2473. /* Initialize the core's QOS capabilities */
  2474. static void b43_qos_init(struct b43_wldev *dev)
  2475. {
  2476. struct b43_wl *wl = dev->wl;
  2477. unsigned int i;
  2478. /* Upload the current QOS parameters. */
  2479. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2480. wl->qos_params[i].need_hw_update = 1;
  2481. b43_qos_update(dev);
  2482. /* Enable QOS support. */
  2483. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2484. b43_write16(dev, B43_MMIO_IFSCTL,
  2485. b43_read16(dev, B43_MMIO_IFSCTL)
  2486. | B43_MMIO_IFSCTL_USE_EDCF);
  2487. }
  2488. static void b43_qos_update_work(struct work_struct *work)
  2489. {
  2490. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2491. struct b43_wldev *dev;
  2492. mutex_lock(&wl->mutex);
  2493. dev = wl->current_dev;
  2494. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2495. b43_qos_update(dev);
  2496. mutex_unlock(&wl->mutex);
  2497. }
  2498. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2499. int _queue,
  2500. const struct ieee80211_tx_queue_params *params)
  2501. {
  2502. struct b43_wl *wl = hw_to_b43_wl(hw);
  2503. unsigned long flags;
  2504. unsigned int queue = (unsigned int)_queue;
  2505. struct b43_qos_params *p;
  2506. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2507. /* Queue not available or don't support setting
  2508. * params on this queue. Return success to not
  2509. * confuse mac80211. */
  2510. return 0;
  2511. }
  2512. spin_lock_irqsave(&wl->irq_lock, flags);
  2513. p = &(wl->qos_params[queue]);
  2514. memcpy(&(p->p), params, sizeof(p->p));
  2515. p->need_hw_update = 1;
  2516. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2517. queue_work(hw->workqueue, &wl->qos_update_work);
  2518. return 0;
  2519. }
  2520. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2521. struct ieee80211_tx_queue_stats *stats)
  2522. {
  2523. struct b43_wl *wl = hw_to_b43_wl(hw);
  2524. struct b43_wldev *dev = wl->current_dev;
  2525. unsigned long flags;
  2526. int err = -ENODEV;
  2527. if (!dev)
  2528. goto out;
  2529. spin_lock_irqsave(&wl->irq_lock, flags);
  2530. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2531. b43_dma_get_tx_stats(dev, stats);
  2532. err = 0;
  2533. }
  2534. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2535. out:
  2536. return err;
  2537. }
  2538. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2539. struct ieee80211_low_level_stats *stats)
  2540. {
  2541. struct b43_wl *wl = hw_to_b43_wl(hw);
  2542. unsigned long flags;
  2543. spin_lock_irqsave(&wl->irq_lock, flags);
  2544. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2545. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2546. return 0;
  2547. }
  2548. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2549. {
  2550. struct ssb_device *sdev = dev->dev;
  2551. u32 tmslow;
  2552. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2553. tmslow &= ~B43_TMSLOW_GMODE;
  2554. tmslow |= B43_TMSLOW_PHYRESET;
  2555. tmslow |= SSB_TMSLOW_FGC;
  2556. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2557. msleep(1);
  2558. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2559. tmslow &= ~SSB_TMSLOW_FGC;
  2560. tmslow |= B43_TMSLOW_PHYRESET;
  2561. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2562. msleep(1);
  2563. }
  2564. static const char * band_to_string(enum ieee80211_band band)
  2565. {
  2566. switch (band) {
  2567. case IEEE80211_BAND_5GHZ:
  2568. return "5";
  2569. case IEEE80211_BAND_2GHZ:
  2570. return "2.4";
  2571. default:
  2572. break;
  2573. }
  2574. B43_WARN_ON(1);
  2575. return "";
  2576. }
  2577. /* Expects wl->mutex locked */
  2578. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2579. {
  2580. struct b43_wldev *up_dev = NULL;
  2581. struct b43_wldev *down_dev;
  2582. struct b43_wldev *d;
  2583. int err;
  2584. bool gmode;
  2585. int prev_status;
  2586. /* Find a device and PHY which supports the band. */
  2587. list_for_each_entry(d, &wl->devlist, list) {
  2588. switch (chan->band) {
  2589. case IEEE80211_BAND_5GHZ:
  2590. if (d->phy.supports_5ghz) {
  2591. up_dev = d;
  2592. gmode = 0;
  2593. }
  2594. break;
  2595. case IEEE80211_BAND_2GHZ:
  2596. if (d->phy.supports_2ghz) {
  2597. up_dev = d;
  2598. gmode = 1;
  2599. }
  2600. break;
  2601. default:
  2602. B43_WARN_ON(1);
  2603. return -EINVAL;
  2604. }
  2605. if (up_dev)
  2606. break;
  2607. }
  2608. if (!up_dev) {
  2609. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2610. band_to_string(chan->band));
  2611. return -ENODEV;
  2612. }
  2613. if ((up_dev == wl->current_dev) &&
  2614. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2615. /* This device is already running. */
  2616. return 0;
  2617. }
  2618. b43dbg(wl, "Switching to %s-GHz band\n",
  2619. band_to_string(chan->band));
  2620. down_dev = wl->current_dev;
  2621. prev_status = b43_status(down_dev);
  2622. /* Shutdown the currently running core. */
  2623. if (prev_status >= B43_STAT_STARTED)
  2624. b43_wireless_core_stop(down_dev);
  2625. if (prev_status >= B43_STAT_INITIALIZED)
  2626. b43_wireless_core_exit(down_dev);
  2627. if (down_dev != up_dev) {
  2628. /* We switch to a different core, so we put PHY into
  2629. * RESET on the old core. */
  2630. b43_put_phy_into_reset(down_dev);
  2631. }
  2632. /* Now start the new core. */
  2633. up_dev->phy.gmode = gmode;
  2634. if (prev_status >= B43_STAT_INITIALIZED) {
  2635. err = b43_wireless_core_init(up_dev);
  2636. if (err) {
  2637. b43err(wl, "Fatal: Could not initialize device for "
  2638. "selected %s-GHz band\n",
  2639. band_to_string(chan->band));
  2640. goto init_failure;
  2641. }
  2642. }
  2643. if (prev_status >= B43_STAT_STARTED) {
  2644. err = b43_wireless_core_start(up_dev);
  2645. if (err) {
  2646. b43err(wl, "Fatal: Coult not start device for "
  2647. "selected %s-GHz band\n",
  2648. band_to_string(chan->band));
  2649. b43_wireless_core_exit(up_dev);
  2650. goto init_failure;
  2651. }
  2652. }
  2653. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2654. wl->current_dev = up_dev;
  2655. return 0;
  2656. init_failure:
  2657. /* Whoops, failed to init the new core. No core is operating now. */
  2658. wl->current_dev = NULL;
  2659. return err;
  2660. }
  2661. /* Check if the use of the antenna that ieee80211 told us to
  2662. * use is possible. This will fall back to DEFAULT.
  2663. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  2664. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  2665. u8 antenna_nr)
  2666. {
  2667. u8 antenna_mask;
  2668. if (antenna_nr == 0) {
  2669. /* Zero means "use default antenna". That's always OK. */
  2670. return 0;
  2671. }
  2672. /* Get the mask of available antennas. */
  2673. if (dev->phy.gmode)
  2674. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  2675. else
  2676. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  2677. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  2678. /* This antenna is not available. Fall back to default. */
  2679. return 0;
  2680. }
  2681. return antenna_nr;
  2682. }
  2683. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  2684. {
  2685. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  2686. switch (antenna) {
  2687. case 0: /* default/diversity */
  2688. return B43_ANTENNA_DEFAULT;
  2689. case 1: /* Antenna 0 */
  2690. return B43_ANTENNA0;
  2691. case 2: /* Antenna 1 */
  2692. return B43_ANTENNA1;
  2693. case 3: /* Antenna 2 */
  2694. return B43_ANTENNA2;
  2695. case 4: /* Antenna 3 */
  2696. return B43_ANTENNA3;
  2697. default:
  2698. return B43_ANTENNA_DEFAULT;
  2699. }
  2700. }
  2701. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2702. {
  2703. struct b43_wl *wl = hw_to_b43_wl(hw);
  2704. struct b43_wldev *dev;
  2705. struct b43_phy *phy;
  2706. unsigned long flags;
  2707. int antenna;
  2708. int err = 0;
  2709. u32 savedirqs;
  2710. mutex_lock(&wl->mutex);
  2711. /* Switch the band (if necessary). This might change the active core. */
  2712. err = b43_switch_band(wl, conf->channel);
  2713. if (err)
  2714. goto out_unlock_mutex;
  2715. dev = wl->current_dev;
  2716. phy = &dev->phy;
  2717. /* Disable IRQs while reconfiguring the device.
  2718. * This makes it possible to drop the spinlock throughout
  2719. * the reconfiguration process. */
  2720. spin_lock_irqsave(&wl->irq_lock, flags);
  2721. if (b43_status(dev) < B43_STAT_STARTED) {
  2722. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2723. goto out_unlock_mutex;
  2724. }
  2725. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2726. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2727. b43_synchronize_irq(dev);
  2728. /* Switch to the requested channel.
  2729. * The firmware takes care of races with the TX handler. */
  2730. if (conf->channel->hw_value != phy->channel)
  2731. b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2732. /* Enable/Disable ShortSlot timing. */
  2733. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2734. dev->short_slot) {
  2735. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2736. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2737. b43_short_slot_timing_enable(dev);
  2738. else
  2739. b43_short_slot_timing_disable(dev);
  2740. }
  2741. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2742. /* Adjust the desired TX power level. */
  2743. if (conf->power_level != 0) {
  2744. if (conf->power_level != phy->power_level) {
  2745. phy->power_level = conf->power_level;
  2746. b43_phy_xmitpower(dev);
  2747. }
  2748. }
  2749. /* Antennas for RX and management frame TX. */
  2750. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2751. b43_mgmtframe_txantenna(dev, antenna);
  2752. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2753. b43_set_rx_antenna(dev, antenna);
  2754. /* Update templates for AP mode. */
  2755. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2756. b43_set_beacon_int(dev, conf->beacon_int);
  2757. if (!!conf->radio_enabled != phy->radio_on) {
  2758. if (conf->radio_enabled) {
  2759. b43_radio_turn_on(dev);
  2760. b43info(dev->wl, "Radio turned on by software\n");
  2761. if (!dev->radio_hw_enable) {
  2762. b43info(dev->wl, "The hardware RF-kill button "
  2763. "still turns the radio physically off. "
  2764. "Press the button to turn it on.\n");
  2765. }
  2766. } else {
  2767. b43_radio_turn_off(dev, 0);
  2768. b43info(dev->wl, "Radio turned off by software\n");
  2769. }
  2770. }
  2771. spin_lock_irqsave(&wl->irq_lock, flags);
  2772. b43_interrupt_enable(dev, savedirqs);
  2773. mmiowb();
  2774. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2775. out_unlock_mutex:
  2776. mutex_unlock(&wl->mutex);
  2777. return err;
  2778. }
  2779. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2780. const u8 *local_addr, const u8 *addr,
  2781. struct ieee80211_key_conf *key)
  2782. {
  2783. struct b43_wl *wl = hw_to_b43_wl(hw);
  2784. struct b43_wldev *dev;
  2785. unsigned long flags;
  2786. u8 algorithm;
  2787. u8 index;
  2788. int err;
  2789. DECLARE_MAC_BUF(mac);
  2790. if (modparam_nohwcrypt)
  2791. return -ENOSPC; /* User disabled HW-crypto */
  2792. mutex_lock(&wl->mutex);
  2793. spin_lock_irqsave(&wl->irq_lock, flags);
  2794. dev = wl->current_dev;
  2795. err = -ENODEV;
  2796. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2797. goto out_unlock;
  2798. err = -EINVAL;
  2799. switch (key->alg) {
  2800. case ALG_WEP:
  2801. if (key->keylen == 5)
  2802. algorithm = B43_SEC_ALGO_WEP40;
  2803. else
  2804. algorithm = B43_SEC_ALGO_WEP104;
  2805. break;
  2806. case ALG_TKIP:
  2807. algorithm = B43_SEC_ALGO_TKIP;
  2808. break;
  2809. case ALG_CCMP:
  2810. algorithm = B43_SEC_ALGO_AES;
  2811. break;
  2812. default:
  2813. B43_WARN_ON(1);
  2814. goto out_unlock;
  2815. }
  2816. index = (u8) (key->keyidx);
  2817. if (index > 3)
  2818. goto out_unlock;
  2819. switch (cmd) {
  2820. case SET_KEY:
  2821. if (algorithm == B43_SEC_ALGO_TKIP) {
  2822. /* FIXME: No TKIP hardware encryption for now. */
  2823. err = -EOPNOTSUPP;
  2824. goto out_unlock;
  2825. }
  2826. if (is_broadcast_ether_addr(addr)) {
  2827. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2828. err = b43_key_write(dev, index, algorithm,
  2829. key->key, key->keylen, NULL, key);
  2830. } else {
  2831. /*
  2832. * either pairwise key or address is 00:00:00:00:00:00
  2833. * for transmit-only keys
  2834. */
  2835. err = b43_key_write(dev, -1, algorithm,
  2836. key->key, key->keylen, addr, key);
  2837. }
  2838. if (err)
  2839. goto out_unlock;
  2840. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2841. algorithm == B43_SEC_ALGO_WEP104) {
  2842. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2843. } else {
  2844. b43_hf_write(dev,
  2845. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2846. }
  2847. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2848. break;
  2849. case DISABLE_KEY: {
  2850. err = b43_key_clear(dev, key->hw_key_idx);
  2851. if (err)
  2852. goto out_unlock;
  2853. break;
  2854. }
  2855. default:
  2856. B43_WARN_ON(1);
  2857. }
  2858. out_unlock:
  2859. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2860. mutex_unlock(&wl->mutex);
  2861. if (!err) {
  2862. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2863. "mac: %s\n",
  2864. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2865. print_mac(mac, addr));
  2866. }
  2867. return err;
  2868. }
  2869. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2870. unsigned int changed, unsigned int *fflags,
  2871. int mc_count, struct dev_addr_list *mc_list)
  2872. {
  2873. struct b43_wl *wl = hw_to_b43_wl(hw);
  2874. struct b43_wldev *dev = wl->current_dev;
  2875. unsigned long flags;
  2876. if (!dev) {
  2877. *fflags = 0;
  2878. return;
  2879. }
  2880. spin_lock_irqsave(&wl->irq_lock, flags);
  2881. *fflags &= FIF_PROMISC_IN_BSS |
  2882. FIF_ALLMULTI |
  2883. FIF_FCSFAIL |
  2884. FIF_PLCPFAIL |
  2885. FIF_CONTROL |
  2886. FIF_OTHER_BSS |
  2887. FIF_BCN_PRBRESP_PROMISC;
  2888. changed &= FIF_PROMISC_IN_BSS |
  2889. FIF_ALLMULTI |
  2890. FIF_FCSFAIL |
  2891. FIF_PLCPFAIL |
  2892. FIF_CONTROL |
  2893. FIF_OTHER_BSS |
  2894. FIF_BCN_PRBRESP_PROMISC;
  2895. wl->filter_flags = *fflags;
  2896. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2897. b43_adjust_opmode(dev);
  2898. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2899. }
  2900. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2901. struct ieee80211_vif *vif,
  2902. struct ieee80211_if_conf *conf)
  2903. {
  2904. struct b43_wl *wl = hw_to_b43_wl(hw);
  2905. struct b43_wldev *dev = wl->current_dev;
  2906. unsigned long flags;
  2907. if (!dev)
  2908. return -ENODEV;
  2909. mutex_lock(&wl->mutex);
  2910. spin_lock_irqsave(&wl->irq_lock, flags);
  2911. B43_WARN_ON(wl->vif != vif);
  2912. if (conf->bssid)
  2913. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2914. else
  2915. memset(wl->bssid, 0, ETH_ALEN);
  2916. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2917. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2918. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2919. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2920. if (conf->beacon)
  2921. b43_update_templates(wl, conf->beacon);
  2922. }
  2923. b43_write_mac_bssid_templates(dev);
  2924. }
  2925. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2926. mutex_unlock(&wl->mutex);
  2927. return 0;
  2928. }
  2929. /* Locking: wl->mutex */
  2930. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2931. {
  2932. struct b43_wl *wl = dev->wl;
  2933. unsigned long flags;
  2934. if (b43_status(dev) < B43_STAT_STARTED)
  2935. return;
  2936. /* Disable and sync interrupts. We must do this before than
  2937. * setting the status to INITIALIZED, as the interrupt handler
  2938. * won't care about IRQs then. */
  2939. spin_lock_irqsave(&wl->irq_lock, flags);
  2940. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2941. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2942. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2943. b43_synchronize_irq(dev);
  2944. b43_set_status(dev, B43_STAT_INITIALIZED);
  2945. mutex_unlock(&wl->mutex);
  2946. /* Must unlock as it would otherwise deadlock. No races here.
  2947. * Cancel the possibly running self-rearming periodic work. */
  2948. cancel_delayed_work_sync(&dev->periodic_work);
  2949. mutex_lock(&wl->mutex);
  2950. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2951. b43_mac_suspend(dev);
  2952. free_irq(dev->dev->irq, dev);
  2953. b43dbg(wl, "Wireless interface stopped\n");
  2954. }
  2955. /* Locking: wl->mutex */
  2956. static int b43_wireless_core_start(struct b43_wldev *dev)
  2957. {
  2958. int err;
  2959. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2960. drain_txstatus_queue(dev);
  2961. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2962. IRQF_SHARED, KBUILD_MODNAME, dev);
  2963. if (err) {
  2964. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2965. goto out;
  2966. }
  2967. /* We are ready to run. */
  2968. b43_set_status(dev, B43_STAT_STARTED);
  2969. /* Start data flow (TX/RX). */
  2970. b43_mac_enable(dev);
  2971. b43_interrupt_enable(dev, dev->irq_savedstate);
  2972. ieee80211_start_queues(dev->wl->hw);
  2973. /* Start maintainance work */
  2974. b43_periodic_tasks_setup(dev);
  2975. b43dbg(dev->wl, "Wireless interface started\n");
  2976. out:
  2977. return err;
  2978. }
  2979. /* Get PHY and RADIO versioning numbers */
  2980. static int b43_phy_versioning(struct b43_wldev *dev)
  2981. {
  2982. struct b43_phy *phy = &dev->phy;
  2983. u32 tmp;
  2984. u8 analog_type;
  2985. u8 phy_type;
  2986. u8 phy_rev;
  2987. u16 radio_manuf;
  2988. u16 radio_ver;
  2989. u16 radio_rev;
  2990. int unsupported = 0;
  2991. /* Get PHY versioning */
  2992. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  2993. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  2994. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  2995. phy_rev = (tmp & B43_PHYVER_VERSION);
  2996. switch (phy_type) {
  2997. case B43_PHYTYPE_A:
  2998. if (phy_rev >= 4)
  2999. unsupported = 1;
  3000. break;
  3001. case B43_PHYTYPE_B:
  3002. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3003. && phy_rev != 7)
  3004. unsupported = 1;
  3005. break;
  3006. case B43_PHYTYPE_G:
  3007. if (phy_rev > 9)
  3008. unsupported = 1;
  3009. break;
  3010. #ifdef CONFIG_B43_NPHY
  3011. case B43_PHYTYPE_N:
  3012. if (phy_rev > 1)
  3013. unsupported = 1;
  3014. break;
  3015. #endif
  3016. default:
  3017. unsupported = 1;
  3018. };
  3019. if (unsupported) {
  3020. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3021. "(Analog %u, Type %u, Revision %u)\n",
  3022. analog_type, phy_type, phy_rev);
  3023. return -EOPNOTSUPP;
  3024. }
  3025. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3026. analog_type, phy_type, phy_rev);
  3027. /* Get RADIO versioning */
  3028. if (dev->dev->bus->chip_id == 0x4317) {
  3029. if (dev->dev->bus->chip_rev == 0)
  3030. tmp = 0x3205017F;
  3031. else if (dev->dev->bus->chip_rev == 1)
  3032. tmp = 0x4205017F;
  3033. else
  3034. tmp = 0x5205017F;
  3035. } else {
  3036. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3037. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3038. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3039. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3040. }
  3041. radio_manuf = (tmp & 0x00000FFF);
  3042. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3043. radio_rev = (tmp & 0xF0000000) >> 28;
  3044. if (radio_manuf != 0x17F /* Broadcom */)
  3045. unsupported = 1;
  3046. switch (phy_type) {
  3047. case B43_PHYTYPE_A:
  3048. if (radio_ver != 0x2060)
  3049. unsupported = 1;
  3050. if (radio_rev != 1)
  3051. unsupported = 1;
  3052. if (radio_manuf != 0x17F)
  3053. unsupported = 1;
  3054. break;
  3055. case B43_PHYTYPE_B:
  3056. if ((radio_ver & 0xFFF0) != 0x2050)
  3057. unsupported = 1;
  3058. break;
  3059. case B43_PHYTYPE_G:
  3060. if (radio_ver != 0x2050)
  3061. unsupported = 1;
  3062. break;
  3063. case B43_PHYTYPE_N:
  3064. if (radio_ver != 0x2055)
  3065. unsupported = 1;
  3066. break;
  3067. default:
  3068. B43_WARN_ON(1);
  3069. }
  3070. if (unsupported) {
  3071. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3072. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3073. radio_manuf, radio_ver, radio_rev);
  3074. return -EOPNOTSUPP;
  3075. }
  3076. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3077. radio_manuf, radio_ver, radio_rev);
  3078. phy->radio_manuf = radio_manuf;
  3079. phy->radio_ver = radio_ver;
  3080. phy->radio_rev = radio_rev;
  3081. phy->analog = analog_type;
  3082. phy->type = phy_type;
  3083. phy->rev = phy_rev;
  3084. return 0;
  3085. }
  3086. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3087. struct b43_phy *phy)
  3088. {
  3089. struct b43_txpower_lo_control *lo;
  3090. int i;
  3091. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  3092. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  3093. phy->aci_enable = 0;
  3094. phy->aci_wlan_automatic = 0;
  3095. phy->aci_hw_rssi = 0;
  3096. phy->radio_off_context.valid = 0;
  3097. lo = phy->lo_control;
  3098. if (lo) {
  3099. memset(lo, 0, sizeof(*(phy->lo_control)));
  3100. lo->rebuild = 1;
  3101. lo->tx_bias = 0xFF;
  3102. }
  3103. phy->max_lb_gain = 0;
  3104. phy->trsw_rx_gain = 0;
  3105. phy->txpwr_offset = 0;
  3106. /* NRSSI */
  3107. phy->nrssislope = 0;
  3108. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  3109. phy->nrssi[i] = -1000;
  3110. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  3111. phy->nrssi_lt[i] = i;
  3112. phy->lofcal = 0xFFFF;
  3113. phy->initval = 0xFFFF;
  3114. phy->interfmode = B43_INTERFMODE_NONE;
  3115. phy->channel = 0xFF;
  3116. phy->hardware_power_control = !!modparam_hwpctl;
  3117. /* PHY TX errors counter. */
  3118. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3119. /* OFDM-table address caching. */
  3120. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  3121. }
  3122. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3123. {
  3124. dev->dfq_valid = 0;
  3125. /* Assume the radio is enabled. If it's not enabled, the state will
  3126. * immediately get fixed on the first periodic work run. */
  3127. dev->radio_hw_enable = 1;
  3128. /* Stats */
  3129. memset(&dev->stats, 0, sizeof(dev->stats));
  3130. setup_struct_phy_for_init(dev, &dev->phy);
  3131. /* IRQ related flags */
  3132. dev->irq_reason = 0;
  3133. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3134. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3135. dev->mac_suspended = 1;
  3136. /* Noise calculation context */
  3137. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3138. }
  3139. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3140. {
  3141. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3142. u32 hf;
  3143. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3144. return;
  3145. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3146. return;
  3147. hf = b43_hf_read(dev);
  3148. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3149. hf |= B43_HF_BTCOEXALT;
  3150. else
  3151. hf |= B43_HF_BTCOEX;
  3152. b43_hf_write(dev, hf);
  3153. //TODO
  3154. }
  3155. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3156. { //TODO
  3157. }
  3158. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3159. {
  3160. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3161. struct ssb_bus *bus = dev->dev->bus;
  3162. u32 tmp;
  3163. if (bus->pcicore.dev &&
  3164. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3165. bus->pcicore.dev->id.revision <= 5) {
  3166. /* IMCFGLO timeouts workaround. */
  3167. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3168. tmp &= ~SSB_IMCFGLO_REQTO;
  3169. tmp &= ~SSB_IMCFGLO_SERTO;
  3170. switch (bus->bustype) {
  3171. case SSB_BUSTYPE_PCI:
  3172. case SSB_BUSTYPE_PCMCIA:
  3173. tmp |= 0x32;
  3174. break;
  3175. case SSB_BUSTYPE_SSB:
  3176. tmp |= 0x53;
  3177. break;
  3178. }
  3179. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3180. }
  3181. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3182. }
  3183. /* Write the short and long frame retry limit values. */
  3184. static void b43_set_retry_limits(struct b43_wldev *dev,
  3185. unsigned int short_retry,
  3186. unsigned int long_retry)
  3187. {
  3188. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3189. * the chip-internal counter. */
  3190. short_retry = min(short_retry, (unsigned int)0xF);
  3191. long_retry = min(long_retry, (unsigned int)0xF);
  3192. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3193. short_retry);
  3194. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3195. long_retry);
  3196. }
  3197. /* Shutdown a wireless core */
  3198. /* Locking: wl->mutex */
  3199. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3200. {
  3201. struct b43_phy *phy = &dev->phy;
  3202. u32 macctl;
  3203. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3204. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3205. return;
  3206. b43_set_status(dev, B43_STAT_UNINIT);
  3207. /* Stop the microcode PSM. */
  3208. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3209. macctl &= ~B43_MACCTL_PSM_RUN;
  3210. macctl |= B43_MACCTL_PSM_JMP0;
  3211. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3212. if (!dev->suspend_in_progress) {
  3213. b43_leds_exit(dev);
  3214. b43_rng_exit(dev->wl, false);
  3215. }
  3216. b43_dma_free(dev);
  3217. b43_chip_exit(dev);
  3218. b43_radio_turn_off(dev, 1);
  3219. b43_switch_analog(dev, 0);
  3220. if (phy->dyn_tssi_tbl)
  3221. kfree(phy->tssi2dbm);
  3222. kfree(phy->lo_control);
  3223. phy->lo_control = NULL;
  3224. if (dev->wl->current_beacon) {
  3225. dev_kfree_skb_any(dev->wl->current_beacon);
  3226. dev->wl->current_beacon = NULL;
  3227. }
  3228. ssb_device_disable(dev->dev, 0);
  3229. ssb_bus_may_powerdown(dev->dev->bus);
  3230. }
  3231. /* Initialize a wireless core */
  3232. static int b43_wireless_core_init(struct b43_wldev *dev)
  3233. {
  3234. struct b43_wl *wl = dev->wl;
  3235. struct ssb_bus *bus = dev->dev->bus;
  3236. struct ssb_sprom *sprom = &bus->sprom;
  3237. struct b43_phy *phy = &dev->phy;
  3238. int err;
  3239. u32 hf, tmp;
  3240. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3241. err = ssb_bus_powerup(bus, 0);
  3242. if (err)
  3243. goto out;
  3244. if (!ssb_device_is_enabled(dev->dev)) {
  3245. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3246. b43_wireless_core_reset(dev, tmp);
  3247. }
  3248. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  3249. phy->lo_control =
  3250. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  3251. if (!phy->lo_control) {
  3252. err = -ENOMEM;
  3253. goto err_busdown;
  3254. }
  3255. }
  3256. setup_struct_wldev_for_init(dev);
  3257. err = b43_phy_init_tssi2dbm_table(dev);
  3258. if (err)
  3259. goto err_kfree_lo_control;
  3260. /* Enable IRQ routing to this device. */
  3261. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3262. b43_imcfglo_timeouts_workaround(dev);
  3263. b43_bluetooth_coext_disable(dev);
  3264. b43_phy_early_init(dev);
  3265. err = b43_chip_init(dev);
  3266. if (err)
  3267. goto err_kfree_tssitbl;
  3268. b43_shm_write16(dev, B43_SHM_SHARED,
  3269. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3270. hf = b43_hf_read(dev);
  3271. if (phy->type == B43_PHYTYPE_G) {
  3272. hf |= B43_HF_SYMW;
  3273. if (phy->rev == 1)
  3274. hf |= B43_HF_GDCW;
  3275. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3276. hf |= B43_HF_OFDMPABOOST;
  3277. } else if (phy->type == B43_PHYTYPE_B) {
  3278. hf |= B43_HF_SYMW;
  3279. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3280. hf &= ~B43_HF_GDCW;
  3281. }
  3282. b43_hf_write(dev, hf);
  3283. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3284. B43_DEFAULT_LONG_RETRY_LIMIT);
  3285. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3286. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3287. /* Disable sending probe responses from firmware.
  3288. * Setting the MaxTime to one usec will always trigger
  3289. * a timeout, so we never send any probe resp.
  3290. * A timeout of zero is infinite. */
  3291. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3292. b43_rate_memory_init(dev);
  3293. /* Minimum Contention Window */
  3294. if (phy->type == B43_PHYTYPE_B) {
  3295. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3296. } else {
  3297. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3298. }
  3299. /* Maximum Contention Window */
  3300. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3301. err = b43_dma_init(dev);
  3302. if (err)
  3303. goto err_chip_exit;
  3304. b43_qos_init(dev);
  3305. //FIXME
  3306. #if 1
  3307. b43_write16(dev, 0x0612, 0x0050);
  3308. b43_shm_write16(dev, B43_SHM_SHARED, 0x0416, 0x0050);
  3309. b43_shm_write16(dev, B43_SHM_SHARED, 0x0414, 0x01F4);
  3310. #endif
  3311. b43_bluetooth_coext_enable(dev);
  3312. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3313. b43_upload_card_macaddress(dev);
  3314. b43_security_init(dev);
  3315. if (!dev->suspend_in_progress)
  3316. b43_rng_init(wl);
  3317. b43_set_status(dev, B43_STAT_INITIALIZED);
  3318. if (!dev->suspend_in_progress)
  3319. b43_leds_init(dev);
  3320. out:
  3321. return err;
  3322. err_chip_exit:
  3323. b43_chip_exit(dev);
  3324. err_kfree_tssitbl:
  3325. if (phy->dyn_tssi_tbl)
  3326. kfree(phy->tssi2dbm);
  3327. err_kfree_lo_control:
  3328. kfree(phy->lo_control);
  3329. phy->lo_control = NULL;
  3330. err_busdown:
  3331. ssb_bus_may_powerdown(bus);
  3332. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3333. return err;
  3334. }
  3335. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3336. struct ieee80211_if_init_conf *conf)
  3337. {
  3338. struct b43_wl *wl = hw_to_b43_wl(hw);
  3339. struct b43_wldev *dev;
  3340. unsigned long flags;
  3341. int err = -EOPNOTSUPP;
  3342. /* TODO: allow WDS/AP devices to coexist */
  3343. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3344. conf->type != IEEE80211_IF_TYPE_STA &&
  3345. conf->type != IEEE80211_IF_TYPE_WDS &&
  3346. conf->type != IEEE80211_IF_TYPE_IBSS)
  3347. return -EOPNOTSUPP;
  3348. mutex_lock(&wl->mutex);
  3349. if (wl->operating)
  3350. goto out_mutex_unlock;
  3351. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3352. dev = wl->current_dev;
  3353. wl->operating = 1;
  3354. wl->vif = conf->vif;
  3355. wl->if_type = conf->type;
  3356. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3357. spin_lock_irqsave(&wl->irq_lock, flags);
  3358. b43_adjust_opmode(dev);
  3359. b43_upload_card_macaddress(dev);
  3360. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3361. err = 0;
  3362. out_mutex_unlock:
  3363. mutex_unlock(&wl->mutex);
  3364. return err;
  3365. }
  3366. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3367. struct ieee80211_if_init_conf *conf)
  3368. {
  3369. struct b43_wl *wl = hw_to_b43_wl(hw);
  3370. struct b43_wldev *dev = wl->current_dev;
  3371. unsigned long flags;
  3372. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3373. mutex_lock(&wl->mutex);
  3374. B43_WARN_ON(!wl->operating);
  3375. B43_WARN_ON(wl->vif != conf->vif);
  3376. wl->vif = NULL;
  3377. wl->operating = 0;
  3378. spin_lock_irqsave(&wl->irq_lock, flags);
  3379. b43_adjust_opmode(dev);
  3380. memset(wl->mac_addr, 0, ETH_ALEN);
  3381. b43_upload_card_macaddress(dev);
  3382. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3383. mutex_unlock(&wl->mutex);
  3384. }
  3385. static int b43_op_start(struct ieee80211_hw *hw)
  3386. {
  3387. struct b43_wl *wl = hw_to_b43_wl(hw);
  3388. struct b43_wldev *dev = wl->current_dev;
  3389. int did_init = 0;
  3390. int err = 0;
  3391. bool do_rfkill_exit = 0;
  3392. /* Kill all old instance specific information to make sure
  3393. * the card won't use it in the short timeframe between start
  3394. * and mac80211 reconfiguring it. */
  3395. memset(wl->bssid, 0, ETH_ALEN);
  3396. memset(wl->mac_addr, 0, ETH_ALEN);
  3397. wl->filter_flags = 0;
  3398. wl->radiotap_enabled = 0;
  3399. b43_qos_clear(wl);
  3400. /* First register RFkill.
  3401. * LEDs that are registered later depend on it. */
  3402. b43_rfkill_init(dev);
  3403. mutex_lock(&wl->mutex);
  3404. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3405. err = b43_wireless_core_init(dev);
  3406. if (err) {
  3407. do_rfkill_exit = 1;
  3408. goto out_mutex_unlock;
  3409. }
  3410. did_init = 1;
  3411. }
  3412. if (b43_status(dev) < B43_STAT_STARTED) {
  3413. err = b43_wireless_core_start(dev);
  3414. if (err) {
  3415. if (did_init)
  3416. b43_wireless_core_exit(dev);
  3417. do_rfkill_exit = 1;
  3418. goto out_mutex_unlock;
  3419. }
  3420. }
  3421. out_mutex_unlock:
  3422. mutex_unlock(&wl->mutex);
  3423. if (do_rfkill_exit)
  3424. b43_rfkill_exit(dev);
  3425. return err;
  3426. }
  3427. static void b43_op_stop(struct ieee80211_hw *hw)
  3428. {
  3429. struct b43_wl *wl = hw_to_b43_wl(hw);
  3430. struct b43_wldev *dev = wl->current_dev;
  3431. b43_rfkill_exit(dev);
  3432. cancel_work_sync(&(wl->qos_update_work));
  3433. mutex_lock(&wl->mutex);
  3434. if (b43_status(dev) >= B43_STAT_STARTED)
  3435. b43_wireless_core_stop(dev);
  3436. b43_wireless_core_exit(dev);
  3437. mutex_unlock(&wl->mutex);
  3438. }
  3439. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3440. u32 short_retry_limit, u32 long_retry_limit)
  3441. {
  3442. struct b43_wl *wl = hw_to_b43_wl(hw);
  3443. struct b43_wldev *dev;
  3444. int err = 0;
  3445. mutex_lock(&wl->mutex);
  3446. dev = wl->current_dev;
  3447. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3448. err = -ENODEV;
  3449. goto out_unlock;
  3450. }
  3451. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3452. out_unlock:
  3453. mutex_unlock(&wl->mutex);
  3454. return err;
  3455. }
  3456. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3457. {
  3458. struct b43_wl *wl = hw_to_b43_wl(hw);
  3459. struct sk_buff *beacon;
  3460. unsigned long flags;
  3461. /* We could modify the existing beacon and set the aid bit in
  3462. * the TIM field, but that would probably require resizing and
  3463. * moving of data within the beacon template.
  3464. * Simply request a new beacon and let mac80211 do the hard work. */
  3465. beacon = ieee80211_beacon_get(hw, wl->vif, NULL);
  3466. if (unlikely(!beacon))
  3467. return -ENOMEM;
  3468. spin_lock_irqsave(&wl->irq_lock, flags);
  3469. b43_update_templates(wl, beacon);
  3470. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3471. return 0;
  3472. }
  3473. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3474. struct sk_buff *beacon,
  3475. struct ieee80211_tx_control *ctl)
  3476. {
  3477. struct b43_wl *wl = hw_to_b43_wl(hw);
  3478. unsigned long flags;
  3479. spin_lock_irqsave(&wl->irq_lock, flags);
  3480. b43_update_templates(wl, beacon);
  3481. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3482. return 0;
  3483. }
  3484. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3485. struct ieee80211_vif *vif,
  3486. enum sta_notify_cmd notify_cmd,
  3487. const u8 *addr)
  3488. {
  3489. struct b43_wl *wl = hw_to_b43_wl(hw);
  3490. B43_WARN_ON(!vif || wl->vif != vif);
  3491. }
  3492. static const struct ieee80211_ops b43_hw_ops = {
  3493. .tx = b43_op_tx,
  3494. .conf_tx = b43_op_conf_tx,
  3495. .add_interface = b43_op_add_interface,
  3496. .remove_interface = b43_op_remove_interface,
  3497. .config = b43_op_config,
  3498. .config_interface = b43_op_config_interface,
  3499. .configure_filter = b43_op_configure_filter,
  3500. .set_key = b43_op_set_key,
  3501. .get_stats = b43_op_get_stats,
  3502. .get_tx_stats = b43_op_get_tx_stats,
  3503. .start = b43_op_start,
  3504. .stop = b43_op_stop,
  3505. .set_retry_limit = b43_op_set_retry_limit,
  3506. .set_tim = b43_op_beacon_set_tim,
  3507. .beacon_update = b43_op_ibss_beacon_update,
  3508. .sta_notify = b43_op_sta_notify,
  3509. };
  3510. /* Hard-reset the chip. Do not call this directly.
  3511. * Use b43_controller_restart()
  3512. */
  3513. static void b43_chip_reset(struct work_struct *work)
  3514. {
  3515. struct b43_wldev *dev =
  3516. container_of(work, struct b43_wldev, restart_work);
  3517. struct b43_wl *wl = dev->wl;
  3518. int err = 0;
  3519. int prev_status;
  3520. mutex_lock(&wl->mutex);
  3521. prev_status = b43_status(dev);
  3522. /* Bring the device down... */
  3523. if (prev_status >= B43_STAT_STARTED)
  3524. b43_wireless_core_stop(dev);
  3525. if (prev_status >= B43_STAT_INITIALIZED)
  3526. b43_wireless_core_exit(dev);
  3527. /* ...and up again. */
  3528. if (prev_status >= B43_STAT_INITIALIZED) {
  3529. err = b43_wireless_core_init(dev);
  3530. if (err)
  3531. goto out;
  3532. }
  3533. if (prev_status >= B43_STAT_STARTED) {
  3534. err = b43_wireless_core_start(dev);
  3535. if (err) {
  3536. b43_wireless_core_exit(dev);
  3537. goto out;
  3538. }
  3539. }
  3540. out:
  3541. mutex_unlock(&wl->mutex);
  3542. if (err)
  3543. b43err(wl, "Controller restart FAILED\n");
  3544. else
  3545. b43info(wl, "Controller restarted\n");
  3546. }
  3547. static int b43_setup_bands(struct b43_wldev *dev,
  3548. bool have_2ghz_phy, bool have_5ghz_phy)
  3549. {
  3550. struct ieee80211_hw *hw = dev->wl->hw;
  3551. if (have_2ghz_phy)
  3552. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3553. if (dev->phy.type == B43_PHYTYPE_N) {
  3554. if (have_5ghz_phy)
  3555. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3556. } else {
  3557. if (have_5ghz_phy)
  3558. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3559. }
  3560. dev->phy.supports_2ghz = have_2ghz_phy;
  3561. dev->phy.supports_5ghz = have_5ghz_phy;
  3562. return 0;
  3563. }
  3564. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3565. {
  3566. /* We release firmware that late to not be required to re-request
  3567. * is all the time when we reinit the core. */
  3568. b43_release_firmware(dev);
  3569. }
  3570. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3571. {
  3572. struct b43_wl *wl = dev->wl;
  3573. struct ssb_bus *bus = dev->dev->bus;
  3574. struct pci_dev *pdev = bus->host_pci;
  3575. int err;
  3576. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3577. u32 tmp;
  3578. /* Do NOT do any device initialization here.
  3579. * Do it in wireless_core_init() instead.
  3580. * This function is for gathering basic information about the HW, only.
  3581. * Also some structs may be set up here. But most likely you want to have
  3582. * that in core_init(), too.
  3583. */
  3584. err = ssb_bus_powerup(bus, 0);
  3585. if (err) {
  3586. b43err(wl, "Bus powerup failed\n");
  3587. goto out;
  3588. }
  3589. /* Get the PHY type. */
  3590. if (dev->dev->id.revision >= 5) {
  3591. u32 tmshigh;
  3592. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3593. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3594. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3595. } else
  3596. B43_WARN_ON(1);
  3597. dev->phy.gmode = have_2ghz_phy;
  3598. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3599. b43_wireless_core_reset(dev, tmp);
  3600. err = b43_phy_versioning(dev);
  3601. if (err)
  3602. goto err_powerdown;
  3603. /* Check if this device supports multiband. */
  3604. if (!pdev ||
  3605. (pdev->device != 0x4312 &&
  3606. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3607. /* No multiband support. */
  3608. have_2ghz_phy = 0;
  3609. have_5ghz_phy = 0;
  3610. switch (dev->phy.type) {
  3611. case B43_PHYTYPE_A:
  3612. have_5ghz_phy = 1;
  3613. break;
  3614. case B43_PHYTYPE_G:
  3615. case B43_PHYTYPE_N:
  3616. have_2ghz_phy = 1;
  3617. break;
  3618. default:
  3619. B43_WARN_ON(1);
  3620. }
  3621. }
  3622. if (dev->phy.type == B43_PHYTYPE_A) {
  3623. /* FIXME */
  3624. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3625. err = -EOPNOTSUPP;
  3626. goto err_powerdown;
  3627. }
  3628. dev->phy.gmode = have_2ghz_phy;
  3629. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3630. b43_wireless_core_reset(dev, tmp);
  3631. err = b43_validate_chipaccess(dev);
  3632. if (err)
  3633. goto err_powerdown;
  3634. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3635. if (err)
  3636. goto err_powerdown;
  3637. /* Now set some default "current_dev" */
  3638. if (!wl->current_dev)
  3639. wl->current_dev = dev;
  3640. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3641. b43_radio_turn_off(dev, 1);
  3642. b43_switch_analog(dev, 0);
  3643. ssb_device_disable(dev->dev, 0);
  3644. ssb_bus_may_powerdown(bus);
  3645. out:
  3646. return err;
  3647. err_powerdown:
  3648. ssb_bus_may_powerdown(bus);
  3649. return err;
  3650. }
  3651. static void b43_one_core_detach(struct ssb_device *dev)
  3652. {
  3653. struct b43_wldev *wldev;
  3654. struct b43_wl *wl;
  3655. wldev = ssb_get_drvdata(dev);
  3656. wl = wldev->wl;
  3657. cancel_work_sync(&wldev->restart_work);
  3658. b43_debugfs_remove_device(wldev);
  3659. b43_wireless_core_detach(wldev);
  3660. list_del(&wldev->list);
  3661. wl->nr_devs--;
  3662. ssb_set_drvdata(dev, NULL);
  3663. kfree(wldev);
  3664. }
  3665. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3666. {
  3667. struct b43_wldev *wldev;
  3668. struct pci_dev *pdev;
  3669. int err = -ENOMEM;
  3670. if (!list_empty(&wl->devlist)) {
  3671. /* We are not the first core on this chip. */
  3672. pdev = dev->bus->host_pci;
  3673. /* Only special chips support more than one wireless
  3674. * core, although some of the other chips have more than
  3675. * one wireless core as well. Check for this and
  3676. * bail out early.
  3677. */
  3678. if (!pdev ||
  3679. ((pdev->device != 0x4321) &&
  3680. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3681. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3682. return -ENODEV;
  3683. }
  3684. }
  3685. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3686. if (!wldev)
  3687. goto out;
  3688. wldev->dev = dev;
  3689. wldev->wl = wl;
  3690. b43_set_status(wldev, B43_STAT_UNINIT);
  3691. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3692. tasklet_init(&wldev->isr_tasklet,
  3693. (void (*)(unsigned long))b43_interrupt_tasklet,
  3694. (unsigned long)wldev);
  3695. INIT_LIST_HEAD(&wldev->list);
  3696. err = b43_wireless_core_attach(wldev);
  3697. if (err)
  3698. goto err_kfree_wldev;
  3699. list_add(&wldev->list, &wl->devlist);
  3700. wl->nr_devs++;
  3701. ssb_set_drvdata(dev, wldev);
  3702. b43_debugfs_add_device(wldev);
  3703. out:
  3704. return err;
  3705. err_kfree_wldev:
  3706. kfree(wldev);
  3707. return err;
  3708. }
  3709. static void b43_sprom_fixup(struct ssb_bus *bus)
  3710. {
  3711. /* boardflags workarounds */
  3712. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3713. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3714. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3715. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3716. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3717. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3718. }
  3719. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3720. {
  3721. struct ieee80211_hw *hw = wl->hw;
  3722. ssb_set_devtypedata(dev, NULL);
  3723. ieee80211_free_hw(hw);
  3724. }
  3725. static int b43_wireless_init(struct ssb_device *dev)
  3726. {
  3727. struct ssb_sprom *sprom = &dev->bus->sprom;
  3728. struct ieee80211_hw *hw;
  3729. struct b43_wl *wl;
  3730. int err = -ENOMEM;
  3731. b43_sprom_fixup(dev->bus);
  3732. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3733. if (!hw) {
  3734. b43err(NULL, "Could not allocate ieee80211 device\n");
  3735. goto out;
  3736. }
  3737. /* fill hw info */
  3738. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3739. IEEE80211_HW_RX_INCLUDES_FCS;
  3740. hw->max_signal = 100;
  3741. hw->max_rssi = -110;
  3742. hw->max_noise = -110;
  3743. hw->queues = b43_modparam_qos ? 4 : 1;
  3744. SET_IEEE80211_DEV(hw, dev->dev);
  3745. if (is_valid_ether_addr(sprom->et1mac))
  3746. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3747. else
  3748. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3749. /* Get and initialize struct b43_wl */
  3750. wl = hw_to_b43_wl(hw);
  3751. memset(wl, 0, sizeof(*wl));
  3752. wl->hw = hw;
  3753. spin_lock_init(&wl->irq_lock);
  3754. spin_lock_init(&wl->leds_lock);
  3755. spin_lock_init(&wl->shm_lock);
  3756. mutex_init(&wl->mutex);
  3757. INIT_LIST_HEAD(&wl->devlist);
  3758. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  3759. ssb_set_devtypedata(dev, wl);
  3760. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3761. err = 0;
  3762. out:
  3763. return err;
  3764. }
  3765. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3766. {
  3767. struct b43_wl *wl;
  3768. int err;
  3769. int first = 0;
  3770. wl = ssb_get_devtypedata(dev);
  3771. if (!wl) {
  3772. /* Probing the first core. Must setup common struct b43_wl */
  3773. first = 1;
  3774. err = b43_wireless_init(dev);
  3775. if (err)
  3776. goto out;
  3777. wl = ssb_get_devtypedata(dev);
  3778. B43_WARN_ON(!wl);
  3779. }
  3780. err = b43_one_core_attach(dev, wl);
  3781. if (err)
  3782. goto err_wireless_exit;
  3783. if (first) {
  3784. err = ieee80211_register_hw(wl->hw);
  3785. if (err)
  3786. goto err_one_core_detach;
  3787. }
  3788. out:
  3789. return err;
  3790. err_one_core_detach:
  3791. b43_one_core_detach(dev);
  3792. err_wireless_exit:
  3793. if (first)
  3794. b43_wireless_exit(dev, wl);
  3795. return err;
  3796. }
  3797. static void b43_remove(struct ssb_device *dev)
  3798. {
  3799. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3800. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3801. B43_WARN_ON(!wl);
  3802. if (wl->current_dev == wldev)
  3803. ieee80211_unregister_hw(wl->hw);
  3804. b43_one_core_detach(dev);
  3805. if (list_empty(&wl->devlist)) {
  3806. /* Last core on the chip unregistered.
  3807. * We can destroy common struct b43_wl.
  3808. */
  3809. b43_wireless_exit(dev, wl);
  3810. }
  3811. }
  3812. /* Perform a hardware reset. This can be called from any context. */
  3813. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3814. {
  3815. /* Must avoid requeueing, if we are in shutdown. */
  3816. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3817. return;
  3818. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3819. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3820. }
  3821. #ifdef CONFIG_PM
  3822. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3823. {
  3824. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3825. struct b43_wl *wl = wldev->wl;
  3826. b43dbg(wl, "Suspending...\n");
  3827. mutex_lock(&wl->mutex);
  3828. wldev->suspend_in_progress = true;
  3829. wldev->suspend_init_status = b43_status(wldev);
  3830. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3831. b43_wireless_core_stop(wldev);
  3832. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3833. b43_wireless_core_exit(wldev);
  3834. mutex_unlock(&wl->mutex);
  3835. b43dbg(wl, "Device suspended.\n");
  3836. return 0;
  3837. }
  3838. static int b43_resume(struct ssb_device *dev)
  3839. {
  3840. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3841. struct b43_wl *wl = wldev->wl;
  3842. int err = 0;
  3843. b43dbg(wl, "Resuming...\n");
  3844. mutex_lock(&wl->mutex);
  3845. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3846. err = b43_wireless_core_init(wldev);
  3847. if (err) {
  3848. b43err(wl, "Resume failed at core init\n");
  3849. goto out;
  3850. }
  3851. }
  3852. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3853. err = b43_wireless_core_start(wldev);
  3854. if (err) {
  3855. b43_leds_exit(wldev);
  3856. b43_rng_exit(wldev->wl, true);
  3857. b43_wireless_core_exit(wldev);
  3858. b43err(wl, "Resume failed at core start\n");
  3859. goto out;
  3860. }
  3861. }
  3862. b43dbg(wl, "Device resumed.\n");
  3863. out:
  3864. wldev->suspend_in_progress = false;
  3865. mutex_unlock(&wl->mutex);
  3866. return err;
  3867. }
  3868. #else /* CONFIG_PM */
  3869. # define b43_suspend NULL
  3870. # define b43_resume NULL
  3871. #endif /* CONFIG_PM */
  3872. static struct ssb_driver b43_ssb_driver = {
  3873. .name = KBUILD_MODNAME,
  3874. .id_table = b43_ssb_tbl,
  3875. .probe = b43_probe,
  3876. .remove = b43_remove,
  3877. .suspend = b43_suspend,
  3878. .resume = b43_resume,
  3879. };
  3880. static void b43_print_driverinfo(void)
  3881. {
  3882. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  3883. *feat_leds = "", *feat_rfkill = "";
  3884. #ifdef CONFIG_B43_PCI_AUTOSELECT
  3885. feat_pci = "P";
  3886. #endif
  3887. #ifdef CONFIG_B43_PCMCIA
  3888. feat_pcmcia = "M";
  3889. #endif
  3890. #ifdef CONFIG_B43_NPHY
  3891. feat_nphy = "N";
  3892. #endif
  3893. #ifdef CONFIG_B43_LEDS
  3894. feat_leds = "L";
  3895. #endif
  3896. #ifdef CONFIG_B43_RFKILL
  3897. feat_rfkill = "R";
  3898. #endif
  3899. printk(KERN_INFO "Broadcom 43xx driver loaded "
  3900. "[ Features: %s%s%s%s%s, Firmware-ID: "
  3901. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  3902. feat_pci, feat_pcmcia, feat_nphy,
  3903. feat_leds, feat_rfkill);
  3904. }
  3905. static int __init b43_init(void)
  3906. {
  3907. int err;
  3908. b43_debugfs_init();
  3909. err = b43_pcmcia_init();
  3910. if (err)
  3911. goto err_dfs_exit;
  3912. err = ssb_driver_register(&b43_ssb_driver);
  3913. if (err)
  3914. goto err_pcmcia_exit;
  3915. b43_print_driverinfo();
  3916. return err;
  3917. err_pcmcia_exit:
  3918. b43_pcmcia_exit();
  3919. err_dfs_exit:
  3920. b43_debugfs_exit();
  3921. return err;
  3922. }
  3923. static void __exit b43_exit(void)
  3924. {
  3925. ssb_driver_unregister(&b43_ssb_driver);
  3926. b43_pcmcia_exit();
  3927. b43_debugfs_exit();
  3928. }
  3929. module_init(b43_init)
  3930. module_exit(b43_exit)