rs690.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "atom.h"
  32. #include "rs690d.h"
  33. int rs690_mc_wait_for_idle(struct radeon_device *rdev)
  34. {
  35. unsigned i;
  36. uint32_t tmp;
  37. for (i = 0; i < rdev->usec_timeout; i++) {
  38. /* read MC_STATUS */
  39. tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
  40. if (G_000090_MC_SYSTEM_IDLE(tmp))
  41. return 0;
  42. udelay(1);
  43. }
  44. return -1;
  45. }
  46. static void rs690_gpu_init(struct radeon_device *rdev)
  47. {
  48. /* FIXME: is this correct ? */
  49. r420_pipes_init(rdev);
  50. if (rs690_mc_wait_for_idle(rdev)) {
  51. printk(KERN_WARNING "Failed to wait MC idle while "
  52. "programming pipes. Bad things might happen.\n");
  53. }
  54. }
  55. union igp_info {
  56. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  57. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
  58. };
  59. void rs690_pm_info(struct radeon_device *rdev)
  60. {
  61. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  62. union igp_info *info;
  63. uint16_t data_offset;
  64. uint8_t frev, crev;
  65. fixed20_12 tmp;
  66. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  67. &frev, &crev, &data_offset)) {
  68. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  69. /* Get various system informations from bios */
  70. switch (crev) {
  71. case 1:
  72. tmp.full = dfixed_const(100);
  73. rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
  74. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  75. if (le16_to_cpu(info->info.usK8MemoryClock))
  76. rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
  77. else if (rdev->clock.default_mclk) {
  78. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  79. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  80. } else
  81. rdev->pm.igp_system_mclk.full = dfixed_const(400);
  82. rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
  83. rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
  84. break;
  85. case 2:
  86. tmp.full = dfixed_const(100);
  87. rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
  88. rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
  89. if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
  90. rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
  91. else if (rdev->clock.default_mclk)
  92. rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
  93. else
  94. rdev->pm.igp_system_mclk.full = dfixed_const(66700);
  95. rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
  96. rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
  97. rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
  98. rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
  99. break;
  100. default:
  101. /* We assume the slower possible clock ie worst case */
  102. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  103. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  104. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  105. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  106. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  107. break;
  108. }
  109. } else {
  110. /* We assume the slower possible clock ie worst case */
  111. rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
  112. rdev->pm.igp_system_mclk.full = dfixed_const(200);
  113. rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
  114. rdev->pm.igp_ht_link_width.full = dfixed_const(8);
  115. DRM_ERROR("No integrated system info for your GPU, using safe default\n");
  116. }
  117. /* Compute various bandwidth */
  118. /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
  119. tmp.full = dfixed_const(4);
  120. rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
  121. /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
  122. * = ht_clk * ht_width / 5
  123. */
  124. tmp.full = dfixed_const(5);
  125. rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
  126. rdev->pm.igp_ht_link_width);
  127. rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
  128. if (tmp.full < rdev->pm.max_bandwidth.full) {
  129. /* HT link is a limiting factor */
  130. rdev->pm.max_bandwidth.full = tmp.full;
  131. }
  132. /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
  133. * = (sideport_clk * 14) / 10
  134. */
  135. tmp.full = dfixed_const(14);
  136. rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
  137. tmp.full = dfixed_const(10);
  138. rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
  139. }
  140. static void rs690_mc_init(struct radeon_device *rdev)
  141. {
  142. u64 base;
  143. uint32_t h_addr, l_addr;
  144. unsigned long long k8_addr;
  145. rs400_gart_adjust_size(rdev);
  146. rdev->mc.vram_is_ddr = true;
  147. rdev->mc.vram_width = 128;
  148. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  149. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  150. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  151. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  152. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  153. base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
  154. base = G_000100_MC_FB_START(base) << 16;
  155. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  156. /* Use K8 direct mapping for fast fb access. */
  157. rdev->fastfb_working = false;
  158. h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
  159. l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
  160. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  161. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  162. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  163. #endif
  164. {
  165. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  166. * memory is present.
  167. */
  168. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  169. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  170. (unsigned long long)rdev->mc.aper_base, k8_addr);
  171. rdev->mc.aper_base = (resource_size_t)k8_addr;
  172. rdev->fastfb_working = true;
  173. }
  174. }
  175. rs690_pm_info(rdev);
  176. radeon_vram_location(rdev, &rdev->mc, base);
  177. rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
  178. radeon_gtt_location(rdev, &rdev->mc);
  179. radeon_update_bandwidth_info(rdev);
  180. }
  181. void rs690_line_buffer_adjust(struct radeon_device *rdev,
  182. struct drm_display_mode *mode1,
  183. struct drm_display_mode *mode2)
  184. {
  185. u32 tmp;
  186. /*
  187. * Line Buffer Setup
  188. * There is a single line buffer shared by both display controllers.
  189. * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  190. * the display controllers. The paritioning can either be done
  191. * manually or via one of four preset allocations specified in bits 1:0:
  192. * 0 - line buffer is divided in half and shared between crtc
  193. * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
  194. * 2 - D1 gets the whole buffer
  195. * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
  196. * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
  197. * allocation mode. In manual allocation mode, D1 always starts at 0,
  198. * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
  199. */
  200. tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
  201. tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
  202. /* auto */
  203. if (mode1 && mode2) {
  204. if (mode1->hdisplay > mode2->hdisplay) {
  205. if (mode1->hdisplay > 2560)
  206. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
  207. else
  208. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  209. } else if (mode2->hdisplay > mode1->hdisplay) {
  210. if (mode2->hdisplay > 2560)
  211. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  212. else
  213. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  214. } else
  215. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
  216. } else if (mode1) {
  217. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
  218. } else if (mode2) {
  219. tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
  220. }
  221. WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
  222. }
  223. struct rs690_watermark {
  224. u32 lb_request_fifo_depth;
  225. fixed20_12 num_line_pair;
  226. fixed20_12 estimated_width;
  227. fixed20_12 worst_case_latency;
  228. fixed20_12 consumption_rate;
  229. fixed20_12 active_time;
  230. fixed20_12 dbpp;
  231. fixed20_12 priority_mark_max;
  232. fixed20_12 priority_mark;
  233. fixed20_12 sclk;
  234. };
  235. static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
  236. struct radeon_crtc *crtc,
  237. struct rs690_watermark *wm)
  238. {
  239. struct drm_display_mode *mode = &crtc->base.mode;
  240. fixed20_12 a, b, c;
  241. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  242. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  243. if (!crtc->base.enabled) {
  244. /* FIXME: wouldn't it better to set priority mark to maximum */
  245. wm->lb_request_fifo_depth = 4;
  246. return;
  247. }
  248. if (crtc->vsc.full > dfixed_const(2))
  249. wm->num_line_pair.full = dfixed_const(2);
  250. else
  251. wm->num_line_pair.full = dfixed_const(1);
  252. b.full = dfixed_const(mode->crtc_hdisplay);
  253. c.full = dfixed_const(256);
  254. a.full = dfixed_div(b, c);
  255. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  256. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  257. if (a.full < dfixed_const(4)) {
  258. wm->lb_request_fifo_depth = 4;
  259. } else {
  260. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  261. }
  262. /* Determine consumption rate
  263. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  264. * vtaps = number of vertical taps,
  265. * vsc = vertical scaling ratio, defined as source/destination
  266. * hsc = horizontal scaling ration, defined as source/destination
  267. */
  268. a.full = dfixed_const(mode->clock);
  269. b.full = dfixed_const(1000);
  270. a.full = dfixed_div(a, b);
  271. pclk.full = dfixed_div(b, a);
  272. if (crtc->rmx_type != RMX_OFF) {
  273. b.full = dfixed_const(2);
  274. if (crtc->vsc.full > b.full)
  275. b.full = crtc->vsc.full;
  276. b.full = dfixed_mul(b, crtc->hsc);
  277. c.full = dfixed_const(2);
  278. b.full = dfixed_div(b, c);
  279. consumption_time.full = dfixed_div(pclk, b);
  280. } else {
  281. consumption_time.full = pclk.full;
  282. }
  283. a.full = dfixed_const(1);
  284. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  285. /* Determine line time
  286. * LineTime = total time for one line of displayhtotal
  287. * LineTime = total number of horizontal pixels
  288. * pclk = pixel clock period(ns)
  289. */
  290. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  291. line_time.full = dfixed_mul(a, pclk);
  292. /* Determine active time
  293. * ActiveTime = time of active region of display within one line,
  294. * hactive = total number of horizontal active pixels
  295. * htotal = total number of horizontal pixels
  296. */
  297. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  298. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  299. wm->active_time.full = dfixed_mul(line_time, b);
  300. wm->active_time.full = dfixed_div(wm->active_time, a);
  301. /* Maximun bandwidth is the minimun bandwidth of all component */
  302. rdev->pm.max_bandwidth = rdev->pm.core_bandwidth;
  303. if (rdev->mc.igp_sideport_enabled) {
  304. if (rdev->pm.max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
  305. rdev->pm.sideport_bandwidth.full)
  306. rdev->pm.max_bandwidth = rdev->pm.sideport_bandwidth;
  307. read_delay_latency.full = dfixed_const(370 * 800 * 1000);
  308. read_delay_latency.full = dfixed_div(read_delay_latency,
  309. rdev->pm.igp_sideport_mclk);
  310. } else {
  311. if (rdev->pm.max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
  312. rdev->pm.k8_bandwidth.full)
  313. rdev->pm.max_bandwidth = rdev->pm.k8_bandwidth;
  314. if (rdev->pm.max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
  315. rdev->pm.ht_bandwidth.full)
  316. rdev->pm.max_bandwidth = rdev->pm.ht_bandwidth;
  317. read_delay_latency.full = dfixed_const(5000);
  318. }
  319. /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
  320. a.full = dfixed_const(16);
  321. rdev->pm.sclk.full = dfixed_mul(rdev->pm.max_bandwidth, a);
  322. a.full = dfixed_const(1000);
  323. rdev->pm.sclk.full = dfixed_div(a, rdev->pm.sclk);
  324. /* Determine chunk time
  325. * ChunkTime = the time it takes the DCP to send one chunk of data
  326. * to the LB which consists of pipeline delay and inter chunk gap
  327. * sclk = system clock(ns)
  328. */
  329. a.full = dfixed_const(256 * 13);
  330. chunk_time.full = dfixed_mul(rdev->pm.sclk, a);
  331. a.full = dfixed_const(10);
  332. chunk_time.full = dfixed_div(chunk_time, a);
  333. /* Determine the worst case latency
  334. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  335. * WorstCaseLatency = worst case time from urgent to when the MC starts
  336. * to return data
  337. * READ_DELAY_IDLE_MAX = constant of 1us
  338. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  339. * which consists of pipeline delay and inter chunk gap
  340. */
  341. if (dfixed_trunc(wm->num_line_pair) > 1) {
  342. a.full = dfixed_const(3);
  343. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  344. wm->worst_case_latency.full += read_delay_latency.full;
  345. } else {
  346. a.full = dfixed_const(2);
  347. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  348. wm->worst_case_latency.full += read_delay_latency.full;
  349. }
  350. /* Determine the tolerable latency
  351. * TolerableLatency = Any given request has only 1 line time
  352. * for the data to be returned
  353. * LBRequestFifoDepth = Number of chunk requests the LB can
  354. * put into the request FIFO for a display
  355. * LineTime = total time for one line of display
  356. * ChunkTime = the time it takes the DCP to send one chunk
  357. * of data to the LB which consists of
  358. * pipeline delay and inter chunk gap
  359. */
  360. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  361. tolerable_latency.full = line_time.full;
  362. } else {
  363. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  364. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  365. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  366. tolerable_latency.full = line_time.full - tolerable_latency.full;
  367. }
  368. /* We assume worst case 32bits (4 bytes) */
  369. wm->dbpp.full = dfixed_const(4 * 8);
  370. /* Determine the maximum priority mark
  371. * width = viewport width in pixels
  372. */
  373. a.full = dfixed_const(16);
  374. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  375. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  376. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  377. /* Determine estimated width */
  378. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  379. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  380. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  381. wm->priority_mark.full = dfixed_const(10);
  382. } else {
  383. a.full = dfixed_const(16);
  384. wm->priority_mark.full = dfixed_div(estimated_width, a);
  385. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  386. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  387. }
  388. }
  389. void rs690_bandwidth_update(struct radeon_device *rdev)
  390. {
  391. struct drm_display_mode *mode0 = NULL;
  392. struct drm_display_mode *mode1 = NULL;
  393. struct rs690_watermark wm0;
  394. struct rs690_watermark wm1;
  395. u32 tmp;
  396. u32 d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  397. u32 d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
  398. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  399. fixed20_12 a, b;
  400. radeon_update_display_priority(rdev);
  401. if (rdev->mode_info.crtcs[0]->base.enabled)
  402. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  403. if (rdev->mode_info.crtcs[1]->base.enabled)
  404. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  405. /*
  406. * Set display0/1 priority up in the memory controller for
  407. * modes if the user specifies HIGH for displaypriority
  408. * option.
  409. */
  410. if ((rdev->disp_priority == 2) &&
  411. ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
  412. tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
  413. tmp &= C_000104_MC_DISP0R_INIT_LAT;
  414. tmp &= C_000104_MC_DISP1R_INIT_LAT;
  415. if (mode0)
  416. tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
  417. if (mode1)
  418. tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
  419. WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
  420. }
  421. rs690_line_buffer_adjust(rdev, mode0, mode1);
  422. if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
  423. WREG32(R_006C9C_DCP_CONTROL, 0);
  424. if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  425. WREG32(R_006C9C_DCP_CONTROL, 2);
  426. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  427. rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  428. tmp = (wm0.lb_request_fifo_depth - 1);
  429. tmp |= (wm1.lb_request_fifo_depth - 1) << 16;
  430. WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
  431. if (mode0 && mode1) {
  432. if (dfixed_trunc(wm0.dbpp) > 64)
  433. a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
  434. else
  435. a.full = wm0.num_line_pair.full;
  436. if (dfixed_trunc(wm1.dbpp) > 64)
  437. b.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
  438. else
  439. b.full = wm1.num_line_pair.full;
  440. a.full += b.full;
  441. fill_rate.full = dfixed_div(wm0.sclk, a);
  442. if (wm0.consumption_rate.full > fill_rate.full) {
  443. b.full = wm0.consumption_rate.full - fill_rate.full;
  444. b.full = dfixed_mul(b, wm0.active_time);
  445. a.full = dfixed_mul(wm0.worst_case_latency,
  446. wm0.consumption_rate);
  447. a.full = a.full + b.full;
  448. b.full = dfixed_const(16 * 1000);
  449. priority_mark02.full = dfixed_div(a, b);
  450. } else {
  451. a.full = dfixed_mul(wm0.worst_case_latency,
  452. wm0.consumption_rate);
  453. b.full = dfixed_const(16 * 1000);
  454. priority_mark02.full = dfixed_div(a, b);
  455. }
  456. if (wm1.consumption_rate.full > fill_rate.full) {
  457. b.full = wm1.consumption_rate.full - fill_rate.full;
  458. b.full = dfixed_mul(b, wm1.active_time);
  459. a.full = dfixed_mul(wm1.worst_case_latency,
  460. wm1.consumption_rate);
  461. a.full = a.full + b.full;
  462. b.full = dfixed_const(16 * 1000);
  463. priority_mark12.full = dfixed_div(a, b);
  464. } else {
  465. a.full = dfixed_mul(wm1.worst_case_latency,
  466. wm1.consumption_rate);
  467. b.full = dfixed_const(16 * 1000);
  468. priority_mark12.full = dfixed_div(a, b);
  469. }
  470. if (wm0.priority_mark.full > priority_mark02.full)
  471. priority_mark02.full = wm0.priority_mark.full;
  472. if (dfixed_trunc(priority_mark02) < 0)
  473. priority_mark02.full = 0;
  474. if (wm0.priority_mark_max.full > priority_mark02.full)
  475. priority_mark02.full = wm0.priority_mark_max.full;
  476. if (wm1.priority_mark.full > priority_mark12.full)
  477. priority_mark12.full = wm1.priority_mark.full;
  478. if (dfixed_trunc(priority_mark12) < 0)
  479. priority_mark12.full = 0;
  480. if (wm1.priority_mark_max.full > priority_mark12.full)
  481. priority_mark12.full = wm1.priority_mark_max.full;
  482. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  483. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  484. if (rdev->disp_priority == 2) {
  485. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  486. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  487. }
  488. } else if (mode0) {
  489. if (dfixed_trunc(wm0.dbpp) > 64)
  490. a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
  491. else
  492. a.full = wm0.num_line_pair.full;
  493. fill_rate.full = dfixed_div(wm0.sclk, a);
  494. if (wm0.consumption_rate.full > fill_rate.full) {
  495. b.full = wm0.consumption_rate.full - fill_rate.full;
  496. b.full = dfixed_mul(b, wm0.active_time);
  497. a.full = dfixed_mul(wm0.worst_case_latency,
  498. wm0.consumption_rate);
  499. a.full = a.full + b.full;
  500. b.full = dfixed_const(16 * 1000);
  501. priority_mark02.full = dfixed_div(a, b);
  502. } else {
  503. a.full = dfixed_mul(wm0.worst_case_latency,
  504. wm0.consumption_rate);
  505. b.full = dfixed_const(16 * 1000);
  506. priority_mark02.full = dfixed_div(a, b);
  507. }
  508. if (wm0.priority_mark.full > priority_mark02.full)
  509. priority_mark02.full = wm0.priority_mark.full;
  510. if (dfixed_trunc(priority_mark02) < 0)
  511. priority_mark02.full = 0;
  512. if (wm0.priority_mark_max.full > priority_mark02.full)
  513. priority_mark02.full = wm0.priority_mark_max.full;
  514. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  515. if (rdev->disp_priority == 2)
  516. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  517. } else if (mode1) {
  518. if (dfixed_trunc(wm1.dbpp) > 64)
  519. a.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
  520. else
  521. a.full = wm1.num_line_pair.full;
  522. fill_rate.full = dfixed_div(wm1.sclk, a);
  523. if (wm1.consumption_rate.full > fill_rate.full) {
  524. b.full = wm1.consumption_rate.full - fill_rate.full;
  525. b.full = dfixed_mul(b, wm1.active_time);
  526. a.full = dfixed_mul(wm1.worst_case_latency,
  527. wm1.consumption_rate);
  528. a.full = a.full + b.full;
  529. b.full = dfixed_const(16 * 1000);
  530. priority_mark12.full = dfixed_div(a, b);
  531. } else {
  532. a.full = dfixed_mul(wm1.worst_case_latency,
  533. wm1.consumption_rate);
  534. b.full = dfixed_const(16 * 1000);
  535. priority_mark12.full = dfixed_div(a, b);
  536. }
  537. if (wm1.priority_mark.full > priority_mark12.full)
  538. priority_mark12.full = wm1.priority_mark.full;
  539. if (dfixed_trunc(priority_mark12) < 0)
  540. priority_mark12.full = 0;
  541. if (wm1.priority_mark_max.full > priority_mark12.full)
  542. priority_mark12.full = wm1.priority_mark_max.full;
  543. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  544. if (rdev->disp_priority == 2)
  545. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  546. }
  547. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  548. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  549. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  550. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  551. }
  552. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  553. {
  554. uint32_t r;
  555. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
  556. r = RREG32(R_00007C_MC_DATA);
  557. WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
  558. return r;
  559. }
  560. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  561. {
  562. WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
  563. S_000078_MC_IND_WR_EN(1));
  564. WREG32(R_00007C_MC_DATA, v);
  565. WREG32(R_000078_MC_INDEX, 0x7F);
  566. }
  567. static void rs690_mc_program(struct radeon_device *rdev)
  568. {
  569. struct rv515_mc_save save;
  570. /* Stops all mc clients */
  571. rv515_mc_stop(rdev, &save);
  572. /* Wait for mc idle */
  573. if (rs690_mc_wait_for_idle(rdev))
  574. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  575. /* Program MC, should be a 32bits limited address space */
  576. WREG32_MC(R_000100_MCCFG_FB_LOCATION,
  577. S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
  578. S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
  579. WREG32(R_000134_HDP_FB_LOCATION,
  580. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  581. rv515_mc_resume(rdev, &save);
  582. }
  583. static int rs690_startup(struct radeon_device *rdev)
  584. {
  585. int r;
  586. rs690_mc_program(rdev);
  587. /* Resume clock */
  588. rv515_clock_startup(rdev);
  589. /* Initialize GPU configuration (# pipes, ...) */
  590. rs690_gpu_init(rdev);
  591. /* Initialize GART (initialize after TTM so we can allocate
  592. * memory through TTM but finalize after TTM) */
  593. r = rs400_gart_enable(rdev);
  594. if (r)
  595. return r;
  596. /* allocate wb buffer */
  597. r = radeon_wb_init(rdev);
  598. if (r)
  599. return r;
  600. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  601. if (r) {
  602. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  603. return r;
  604. }
  605. /* Enable IRQ */
  606. if (!rdev->irq.installed) {
  607. r = radeon_irq_kms_init(rdev);
  608. if (r)
  609. return r;
  610. }
  611. rs600_irq_set(rdev);
  612. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  613. /* 1M ring buffer */
  614. r = r100_cp_init(rdev, 1024 * 1024);
  615. if (r) {
  616. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  617. return r;
  618. }
  619. r = radeon_ib_pool_init(rdev);
  620. if (r) {
  621. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  622. return r;
  623. }
  624. r = r600_audio_init(rdev);
  625. if (r) {
  626. dev_err(rdev->dev, "failed initializing audio\n");
  627. return r;
  628. }
  629. return 0;
  630. }
  631. int rs690_resume(struct radeon_device *rdev)
  632. {
  633. int r;
  634. /* Make sur GART are not working */
  635. rs400_gart_disable(rdev);
  636. /* Resume clock before doing reset */
  637. rv515_clock_startup(rdev);
  638. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  639. if (radeon_asic_reset(rdev)) {
  640. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  641. RREG32(R_000E40_RBBM_STATUS),
  642. RREG32(R_0007C0_CP_STAT));
  643. }
  644. /* post */
  645. atom_asic_init(rdev->mode_info.atom_context);
  646. /* Resume clock after posting */
  647. rv515_clock_startup(rdev);
  648. /* Initialize surface registers */
  649. radeon_surface_init(rdev);
  650. rdev->accel_working = true;
  651. r = rs690_startup(rdev);
  652. if (r) {
  653. rdev->accel_working = false;
  654. }
  655. return r;
  656. }
  657. int rs690_suspend(struct radeon_device *rdev)
  658. {
  659. r600_audio_fini(rdev);
  660. r100_cp_disable(rdev);
  661. radeon_wb_disable(rdev);
  662. rs600_irq_disable(rdev);
  663. rs400_gart_disable(rdev);
  664. return 0;
  665. }
  666. void rs690_fini(struct radeon_device *rdev)
  667. {
  668. r600_audio_fini(rdev);
  669. r100_cp_fini(rdev);
  670. radeon_wb_fini(rdev);
  671. radeon_ib_pool_fini(rdev);
  672. radeon_gem_fini(rdev);
  673. rs400_gart_fini(rdev);
  674. radeon_irq_kms_fini(rdev);
  675. radeon_fence_driver_fini(rdev);
  676. radeon_bo_fini(rdev);
  677. radeon_atombios_fini(rdev);
  678. kfree(rdev->bios);
  679. rdev->bios = NULL;
  680. }
  681. int rs690_init(struct radeon_device *rdev)
  682. {
  683. int r;
  684. /* Disable VGA */
  685. rv515_vga_render_disable(rdev);
  686. /* Initialize scratch registers */
  687. radeon_scratch_init(rdev);
  688. /* Initialize surface registers */
  689. radeon_surface_init(rdev);
  690. /* restore some register to sane defaults */
  691. r100_restore_sanity(rdev);
  692. /* TODO: disable VGA need to use VGA request */
  693. /* BIOS*/
  694. if (!radeon_get_bios(rdev)) {
  695. if (ASIC_IS_AVIVO(rdev))
  696. return -EINVAL;
  697. }
  698. if (rdev->is_atom_bios) {
  699. r = radeon_atombios_init(rdev);
  700. if (r)
  701. return r;
  702. } else {
  703. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  704. return -EINVAL;
  705. }
  706. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  707. if (radeon_asic_reset(rdev)) {
  708. dev_warn(rdev->dev,
  709. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  710. RREG32(R_000E40_RBBM_STATUS),
  711. RREG32(R_0007C0_CP_STAT));
  712. }
  713. /* check if cards are posted or not */
  714. if (radeon_boot_test_post_card(rdev) == false)
  715. return -EINVAL;
  716. /* Initialize clocks */
  717. radeon_get_clock_info(rdev->ddev);
  718. /* initialize memory controller */
  719. rs690_mc_init(rdev);
  720. rv515_debugfs(rdev);
  721. /* Fence driver */
  722. r = radeon_fence_driver_init(rdev);
  723. if (r)
  724. return r;
  725. /* Memory manager */
  726. r = radeon_bo_init(rdev);
  727. if (r)
  728. return r;
  729. r = rs400_gart_init(rdev);
  730. if (r)
  731. return r;
  732. rs600_set_safe_registers(rdev);
  733. rdev->accel_working = true;
  734. r = rs690_startup(rdev);
  735. if (r) {
  736. /* Somethings want wront with the accel init stop accel */
  737. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  738. r100_cp_fini(rdev);
  739. radeon_wb_fini(rdev);
  740. radeon_ib_pool_fini(rdev);
  741. rs400_gart_fini(rdev);
  742. radeon_irq_kms_fini(rdev);
  743. rdev->accel_working = false;
  744. }
  745. return 0;
  746. }