radeon_device.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "LAST",
  98. };
  99. /**
  100. * radeon_program_register_sequence - program an array of registers.
  101. *
  102. * @rdev: radeon_device pointer
  103. * @registers: pointer to the register array
  104. * @array_size: size of the register array
  105. *
  106. * Programs an array or registers with and and or masks.
  107. * This is a helper for setting golden registers.
  108. */
  109. void radeon_program_register_sequence(struct radeon_device *rdev,
  110. const u32 *registers,
  111. const u32 array_size)
  112. {
  113. u32 tmp, reg, and_mask, or_mask;
  114. int i;
  115. if (array_size % 3)
  116. return;
  117. for (i = 0; i < array_size; i +=3) {
  118. reg = registers[i + 0];
  119. and_mask = registers[i + 1];
  120. or_mask = registers[i + 2];
  121. if (and_mask == 0xffffffff) {
  122. tmp = or_mask;
  123. } else {
  124. tmp = RREG32(reg);
  125. tmp &= ~and_mask;
  126. tmp |= or_mask;
  127. }
  128. WREG32(reg, tmp);
  129. }
  130. }
  131. /**
  132. * radeon_surface_init - Clear GPU surface registers.
  133. *
  134. * @rdev: radeon_device pointer
  135. *
  136. * Clear GPU surface registers (r1xx-r5xx).
  137. */
  138. void radeon_surface_init(struct radeon_device *rdev)
  139. {
  140. /* FIXME: check this out */
  141. if (rdev->family < CHIP_R600) {
  142. int i;
  143. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  144. if (rdev->surface_regs[i].bo)
  145. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  146. else
  147. radeon_clear_surface_reg(rdev, i);
  148. }
  149. /* enable surfaces */
  150. WREG32(RADEON_SURFACE_CNTL, 0);
  151. }
  152. }
  153. /*
  154. * GPU scratch registers helpers function.
  155. */
  156. /**
  157. * radeon_scratch_init - Init scratch register driver information.
  158. *
  159. * @rdev: radeon_device pointer
  160. *
  161. * Init CP scratch register driver information (r1xx-r5xx)
  162. */
  163. void radeon_scratch_init(struct radeon_device *rdev)
  164. {
  165. int i;
  166. /* FIXME: check this out */
  167. if (rdev->family < CHIP_R300) {
  168. rdev->scratch.num_reg = 5;
  169. } else {
  170. rdev->scratch.num_reg = 7;
  171. }
  172. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  173. for (i = 0; i < rdev->scratch.num_reg; i++) {
  174. rdev->scratch.free[i] = true;
  175. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  176. }
  177. }
  178. /**
  179. * radeon_scratch_get - Allocate a scratch register
  180. *
  181. * @rdev: radeon_device pointer
  182. * @reg: scratch register mmio offset
  183. *
  184. * Allocate a CP scratch register for use by the driver (all asics).
  185. * Returns 0 on success or -EINVAL on failure.
  186. */
  187. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  188. {
  189. int i;
  190. for (i = 0; i < rdev->scratch.num_reg; i++) {
  191. if (rdev->scratch.free[i]) {
  192. rdev->scratch.free[i] = false;
  193. *reg = rdev->scratch.reg[i];
  194. return 0;
  195. }
  196. }
  197. return -EINVAL;
  198. }
  199. /**
  200. * radeon_scratch_free - Free a scratch register
  201. *
  202. * @rdev: radeon_device pointer
  203. * @reg: scratch register mmio offset
  204. *
  205. * Free a CP scratch register allocated for use by the driver (all asics)
  206. */
  207. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  208. {
  209. int i;
  210. for (i = 0; i < rdev->scratch.num_reg; i++) {
  211. if (rdev->scratch.reg[i] == reg) {
  212. rdev->scratch.free[i] = true;
  213. return;
  214. }
  215. }
  216. }
  217. /*
  218. * radeon_wb_*()
  219. * Writeback is the the method by which the the GPU updates special pages
  220. * in memory with the status of certain GPU events (fences, ring pointers,
  221. * etc.).
  222. */
  223. /**
  224. * radeon_wb_disable - Disable Writeback
  225. *
  226. * @rdev: radeon_device pointer
  227. *
  228. * Disables Writeback (all asics). Used for suspend.
  229. */
  230. void radeon_wb_disable(struct radeon_device *rdev)
  231. {
  232. int r;
  233. if (rdev->wb.wb_obj) {
  234. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  235. if (unlikely(r != 0))
  236. return;
  237. radeon_bo_kunmap(rdev->wb.wb_obj);
  238. radeon_bo_unpin(rdev->wb.wb_obj);
  239. radeon_bo_unreserve(rdev->wb.wb_obj);
  240. }
  241. rdev->wb.enabled = false;
  242. }
  243. /**
  244. * radeon_wb_fini - Disable Writeback and free memory
  245. *
  246. * @rdev: radeon_device pointer
  247. *
  248. * Disables Writeback and frees the Writeback memory (all asics).
  249. * Used at driver shutdown.
  250. */
  251. void radeon_wb_fini(struct radeon_device *rdev)
  252. {
  253. radeon_wb_disable(rdev);
  254. if (rdev->wb.wb_obj) {
  255. radeon_bo_unref(&rdev->wb.wb_obj);
  256. rdev->wb.wb = NULL;
  257. rdev->wb.wb_obj = NULL;
  258. }
  259. }
  260. /**
  261. * radeon_wb_init- Init Writeback driver info and allocate memory
  262. *
  263. * @rdev: radeon_device pointer
  264. *
  265. * Disables Writeback and frees the Writeback memory (all asics).
  266. * Used at driver startup.
  267. * Returns 0 on success or an -error on failure.
  268. */
  269. int radeon_wb_init(struct radeon_device *rdev)
  270. {
  271. int r;
  272. if (rdev->wb.wb_obj == NULL) {
  273. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  274. RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
  275. if (r) {
  276. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  277. return r;
  278. }
  279. }
  280. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  281. if (unlikely(r != 0)) {
  282. radeon_wb_fini(rdev);
  283. return r;
  284. }
  285. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  286. &rdev->wb.gpu_addr);
  287. if (r) {
  288. radeon_bo_unreserve(rdev->wb.wb_obj);
  289. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  290. radeon_wb_fini(rdev);
  291. return r;
  292. }
  293. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  294. radeon_bo_unreserve(rdev->wb.wb_obj);
  295. if (r) {
  296. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  297. radeon_wb_fini(rdev);
  298. return r;
  299. }
  300. /* clear wb memory */
  301. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  302. /* disable event_write fences */
  303. rdev->wb.use_event = false;
  304. /* disabled via module param */
  305. if (radeon_no_wb == 1) {
  306. rdev->wb.enabled = false;
  307. } else {
  308. if (rdev->flags & RADEON_IS_AGP) {
  309. /* often unreliable on AGP */
  310. rdev->wb.enabled = false;
  311. } else if (rdev->family < CHIP_R300) {
  312. /* often unreliable on pre-r300 */
  313. rdev->wb.enabled = false;
  314. } else {
  315. rdev->wb.enabled = true;
  316. /* event_write fences are only available on r600+ */
  317. if (rdev->family >= CHIP_R600) {
  318. rdev->wb.use_event = true;
  319. }
  320. }
  321. }
  322. /* always use writeback/events on NI, APUs */
  323. if (rdev->family >= CHIP_PALM) {
  324. rdev->wb.enabled = true;
  325. rdev->wb.use_event = true;
  326. }
  327. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  328. return 0;
  329. }
  330. /**
  331. * radeon_vram_location - try to find VRAM location
  332. * @rdev: radeon device structure holding all necessary informations
  333. * @mc: memory controller structure holding memory informations
  334. * @base: base address at which to put VRAM
  335. *
  336. * Function will place try to place VRAM at base address provided
  337. * as parameter (which is so far either PCI aperture address or
  338. * for IGP TOM base address).
  339. *
  340. * If there is not enough space to fit the unvisible VRAM in the 32bits
  341. * address space then we limit the VRAM size to the aperture.
  342. *
  343. * If we are using AGP and if the AGP aperture doesn't allow us to have
  344. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  345. * size and print a warning.
  346. *
  347. * This function will never fails, worst case are limiting VRAM.
  348. *
  349. * Note: GTT start, end, size should be initialized before calling this
  350. * function on AGP platform.
  351. *
  352. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  353. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  354. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  355. * not IGP.
  356. *
  357. * Note: we use mc_vram_size as on some board we need to program the mc to
  358. * cover the whole aperture even if VRAM size is inferior to aperture size
  359. * Novell bug 204882 + along with lots of ubuntu ones
  360. *
  361. * Note: when limiting vram it's safe to overwritte real_vram_size because
  362. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  363. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  364. * ones)
  365. *
  366. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  367. * explicitly check for that thought.
  368. *
  369. * FIXME: when reducing VRAM size align new size on power of 2.
  370. */
  371. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  372. {
  373. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  374. mc->vram_start = base;
  375. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  376. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  377. mc->real_vram_size = mc->aper_size;
  378. mc->mc_vram_size = mc->aper_size;
  379. }
  380. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  381. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  382. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  383. mc->real_vram_size = mc->aper_size;
  384. mc->mc_vram_size = mc->aper_size;
  385. }
  386. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  387. if (limit && limit < mc->real_vram_size)
  388. mc->real_vram_size = limit;
  389. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  390. mc->mc_vram_size >> 20, mc->vram_start,
  391. mc->vram_end, mc->real_vram_size >> 20);
  392. }
  393. /**
  394. * radeon_gtt_location - try to find GTT location
  395. * @rdev: radeon device structure holding all necessary informations
  396. * @mc: memory controller structure holding memory informations
  397. *
  398. * Function will place try to place GTT before or after VRAM.
  399. *
  400. * If GTT size is bigger than space left then we ajust GTT size.
  401. * Thus function will never fails.
  402. *
  403. * FIXME: when reducing GTT size align new size on power of 2.
  404. */
  405. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  406. {
  407. u64 size_af, size_bf;
  408. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  409. size_bf = mc->vram_start & ~mc->gtt_base_align;
  410. if (size_bf > size_af) {
  411. if (mc->gtt_size > size_bf) {
  412. dev_warn(rdev->dev, "limiting GTT\n");
  413. mc->gtt_size = size_bf;
  414. }
  415. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  416. } else {
  417. if (mc->gtt_size > size_af) {
  418. dev_warn(rdev->dev, "limiting GTT\n");
  419. mc->gtt_size = size_af;
  420. }
  421. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  422. }
  423. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  424. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  425. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  426. }
  427. /*
  428. * GPU helpers function.
  429. */
  430. /**
  431. * radeon_card_posted - check if the hw has already been initialized
  432. *
  433. * @rdev: radeon_device pointer
  434. *
  435. * Check if the asic has been initialized (all asics).
  436. * Used at driver startup.
  437. * Returns true if initialized or false if not.
  438. */
  439. bool radeon_card_posted(struct radeon_device *rdev)
  440. {
  441. uint32_t reg;
  442. /* required for EFI mode on macbook2,1 which uses an r5xx asic */
  443. if (efi_enabled(EFI_BOOT) &&
  444. (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  445. (rdev->family < CHIP_R600))
  446. return false;
  447. if (ASIC_IS_NODCE(rdev))
  448. goto check_memsize;
  449. /* first check CRTCs */
  450. if (ASIC_IS_DCE4(rdev)) {
  451. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  452. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  453. if (rdev->num_crtc >= 4) {
  454. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  455. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  456. }
  457. if (rdev->num_crtc >= 6) {
  458. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  459. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  460. }
  461. if (reg & EVERGREEN_CRTC_MASTER_EN)
  462. return true;
  463. } else if (ASIC_IS_AVIVO(rdev)) {
  464. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  465. RREG32(AVIVO_D2CRTC_CONTROL);
  466. if (reg & AVIVO_CRTC_EN) {
  467. return true;
  468. }
  469. } else {
  470. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  471. RREG32(RADEON_CRTC2_GEN_CNTL);
  472. if (reg & RADEON_CRTC_EN) {
  473. return true;
  474. }
  475. }
  476. check_memsize:
  477. /* then check MEM_SIZE, in case the crtcs are off */
  478. if (rdev->family >= CHIP_R600)
  479. reg = RREG32(R600_CONFIG_MEMSIZE);
  480. else
  481. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  482. if (reg)
  483. return true;
  484. return false;
  485. }
  486. /**
  487. * radeon_update_bandwidth_info - update display bandwidth params
  488. *
  489. * @rdev: radeon_device pointer
  490. *
  491. * Used when sclk/mclk are switched or display modes are set.
  492. * params are used to calculate display watermarks (all asics)
  493. */
  494. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  495. {
  496. fixed20_12 a;
  497. u32 sclk = rdev->pm.current_sclk;
  498. u32 mclk = rdev->pm.current_mclk;
  499. /* sclk/mclk in Mhz */
  500. a.full = dfixed_const(100);
  501. rdev->pm.sclk.full = dfixed_const(sclk);
  502. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  503. rdev->pm.mclk.full = dfixed_const(mclk);
  504. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  505. if (rdev->flags & RADEON_IS_IGP) {
  506. a.full = dfixed_const(16);
  507. /* core_bandwidth = sclk(Mhz) * 16 */
  508. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  509. }
  510. }
  511. /**
  512. * radeon_boot_test_post_card - check and possibly initialize the hw
  513. *
  514. * @rdev: radeon_device pointer
  515. *
  516. * Check if the asic is initialized and if not, attempt to initialize
  517. * it (all asics).
  518. * Returns true if initialized or false if not.
  519. */
  520. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  521. {
  522. if (radeon_card_posted(rdev))
  523. return true;
  524. if (rdev->bios) {
  525. DRM_INFO("GPU not posted. posting now...\n");
  526. if (rdev->is_atom_bios)
  527. atom_asic_init(rdev->mode_info.atom_context);
  528. else
  529. radeon_combios_asic_init(rdev->ddev);
  530. return true;
  531. } else {
  532. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  533. return false;
  534. }
  535. }
  536. /**
  537. * radeon_dummy_page_init - init dummy page used by the driver
  538. *
  539. * @rdev: radeon_device pointer
  540. *
  541. * Allocate the dummy page used by the driver (all asics).
  542. * This dummy page is used by the driver as a filler for gart entries
  543. * when pages are taken out of the GART
  544. * Returns 0 on sucess, -ENOMEM on failure.
  545. */
  546. int radeon_dummy_page_init(struct radeon_device *rdev)
  547. {
  548. if (rdev->dummy_page.page)
  549. return 0;
  550. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  551. if (rdev->dummy_page.page == NULL)
  552. return -ENOMEM;
  553. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  554. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  555. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  556. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  557. __free_page(rdev->dummy_page.page);
  558. rdev->dummy_page.page = NULL;
  559. return -ENOMEM;
  560. }
  561. return 0;
  562. }
  563. /**
  564. * radeon_dummy_page_fini - free dummy page used by the driver
  565. *
  566. * @rdev: radeon_device pointer
  567. *
  568. * Frees the dummy page used by the driver (all asics).
  569. */
  570. void radeon_dummy_page_fini(struct radeon_device *rdev)
  571. {
  572. if (rdev->dummy_page.page == NULL)
  573. return;
  574. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  575. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  576. __free_page(rdev->dummy_page.page);
  577. rdev->dummy_page.page = NULL;
  578. }
  579. /* ATOM accessor methods */
  580. /*
  581. * ATOM is an interpreted byte code stored in tables in the vbios. The
  582. * driver registers callbacks to access registers and the interpreter
  583. * in the driver parses the tables and executes then to program specific
  584. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  585. * atombios.h, and atom.c
  586. */
  587. /**
  588. * cail_pll_read - read PLL register
  589. *
  590. * @info: atom card_info pointer
  591. * @reg: PLL register offset
  592. *
  593. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  594. * Returns the value of the PLL register.
  595. */
  596. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  597. {
  598. struct radeon_device *rdev = info->dev->dev_private;
  599. uint32_t r;
  600. r = rdev->pll_rreg(rdev, reg);
  601. return r;
  602. }
  603. /**
  604. * cail_pll_write - write PLL register
  605. *
  606. * @info: atom card_info pointer
  607. * @reg: PLL register offset
  608. * @val: value to write to the pll register
  609. *
  610. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  611. */
  612. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  613. {
  614. struct radeon_device *rdev = info->dev->dev_private;
  615. rdev->pll_wreg(rdev, reg, val);
  616. }
  617. /**
  618. * cail_mc_read - read MC (Memory Controller) register
  619. *
  620. * @info: atom card_info pointer
  621. * @reg: MC register offset
  622. *
  623. * Provides an MC register accessor for the atom interpreter (r4xx+).
  624. * Returns the value of the MC register.
  625. */
  626. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  627. {
  628. struct radeon_device *rdev = info->dev->dev_private;
  629. uint32_t r;
  630. r = rdev->mc_rreg(rdev, reg);
  631. return r;
  632. }
  633. /**
  634. * cail_mc_write - write MC (Memory Controller) register
  635. *
  636. * @info: atom card_info pointer
  637. * @reg: MC register offset
  638. * @val: value to write to the pll register
  639. *
  640. * Provides a MC register accessor for the atom interpreter (r4xx+).
  641. */
  642. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  643. {
  644. struct radeon_device *rdev = info->dev->dev_private;
  645. rdev->mc_wreg(rdev, reg, val);
  646. }
  647. /**
  648. * cail_reg_write - write MMIO register
  649. *
  650. * @info: atom card_info pointer
  651. * @reg: MMIO register offset
  652. * @val: value to write to the pll register
  653. *
  654. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  655. */
  656. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  657. {
  658. struct radeon_device *rdev = info->dev->dev_private;
  659. WREG32(reg*4, val);
  660. }
  661. /**
  662. * cail_reg_read - read MMIO register
  663. *
  664. * @info: atom card_info pointer
  665. * @reg: MMIO register offset
  666. *
  667. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  668. * Returns the value of the MMIO register.
  669. */
  670. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  671. {
  672. struct radeon_device *rdev = info->dev->dev_private;
  673. uint32_t r;
  674. r = RREG32(reg*4);
  675. return r;
  676. }
  677. /**
  678. * cail_ioreg_write - write IO register
  679. *
  680. * @info: atom card_info pointer
  681. * @reg: IO register offset
  682. * @val: value to write to the pll register
  683. *
  684. * Provides a IO register accessor for the atom interpreter (r4xx+).
  685. */
  686. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  687. {
  688. struct radeon_device *rdev = info->dev->dev_private;
  689. WREG32_IO(reg*4, val);
  690. }
  691. /**
  692. * cail_ioreg_read - read IO register
  693. *
  694. * @info: atom card_info pointer
  695. * @reg: IO register offset
  696. *
  697. * Provides an IO register accessor for the atom interpreter (r4xx+).
  698. * Returns the value of the IO register.
  699. */
  700. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  701. {
  702. struct radeon_device *rdev = info->dev->dev_private;
  703. uint32_t r;
  704. r = RREG32_IO(reg*4);
  705. return r;
  706. }
  707. /**
  708. * radeon_atombios_init - init the driver info and callbacks for atombios
  709. *
  710. * @rdev: radeon_device pointer
  711. *
  712. * Initializes the driver info and register access callbacks for the
  713. * ATOM interpreter (r4xx+).
  714. * Returns 0 on sucess, -ENOMEM on failure.
  715. * Called at driver startup.
  716. */
  717. int radeon_atombios_init(struct radeon_device *rdev)
  718. {
  719. struct card_info *atom_card_info =
  720. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  721. if (!atom_card_info)
  722. return -ENOMEM;
  723. rdev->mode_info.atom_card_info = atom_card_info;
  724. atom_card_info->dev = rdev->ddev;
  725. atom_card_info->reg_read = cail_reg_read;
  726. atom_card_info->reg_write = cail_reg_write;
  727. /* needed for iio ops */
  728. if (rdev->rio_mem) {
  729. atom_card_info->ioreg_read = cail_ioreg_read;
  730. atom_card_info->ioreg_write = cail_ioreg_write;
  731. } else {
  732. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  733. atom_card_info->ioreg_read = cail_reg_read;
  734. atom_card_info->ioreg_write = cail_reg_write;
  735. }
  736. atom_card_info->mc_read = cail_mc_read;
  737. atom_card_info->mc_write = cail_mc_write;
  738. atom_card_info->pll_read = cail_pll_read;
  739. atom_card_info->pll_write = cail_pll_write;
  740. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  741. if (!rdev->mode_info.atom_context) {
  742. radeon_atombios_fini(rdev);
  743. return -ENOMEM;
  744. }
  745. mutex_init(&rdev->mode_info.atom_context->mutex);
  746. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  747. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  748. return 0;
  749. }
  750. /**
  751. * radeon_atombios_fini - free the driver info and callbacks for atombios
  752. *
  753. * @rdev: radeon_device pointer
  754. *
  755. * Frees the driver info and register access callbacks for the ATOM
  756. * interpreter (r4xx+).
  757. * Called at driver shutdown.
  758. */
  759. void radeon_atombios_fini(struct radeon_device *rdev)
  760. {
  761. if (rdev->mode_info.atom_context) {
  762. kfree(rdev->mode_info.atom_context->scratch);
  763. }
  764. kfree(rdev->mode_info.atom_context);
  765. rdev->mode_info.atom_context = NULL;
  766. kfree(rdev->mode_info.atom_card_info);
  767. rdev->mode_info.atom_card_info = NULL;
  768. }
  769. /* COMBIOS */
  770. /*
  771. * COMBIOS is the bios format prior to ATOM. It provides
  772. * command tables similar to ATOM, but doesn't have a unified
  773. * parser. See radeon_combios.c
  774. */
  775. /**
  776. * radeon_combios_init - init the driver info for combios
  777. *
  778. * @rdev: radeon_device pointer
  779. *
  780. * Initializes the driver info for combios (r1xx-r3xx).
  781. * Returns 0 on sucess.
  782. * Called at driver startup.
  783. */
  784. int radeon_combios_init(struct radeon_device *rdev)
  785. {
  786. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  787. return 0;
  788. }
  789. /**
  790. * radeon_combios_fini - free the driver info for combios
  791. *
  792. * @rdev: radeon_device pointer
  793. *
  794. * Frees the driver info for combios (r1xx-r3xx).
  795. * Called at driver shutdown.
  796. */
  797. void radeon_combios_fini(struct radeon_device *rdev)
  798. {
  799. }
  800. /* if we get transitioned to only one device, take VGA back */
  801. /**
  802. * radeon_vga_set_decode - enable/disable vga decode
  803. *
  804. * @cookie: radeon_device pointer
  805. * @state: enable/disable vga decode
  806. *
  807. * Enable/disable vga decode (all asics).
  808. * Returns VGA resource flags.
  809. */
  810. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  811. {
  812. struct radeon_device *rdev = cookie;
  813. radeon_vga_set_state(rdev, state);
  814. if (state)
  815. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  816. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  817. else
  818. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  819. }
  820. /**
  821. * radeon_check_pot_argument - check that argument is a power of two
  822. *
  823. * @arg: value to check
  824. *
  825. * Validates that a certain argument is a power of two (all asics).
  826. * Returns true if argument is valid.
  827. */
  828. static bool radeon_check_pot_argument(int arg)
  829. {
  830. return (arg & (arg - 1)) == 0;
  831. }
  832. /**
  833. * radeon_check_arguments - validate module params
  834. *
  835. * @rdev: radeon_device pointer
  836. *
  837. * Validates certain module parameters and updates
  838. * the associated values used by the driver (all asics).
  839. */
  840. static void radeon_check_arguments(struct radeon_device *rdev)
  841. {
  842. /* vramlimit must be a power of two */
  843. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  844. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  845. radeon_vram_limit);
  846. radeon_vram_limit = 0;
  847. }
  848. /* gtt size must be power of two and greater or equal to 32M */
  849. if (radeon_gart_size < 32) {
  850. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  851. radeon_gart_size);
  852. radeon_gart_size = 512;
  853. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  854. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  855. radeon_gart_size);
  856. radeon_gart_size = 512;
  857. }
  858. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  859. /* AGP mode can only be -1, 1, 2, 4, 8 */
  860. switch (radeon_agpmode) {
  861. case -1:
  862. case 0:
  863. case 1:
  864. case 2:
  865. case 4:
  866. case 8:
  867. break;
  868. default:
  869. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  870. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  871. radeon_agpmode = 0;
  872. break;
  873. }
  874. }
  875. /**
  876. * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
  877. * needed for waking up.
  878. *
  879. * @pdev: pci dev pointer
  880. */
  881. static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
  882. {
  883. /* 6600m in a macbook pro */
  884. if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  885. pdev->subsystem_device == 0x00e2) {
  886. printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
  887. return true;
  888. }
  889. return false;
  890. }
  891. /**
  892. * radeon_switcheroo_set_state - set switcheroo state
  893. *
  894. * @pdev: pci dev pointer
  895. * @state: vga switcheroo state
  896. *
  897. * Callback for the switcheroo driver. Suspends or resumes the
  898. * the asics before or after it is powered up using ACPI methods.
  899. */
  900. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  901. {
  902. struct drm_device *dev = pci_get_drvdata(pdev);
  903. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  904. if (state == VGA_SWITCHEROO_ON) {
  905. unsigned d3_delay = dev->pdev->d3_delay;
  906. printk(KERN_INFO "radeon: switched on\n");
  907. /* don't suspend or resume card normally */
  908. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  909. if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
  910. dev->pdev->d3_delay = 20;
  911. radeon_resume_kms(dev);
  912. dev->pdev->d3_delay = d3_delay;
  913. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  914. drm_kms_helper_poll_enable(dev);
  915. } else {
  916. printk(KERN_INFO "radeon: switched off\n");
  917. drm_kms_helper_poll_disable(dev);
  918. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  919. radeon_suspend_kms(dev, pmm);
  920. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  921. }
  922. }
  923. /**
  924. * radeon_switcheroo_can_switch - see if switcheroo state can change
  925. *
  926. * @pdev: pci dev pointer
  927. *
  928. * Callback for the switcheroo driver. Check of the switcheroo
  929. * state can be changed.
  930. * Returns true if the state can be changed, false if not.
  931. */
  932. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  933. {
  934. struct drm_device *dev = pci_get_drvdata(pdev);
  935. bool can_switch;
  936. spin_lock(&dev->count_lock);
  937. can_switch = (dev->open_count == 0);
  938. spin_unlock(&dev->count_lock);
  939. return can_switch;
  940. }
  941. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  942. .set_gpu_state = radeon_switcheroo_set_state,
  943. .reprobe = NULL,
  944. .can_switch = radeon_switcheroo_can_switch,
  945. };
  946. /**
  947. * radeon_device_init - initialize the driver
  948. *
  949. * @rdev: radeon_device pointer
  950. * @pdev: drm dev pointer
  951. * @pdev: pci dev pointer
  952. * @flags: driver flags
  953. *
  954. * Initializes the driver info and hw (all asics).
  955. * Returns 0 for success or an error on failure.
  956. * Called at driver startup.
  957. */
  958. int radeon_device_init(struct radeon_device *rdev,
  959. struct drm_device *ddev,
  960. struct pci_dev *pdev,
  961. uint32_t flags)
  962. {
  963. int r, i;
  964. int dma_bits;
  965. rdev->shutdown = false;
  966. rdev->dev = &pdev->dev;
  967. rdev->ddev = ddev;
  968. rdev->pdev = pdev;
  969. rdev->flags = flags;
  970. rdev->family = flags & RADEON_FAMILY_MASK;
  971. rdev->is_atom_bios = false;
  972. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  973. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  974. rdev->accel_working = false;
  975. /* set up ring ids */
  976. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  977. rdev->ring[i].idx = i;
  978. }
  979. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  980. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  981. pdev->subsystem_vendor, pdev->subsystem_device);
  982. /* mutex initialization are all done here so we
  983. * can recall function without having locking issues */
  984. mutex_init(&rdev->ring_lock);
  985. mutex_init(&rdev->dc_hw_i2c_mutex);
  986. atomic_set(&rdev->ih.lock, 0);
  987. mutex_init(&rdev->gem.mutex);
  988. mutex_init(&rdev->pm.mutex);
  989. mutex_init(&rdev->gpu_clock_mutex);
  990. init_rwsem(&rdev->pm.mclk_lock);
  991. init_rwsem(&rdev->exclusive_lock);
  992. init_waitqueue_head(&rdev->irq.vblank_queue);
  993. r = radeon_gem_init(rdev);
  994. if (r)
  995. return r;
  996. /* initialize vm here */
  997. mutex_init(&rdev->vm_manager.lock);
  998. /* Adjust VM size here.
  999. * Currently set to 4GB ((1 << 20) 4k pages).
  1000. * Max GPUVM size for cayman and SI is 40 bits.
  1001. */
  1002. rdev->vm_manager.max_pfn = 1 << 20;
  1003. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  1004. /* Set asic functions */
  1005. r = radeon_asic_init(rdev);
  1006. if (r)
  1007. return r;
  1008. radeon_check_arguments(rdev);
  1009. /* all of the newer IGP chips have an internal gart
  1010. * However some rs4xx report as AGP, so remove that here.
  1011. */
  1012. if ((rdev->family >= CHIP_RS400) &&
  1013. (rdev->flags & RADEON_IS_IGP)) {
  1014. rdev->flags &= ~RADEON_IS_AGP;
  1015. }
  1016. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1017. radeon_agp_disable(rdev);
  1018. }
  1019. /* Set the internal MC address mask
  1020. * This is the max address of the GPU's
  1021. * internal address space.
  1022. */
  1023. if (rdev->family >= CHIP_CAYMAN)
  1024. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1025. else if (rdev->family >= CHIP_CEDAR)
  1026. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1027. else
  1028. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1029. /* set DMA mask + need_dma32 flags.
  1030. * PCIE - can handle 40-bits.
  1031. * IGP - can handle 40-bits
  1032. * AGP - generally dma32 is safest
  1033. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1034. */
  1035. rdev->need_dma32 = false;
  1036. if (rdev->flags & RADEON_IS_AGP)
  1037. rdev->need_dma32 = true;
  1038. if ((rdev->flags & RADEON_IS_PCI) &&
  1039. (rdev->family <= CHIP_RS740))
  1040. rdev->need_dma32 = true;
  1041. dma_bits = rdev->need_dma32 ? 32 : 40;
  1042. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1043. if (r) {
  1044. rdev->need_dma32 = true;
  1045. dma_bits = 32;
  1046. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1047. }
  1048. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1049. if (r) {
  1050. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1051. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1052. }
  1053. /* Registers mapping */
  1054. /* TODO: block userspace mapping of io register */
  1055. spin_lock_init(&rdev->mmio_idx_lock);
  1056. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1057. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1058. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1059. if (rdev->rmmio == NULL) {
  1060. return -ENOMEM;
  1061. }
  1062. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1063. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1064. /* io port mapping */
  1065. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1066. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1067. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1068. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1069. break;
  1070. }
  1071. }
  1072. if (rdev->rio_mem == NULL)
  1073. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1074. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1075. /* this will fail for cards that aren't VGA class devices, just
  1076. * ignore it */
  1077. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1078. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
  1079. r = radeon_init(rdev);
  1080. if (r)
  1081. return r;
  1082. r = radeon_ib_ring_tests(rdev);
  1083. if (r)
  1084. DRM_ERROR("ib ring test failed (%d).\n", r);
  1085. r = radeon_gem_debugfs_init(rdev);
  1086. if (r) {
  1087. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1088. }
  1089. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1090. /* Acceleration not working on AGP card try again
  1091. * with fallback to PCI or PCIE GART
  1092. */
  1093. radeon_asic_reset(rdev);
  1094. radeon_fini(rdev);
  1095. radeon_agp_disable(rdev);
  1096. r = radeon_init(rdev);
  1097. if (r)
  1098. return r;
  1099. }
  1100. if ((radeon_testing & 1)) {
  1101. radeon_test_moves(rdev);
  1102. }
  1103. if ((radeon_testing & 2)) {
  1104. radeon_test_syncing(rdev);
  1105. }
  1106. if (radeon_benchmarking) {
  1107. radeon_benchmark(rdev, radeon_benchmarking);
  1108. }
  1109. return 0;
  1110. }
  1111. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1112. /**
  1113. * radeon_device_fini - tear down the driver
  1114. *
  1115. * @rdev: radeon_device pointer
  1116. *
  1117. * Tear down the driver info (all asics).
  1118. * Called at driver shutdown.
  1119. */
  1120. void radeon_device_fini(struct radeon_device *rdev)
  1121. {
  1122. DRM_INFO("radeon: finishing device.\n");
  1123. rdev->shutdown = true;
  1124. /* evict vram memory */
  1125. radeon_bo_evict_vram(rdev);
  1126. radeon_fini(rdev);
  1127. vga_switcheroo_unregister_client(rdev->pdev);
  1128. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1129. if (rdev->rio_mem)
  1130. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1131. rdev->rio_mem = NULL;
  1132. iounmap(rdev->rmmio);
  1133. rdev->rmmio = NULL;
  1134. radeon_debugfs_remove_files(rdev);
  1135. }
  1136. /*
  1137. * Suspend & resume.
  1138. */
  1139. /**
  1140. * radeon_suspend_kms - initiate device suspend
  1141. *
  1142. * @pdev: drm dev pointer
  1143. * @state: suspend state
  1144. *
  1145. * Puts the hw in the suspend state (all asics).
  1146. * Returns 0 for success or an error on failure.
  1147. * Called at driver suspend.
  1148. */
  1149. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  1150. {
  1151. struct radeon_device *rdev;
  1152. struct drm_crtc *crtc;
  1153. struct drm_connector *connector;
  1154. int i, r;
  1155. bool force_completion = false;
  1156. if (dev == NULL || dev->dev_private == NULL) {
  1157. return -ENODEV;
  1158. }
  1159. if (state.event == PM_EVENT_PRETHAW) {
  1160. return 0;
  1161. }
  1162. rdev = dev->dev_private;
  1163. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1164. return 0;
  1165. drm_kms_helper_poll_disable(dev);
  1166. /* turn off display hw */
  1167. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1168. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1169. }
  1170. /* unpin the front buffers */
  1171. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1172. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  1173. struct radeon_bo *robj;
  1174. if (rfb == NULL || rfb->obj == NULL) {
  1175. continue;
  1176. }
  1177. robj = gem_to_radeon_bo(rfb->obj);
  1178. /* don't unpin kernel fb objects */
  1179. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1180. r = radeon_bo_reserve(robj, false);
  1181. if (r == 0) {
  1182. radeon_bo_unpin(robj);
  1183. radeon_bo_unreserve(robj);
  1184. }
  1185. }
  1186. }
  1187. /* evict vram memory */
  1188. radeon_bo_evict_vram(rdev);
  1189. mutex_lock(&rdev->ring_lock);
  1190. /* wait for gpu to finish processing current batch */
  1191. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1192. r = radeon_fence_wait_empty_locked(rdev, i);
  1193. if (r) {
  1194. /* delay GPU reset to resume */
  1195. force_completion = true;
  1196. }
  1197. }
  1198. if (force_completion) {
  1199. radeon_fence_driver_force_completion(rdev);
  1200. }
  1201. mutex_unlock(&rdev->ring_lock);
  1202. radeon_save_bios_scratch_regs(rdev);
  1203. radeon_pm_suspend(rdev);
  1204. radeon_suspend(rdev);
  1205. radeon_hpd_fini(rdev);
  1206. /* evict remaining vram memory */
  1207. radeon_bo_evict_vram(rdev);
  1208. radeon_agp_suspend(rdev);
  1209. pci_save_state(dev->pdev);
  1210. if (state.event == PM_EVENT_SUSPEND) {
  1211. /* Shut down the device */
  1212. pci_disable_device(dev->pdev);
  1213. pci_set_power_state(dev->pdev, PCI_D3hot);
  1214. }
  1215. console_lock();
  1216. radeon_fbdev_set_suspend(rdev, 1);
  1217. console_unlock();
  1218. return 0;
  1219. }
  1220. /**
  1221. * radeon_resume_kms - initiate device resume
  1222. *
  1223. * @pdev: drm dev pointer
  1224. *
  1225. * Bring the hw back to operating state (all asics).
  1226. * Returns 0 for success or an error on failure.
  1227. * Called at driver resume.
  1228. */
  1229. int radeon_resume_kms(struct drm_device *dev)
  1230. {
  1231. struct drm_connector *connector;
  1232. struct radeon_device *rdev = dev->dev_private;
  1233. int r;
  1234. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1235. return 0;
  1236. console_lock();
  1237. pci_set_power_state(dev->pdev, PCI_D0);
  1238. pci_restore_state(dev->pdev);
  1239. if (pci_enable_device(dev->pdev)) {
  1240. console_unlock();
  1241. return -1;
  1242. }
  1243. /* resume AGP if in use */
  1244. radeon_agp_resume(rdev);
  1245. radeon_resume(rdev);
  1246. r = radeon_ib_ring_tests(rdev);
  1247. if (r)
  1248. DRM_ERROR("ib ring test failed (%d).\n", r);
  1249. radeon_pm_resume(rdev);
  1250. radeon_restore_bios_scratch_regs(rdev);
  1251. radeon_fbdev_set_suspend(rdev, 0);
  1252. console_unlock();
  1253. /* init dig PHYs, disp eng pll */
  1254. if (rdev->is_atom_bios) {
  1255. radeon_atom_encoder_init(rdev);
  1256. radeon_atom_disp_eng_pll_init(rdev);
  1257. /* turn on the BL */
  1258. if (rdev->mode_info.bl_encoder) {
  1259. u8 bl_level = radeon_get_backlight_level(rdev,
  1260. rdev->mode_info.bl_encoder);
  1261. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1262. bl_level);
  1263. }
  1264. }
  1265. /* reset hpd state */
  1266. radeon_hpd_init(rdev);
  1267. /* blat the mode back in */
  1268. drm_helper_resume_force_mode(dev);
  1269. /* turn on display hw */
  1270. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1271. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1272. }
  1273. drm_kms_helper_poll_enable(dev);
  1274. return 0;
  1275. }
  1276. /**
  1277. * radeon_gpu_reset - reset the asic
  1278. *
  1279. * @rdev: radeon device pointer
  1280. *
  1281. * Attempt the reset the GPU if it has hung (all asics).
  1282. * Returns 0 for success or an error on failure.
  1283. */
  1284. int radeon_gpu_reset(struct radeon_device *rdev)
  1285. {
  1286. unsigned ring_sizes[RADEON_NUM_RINGS];
  1287. uint32_t *ring_data[RADEON_NUM_RINGS];
  1288. bool saved = false;
  1289. int i, r;
  1290. int resched;
  1291. down_write(&rdev->exclusive_lock);
  1292. radeon_save_bios_scratch_regs(rdev);
  1293. /* block TTM */
  1294. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1295. radeon_suspend(rdev);
  1296. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1297. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1298. &ring_data[i]);
  1299. if (ring_sizes[i]) {
  1300. saved = true;
  1301. dev_info(rdev->dev, "Saved %d dwords of commands "
  1302. "on ring %d.\n", ring_sizes[i], i);
  1303. }
  1304. }
  1305. retry:
  1306. r = radeon_asic_reset(rdev);
  1307. if (!r) {
  1308. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1309. radeon_resume(rdev);
  1310. }
  1311. radeon_restore_bios_scratch_regs(rdev);
  1312. if (!r) {
  1313. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1314. radeon_ring_restore(rdev, &rdev->ring[i],
  1315. ring_sizes[i], ring_data[i]);
  1316. ring_sizes[i] = 0;
  1317. ring_data[i] = NULL;
  1318. }
  1319. r = radeon_ib_ring_tests(rdev);
  1320. if (r) {
  1321. dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
  1322. if (saved) {
  1323. saved = false;
  1324. radeon_suspend(rdev);
  1325. goto retry;
  1326. }
  1327. }
  1328. } else {
  1329. radeon_fence_driver_force_completion(rdev);
  1330. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1331. kfree(ring_data[i]);
  1332. }
  1333. }
  1334. drm_helper_resume_force_mode(rdev->ddev);
  1335. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1336. if (r) {
  1337. /* bad news, how to tell it to userspace ? */
  1338. dev_info(rdev->dev, "GPU reset failed\n");
  1339. }
  1340. up_write(&rdev->exclusive_lock);
  1341. return r;
  1342. }
  1343. /*
  1344. * Debugfs
  1345. */
  1346. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1347. struct drm_info_list *files,
  1348. unsigned nfiles)
  1349. {
  1350. unsigned i;
  1351. for (i = 0; i < rdev->debugfs_count; i++) {
  1352. if (rdev->debugfs[i].files == files) {
  1353. /* Already registered */
  1354. return 0;
  1355. }
  1356. }
  1357. i = rdev->debugfs_count + 1;
  1358. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1359. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1360. DRM_ERROR("Report so we increase "
  1361. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1362. return -EINVAL;
  1363. }
  1364. rdev->debugfs[rdev->debugfs_count].files = files;
  1365. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1366. rdev->debugfs_count = i;
  1367. #if defined(CONFIG_DEBUG_FS)
  1368. drm_debugfs_create_files(files, nfiles,
  1369. rdev->ddev->control->debugfs_root,
  1370. rdev->ddev->control);
  1371. drm_debugfs_create_files(files, nfiles,
  1372. rdev->ddev->primary->debugfs_root,
  1373. rdev->ddev->primary);
  1374. #endif
  1375. return 0;
  1376. }
  1377. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1378. {
  1379. #if defined(CONFIG_DEBUG_FS)
  1380. unsigned i;
  1381. for (i = 0; i < rdev->debugfs_count; i++) {
  1382. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1383. rdev->debugfs[i].num_files,
  1384. rdev->ddev->control);
  1385. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1386. rdev->debugfs[i].num_files,
  1387. rdev->ddev->primary);
  1388. }
  1389. #endif
  1390. }
  1391. #if defined(CONFIG_DEBUG_FS)
  1392. int radeon_debugfs_init(struct drm_minor *minor)
  1393. {
  1394. return 0;
  1395. }
  1396. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1397. {
  1398. }
  1399. #endif