radeon_asic.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_R600) {
  125. rdev->pciep_rreg = &r600_pciep_rreg;
  126. rdev->pciep_wreg = &r600_pciep_wreg;
  127. }
  128. }
  129. /* helper to disable agp */
  130. /**
  131. * radeon_agp_disable - AGP disable helper function
  132. *
  133. * @rdev: radeon device pointer
  134. *
  135. * Removes AGP flags and changes the gart callbacks on AGP
  136. * cards when using the internal gart rather than AGP (all asics).
  137. */
  138. void radeon_agp_disable(struct radeon_device *rdev)
  139. {
  140. rdev->flags &= ~RADEON_IS_AGP;
  141. if (rdev->family >= CHIP_R600) {
  142. DRM_INFO("Forcing AGP to PCIE mode\n");
  143. rdev->flags |= RADEON_IS_PCIE;
  144. } else if (rdev->family >= CHIP_RV515 ||
  145. rdev->family == CHIP_RV380 ||
  146. rdev->family == CHIP_RV410 ||
  147. rdev->family == CHIP_R423) {
  148. DRM_INFO("Forcing AGP to PCIE mode\n");
  149. rdev->flags |= RADEON_IS_PCIE;
  150. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  151. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  152. } else {
  153. DRM_INFO("Forcing AGP to PCI mode\n");
  154. rdev->flags |= RADEON_IS_PCI;
  155. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  156. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  157. }
  158. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  159. }
  160. /*
  161. * ASIC
  162. */
  163. static struct radeon_asic r100_asic = {
  164. .init = &r100_init,
  165. .fini = &r100_fini,
  166. .suspend = &r100_suspend,
  167. .resume = &r100_resume,
  168. .vga_set_state = &r100_vga_set_state,
  169. .asic_reset = &r100_asic_reset,
  170. .ioctl_wait_idle = NULL,
  171. .gui_idle = &r100_gui_idle,
  172. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  173. .gart = {
  174. .tlb_flush = &r100_pci_gart_tlb_flush,
  175. .set_page = &r100_pci_gart_set_page,
  176. },
  177. .ring = {
  178. [RADEON_RING_TYPE_GFX_INDEX] = {
  179. .ib_execute = &r100_ring_ib_execute,
  180. .emit_fence = &r100_fence_ring_emit,
  181. .emit_semaphore = &r100_semaphore_ring_emit,
  182. .cs_parse = &r100_cs_parse,
  183. .ring_start = &r100_ring_start,
  184. .ring_test = &r100_ring_test,
  185. .ib_test = &r100_ib_test,
  186. .is_lockup = &r100_gpu_is_lockup,
  187. }
  188. },
  189. .irq = {
  190. .set = &r100_irq_set,
  191. .process = &r100_irq_process,
  192. },
  193. .display = {
  194. .bandwidth_update = &r100_bandwidth_update,
  195. .get_vblank_counter = &r100_get_vblank_counter,
  196. .wait_for_vblank = &r100_wait_for_vblank,
  197. .set_backlight_level = &radeon_legacy_set_backlight_level,
  198. .get_backlight_level = &radeon_legacy_get_backlight_level,
  199. },
  200. .copy = {
  201. .blit = &r100_copy_blit,
  202. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  203. .dma = NULL,
  204. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  205. .copy = &r100_copy_blit,
  206. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  207. },
  208. .surface = {
  209. .set_reg = r100_set_surface_reg,
  210. .clear_reg = r100_clear_surface_reg,
  211. },
  212. .hpd = {
  213. .init = &r100_hpd_init,
  214. .fini = &r100_hpd_fini,
  215. .sense = &r100_hpd_sense,
  216. .set_polarity = &r100_hpd_set_polarity,
  217. },
  218. .pm = {
  219. .misc = &r100_pm_misc,
  220. .prepare = &r100_pm_prepare,
  221. .finish = &r100_pm_finish,
  222. .init_profile = &r100_pm_init_profile,
  223. .get_dynpm_state = &r100_pm_get_dynpm_state,
  224. .get_engine_clock = &radeon_legacy_get_engine_clock,
  225. .set_engine_clock = &radeon_legacy_set_engine_clock,
  226. .get_memory_clock = &radeon_legacy_get_memory_clock,
  227. .set_memory_clock = NULL,
  228. .get_pcie_lanes = NULL,
  229. .set_pcie_lanes = NULL,
  230. .set_clock_gating = &radeon_legacy_set_clock_gating,
  231. },
  232. .pflip = {
  233. .pre_page_flip = &r100_pre_page_flip,
  234. .page_flip = &r100_page_flip,
  235. .post_page_flip = &r100_post_page_flip,
  236. },
  237. };
  238. static struct radeon_asic r200_asic = {
  239. .init = &r100_init,
  240. .fini = &r100_fini,
  241. .suspend = &r100_suspend,
  242. .resume = &r100_resume,
  243. .vga_set_state = &r100_vga_set_state,
  244. .asic_reset = &r100_asic_reset,
  245. .ioctl_wait_idle = NULL,
  246. .gui_idle = &r100_gui_idle,
  247. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  248. .gart = {
  249. .tlb_flush = &r100_pci_gart_tlb_flush,
  250. .set_page = &r100_pci_gart_set_page,
  251. },
  252. .ring = {
  253. [RADEON_RING_TYPE_GFX_INDEX] = {
  254. .ib_execute = &r100_ring_ib_execute,
  255. .emit_fence = &r100_fence_ring_emit,
  256. .emit_semaphore = &r100_semaphore_ring_emit,
  257. .cs_parse = &r100_cs_parse,
  258. .ring_start = &r100_ring_start,
  259. .ring_test = &r100_ring_test,
  260. .ib_test = &r100_ib_test,
  261. .is_lockup = &r100_gpu_is_lockup,
  262. }
  263. },
  264. .irq = {
  265. .set = &r100_irq_set,
  266. .process = &r100_irq_process,
  267. },
  268. .display = {
  269. .bandwidth_update = &r100_bandwidth_update,
  270. .get_vblank_counter = &r100_get_vblank_counter,
  271. .wait_for_vblank = &r100_wait_for_vblank,
  272. .set_backlight_level = &radeon_legacy_set_backlight_level,
  273. .get_backlight_level = &radeon_legacy_get_backlight_level,
  274. },
  275. .copy = {
  276. .blit = &r100_copy_blit,
  277. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  278. .dma = &r200_copy_dma,
  279. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  280. .copy = &r100_copy_blit,
  281. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  282. },
  283. .surface = {
  284. .set_reg = r100_set_surface_reg,
  285. .clear_reg = r100_clear_surface_reg,
  286. },
  287. .hpd = {
  288. .init = &r100_hpd_init,
  289. .fini = &r100_hpd_fini,
  290. .sense = &r100_hpd_sense,
  291. .set_polarity = &r100_hpd_set_polarity,
  292. },
  293. .pm = {
  294. .misc = &r100_pm_misc,
  295. .prepare = &r100_pm_prepare,
  296. .finish = &r100_pm_finish,
  297. .init_profile = &r100_pm_init_profile,
  298. .get_dynpm_state = &r100_pm_get_dynpm_state,
  299. .get_engine_clock = &radeon_legacy_get_engine_clock,
  300. .set_engine_clock = &radeon_legacy_set_engine_clock,
  301. .get_memory_clock = &radeon_legacy_get_memory_clock,
  302. .set_memory_clock = NULL,
  303. .get_pcie_lanes = NULL,
  304. .set_pcie_lanes = NULL,
  305. .set_clock_gating = &radeon_legacy_set_clock_gating,
  306. },
  307. .pflip = {
  308. .pre_page_flip = &r100_pre_page_flip,
  309. .page_flip = &r100_page_flip,
  310. .post_page_flip = &r100_post_page_flip,
  311. },
  312. };
  313. static struct radeon_asic r300_asic = {
  314. .init = &r300_init,
  315. .fini = &r300_fini,
  316. .suspend = &r300_suspend,
  317. .resume = &r300_resume,
  318. .vga_set_state = &r100_vga_set_state,
  319. .asic_reset = &r300_asic_reset,
  320. .ioctl_wait_idle = NULL,
  321. .gui_idle = &r100_gui_idle,
  322. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  323. .gart = {
  324. .tlb_flush = &r100_pci_gart_tlb_flush,
  325. .set_page = &r100_pci_gart_set_page,
  326. },
  327. .ring = {
  328. [RADEON_RING_TYPE_GFX_INDEX] = {
  329. .ib_execute = &r100_ring_ib_execute,
  330. .emit_fence = &r300_fence_ring_emit,
  331. .emit_semaphore = &r100_semaphore_ring_emit,
  332. .cs_parse = &r300_cs_parse,
  333. .ring_start = &r300_ring_start,
  334. .ring_test = &r100_ring_test,
  335. .ib_test = &r100_ib_test,
  336. .is_lockup = &r100_gpu_is_lockup,
  337. }
  338. },
  339. .irq = {
  340. .set = &r100_irq_set,
  341. .process = &r100_irq_process,
  342. },
  343. .display = {
  344. .bandwidth_update = &r100_bandwidth_update,
  345. .get_vblank_counter = &r100_get_vblank_counter,
  346. .wait_for_vblank = &r100_wait_for_vblank,
  347. .set_backlight_level = &radeon_legacy_set_backlight_level,
  348. .get_backlight_level = &radeon_legacy_get_backlight_level,
  349. },
  350. .copy = {
  351. .blit = &r100_copy_blit,
  352. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  353. .dma = &r200_copy_dma,
  354. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  355. .copy = &r100_copy_blit,
  356. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  357. },
  358. .surface = {
  359. .set_reg = r100_set_surface_reg,
  360. .clear_reg = r100_clear_surface_reg,
  361. },
  362. .hpd = {
  363. .init = &r100_hpd_init,
  364. .fini = &r100_hpd_fini,
  365. .sense = &r100_hpd_sense,
  366. .set_polarity = &r100_hpd_set_polarity,
  367. },
  368. .pm = {
  369. .misc = &r100_pm_misc,
  370. .prepare = &r100_pm_prepare,
  371. .finish = &r100_pm_finish,
  372. .init_profile = &r100_pm_init_profile,
  373. .get_dynpm_state = &r100_pm_get_dynpm_state,
  374. .get_engine_clock = &radeon_legacy_get_engine_clock,
  375. .set_engine_clock = &radeon_legacy_set_engine_clock,
  376. .get_memory_clock = &radeon_legacy_get_memory_clock,
  377. .set_memory_clock = NULL,
  378. .get_pcie_lanes = &rv370_get_pcie_lanes,
  379. .set_pcie_lanes = &rv370_set_pcie_lanes,
  380. .set_clock_gating = &radeon_legacy_set_clock_gating,
  381. },
  382. .pflip = {
  383. .pre_page_flip = &r100_pre_page_flip,
  384. .page_flip = &r100_page_flip,
  385. .post_page_flip = &r100_post_page_flip,
  386. },
  387. };
  388. static struct radeon_asic r300_asic_pcie = {
  389. .init = &r300_init,
  390. .fini = &r300_fini,
  391. .suspend = &r300_suspend,
  392. .resume = &r300_resume,
  393. .vga_set_state = &r100_vga_set_state,
  394. .asic_reset = &r300_asic_reset,
  395. .ioctl_wait_idle = NULL,
  396. .gui_idle = &r100_gui_idle,
  397. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  398. .gart = {
  399. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  400. .set_page = &rv370_pcie_gart_set_page,
  401. },
  402. .ring = {
  403. [RADEON_RING_TYPE_GFX_INDEX] = {
  404. .ib_execute = &r100_ring_ib_execute,
  405. .emit_fence = &r300_fence_ring_emit,
  406. .emit_semaphore = &r100_semaphore_ring_emit,
  407. .cs_parse = &r300_cs_parse,
  408. .ring_start = &r300_ring_start,
  409. .ring_test = &r100_ring_test,
  410. .ib_test = &r100_ib_test,
  411. .is_lockup = &r100_gpu_is_lockup,
  412. }
  413. },
  414. .irq = {
  415. .set = &r100_irq_set,
  416. .process = &r100_irq_process,
  417. },
  418. .display = {
  419. .bandwidth_update = &r100_bandwidth_update,
  420. .get_vblank_counter = &r100_get_vblank_counter,
  421. .wait_for_vblank = &r100_wait_for_vblank,
  422. .set_backlight_level = &radeon_legacy_set_backlight_level,
  423. .get_backlight_level = &radeon_legacy_get_backlight_level,
  424. },
  425. .copy = {
  426. .blit = &r100_copy_blit,
  427. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  428. .dma = &r200_copy_dma,
  429. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  430. .copy = &r100_copy_blit,
  431. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  432. },
  433. .surface = {
  434. .set_reg = r100_set_surface_reg,
  435. .clear_reg = r100_clear_surface_reg,
  436. },
  437. .hpd = {
  438. .init = &r100_hpd_init,
  439. .fini = &r100_hpd_fini,
  440. .sense = &r100_hpd_sense,
  441. .set_polarity = &r100_hpd_set_polarity,
  442. },
  443. .pm = {
  444. .misc = &r100_pm_misc,
  445. .prepare = &r100_pm_prepare,
  446. .finish = &r100_pm_finish,
  447. .init_profile = &r100_pm_init_profile,
  448. .get_dynpm_state = &r100_pm_get_dynpm_state,
  449. .get_engine_clock = &radeon_legacy_get_engine_clock,
  450. .set_engine_clock = &radeon_legacy_set_engine_clock,
  451. .get_memory_clock = &radeon_legacy_get_memory_clock,
  452. .set_memory_clock = NULL,
  453. .get_pcie_lanes = &rv370_get_pcie_lanes,
  454. .set_pcie_lanes = &rv370_set_pcie_lanes,
  455. .set_clock_gating = &radeon_legacy_set_clock_gating,
  456. },
  457. .pflip = {
  458. .pre_page_flip = &r100_pre_page_flip,
  459. .page_flip = &r100_page_flip,
  460. .post_page_flip = &r100_post_page_flip,
  461. },
  462. };
  463. static struct radeon_asic r420_asic = {
  464. .init = &r420_init,
  465. .fini = &r420_fini,
  466. .suspend = &r420_suspend,
  467. .resume = &r420_resume,
  468. .vga_set_state = &r100_vga_set_state,
  469. .asic_reset = &r300_asic_reset,
  470. .ioctl_wait_idle = NULL,
  471. .gui_idle = &r100_gui_idle,
  472. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  473. .gart = {
  474. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  475. .set_page = &rv370_pcie_gart_set_page,
  476. },
  477. .ring = {
  478. [RADEON_RING_TYPE_GFX_INDEX] = {
  479. .ib_execute = &r100_ring_ib_execute,
  480. .emit_fence = &r300_fence_ring_emit,
  481. .emit_semaphore = &r100_semaphore_ring_emit,
  482. .cs_parse = &r300_cs_parse,
  483. .ring_start = &r300_ring_start,
  484. .ring_test = &r100_ring_test,
  485. .ib_test = &r100_ib_test,
  486. .is_lockup = &r100_gpu_is_lockup,
  487. }
  488. },
  489. .irq = {
  490. .set = &r100_irq_set,
  491. .process = &r100_irq_process,
  492. },
  493. .display = {
  494. .bandwidth_update = &r100_bandwidth_update,
  495. .get_vblank_counter = &r100_get_vblank_counter,
  496. .wait_for_vblank = &r100_wait_for_vblank,
  497. .set_backlight_level = &atombios_set_backlight_level,
  498. .get_backlight_level = &atombios_get_backlight_level,
  499. },
  500. .copy = {
  501. .blit = &r100_copy_blit,
  502. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  503. .dma = &r200_copy_dma,
  504. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  505. .copy = &r100_copy_blit,
  506. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  507. },
  508. .surface = {
  509. .set_reg = r100_set_surface_reg,
  510. .clear_reg = r100_clear_surface_reg,
  511. },
  512. .hpd = {
  513. .init = &r100_hpd_init,
  514. .fini = &r100_hpd_fini,
  515. .sense = &r100_hpd_sense,
  516. .set_polarity = &r100_hpd_set_polarity,
  517. },
  518. .pm = {
  519. .misc = &r100_pm_misc,
  520. .prepare = &r100_pm_prepare,
  521. .finish = &r100_pm_finish,
  522. .init_profile = &r420_pm_init_profile,
  523. .get_dynpm_state = &r100_pm_get_dynpm_state,
  524. .get_engine_clock = &radeon_atom_get_engine_clock,
  525. .set_engine_clock = &radeon_atom_set_engine_clock,
  526. .get_memory_clock = &radeon_atom_get_memory_clock,
  527. .set_memory_clock = &radeon_atom_set_memory_clock,
  528. .get_pcie_lanes = &rv370_get_pcie_lanes,
  529. .set_pcie_lanes = &rv370_set_pcie_lanes,
  530. .set_clock_gating = &radeon_atom_set_clock_gating,
  531. },
  532. .pflip = {
  533. .pre_page_flip = &r100_pre_page_flip,
  534. .page_flip = &r100_page_flip,
  535. .post_page_flip = &r100_post_page_flip,
  536. },
  537. };
  538. static struct radeon_asic rs400_asic = {
  539. .init = &rs400_init,
  540. .fini = &rs400_fini,
  541. .suspend = &rs400_suspend,
  542. .resume = &rs400_resume,
  543. .vga_set_state = &r100_vga_set_state,
  544. .asic_reset = &r300_asic_reset,
  545. .ioctl_wait_idle = NULL,
  546. .gui_idle = &r100_gui_idle,
  547. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  548. .gart = {
  549. .tlb_flush = &rs400_gart_tlb_flush,
  550. .set_page = &rs400_gart_set_page,
  551. },
  552. .ring = {
  553. [RADEON_RING_TYPE_GFX_INDEX] = {
  554. .ib_execute = &r100_ring_ib_execute,
  555. .emit_fence = &r300_fence_ring_emit,
  556. .emit_semaphore = &r100_semaphore_ring_emit,
  557. .cs_parse = &r300_cs_parse,
  558. .ring_start = &r300_ring_start,
  559. .ring_test = &r100_ring_test,
  560. .ib_test = &r100_ib_test,
  561. .is_lockup = &r100_gpu_is_lockup,
  562. }
  563. },
  564. .irq = {
  565. .set = &r100_irq_set,
  566. .process = &r100_irq_process,
  567. },
  568. .display = {
  569. .bandwidth_update = &r100_bandwidth_update,
  570. .get_vblank_counter = &r100_get_vblank_counter,
  571. .wait_for_vblank = &r100_wait_for_vblank,
  572. .set_backlight_level = &radeon_legacy_set_backlight_level,
  573. .get_backlight_level = &radeon_legacy_get_backlight_level,
  574. },
  575. .copy = {
  576. .blit = &r100_copy_blit,
  577. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  578. .dma = &r200_copy_dma,
  579. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  580. .copy = &r100_copy_blit,
  581. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  582. },
  583. .surface = {
  584. .set_reg = r100_set_surface_reg,
  585. .clear_reg = r100_clear_surface_reg,
  586. },
  587. .hpd = {
  588. .init = &r100_hpd_init,
  589. .fini = &r100_hpd_fini,
  590. .sense = &r100_hpd_sense,
  591. .set_polarity = &r100_hpd_set_polarity,
  592. },
  593. .pm = {
  594. .misc = &r100_pm_misc,
  595. .prepare = &r100_pm_prepare,
  596. .finish = &r100_pm_finish,
  597. .init_profile = &r100_pm_init_profile,
  598. .get_dynpm_state = &r100_pm_get_dynpm_state,
  599. .get_engine_clock = &radeon_legacy_get_engine_clock,
  600. .set_engine_clock = &radeon_legacy_set_engine_clock,
  601. .get_memory_clock = &radeon_legacy_get_memory_clock,
  602. .set_memory_clock = NULL,
  603. .get_pcie_lanes = NULL,
  604. .set_pcie_lanes = NULL,
  605. .set_clock_gating = &radeon_legacy_set_clock_gating,
  606. },
  607. .pflip = {
  608. .pre_page_flip = &r100_pre_page_flip,
  609. .page_flip = &r100_page_flip,
  610. .post_page_flip = &r100_post_page_flip,
  611. },
  612. };
  613. static struct radeon_asic rs600_asic = {
  614. .init = &rs600_init,
  615. .fini = &rs600_fini,
  616. .suspend = &rs600_suspend,
  617. .resume = &rs600_resume,
  618. .vga_set_state = &r100_vga_set_state,
  619. .asic_reset = &rs600_asic_reset,
  620. .ioctl_wait_idle = NULL,
  621. .gui_idle = &r100_gui_idle,
  622. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  623. .gart = {
  624. .tlb_flush = &rs600_gart_tlb_flush,
  625. .set_page = &rs600_gart_set_page,
  626. },
  627. .ring = {
  628. [RADEON_RING_TYPE_GFX_INDEX] = {
  629. .ib_execute = &r100_ring_ib_execute,
  630. .emit_fence = &r300_fence_ring_emit,
  631. .emit_semaphore = &r100_semaphore_ring_emit,
  632. .cs_parse = &r300_cs_parse,
  633. .ring_start = &r300_ring_start,
  634. .ring_test = &r100_ring_test,
  635. .ib_test = &r100_ib_test,
  636. .is_lockup = &r100_gpu_is_lockup,
  637. }
  638. },
  639. .irq = {
  640. .set = &rs600_irq_set,
  641. .process = &rs600_irq_process,
  642. },
  643. .display = {
  644. .bandwidth_update = &rs600_bandwidth_update,
  645. .get_vblank_counter = &rs600_get_vblank_counter,
  646. .wait_for_vblank = &avivo_wait_for_vblank,
  647. .set_backlight_level = &atombios_set_backlight_level,
  648. .get_backlight_level = &atombios_get_backlight_level,
  649. .hdmi_enable = &r600_hdmi_enable,
  650. .hdmi_setmode = &r600_hdmi_setmode,
  651. },
  652. .copy = {
  653. .blit = &r100_copy_blit,
  654. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  655. .dma = &r200_copy_dma,
  656. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  657. .copy = &r100_copy_blit,
  658. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  659. },
  660. .surface = {
  661. .set_reg = r100_set_surface_reg,
  662. .clear_reg = r100_clear_surface_reg,
  663. },
  664. .hpd = {
  665. .init = &rs600_hpd_init,
  666. .fini = &rs600_hpd_fini,
  667. .sense = &rs600_hpd_sense,
  668. .set_polarity = &rs600_hpd_set_polarity,
  669. },
  670. .pm = {
  671. .misc = &rs600_pm_misc,
  672. .prepare = &rs600_pm_prepare,
  673. .finish = &rs600_pm_finish,
  674. .init_profile = &r420_pm_init_profile,
  675. .get_dynpm_state = &r100_pm_get_dynpm_state,
  676. .get_engine_clock = &radeon_atom_get_engine_clock,
  677. .set_engine_clock = &radeon_atom_set_engine_clock,
  678. .get_memory_clock = &radeon_atom_get_memory_clock,
  679. .set_memory_clock = &radeon_atom_set_memory_clock,
  680. .get_pcie_lanes = NULL,
  681. .set_pcie_lanes = NULL,
  682. .set_clock_gating = &radeon_atom_set_clock_gating,
  683. },
  684. .pflip = {
  685. .pre_page_flip = &rs600_pre_page_flip,
  686. .page_flip = &rs600_page_flip,
  687. .post_page_flip = &rs600_post_page_flip,
  688. },
  689. };
  690. static struct radeon_asic rs690_asic = {
  691. .init = &rs690_init,
  692. .fini = &rs690_fini,
  693. .suspend = &rs690_suspend,
  694. .resume = &rs690_resume,
  695. .vga_set_state = &r100_vga_set_state,
  696. .asic_reset = &rs600_asic_reset,
  697. .ioctl_wait_idle = NULL,
  698. .gui_idle = &r100_gui_idle,
  699. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  700. .gart = {
  701. .tlb_flush = &rs400_gart_tlb_flush,
  702. .set_page = &rs400_gart_set_page,
  703. },
  704. .ring = {
  705. [RADEON_RING_TYPE_GFX_INDEX] = {
  706. .ib_execute = &r100_ring_ib_execute,
  707. .emit_fence = &r300_fence_ring_emit,
  708. .emit_semaphore = &r100_semaphore_ring_emit,
  709. .cs_parse = &r300_cs_parse,
  710. .ring_start = &r300_ring_start,
  711. .ring_test = &r100_ring_test,
  712. .ib_test = &r100_ib_test,
  713. .is_lockup = &r100_gpu_is_lockup,
  714. }
  715. },
  716. .irq = {
  717. .set = &rs600_irq_set,
  718. .process = &rs600_irq_process,
  719. },
  720. .display = {
  721. .get_vblank_counter = &rs600_get_vblank_counter,
  722. .bandwidth_update = &rs690_bandwidth_update,
  723. .wait_for_vblank = &avivo_wait_for_vblank,
  724. .set_backlight_level = &atombios_set_backlight_level,
  725. .get_backlight_level = &atombios_get_backlight_level,
  726. .hdmi_enable = &r600_hdmi_enable,
  727. .hdmi_setmode = &r600_hdmi_setmode,
  728. },
  729. .copy = {
  730. .blit = &r100_copy_blit,
  731. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  732. .dma = &r200_copy_dma,
  733. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  734. .copy = &r200_copy_dma,
  735. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  736. },
  737. .surface = {
  738. .set_reg = r100_set_surface_reg,
  739. .clear_reg = r100_clear_surface_reg,
  740. },
  741. .hpd = {
  742. .init = &rs600_hpd_init,
  743. .fini = &rs600_hpd_fini,
  744. .sense = &rs600_hpd_sense,
  745. .set_polarity = &rs600_hpd_set_polarity,
  746. },
  747. .pm = {
  748. .misc = &rs600_pm_misc,
  749. .prepare = &rs600_pm_prepare,
  750. .finish = &rs600_pm_finish,
  751. .init_profile = &r420_pm_init_profile,
  752. .get_dynpm_state = &r100_pm_get_dynpm_state,
  753. .get_engine_clock = &radeon_atom_get_engine_clock,
  754. .set_engine_clock = &radeon_atom_set_engine_clock,
  755. .get_memory_clock = &radeon_atom_get_memory_clock,
  756. .set_memory_clock = &radeon_atom_set_memory_clock,
  757. .get_pcie_lanes = NULL,
  758. .set_pcie_lanes = NULL,
  759. .set_clock_gating = &radeon_atom_set_clock_gating,
  760. },
  761. .pflip = {
  762. .pre_page_flip = &rs600_pre_page_flip,
  763. .page_flip = &rs600_page_flip,
  764. .post_page_flip = &rs600_post_page_flip,
  765. },
  766. };
  767. static struct radeon_asic rv515_asic = {
  768. .init = &rv515_init,
  769. .fini = &rv515_fini,
  770. .suspend = &rv515_suspend,
  771. .resume = &rv515_resume,
  772. .vga_set_state = &r100_vga_set_state,
  773. .asic_reset = &rs600_asic_reset,
  774. .ioctl_wait_idle = NULL,
  775. .gui_idle = &r100_gui_idle,
  776. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  777. .gart = {
  778. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  779. .set_page = &rv370_pcie_gart_set_page,
  780. },
  781. .ring = {
  782. [RADEON_RING_TYPE_GFX_INDEX] = {
  783. .ib_execute = &r100_ring_ib_execute,
  784. .emit_fence = &r300_fence_ring_emit,
  785. .emit_semaphore = &r100_semaphore_ring_emit,
  786. .cs_parse = &r300_cs_parse,
  787. .ring_start = &rv515_ring_start,
  788. .ring_test = &r100_ring_test,
  789. .ib_test = &r100_ib_test,
  790. .is_lockup = &r100_gpu_is_lockup,
  791. }
  792. },
  793. .irq = {
  794. .set = &rs600_irq_set,
  795. .process = &rs600_irq_process,
  796. },
  797. .display = {
  798. .get_vblank_counter = &rs600_get_vblank_counter,
  799. .bandwidth_update = &rv515_bandwidth_update,
  800. .wait_for_vblank = &avivo_wait_for_vblank,
  801. .set_backlight_level = &atombios_set_backlight_level,
  802. .get_backlight_level = &atombios_get_backlight_level,
  803. },
  804. .copy = {
  805. .blit = &r100_copy_blit,
  806. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  807. .dma = &r200_copy_dma,
  808. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  809. .copy = &r100_copy_blit,
  810. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  811. },
  812. .surface = {
  813. .set_reg = r100_set_surface_reg,
  814. .clear_reg = r100_clear_surface_reg,
  815. },
  816. .hpd = {
  817. .init = &rs600_hpd_init,
  818. .fini = &rs600_hpd_fini,
  819. .sense = &rs600_hpd_sense,
  820. .set_polarity = &rs600_hpd_set_polarity,
  821. },
  822. .pm = {
  823. .misc = &rs600_pm_misc,
  824. .prepare = &rs600_pm_prepare,
  825. .finish = &rs600_pm_finish,
  826. .init_profile = &r420_pm_init_profile,
  827. .get_dynpm_state = &r100_pm_get_dynpm_state,
  828. .get_engine_clock = &radeon_atom_get_engine_clock,
  829. .set_engine_clock = &radeon_atom_set_engine_clock,
  830. .get_memory_clock = &radeon_atom_get_memory_clock,
  831. .set_memory_clock = &radeon_atom_set_memory_clock,
  832. .get_pcie_lanes = &rv370_get_pcie_lanes,
  833. .set_pcie_lanes = &rv370_set_pcie_lanes,
  834. .set_clock_gating = &radeon_atom_set_clock_gating,
  835. },
  836. .pflip = {
  837. .pre_page_flip = &rs600_pre_page_flip,
  838. .page_flip = &rs600_page_flip,
  839. .post_page_flip = &rs600_post_page_flip,
  840. },
  841. };
  842. static struct radeon_asic r520_asic = {
  843. .init = &r520_init,
  844. .fini = &rv515_fini,
  845. .suspend = &rv515_suspend,
  846. .resume = &r520_resume,
  847. .vga_set_state = &r100_vga_set_state,
  848. .asic_reset = &rs600_asic_reset,
  849. .ioctl_wait_idle = NULL,
  850. .gui_idle = &r100_gui_idle,
  851. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  852. .gart = {
  853. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  854. .set_page = &rv370_pcie_gart_set_page,
  855. },
  856. .ring = {
  857. [RADEON_RING_TYPE_GFX_INDEX] = {
  858. .ib_execute = &r100_ring_ib_execute,
  859. .emit_fence = &r300_fence_ring_emit,
  860. .emit_semaphore = &r100_semaphore_ring_emit,
  861. .cs_parse = &r300_cs_parse,
  862. .ring_start = &rv515_ring_start,
  863. .ring_test = &r100_ring_test,
  864. .ib_test = &r100_ib_test,
  865. .is_lockup = &r100_gpu_is_lockup,
  866. }
  867. },
  868. .irq = {
  869. .set = &rs600_irq_set,
  870. .process = &rs600_irq_process,
  871. },
  872. .display = {
  873. .bandwidth_update = &rv515_bandwidth_update,
  874. .get_vblank_counter = &rs600_get_vblank_counter,
  875. .wait_for_vblank = &avivo_wait_for_vblank,
  876. .set_backlight_level = &atombios_set_backlight_level,
  877. .get_backlight_level = &atombios_get_backlight_level,
  878. },
  879. .copy = {
  880. .blit = &r100_copy_blit,
  881. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  882. .dma = &r200_copy_dma,
  883. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  884. .copy = &r100_copy_blit,
  885. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  886. },
  887. .surface = {
  888. .set_reg = r100_set_surface_reg,
  889. .clear_reg = r100_clear_surface_reg,
  890. },
  891. .hpd = {
  892. .init = &rs600_hpd_init,
  893. .fini = &rs600_hpd_fini,
  894. .sense = &rs600_hpd_sense,
  895. .set_polarity = &rs600_hpd_set_polarity,
  896. },
  897. .pm = {
  898. .misc = &rs600_pm_misc,
  899. .prepare = &rs600_pm_prepare,
  900. .finish = &rs600_pm_finish,
  901. .init_profile = &r420_pm_init_profile,
  902. .get_dynpm_state = &r100_pm_get_dynpm_state,
  903. .get_engine_clock = &radeon_atom_get_engine_clock,
  904. .set_engine_clock = &radeon_atom_set_engine_clock,
  905. .get_memory_clock = &radeon_atom_get_memory_clock,
  906. .set_memory_clock = &radeon_atom_set_memory_clock,
  907. .get_pcie_lanes = &rv370_get_pcie_lanes,
  908. .set_pcie_lanes = &rv370_set_pcie_lanes,
  909. .set_clock_gating = &radeon_atom_set_clock_gating,
  910. },
  911. .pflip = {
  912. .pre_page_flip = &rs600_pre_page_flip,
  913. .page_flip = &rs600_page_flip,
  914. .post_page_flip = &rs600_post_page_flip,
  915. },
  916. };
  917. static struct radeon_asic r600_asic = {
  918. .init = &r600_init,
  919. .fini = &r600_fini,
  920. .suspend = &r600_suspend,
  921. .resume = &r600_resume,
  922. .vga_set_state = &r600_vga_set_state,
  923. .asic_reset = &r600_asic_reset,
  924. .ioctl_wait_idle = r600_ioctl_wait_idle,
  925. .gui_idle = &r600_gui_idle,
  926. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  927. .get_xclk = &r600_get_xclk,
  928. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  929. .gart = {
  930. .tlb_flush = &r600_pcie_gart_tlb_flush,
  931. .set_page = &rs600_gart_set_page,
  932. },
  933. .ring = {
  934. [RADEON_RING_TYPE_GFX_INDEX] = {
  935. .ib_execute = &r600_ring_ib_execute,
  936. .emit_fence = &r600_fence_ring_emit,
  937. .emit_semaphore = &r600_semaphore_ring_emit,
  938. .cs_parse = &r600_cs_parse,
  939. .ring_test = &r600_ring_test,
  940. .ib_test = &r600_ib_test,
  941. .is_lockup = &r600_gfx_is_lockup,
  942. },
  943. [R600_RING_TYPE_DMA_INDEX] = {
  944. .ib_execute = &r600_dma_ring_ib_execute,
  945. .emit_fence = &r600_dma_fence_ring_emit,
  946. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  947. .cs_parse = &r600_dma_cs_parse,
  948. .ring_test = &r600_dma_ring_test,
  949. .ib_test = &r600_dma_ib_test,
  950. .is_lockup = &r600_dma_is_lockup,
  951. }
  952. },
  953. .irq = {
  954. .set = &r600_irq_set,
  955. .process = &r600_irq_process,
  956. },
  957. .display = {
  958. .bandwidth_update = &rv515_bandwidth_update,
  959. .get_vblank_counter = &rs600_get_vblank_counter,
  960. .wait_for_vblank = &avivo_wait_for_vblank,
  961. .set_backlight_level = &atombios_set_backlight_level,
  962. .get_backlight_level = &atombios_get_backlight_level,
  963. .hdmi_enable = &r600_hdmi_enable,
  964. .hdmi_setmode = &r600_hdmi_setmode,
  965. },
  966. .copy = {
  967. .blit = &r600_copy_blit,
  968. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  969. .dma = &r600_copy_dma,
  970. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  971. .copy = &r600_copy_dma,
  972. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  973. },
  974. .surface = {
  975. .set_reg = r600_set_surface_reg,
  976. .clear_reg = r600_clear_surface_reg,
  977. },
  978. .hpd = {
  979. .init = &r600_hpd_init,
  980. .fini = &r600_hpd_fini,
  981. .sense = &r600_hpd_sense,
  982. .set_polarity = &r600_hpd_set_polarity,
  983. },
  984. .pm = {
  985. .misc = &r600_pm_misc,
  986. .prepare = &rs600_pm_prepare,
  987. .finish = &rs600_pm_finish,
  988. .init_profile = &r600_pm_init_profile,
  989. .get_dynpm_state = &r600_pm_get_dynpm_state,
  990. .get_engine_clock = &radeon_atom_get_engine_clock,
  991. .set_engine_clock = &radeon_atom_set_engine_clock,
  992. .get_memory_clock = &radeon_atom_get_memory_clock,
  993. .set_memory_clock = &radeon_atom_set_memory_clock,
  994. .get_pcie_lanes = &r600_get_pcie_lanes,
  995. .set_pcie_lanes = &r600_set_pcie_lanes,
  996. .set_clock_gating = NULL,
  997. },
  998. .pflip = {
  999. .pre_page_flip = &rs600_pre_page_flip,
  1000. .page_flip = &rs600_page_flip,
  1001. .post_page_flip = &rs600_post_page_flip,
  1002. },
  1003. };
  1004. static struct radeon_asic rs780_asic = {
  1005. .init = &r600_init,
  1006. .fini = &r600_fini,
  1007. .suspend = &r600_suspend,
  1008. .resume = &r600_resume,
  1009. .vga_set_state = &r600_vga_set_state,
  1010. .asic_reset = &r600_asic_reset,
  1011. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1012. .gui_idle = &r600_gui_idle,
  1013. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1014. .get_xclk = &r600_get_xclk,
  1015. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1016. .gart = {
  1017. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1018. .set_page = &rs600_gart_set_page,
  1019. },
  1020. .ring = {
  1021. [RADEON_RING_TYPE_GFX_INDEX] = {
  1022. .ib_execute = &r600_ring_ib_execute,
  1023. .emit_fence = &r600_fence_ring_emit,
  1024. .emit_semaphore = &r600_semaphore_ring_emit,
  1025. .cs_parse = &r600_cs_parse,
  1026. .ring_test = &r600_ring_test,
  1027. .ib_test = &r600_ib_test,
  1028. .is_lockup = &r600_gfx_is_lockup,
  1029. },
  1030. [R600_RING_TYPE_DMA_INDEX] = {
  1031. .ib_execute = &r600_dma_ring_ib_execute,
  1032. .emit_fence = &r600_dma_fence_ring_emit,
  1033. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1034. .cs_parse = &r600_dma_cs_parse,
  1035. .ring_test = &r600_dma_ring_test,
  1036. .ib_test = &r600_dma_ib_test,
  1037. .is_lockup = &r600_dma_is_lockup,
  1038. }
  1039. },
  1040. .irq = {
  1041. .set = &r600_irq_set,
  1042. .process = &r600_irq_process,
  1043. },
  1044. .display = {
  1045. .bandwidth_update = &rs690_bandwidth_update,
  1046. .get_vblank_counter = &rs600_get_vblank_counter,
  1047. .wait_for_vblank = &avivo_wait_for_vblank,
  1048. .set_backlight_level = &atombios_set_backlight_level,
  1049. .get_backlight_level = &atombios_get_backlight_level,
  1050. .hdmi_enable = &r600_hdmi_enable,
  1051. .hdmi_setmode = &r600_hdmi_setmode,
  1052. },
  1053. .copy = {
  1054. .blit = &r600_copy_blit,
  1055. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1056. .dma = &r600_copy_dma,
  1057. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1058. .copy = &r600_copy_dma,
  1059. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1060. },
  1061. .surface = {
  1062. .set_reg = r600_set_surface_reg,
  1063. .clear_reg = r600_clear_surface_reg,
  1064. },
  1065. .hpd = {
  1066. .init = &r600_hpd_init,
  1067. .fini = &r600_hpd_fini,
  1068. .sense = &r600_hpd_sense,
  1069. .set_polarity = &r600_hpd_set_polarity,
  1070. },
  1071. .pm = {
  1072. .misc = &r600_pm_misc,
  1073. .prepare = &rs600_pm_prepare,
  1074. .finish = &rs600_pm_finish,
  1075. .init_profile = &rs780_pm_init_profile,
  1076. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1077. .get_engine_clock = &radeon_atom_get_engine_clock,
  1078. .set_engine_clock = &radeon_atom_set_engine_clock,
  1079. .get_memory_clock = NULL,
  1080. .set_memory_clock = NULL,
  1081. .get_pcie_lanes = NULL,
  1082. .set_pcie_lanes = NULL,
  1083. .set_clock_gating = NULL,
  1084. },
  1085. .pflip = {
  1086. .pre_page_flip = &rs600_pre_page_flip,
  1087. .page_flip = &rs600_page_flip,
  1088. .post_page_flip = &rs600_post_page_flip,
  1089. },
  1090. };
  1091. static struct radeon_asic rv770_asic = {
  1092. .init = &rv770_init,
  1093. .fini = &rv770_fini,
  1094. .suspend = &rv770_suspend,
  1095. .resume = &rv770_resume,
  1096. .asic_reset = &r600_asic_reset,
  1097. .vga_set_state = &r600_vga_set_state,
  1098. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1099. .gui_idle = &r600_gui_idle,
  1100. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1101. .get_xclk = &rv770_get_xclk,
  1102. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1103. .gart = {
  1104. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1105. .set_page = &rs600_gart_set_page,
  1106. },
  1107. .ring = {
  1108. [RADEON_RING_TYPE_GFX_INDEX] = {
  1109. .ib_execute = &r600_ring_ib_execute,
  1110. .emit_fence = &r600_fence_ring_emit,
  1111. .emit_semaphore = &r600_semaphore_ring_emit,
  1112. .cs_parse = &r600_cs_parse,
  1113. .ring_test = &r600_ring_test,
  1114. .ib_test = &r600_ib_test,
  1115. .is_lockup = &r600_gfx_is_lockup,
  1116. },
  1117. [R600_RING_TYPE_DMA_INDEX] = {
  1118. .ib_execute = &r600_dma_ring_ib_execute,
  1119. .emit_fence = &r600_dma_fence_ring_emit,
  1120. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1121. .cs_parse = &r600_dma_cs_parse,
  1122. .ring_test = &r600_dma_ring_test,
  1123. .ib_test = &r600_dma_ib_test,
  1124. .is_lockup = &r600_dma_is_lockup,
  1125. },
  1126. [R600_RING_TYPE_UVD_INDEX] = {
  1127. .ib_execute = &r600_uvd_ib_execute,
  1128. .emit_fence = &r600_uvd_fence_emit,
  1129. .emit_semaphore = &r600_uvd_semaphore_emit,
  1130. .cs_parse = &radeon_uvd_cs_parse,
  1131. .ring_test = &r600_uvd_ring_test,
  1132. .ib_test = &r600_uvd_ib_test,
  1133. .is_lockup = &radeon_ring_test_lockup,
  1134. }
  1135. },
  1136. .irq = {
  1137. .set = &r600_irq_set,
  1138. .process = &r600_irq_process,
  1139. },
  1140. .display = {
  1141. .bandwidth_update = &rv515_bandwidth_update,
  1142. .get_vblank_counter = &rs600_get_vblank_counter,
  1143. .wait_for_vblank = &avivo_wait_for_vblank,
  1144. .set_backlight_level = &atombios_set_backlight_level,
  1145. .get_backlight_level = &atombios_get_backlight_level,
  1146. .hdmi_enable = &r600_hdmi_enable,
  1147. .hdmi_setmode = &r600_hdmi_setmode,
  1148. },
  1149. .copy = {
  1150. .blit = &r600_copy_blit,
  1151. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1152. .dma = &rv770_copy_dma,
  1153. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1154. .copy = &rv770_copy_dma,
  1155. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1156. },
  1157. .surface = {
  1158. .set_reg = r600_set_surface_reg,
  1159. .clear_reg = r600_clear_surface_reg,
  1160. },
  1161. .hpd = {
  1162. .init = &r600_hpd_init,
  1163. .fini = &r600_hpd_fini,
  1164. .sense = &r600_hpd_sense,
  1165. .set_polarity = &r600_hpd_set_polarity,
  1166. },
  1167. .pm = {
  1168. .misc = &rv770_pm_misc,
  1169. .prepare = &rs600_pm_prepare,
  1170. .finish = &rs600_pm_finish,
  1171. .init_profile = &r600_pm_init_profile,
  1172. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1173. .get_engine_clock = &radeon_atom_get_engine_clock,
  1174. .set_engine_clock = &radeon_atom_set_engine_clock,
  1175. .get_memory_clock = &radeon_atom_get_memory_clock,
  1176. .set_memory_clock = &radeon_atom_set_memory_clock,
  1177. .get_pcie_lanes = &r600_get_pcie_lanes,
  1178. .set_pcie_lanes = &r600_set_pcie_lanes,
  1179. .set_clock_gating = &radeon_atom_set_clock_gating,
  1180. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1181. },
  1182. .pflip = {
  1183. .pre_page_flip = &rs600_pre_page_flip,
  1184. .page_flip = &rv770_page_flip,
  1185. .post_page_flip = &rs600_post_page_flip,
  1186. },
  1187. };
  1188. static struct radeon_asic evergreen_asic = {
  1189. .init = &evergreen_init,
  1190. .fini = &evergreen_fini,
  1191. .suspend = &evergreen_suspend,
  1192. .resume = &evergreen_resume,
  1193. .asic_reset = &evergreen_asic_reset,
  1194. .vga_set_state = &r600_vga_set_state,
  1195. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1196. .gui_idle = &r600_gui_idle,
  1197. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1198. .get_xclk = &rv770_get_xclk,
  1199. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1200. .gart = {
  1201. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1202. .set_page = &rs600_gart_set_page,
  1203. },
  1204. .ring = {
  1205. [RADEON_RING_TYPE_GFX_INDEX] = {
  1206. .ib_execute = &evergreen_ring_ib_execute,
  1207. .emit_fence = &r600_fence_ring_emit,
  1208. .emit_semaphore = &r600_semaphore_ring_emit,
  1209. .cs_parse = &evergreen_cs_parse,
  1210. .ring_test = &r600_ring_test,
  1211. .ib_test = &r600_ib_test,
  1212. .is_lockup = &evergreen_gfx_is_lockup,
  1213. },
  1214. [R600_RING_TYPE_DMA_INDEX] = {
  1215. .ib_execute = &evergreen_dma_ring_ib_execute,
  1216. .emit_fence = &evergreen_dma_fence_ring_emit,
  1217. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1218. .cs_parse = &evergreen_dma_cs_parse,
  1219. .ring_test = &r600_dma_ring_test,
  1220. .ib_test = &r600_dma_ib_test,
  1221. .is_lockup = &evergreen_dma_is_lockup,
  1222. },
  1223. [R600_RING_TYPE_UVD_INDEX] = {
  1224. .ib_execute = &r600_uvd_ib_execute,
  1225. .emit_fence = &r600_uvd_fence_emit,
  1226. .emit_semaphore = &r600_uvd_semaphore_emit,
  1227. .cs_parse = &radeon_uvd_cs_parse,
  1228. .ring_test = &r600_uvd_ring_test,
  1229. .ib_test = &r600_uvd_ib_test,
  1230. .is_lockup = &radeon_ring_test_lockup,
  1231. }
  1232. },
  1233. .irq = {
  1234. .set = &evergreen_irq_set,
  1235. .process = &evergreen_irq_process,
  1236. },
  1237. .display = {
  1238. .bandwidth_update = &evergreen_bandwidth_update,
  1239. .get_vblank_counter = &evergreen_get_vblank_counter,
  1240. .wait_for_vblank = &dce4_wait_for_vblank,
  1241. .set_backlight_level = &atombios_set_backlight_level,
  1242. .get_backlight_level = &atombios_get_backlight_level,
  1243. .hdmi_enable = &evergreen_hdmi_enable,
  1244. .hdmi_setmode = &evergreen_hdmi_setmode,
  1245. },
  1246. .copy = {
  1247. .blit = &r600_copy_blit,
  1248. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1249. .dma = &evergreen_copy_dma,
  1250. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1251. .copy = &evergreen_copy_dma,
  1252. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1253. },
  1254. .surface = {
  1255. .set_reg = r600_set_surface_reg,
  1256. .clear_reg = r600_clear_surface_reg,
  1257. },
  1258. .hpd = {
  1259. .init = &evergreen_hpd_init,
  1260. .fini = &evergreen_hpd_fini,
  1261. .sense = &evergreen_hpd_sense,
  1262. .set_polarity = &evergreen_hpd_set_polarity,
  1263. },
  1264. .pm = {
  1265. .misc = &evergreen_pm_misc,
  1266. .prepare = &evergreen_pm_prepare,
  1267. .finish = &evergreen_pm_finish,
  1268. .init_profile = &r600_pm_init_profile,
  1269. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1270. .get_engine_clock = &radeon_atom_get_engine_clock,
  1271. .set_engine_clock = &radeon_atom_set_engine_clock,
  1272. .get_memory_clock = &radeon_atom_get_memory_clock,
  1273. .set_memory_clock = &radeon_atom_set_memory_clock,
  1274. .get_pcie_lanes = &r600_get_pcie_lanes,
  1275. .set_pcie_lanes = &r600_set_pcie_lanes,
  1276. .set_clock_gating = NULL,
  1277. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1278. },
  1279. .pflip = {
  1280. .pre_page_flip = &evergreen_pre_page_flip,
  1281. .page_flip = &evergreen_page_flip,
  1282. .post_page_flip = &evergreen_post_page_flip,
  1283. },
  1284. };
  1285. static struct radeon_asic sumo_asic = {
  1286. .init = &evergreen_init,
  1287. .fini = &evergreen_fini,
  1288. .suspend = &evergreen_suspend,
  1289. .resume = &evergreen_resume,
  1290. .asic_reset = &evergreen_asic_reset,
  1291. .vga_set_state = &r600_vga_set_state,
  1292. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1293. .gui_idle = &r600_gui_idle,
  1294. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1295. .get_xclk = &r600_get_xclk,
  1296. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1297. .gart = {
  1298. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1299. .set_page = &rs600_gart_set_page,
  1300. },
  1301. .ring = {
  1302. [RADEON_RING_TYPE_GFX_INDEX] = {
  1303. .ib_execute = &evergreen_ring_ib_execute,
  1304. .emit_fence = &r600_fence_ring_emit,
  1305. .emit_semaphore = &r600_semaphore_ring_emit,
  1306. .cs_parse = &evergreen_cs_parse,
  1307. .ring_test = &r600_ring_test,
  1308. .ib_test = &r600_ib_test,
  1309. .is_lockup = &evergreen_gfx_is_lockup,
  1310. },
  1311. [R600_RING_TYPE_DMA_INDEX] = {
  1312. .ib_execute = &evergreen_dma_ring_ib_execute,
  1313. .emit_fence = &evergreen_dma_fence_ring_emit,
  1314. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1315. .cs_parse = &evergreen_dma_cs_parse,
  1316. .ring_test = &r600_dma_ring_test,
  1317. .ib_test = &r600_dma_ib_test,
  1318. .is_lockup = &evergreen_dma_is_lockup,
  1319. },
  1320. [R600_RING_TYPE_UVD_INDEX] = {
  1321. .ib_execute = &r600_uvd_ib_execute,
  1322. .emit_fence = &r600_uvd_fence_emit,
  1323. .emit_semaphore = &r600_uvd_semaphore_emit,
  1324. .cs_parse = &radeon_uvd_cs_parse,
  1325. .ring_test = &r600_uvd_ring_test,
  1326. .ib_test = &r600_uvd_ib_test,
  1327. .is_lockup = &radeon_ring_test_lockup,
  1328. }
  1329. },
  1330. .irq = {
  1331. .set = &evergreen_irq_set,
  1332. .process = &evergreen_irq_process,
  1333. },
  1334. .display = {
  1335. .bandwidth_update = &evergreen_bandwidth_update,
  1336. .get_vblank_counter = &evergreen_get_vblank_counter,
  1337. .wait_for_vblank = &dce4_wait_for_vblank,
  1338. .set_backlight_level = &atombios_set_backlight_level,
  1339. .get_backlight_level = &atombios_get_backlight_level,
  1340. .hdmi_enable = &evergreen_hdmi_enable,
  1341. .hdmi_setmode = &evergreen_hdmi_setmode,
  1342. },
  1343. .copy = {
  1344. .blit = &r600_copy_blit,
  1345. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1346. .dma = &evergreen_copy_dma,
  1347. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1348. .copy = &evergreen_copy_dma,
  1349. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1350. },
  1351. .surface = {
  1352. .set_reg = r600_set_surface_reg,
  1353. .clear_reg = r600_clear_surface_reg,
  1354. },
  1355. .hpd = {
  1356. .init = &evergreen_hpd_init,
  1357. .fini = &evergreen_hpd_fini,
  1358. .sense = &evergreen_hpd_sense,
  1359. .set_polarity = &evergreen_hpd_set_polarity,
  1360. },
  1361. .pm = {
  1362. .misc = &evergreen_pm_misc,
  1363. .prepare = &evergreen_pm_prepare,
  1364. .finish = &evergreen_pm_finish,
  1365. .init_profile = &sumo_pm_init_profile,
  1366. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1367. .get_engine_clock = &radeon_atom_get_engine_clock,
  1368. .set_engine_clock = &radeon_atom_set_engine_clock,
  1369. .get_memory_clock = NULL,
  1370. .set_memory_clock = NULL,
  1371. .get_pcie_lanes = NULL,
  1372. .set_pcie_lanes = NULL,
  1373. .set_clock_gating = NULL,
  1374. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1375. },
  1376. .pflip = {
  1377. .pre_page_flip = &evergreen_pre_page_flip,
  1378. .page_flip = &evergreen_page_flip,
  1379. .post_page_flip = &evergreen_post_page_flip,
  1380. },
  1381. };
  1382. static struct radeon_asic btc_asic = {
  1383. .init = &evergreen_init,
  1384. .fini = &evergreen_fini,
  1385. .suspend = &evergreen_suspend,
  1386. .resume = &evergreen_resume,
  1387. .asic_reset = &evergreen_asic_reset,
  1388. .vga_set_state = &r600_vga_set_state,
  1389. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1390. .gui_idle = &r600_gui_idle,
  1391. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1392. .get_xclk = &rv770_get_xclk,
  1393. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1394. .gart = {
  1395. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1396. .set_page = &rs600_gart_set_page,
  1397. },
  1398. .ring = {
  1399. [RADEON_RING_TYPE_GFX_INDEX] = {
  1400. .ib_execute = &evergreen_ring_ib_execute,
  1401. .emit_fence = &r600_fence_ring_emit,
  1402. .emit_semaphore = &r600_semaphore_ring_emit,
  1403. .cs_parse = &evergreen_cs_parse,
  1404. .ring_test = &r600_ring_test,
  1405. .ib_test = &r600_ib_test,
  1406. .is_lockup = &evergreen_gfx_is_lockup,
  1407. },
  1408. [R600_RING_TYPE_DMA_INDEX] = {
  1409. .ib_execute = &evergreen_dma_ring_ib_execute,
  1410. .emit_fence = &evergreen_dma_fence_ring_emit,
  1411. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1412. .cs_parse = &evergreen_dma_cs_parse,
  1413. .ring_test = &r600_dma_ring_test,
  1414. .ib_test = &r600_dma_ib_test,
  1415. .is_lockup = &evergreen_dma_is_lockup,
  1416. },
  1417. [R600_RING_TYPE_UVD_INDEX] = {
  1418. .ib_execute = &r600_uvd_ib_execute,
  1419. .emit_fence = &r600_uvd_fence_emit,
  1420. .emit_semaphore = &r600_uvd_semaphore_emit,
  1421. .cs_parse = &radeon_uvd_cs_parse,
  1422. .ring_test = &r600_uvd_ring_test,
  1423. .ib_test = &r600_uvd_ib_test,
  1424. .is_lockup = &radeon_ring_test_lockup,
  1425. }
  1426. },
  1427. .irq = {
  1428. .set = &evergreen_irq_set,
  1429. .process = &evergreen_irq_process,
  1430. },
  1431. .display = {
  1432. .bandwidth_update = &evergreen_bandwidth_update,
  1433. .get_vblank_counter = &evergreen_get_vblank_counter,
  1434. .wait_for_vblank = &dce4_wait_for_vblank,
  1435. .set_backlight_level = &atombios_set_backlight_level,
  1436. .get_backlight_level = &atombios_get_backlight_level,
  1437. .hdmi_enable = &evergreen_hdmi_enable,
  1438. .hdmi_setmode = &evergreen_hdmi_setmode,
  1439. },
  1440. .copy = {
  1441. .blit = &r600_copy_blit,
  1442. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1443. .dma = &evergreen_copy_dma,
  1444. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1445. .copy = &evergreen_copy_dma,
  1446. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1447. },
  1448. .surface = {
  1449. .set_reg = r600_set_surface_reg,
  1450. .clear_reg = r600_clear_surface_reg,
  1451. },
  1452. .hpd = {
  1453. .init = &evergreen_hpd_init,
  1454. .fini = &evergreen_hpd_fini,
  1455. .sense = &evergreen_hpd_sense,
  1456. .set_polarity = &evergreen_hpd_set_polarity,
  1457. },
  1458. .pm = {
  1459. .misc = &evergreen_pm_misc,
  1460. .prepare = &evergreen_pm_prepare,
  1461. .finish = &evergreen_pm_finish,
  1462. .init_profile = &btc_pm_init_profile,
  1463. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1464. .get_engine_clock = &radeon_atom_get_engine_clock,
  1465. .set_engine_clock = &radeon_atom_set_engine_clock,
  1466. .get_memory_clock = &radeon_atom_get_memory_clock,
  1467. .set_memory_clock = &radeon_atom_set_memory_clock,
  1468. .get_pcie_lanes = &r600_get_pcie_lanes,
  1469. .set_pcie_lanes = &r600_set_pcie_lanes,
  1470. .set_clock_gating = NULL,
  1471. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1472. },
  1473. .pflip = {
  1474. .pre_page_flip = &evergreen_pre_page_flip,
  1475. .page_flip = &evergreen_page_flip,
  1476. .post_page_flip = &evergreen_post_page_flip,
  1477. },
  1478. };
  1479. static struct radeon_asic cayman_asic = {
  1480. .init = &cayman_init,
  1481. .fini = &cayman_fini,
  1482. .suspend = &cayman_suspend,
  1483. .resume = &cayman_resume,
  1484. .asic_reset = &cayman_asic_reset,
  1485. .vga_set_state = &r600_vga_set_state,
  1486. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1487. .gui_idle = &r600_gui_idle,
  1488. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1489. .get_xclk = &rv770_get_xclk,
  1490. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1491. .gart = {
  1492. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1493. .set_page = &rs600_gart_set_page,
  1494. },
  1495. .vm = {
  1496. .init = &cayman_vm_init,
  1497. .fini = &cayman_vm_fini,
  1498. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1499. .set_page = &cayman_vm_set_page,
  1500. },
  1501. .ring = {
  1502. [RADEON_RING_TYPE_GFX_INDEX] = {
  1503. .ib_execute = &cayman_ring_ib_execute,
  1504. .ib_parse = &evergreen_ib_parse,
  1505. .emit_fence = &cayman_fence_ring_emit,
  1506. .emit_semaphore = &r600_semaphore_ring_emit,
  1507. .cs_parse = &evergreen_cs_parse,
  1508. .ring_test = &r600_ring_test,
  1509. .ib_test = &r600_ib_test,
  1510. .is_lockup = &cayman_gfx_is_lockup,
  1511. .vm_flush = &cayman_vm_flush,
  1512. },
  1513. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1514. .ib_execute = &cayman_ring_ib_execute,
  1515. .ib_parse = &evergreen_ib_parse,
  1516. .emit_fence = &cayman_fence_ring_emit,
  1517. .emit_semaphore = &r600_semaphore_ring_emit,
  1518. .cs_parse = &evergreen_cs_parse,
  1519. .ring_test = &r600_ring_test,
  1520. .ib_test = &r600_ib_test,
  1521. .is_lockup = &cayman_gfx_is_lockup,
  1522. .vm_flush = &cayman_vm_flush,
  1523. },
  1524. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1525. .ib_execute = &cayman_ring_ib_execute,
  1526. .ib_parse = &evergreen_ib_parse,
  1527. .emit_fence = &cayman_fence_ring_emit,
  1528. .emit_semaphore = &r600_semaphore_ring_emit,
  1529. .cs_parse = &evergreen_cs_parse,
  1530. .ring_test = &r600_ring_test,
  1531. .ib_test = &r600_ib_test,
  1532. .is_lockup = &cayman_gfx_is_lockup,
  1533. .vm_flush = &cayman_vm_flush,
  1534. },
  1535. [R600_RING_TYPE_DMA_INDEX] = {
  1536. .ib_execute = &cayman_dma_ring_ib_execute,
  1537. .ib_parse = &evergreen_dma_ib_parse,
  1538. .emit_fence = &evergreen_dma_fence_ring_emit,
  1539. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1540. .cs_parse = &evergreen_dma_cs_parse,
  1541. .ring_test = &r600_dma_ring_test,
  1542. .ib_test = &r600_dma_ib_test,
  1543. .is_lockup = &cayman_dma_is_lockup,
  1544. .vm_flush = &cayman_dma_vm_flush,
  1545. },
  1546. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1547. .ib_execute = &cayman_dma_ring_ib_execute,
  1548. .ib_parse = &evergreen_dma_ib_parse,
  1549. .emit_fence = &evergreen_dma_fence_ring_emit,
  1550. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1551. .cs_parse = &evergreen_dma_cs_parse,
  1552. .ring_test = &r600_dma_ring_test,
  1553. .ib_test = &r600_dma_ib_test,
  1554. .is_lockup = &cayman_dma_is_lockup,
  1555. .vm_flush = &cayman_dma_vm_flush,
  1556. },
  1557. [R600_RING_TYPE_UVD_INDEX] = {
  1558. .ib_execute = &r600_uvd_ib_execute,
  1559. .emit_fence = &r600_uvd_fence_emit,
  1560. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1561. .cs_parse = &radeon_uvd_cs_parse,
  1562. .ring_test = &r600_uvd_ring_test,
  1563. .ib_test = &r600_uvd_ib_test,
  1564. .is_lockup = &radeon_ring_test_lockup,
  1565. }
  1566. },
  1567. .irq = {
  1568. .set = &evergreen_irq_set,
  1569. .process = &evergreen_irq_process,
  1570. },
  1571. .display = {
  1572. .bandwidth_update = &evergreen_bandwidth_update,
  1573. .get_vblank_counter = &evergreen_get_vblank_counter,
  1574. .wait_for_vblank = &dce4_wait_for_vblank,
  1575. .set_backlight_level = &atombios_set_backlight_level,
  1576. .get_backlight_level = &atombios_get_backlight_level,
  1577. .hdmi_enable = &evergreen_hdmi_enable,
  1578. .hdmi_setmode = &evergreen_hdmi_setmode,
  1579. },
  1580. .copy = {
  1581. .blit = &r600_copy_blit,
  1582. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1583. .dma = &evergreen_copy_dma,
  1584. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1585. .copy = &evergreen_copy_dma,
  1586. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1587. },
  1588. .surface = {
  1589. .set_reg = r600_set_surface_reg,
  1590. .clear_reg = r600_clear_surface_reg,
  1591. },
  1592. .hpd = {
  1593. .init = &evergreen_hpd_init,
  1594. .fini = &evergreen_hpd_fini,
  1595. .sense = &evergreen_hpd_sense,
  1596. .set_polarity = &evergreen_hpd_set_polarity,
  1597. },
  1598. .pm = {
  1599. .misc = &evergreen_pm_misc,
  1600. .prepare = &evergreen_pm_prepare,
  1601. .finish = &evergreen_pm_finish,
  1602. .init_profile = &btc_pm_init_profile,
  1603. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1604. .get_engine_clock = &radeon_atom_get_engine_clock,
  1605. .set_engine_clock = &radeon_atom_set_engine_clock,
  1606. .get_memory_clock = &radeon_atom_get_memory_clock,
  1607. .set_memory_clock = &radeon_atom_set_memory_clock,
  1608. .get_pcie_lanes = &r600_get_pcie_lanes,
  1609. .set_pcie_lanes = &r600_set_pcie_lanes,
  1610. .set_clock_gating = NULL,
  1611. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1612. },
  1613. .pflip = {
  1614. .pre_page_flip = &evergreen_pre_page_flip,
  1615. .page_flip = &evergreen_page_flip,
  1616. .post_page_flip = &evergreen_post_page_flip,
  1617. },
  1618. };
  1619. static struct radeon_asic trinity_asic = {
  1620. .init = &cayman_init,
  1621. .fini = &cayman_fini,
  1622. .suspend = &cayman_suspend,
  1623. .resume = &cayman_resume,
  1624. .asic_reset = &cayman_asic_reset,
  1625. .vga_set_state = &r600_vga_set_state,
  1626. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1627. .gui_idle = &r600_gui_idle,
  1628. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1629. .get_xclk = &r600_get_xclk,
  1630. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1631. .gart = {
  1632. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1633. .set_page = &rs600_gart_set_page,
  1634. },
  1635. .vm = {
  1636. .init = &cayman_vm_init,
  1637. .fini = &cayman_vm_fini,
  1638. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1639. .set_page = &cayman_vm_set_page,
  1640. },
  1641. .ring = {
  1642. [RADEON_RING_TYPE_GFX_INDEX] = {
  1643. .ib_execute = &cayman_ring_ib_execute,
  1644. .ib_parse = &evergreen_ib_parse,
  1645. .emit_fence = &cayman_fence_ring_emit,
  1646. .emit_semaphore = &r600_semaphore_ring_emit,
  1647. .cs_parse = &evergreen_cs_parse,
  1648. .ring_test = &r600_ring_test,
  1649. .ib_test = &r600_ib_test,
  1650. .is_lockup = &cayman_gfx_is_lockup,
  1651. .vm_flush = &cayman_vm_flush,
  1652. },
  1653. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1654. .ib_execute = &cayman_ring_ib_execute,
  1655. .ib_parse = &evergreen_ib_parse,
  1656. .emit_fence = &cayman_fence_ring_emit,
  1657. .emit_semaphore = &r600_semaphore_ring_emit,
  1658. .cs_parse = &evergreen_cs_parse,
  1659. .ring_test = &r600_ring_test,
  1660. .ib_test = &r600_ib_test,
  1661. .is_lockup = &cayman_gfx_is_lockup,
  1662. .vm_flush = &cayman_vm_flush,
  1663. },
  1664. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1665. .ib_execute = &cayman_ring_ib_execute,
  1666. .ib_parse = &evergreen_ib_parse,
  1667. .emit_fence = &cayman_fence_ring_emit,
  1668. .emit_semaphore = &r600_semaphore_ring_emit,
  1669. .cs_parse = &evergreen_cs_parse,
  1670. .ring_test = &r600_ring_test,
  1671. .ib_test = &r600_ib_test,
  1672. .is_lockup = &cayman_gfx_is_lockup,
  1673. .vm_flush = &cayman_vm_flush,
  1674. },
  1675. [R600_RING_TYPE_DMA_INDEX] = {
  1676. .ib_execute = &cayman_dma_ring_ib_execute,
  1677. .ib_parse = &evergreen_dma_ib_parse,
  1678. .emit_fence = &evergreen_dma_fence_ring_emit,
  1679. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1680. .cs_parse = &evergreen_dma_cs_parse,
  1681. .ring_test = &r600_dma_ring_test,
  1682. .ib_test = &r600_dma_ib_test,
  1683. .is_lockup = &cayman_dma_is_lockup,
  1684. .vm_flush = &cayman_dma_vm_flush,
  1685. },
  1686. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1687. .ib_execute = &cayman_dma_ring_ib_execute,
  1688. .ib_parse = &evergreen_dma_ib_parse,
  1689. .emit_fence = &evergreen_dma_fence_ring_emit,
  1690. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1691. .cs_parse = &evergreen_dma_cs_parse,
  1692. .ring_test = &r600_dma_ring_test,
  1693. .ib_test = &r600_dma_ib_test,
  1694. .is_lockup = &cayman_dma_is_lockup,
  1695. .vm_flush = &cayman_dma_vm_flush,
  1696. },
  1697. [R600_RING_TYPE_UVD_INDEX] = {
  1698. .ib_execute = &r600_uvd_ib_execute,
  1699. .emit_fence = &r600_uvd_fence_emit,
  1700. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1701. .cs_parse = &radeon_uvd_cs_parse,
  1702. .ring_test = &r600_uvd_ring_test,
  1703. .ib_test = &r600_uvd_ib_test,
  1704. .is_lockup = &radeon_ring_test_lockup,
  1705. }
  1706. },
  1707. .irq = {
  1708. .set = &evergreen_irq_set,
  1709. .process = &evergreen_irq_process,
  1710. },
  1711. .display = {
  1712. .bandwidth_update = &dce6_bandwidth_update,
  1713. .get_vblank_counter = &evergreen_get_vblank_counter,
  1714. .wait_for_vblank = &dce4_wait_for_vblank,
  1715. .set_backlight_level = &atombios_set_backlight_level,
  1716. .get_backlight_level = &atombios_get_backlight_level,
  1717. },
  1718. .copy = {
  1719. .blit = &r600_copy_blit,
  1720. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1721. .dma = &evergreen_copy_dma,
  1722. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1723. .copy = &evergreen_copy_dma,
  1724. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1725. },
  1726. .surface = {
  1727. .set_reg = r600_set_surface_reg,
  1728. .clear_reg = r600_clear_surface_reg,
  1729. },
  1730. .hpd = {
  1731. .init = &evergreen_hpd_init,
  1732. .fini = &evergreen_hpd_fini,
  1733. .sense = &evergreen_hpd_sense,
  1734. .set_polarity = &evergreen_hpd_set_polarity,
  1735. },
  1736. .pm = {
  1737. .misc = &evergreen_pm_misc,
  1738. .prepare = &evergreen_pm_prepare,
  1739. .finish = &evergreen_pm_finish,
  1740. .init_profile = &sumo_pm_init_profile,
  1741. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1742. .get_engine_clock = &radeon_atom_get_engine_clock,
  1743. .set_engine_clock = &radeon_atom_set_engine_clock,
  1744. .get_memory_clock = NULL,
  1745. .set_memory_clock = NULL,
  1746. .get_pcie_lanes = NULL,
  1747. .set_pcie_lanes = NULL,
  1748. .set_clock_gating = NULL,
  1749. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1750. },
  1751. .pflip = {
  1752. .pre_page_flip = &evergreen_pre_page_flip,
  1753. .page_flip = &evergreen_page_flip,
  1754. .post_page_flip = &evergreen_post_page_flip,
  1755. },
  1756. };
  1757. static struct radeon_asic si_asic = {
  1758. .init = &si_init,
  1759. .fini = &si_fini,
  1760. .suspend = &si_suspend,
  1761. .resume = &si_resume,
  1762. .asic_reset = &si_asic_reset,
  1763. .vga_set_state = &r600_vga_set_state,
  1764. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1765. .gui_idle = &r600_gui_idle,
  1766. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1767. .get_xclk = &si_get_xclk,
  1768. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1769. .gart = {
  1770. .tlb_flush = &si_pcie_gart_tlb_flush,
  1771. .set_page = &rs600_gart_set_page,
  1772. },
  1773. .vm = {
  1774. .init = &si_vm_init,
  1775. .fini = &si_vm_fini,
  1776. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1777. .set_page = &si_vm_set_page,
  1778. },
  1779. .ring = {
  1780. [RADEON_RING_TYPE_GFX_INDEX] = {
  1781. .ib_execute = &si_ring_ib_execute,
  1782. .ib_parse = &si_ib_parse,
  1783. .emit_fence = &si_fence_ring_emit,
  1784. .emit_semaphore = &r600_semaphore_ring_emit,
  1785. .cs_parse = NULL,
  1786. .ring_test = &r600_ring_test,
  1787. .ib_test = &r600_ib_test,
  1788. .is_lockup = &si_gfx_is_lockup,
  1789. .vm_flush = &si_vm_flush,
  1790. },
  1791. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1792. .ib_execute = &si_ring_ib_execute,
  1793. .ib_parse = &si_ib_parse,
  1794. .emit_fence = &si_fence_ring_emit,
  1795. .emit_semaphore = &r600_semaphore_ring_emit,
  1796. .cs_parse = NULL,
  1797. .ring_test = &r600_ring_test,
  1798. .ib_test = &r600_ib_test,
  1799. .is_lockup = &si_gfx_is_lockup,
  1800. .vm_flush = &si_vm_flush,
  1801. },
  1802. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1803. .ib_execute = &si_ring_ib_execute,
  1804. .ib_parse = &si_ib_parse,
  1805. .emit_fence = &si_fence_ring_emit,
  1806. .emit_semaphore = &r600_semaphore_ring_emit,
  1807. .cs_parse = NULL,
  1808. .ring_test = &r600_ring_test,
  1809. .ib_test = &r600_ib_test,
  1810. .is_lockup = &si_gfx_is_lockup,
  1811. .vm_flush = &si_vm_flush,
  1812. },
  1813. [R600_RING_TYPE_DMA_INDEX] = {
  1814. .ib_execute = &cayman_dma_ring_ib_execute,
  1815. .ib_parse = &evergreen_dma_ib_parse,
  1816. .emit_fence = &evergreen_dma_fence_ring_emit,
  1817. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1818. .cs_parse = NULL,
  1819. .ring_test = &r600_dma_ring_test,
  1820. .ib_test = &r600_dma_ib_test,
  1821. .is_lockup = &si_dma_is_lockup,
  1822. .vm_flush = &si_dma_vm_flush,
  1823. },
  1824. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1825. .ib_execute = &cayman_dma_ring_ib_execute,
  1826. .ib_parse = &evergreen_dma_ib_parse,
  1827. .emit_fence = &evergreen_dma_fence_ring_emit,
  1828. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1829. .cs_parse = NULL,
  1830. .ring_test = &r600_dma_ring_test,
  1831. .ib_test = &r600_dma_ib_test,
  1832. .is_lockup = &si_dma_is_lockup,
  1833. .vm_flush = &si_dma_vm_flush,
  1834. },
  1835. [R600_RING_TYPE_UVD_INDEX] = {
  1836. .ib_execute = &r600_uvd_ib_execute,
  1837. .emit_fence = &r600_uvd_fence_emit,
  1838. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1839. .cs_parse = &radeon_uvd_cs_parse,
  1840. .ring_test = &r600_uvd_ring_test,
  1841. .ib_test = &r600_uvd_ib_test,
  1842. .is_lockup = &radeon_ring_test_lockup,
  1843. }
  1844. },
  1845. .irq = {
  1846. .set = &si_irq_set,
  1847. .process = &si_irq_process,
  1848. },
  1849. .display = {
  1850. .bandwidth_update = &dce6_bandwidth_update,
  1851. .get_vblank_counter = &evergreen_get_vblank_counter,
  1852. .wait_for_vblank = &dce4_wait_for_vblank,
  1853. .set_backlight_level = &atombios_set_backlight_level,
  1854. .get_backlight_level = &atombios_get_backlight_level,
  1855. },
  1856. .copy = {
  1857. .blit = NULL,
  1858. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1859. .dma = &si_copy_dma,
  1860. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1861. .copy = &si_copy_dma,
  1862. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1863. },
  1864. .surface = {
  1865. .set_reg = r600_set_surface_reg,
  1866. .clear_reg = r600_clear_surface_reg,
  1867. },
  1868. .hpd = {
  1869. .init = &evergreen_hpd_init,
  1870. .fini = &evergreen_hpd_fini,
  1871. .sense = &evergreen_hpd_sense,
  1872. .set_polarity = &evergreen_hpd_set_polarity,
  1873. },
  1874. .pm = {
  1875. .misc = &evergreen_pm_misc,
  1876. .prepare = &evergreen_pm_prepare,
  1877. .finish = &evergreen_pm_finish,
  1878. .init_profile = &sumo_pm_init_profile,
  1879. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1880. .get_engine_clock = &radeon_atom_get_engine_clock,
  1881. .set_engine_clock = &radeon_atom_set_engine_clock,
  1882. .get_memory_clock = &radeon_atom_get_memory_clock,
  1883. .set_memory_clock = &radeon_atom_set_memory_clock,
  1884. .get_pcie_lanes = &r600_get_pcie_lanes,
  1885. .set_pcie_lanes = &r600_set_pcie_lanes,
  1886. .set_clock_gating = NULL,
  1887. .set_uvd_clocks = &si_set_uvd_clocks,
  1888. },
  1889. .pflip = {
  1890. .pre_page_flip = &evergreen_pre_page_flip,
  1891. .page_flip = &evergreen_page_flip,
  1892. .post_page_flip = &evergreen_post_page_flip,
  1893. },
  1894. };
  1895. /**
  1896. * radeon_asic_init - register asic specific callbacks
  1897. *
  1898. * @rdev: radeon device pointer
  1899. *
  1900. * Registers the appropriate asic specific callbacks for each
  1901. * chip family. Also sets other asics specific info like the number
  1902. * of crtcs and the register aperture accessors (all asics).
  1903. * Returns 0 for success.
  1904. */
  1905. int radeon_asic_init(struct radeon_device *rdev)
  1906. {
  1907. radeon_register_accessor_init(rdev);
  1908. /* set the number of crtcs */
  1909. if (rdev->flags & RADEON_SINGLE_CRTC)
  1910. rdev->num_crtc = 1;
  1911. else
  1912. rdev->num_crtc = 2;
  1913. rdev->has_uvd = false;
  1914. switch (rdev->family) {
  1915. case CHIP_R100:
  1916. case CHIP_RV100:
  1917. case CHIP_RS100:
  1918. case CHIP_RV200:
  1919. case CHIP_RS200:
  1920. rdev->asic = &r100_asic;
  1921. break;
  1922. case CHIP_R200:
  1923. case CHIP_RV250:
  1924. case CHIP_RS300:
  1925. case CHIP_RV280:
  1926. rdev->asic = &r200_asic;
  1927. break;
  1928. case CHIP_R300:
  1929. case CHIP_R350:
  1930. case CHIP_RV350:
  1931. case CHIP_RV380:
  1932. if (rdev->flags & RADEON_IS_PCIE)
  1933. rdev->asic = &r300_asic_pcie;
  1934. else
  1935. rdev->asic = &r300_asic;
  1936. break;
  1937. case CHIP_R420:
  1938. case CHIP_R423:
  1939. case CHIP_RV410:
  1940. rdev->asic = &r420_asic;
  1941. /* handle macs */
  1942. if (rdev->bios == NULL) {
  1943. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1944. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1945. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1946. rdev->asic->pm.set_memory_clock = NULL;
  1947. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  1948. }
  1949. break;
  1950. case CHIP_RS400:
  1951. case CHIP_RS480:
  1952. rdev->asic = &rs400_asic;
  1953. break;
  1954. case CHIP_RS600:
  1955. rdev->asic = &rs600_asic;
  1956. break;
  1957. case CHIP_RS690:
  1958. case CHIP_RS740:
  1959. rdev->asic = &rs690_asic;
  1960. break;
  1961. case CHIP_RV515:
  1962. rdev->asic = &rv515_asic;
  1963. break;
  1964. case CHIP_R520:
  1965. case CHIP_RV530:
  1966. case CHIP_RV560:
  1967. case CHIP_RV570:
  1968. case CHIP_R580:
  1969. rdev->asic = &r520_asic;
  1970. break;
  1971. case CHIP_R600:
  1972. case CHIP_RV610:
  1973. case CHIP_RV630:
  1974. case CHIP_RV620:
  1975. case CHIP_RV635:
  1976. case CHIP_RV670:
  1977. rdev->asic = &r600_asic;
  1978. if (rdev->family == CHIP_R600)
  1979. rdev->has_uvd = false;
  1980. else
  1981. rdev->has_uvd = true;
  1982. break;
  1983. case CHIP_RS780:
  1984. case CHIP_RS880:
  1985. rdev->asic = &rs780_asic;
  1986. rdev->has_uvd = true;
  1987. break;
  1988. case CHIP_RV770:
  1989. case CHIP_RV730:
  1990. case CHIP_RV710:
  1991. case CHIP_RV740:
  1992. rdev->asic = &rv770_asic;
  1993. rdev->has_uvd = true;
  1994. break;
  1995. case CHIP_CEDAR:
  1996. case CHIP_REDWOOD:
  1997. case CHIP_JUNIPER:
  1998. case CHIP_CYPRESS:
  1999. case CHIP_HEMLOCK:
  2000. /* set num crtcs */
  2001. if (rdev->family == CHIP_CEDAR)
  2002. rdev->num_crtc = 4;
  2003. else
  2004. rdev->num_crtc = 6;
  2005. rdev->asic = &evergreen_asic;
  2006. rdev->has_uvd = true;
  2007. break;
  2008. case CHIP_PALM:
  2009. case CHIP_SUMO:
  2010. case CHIP_SUMO2:
  2011. rdev->asic = &sumo_asic;
  2012. rdev->has_uvd = true;
  2013. break;
  2014. case CHIP_BARTS:
  2015. case CHIP_TURKS:
  2016. case CHIP_CAICOS:
  2017. /* set num crtcs */
  2018. if (rdev->family == CHIP_CAICOS)
  2019. rdev->num_crtc = 4;
  2020. else
  2021. rdev->num_crtc = 6;
  2022. rdev->asic = &btc_asic;
  2023. rdev->has_uvd = true;
  2024. break;
  2025. case CHIP_CAYMAN:
  2026. rdev->asic = &cayman_asic;
  2027. /* set num crtcs */
  2028. rdev->num_crtc = 6;
  2029. rdev->has_uvd = true;
  2030. break;
  2031. case CHIP_ARUBA:
  2032. rdev->asic = &trinity_asic;
  2033. /* set num crtcs */
  2034. rdev->num_crtc = 4;
  2035. rdev->has_uvd = true;
  2036. break;
  2037. case CHIP_TAHITI:
  2038. case CHIP_PITCAIRN:
  2039. case CHIP_VERDE:
  2040. case CHIP_OLAND:
  2041. case CHIP_HAINAN:
  2042. rdev->asic = &si_asic;
  2043. /* set num crtcs */
  2044. if (rdev->family == CHIP_HAINAN)
  2045. rdev->num_crtc = 0;
  2046. else if (rdev->family == CHIP_OLAND)
  2047. rdev->num_crtc = 2;
  2048. else
  2049. rdev->num_crtc = 6;
  2050. if (rdev->family == CHIP_HAINAN)
  2051. rdev->has_uvd = false;
  2052. else
  2053. rdev->has_uvd = true;
  2054. break;
  2055. default:
  2056. /* FIXME: not supported yet */
  2057. return -EINVAL;
  2058. }
  2059. if (rdev->flags & RADEON_IS_IGP) {
  2060. rdev->asic->pm.get_memory_clock = NULL;
  2061. rdev->asic->pm.set_memory_clock = NULL;
  2062. }
  2063. return 0;
  2064. }