r600.c 140 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. static const u32 crtc_offsets[2] =
  95. {
  96. 0,
  97. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  98. };
  99. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  100. /* r600,rv610,rv630,rv620,rv635,rv670 */
  101. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  102. static void r600_gpu_init(struct radeon_device *rdev);
  103. void r600_fini(struct radeon_device *rdev);
  104. void r600_irq_disable(struct radeon_device *rdev);
  105. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  106. /**
  107. * r600_get_xclk - get the xclk
  108. *
  109. * @rdev: radeon_device pointer
  110. *
  111. * Returns the reference clock used by the gfx engine
  112. * (r6xx, IGPs, APUs).
  113. */
  114. u32 r600_get_xclk(struct radeon_device *rdev)
  115. {
  116. return rdev->clock.spll.reference_freq;
  117. }
  118. /* get temperature in millidegrees */
  119. int rv6xx_get_temp(struct radeon_device *rdev)
  120. {
  121. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  122. ASIC_T_SHIFT;
  123. int actual_temp = temp & 0xff;
  124. if (temp & 0x100)
  125. actual_temp -= 256;
  126. return actual_temp * 1000;
  127. }
  128. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  129. {
  130. int i;
  131. rdev->pm.dynpm_can_upclock = true;
  132. rdev->pm.dynpm_can_downclock = true;
  133. /* power state array is low to high, default is first */
  134. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  135. int min_power_state_index = 0;
  136. if (rdev->pm.num_power_states > 2)
  137. min_power_state_index = 1;
  138. switch (rdev->pm.dynpm_planned_action) {
  139. case DYNPM_ACTION_MINIMUM:
  140. rdev->pm.requested_power_state_index = min_power_state_index;
  141. rdev->pm.requested_clock_mode_index = 0;
  142. rdev->pm.dynpm_can_downclock = false;
  143. break;
  144. case DYNPM_ACTION_DOWNCLOCK:
  145. if (rdev->pm.current_power_state_index == min_power_state_index) {
  146. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  147. rdev->pm.dynpm_can_downclock = false;
  148. } else {
  149. if (rdev->pm.active_crtc_count > 1) {
  150. for (i = 0; i < rdev->pm.num_power_states; i++) {
  151. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  152. continue;
  153. else if (i >= rdev->pm.current_power_state_index) {
  154. rdev->pm.requested_power_state_index =
  155. rdev->pm.current_power_state_index;
  156. break;
  157. } else {
  158. rdev->pm.requested_power_state_index = i;
  159. break;
  160. }
  161. }
  162. } else {
  163. if (rdev->pm.current_power_state_index == 0)
  164. rdev->pm.requested_power_state_index =
  165. rdev->pm.num_power_states - 1;
  166. else
  167. rdev->pm.requested_power_state_index =
  168. rdev->pm.current_power_state_index - 1;
  169. }
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. /* don't use the power state if crtcs are active and no display flag is set */
  173. if ((rdev->pm.active_crtc_count > 0) &&
  174. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  175. clock_info[rdev->pm.requested_clock_mode_index].flags &
  176. RADEON_PM_MODE_NO_DISPLAY)) {
  177. rdev->pm.requested_power_state_index++;
  178. }
  179. break;
  180. case DYNPM_ACTION_UPCLOCK:
  181. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  182. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  183. rdev->pm.dynpm_can_upclock = false;
  184. } else {
  185. if (rdev->pm.active_crtc_count > 1) {
  186. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  187. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  188. continue;
  189. else if (i <= rdev->pm.current_power_state_index) {
  190. rdev->pm.requested_power_state_index =
  191. rdev->pm.current_power_state_index;
  192. break;
  193. } else {
  194. rdev->pm.requested_power_state_index = i;
  195. break;
  196. }
  197. }
  198. } else
  199. rdev->pm.requested_power_state_index =
  200. rdev->pm.current_power_state_index + 1;
  201. }
  202. rdev->pm.requested_clock_mode_index = 0;
  203. break;
  204. case DYNPM_ACTION_DEFAULT:
  205. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_upclock = false;
  208. break;
  209. case DYNPM_ACTION_NONE:
  210. default:
  211. DRM_ERROR("Requested mode for not defined action\n");
  212. return;
  213. }
  214. } else {
  215. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  216. /* for now just select the first power state and switch between clock modes */
  217. /* power state array is low to high, default is first (0) */
  218. if (rdev->pm.active_crtc_count > 1) {
  219. rdev->pm.requested_power_state_index = -1;
  220. /* start at 1 as we don't want the default mode */
  221. for (i = 1; i < rdev->pm.num_power_states; i++) {
  222. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  223. continue;
  224. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  225. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  226. rdev->pm.requested_power_state_index = i;
  227. break;
  228. }
  229. }
  230. /* if nothing selected, grab the default state. */
  231. if (rdev->pm.requested_power_state_index == -1)
  232. rdev->pm.requested_power_state_index = 0;
  233. } else
  234. rdev->pm.requested_power_state_index = 1;
  235. switch (rdev->pm.dynpm_planned_action) {
  236. case DYNPM_ACTION_MINIMUM:
  237. rdev->pm.requested_clock_mode_index = 0;
  238. rdev->pm.dynpm_can_downclock = false;
  239. break;
  240. case DYNPM_ACTION_DOWNCLOCK:
  241. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  242. if (rdev->pm.current_clock_mode_index == 0) {
  243. rdev->pm.requested_clock_mode_index = 0;
  244. rdev->pm.dynpm_can_downclock = false;
  245. } else
  246. rdev->pm.requested_clock_mode_index =
  247. rdev->pm.current_clock_mode_index - 1;
  248. } else {
  249. rdev->pm.requested_clock_mode_index = 0;
  250. rdev->pm.dynpm_can_downclock = false;
  251. }
  252. /* don't use the power state if crtcs are active and no display flag is set */
  253. if ((rdev->pm.active_crtc_count > 0) &&
  254. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  255. clock_info[rdev->pm.requested_clock_mode_index].flags &
  256. RADEON_PM_MODE_NO_DISPLAY)) {
  257. rdev->pm.requested_clock_mode_index++;
  258. }
  259. break;
  260. case DYNPM_ACTION_UPCLOCK:
  261. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  262. if (rdev->pm.current_clock_mode_index ==
  263. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  264. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  265. rdev->pm.dynpm_can_upclock = false;
  266. } else
  267. rdev->pm.requested_clock_mode_index =
  268. rdev->pm.current_clock_mode_index + 1;
  269. } else {
  270. rdev->pm.requested_clock_mode_index =
  271. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  272. rdev->pm.dynpm_can_upclock = false;
  273. }
  274. break;
  275. case DYNPM_ACTION_DEFAULT:
  276. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  277. rdev->pm.requested_clock_mode_index = 0;
  278. rdev->pm.dynpm_can_upclock = false;
  279. break;
  280. case DYNPM_ACTION_NONE:
  281. default:
  282. DRM_ERROR("Requested mode for not defined action\n");
  283. return;
  284. }
  285. }
  286. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  291. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  292. pcie_lanes);
  293. }
  294. void rs780_pm_init_profile(struct radeon_device *rdev)
  295. {
  296. if (rdev->pm.num_power_states == 2) {
  297. /* default */
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  302. /* low sh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  307. /* mid sh */
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  312. /* high sh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  317. /* low mh */
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  322. /* mid mh */
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  327. /* high mh */
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  332. } else if (rdev->pm.num_power_states == 3) {
  333. /* default */
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  336. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  338. /* low sh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  343. /* mid sh */
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  348. /* high sh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  353. /* low mh */
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  356. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  358. /* mid mh */
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  361. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  363. /* high mh */
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  368. } else {
  369. /* default */
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  372. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  374. /* low sh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  377. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  379. /* mid sh */
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  382. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  384. /* high sh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  389. /* low mh */
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  393. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  394. /* mid mh */
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  399. /* high mh */
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  402. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  404. }
  405. }
  406. void r600_pm_init_profile(struct radeon_device *rdev)
  407. {
  408. int idx;
  409. if (rdev->family == CHIP_R600) {
  410. /* XXX */
  411. /* default */
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  416. /* low sh */
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  421. /* mid sh */
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  425. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  426. /* high sh */
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  431. /* low mh */
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  436. /* mid mh */
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  441. /* high mh */
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  446. } else {
  447. if (rdev->pm.num_power_states < 4) {
  448. /* default */
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  451. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  452. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  453. /* low sh */
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  457. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  458. /* mid sh */
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  461. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  462. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  463. /* high sh */
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  467. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  468. /* low mh */
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  473. /* low mh */
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  476. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  477. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  478. /* high mh */
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  481. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  482. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  483. } else {
  484. /* default */
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  489. /* low sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY)
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  492. else
  493. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  497. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  498. /* mid sh */
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  503. /* high sh */
  504. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  507. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  509. /* low mh */
  510. if (rdev->flags & RADEON_IS_MOBILITY)
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  512. else
  513. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  518. /* mid mh */
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  523. /* high mh */
  524. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  529. }
  530. }
  531. }
  532. void r600_pm_misc(struct radeon_device *rdev)
  533. {
  534. int req_ps_idx = rdev->pm.requested_power_state_index;
  535. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  536. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  537. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  538. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  539. /* 0xff01 is a flag rather then an actual voltage */
  540. if (voltage->voltage == 0xff01)
  541. return;
  542. if (voltage->voltage != rdev->pm.current_vddc) {
  543. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  544. rdev->pm.current_vddc = voltage->voltage;
  545. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  546. }
  547. }
  548. }
  549. bool r600_gui_idle(struct radeon_device *rdev)
  550. {
  551. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  552. return false;
  553. else
  554. return true;
  555. }
  556. /* hpd for digital panel detect/disconnect */
  557. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  558. {
  559. bool connected = false;
  560. if (ASIC_IS_DCE3(rdev)) {
  561. switch (hpd) {
  562. case RADEON_HPD_1:
  563. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_2:
  567. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. case RADEON_HPD_3:
  571. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  572. connected = true;
  573. break;
  574. case RADEON_HPD_4:
  575. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  576. connected = true;
  577. break;
  578. /* DCE 3.2 */
  579. case RADEON_HPD_5:
  580. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_6:
  584. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. } else {
  591. switch (hpd) {
  592. case RADEON_HPD_1:
  593. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  594. connected = true;
  595. break;
  596. case RADEON_HPD_2:
  597. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_3:
  601. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  602. connected = true;
  603. break;
  604. default:
  605. break;
  606. }
  607. }
  608. return connected;
  609. }
  610. void r600_hpd_set_polarity(struct radeon_device *rdev,
  611. enum radeon_hpd_id hpd)
  612. {
  613. u32 tmp;
  614. bool connected = r600_hpd_sense(rdev, hpd);
  615. if (ASIC_IS_DCE3(rdev)) {
  616. switch (hpd) {
  617. case RADEON_HPD_1:
  618. tmp = RREG32(DC_HPD1_INT_CONTROL);
  619. if (connected)
  620. tmp &= ~DC_HPDx_INT_POLARITY;
  621. else
  622. tmp |= DC_HPDx_INT_POLARITY;
  623. WREG32(DC_HPD1_INT_CONTROL, tmp);
  624. break;
  625. case RADEON_HPD_2:
  626. tmp = RREG32(DC_HPD2_INT_CONTROL);
  627. if (connected)
  628. tmp &= ~DC_HPDx_INT_POLARITY;
  629. else
  630. tmp |= DC_HPDx_INT_POLARITY;
  631. WREG32(DC_HPD2_INT_CONTROL, tmp);
  632. break;
  633. case RADEON_HPD_3:
  634. tmp = RREG32(DC_HPD3_INT_CONTROL);
  635. if (connected)
  636. tmp &= ~DC_HPDx_INT_POLARITY;
  637. else
  638. tmp |= DC_HPDx_INT_POLARITY;
  639. WREG32(DC_HPD3_INT_CONTROL, tmp);
  640. break;
  641. case RADEON_HPD_4:
  642. tmp = RREG32(DC_HPD4_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD4_INT_CONTROL, tmp);
  648. break;
  649. case RADEON_HPD_5:
  650. tmp = RREG32(DC_HPD5_INT_CONTROL);
  651. if (connected)
  652. tmp &= ~DC_HPDx_INT_POLARITY;
  653. else
  654. tmp |= DC_HPDx_INT_POLARITY;
  655. WREG32(DC_HPD5_INT_CONTROL, tmp);
  656. break;
  657. /* DCE 3.2 */
  658. case RADEON_HPD_6:
  659. tmp = RREG32(DC_HPD6_INT_CONTROL);
  660. if (connected)
  661. tmp &= ~DC_HPDx_INT_POLARITY;
  662. else
  663. tmp |= DC_HPDx_INT_POLARITY;
  664. WREG32(DC_HPD6_INT_CONTROL, tmp);
  665. break;
  666. default:
  667. break;
  668. }
  669. } else {
  670. switch (hpd) {
  671. case RADEON_HPD_1:
  672. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  673. if (connected)
  674. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. else
  676. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  677. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  678. break;
  679. case RADEON_HPD_2:
  680. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  681. if (connected)
  682. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. else
  684. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  685. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  686. break;
  687. case RADEON_HPD_3:
  688. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  689. if (connected)
  690. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. else
  692. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  693. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  694. break;
  695. default:
  696. break;
  697. }
  698. }
  699. }
  700. void r600_hpd_init(struct radeon_device *rdev)
  701. {
  702. struct drm_device *dev = rdev->ddev;
  703. struct drm_connector *connector;
  704. unsigned enable = 0;
  705. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  706. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  707. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  708. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  709. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  710. * aux dp channel on imac and help (but not completely fix)
  711. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  712. */
  713. continue;
  714. }
  715. if (ASIC_IS_DCE3(rdev)) {
  716. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  717. if (ASIC_IS_DCE32(rdev))
  718. tmp |= DC_HPDx_EN;
  719. switch (radeon_connector->hpd.hpd) {
  720. case RADEON_HPD_1:
  721. WREG32(DC_HPD1_CONTROL, tmp);
  722. break;
  723. case RADEON_HPD_2:
  724. WREG32(DC_HPD2_CONTROL, tmp);
  725. break;
  726. case RADEON_HPD_3:
  727. WREG32(DC_HPD3_CONTROL, tmp);
  728. break;
  729. case RADEON_HPD_4:
  730. WREG32(DC_HPD4_CONTROL, tmp);
  731. break;
  732. /* DCE 3.2 */
  733. case RADEON_HPD_5:
  734. WREG32(DC_HPD5_CONTROL, tmp);
  735. break;
  736. case RADEON_HPD_6:
  737. WREG32(DC_HPD6_CONTROL, tmp);
  738. break;
  739. default:
  740. break;
  741. }
  742. } else {
  743. switch (radeon_connector->hpd.hpd) {
  744. case RADEON_HPD_1:
  745. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  746. break;
  747. case RADEON_HPD_2:
  748. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  749. break;
  750. case RADEON_HPD_3:
  751. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  752. break;
  753. default:
  754. break;
  755. }
  756. }
  757. enable |= 1 << radeon_connector->hpd.hpd;
  758. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  759. }
  760. radeon_irq_kms_enable_hpd(rdev, enable);
  761. }
  762. void r600_hpd_fini(struct radeon_device *rdev)
  763. {
  764. struct drm_device *dev = rdev->ddev;
  765. struct drm_connector *connector;
  766. unsigned disable = 0;
  767. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  768. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  769. if (ASIC_IS_DCE3(rdev)) {
  770. switch (radeon_connector->hpd.hpd) {
  771. case RADEON_HPD_1:
  772. WREG32(DC_HPD1_CONTROL, 0);
  773. break;
  774. case RADEON_HPD_2:
  775. WREG32(DC_HPD2_CONTROL, 0);
  776. break;
  777. case RADEON_HPD_3:
  778. WREG32(DC_HPD3_CONTROL, 0);
  779. break;
  780. case RADEON_HPD_4:
  781. WREG32(DC_HPD4_CONTROL, 0);
  782. break;
  783. /* DCE 3.2 */
  784. case RADEON_HPD_5:
  785. WREG32(DC_HPD5_CONTROL, 0);
  786. break;
  787. case RADEON_HPD_6:
  788. WREG32(DC_HPD6_CONTROL, 0);
  789. break;
  790. default:
  791. break;
  792. }
  793. } else {
  794. switch (radeon_connector->hpd.hpd) {
  795. case RADEON_HPD_1:
  796. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  797. break;
  798. case RADEON_HPD_2:
  799. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  800. break;
  801. case RADEON_HPD_3:
  802. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  803. break;
  804. default:
  805. break;
  806. }
  807. }
  808. disable |= 1 << radeon_connector->hpd.hpd;
  809. }
  810. radeon_irq_kms_disable_hpd(rdev, disable);
  811. }
  812. /*
  813. * R600 PCIE GART
  814. */
  815. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  816. {
  817. unsigned i;
  818. u32 tmp;
  819. /* flush hdp cache so updates hit vram */
  820. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  821. !(rdev->flags & RADEON_IS_AGP)) {
  822. void __iomem *ptr = (void *)rdev->gart.ptr;
  823. u32 tmp;
  824. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  825. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  826. * This seems to cause problems on some AGP cards. Just use the old
  827. * method for them.
  828. */
  829. WREG32(HDP_DEBUG1, 0);
  830. tmp = readl((void __iomem *)ptr);
  831. } else
  832. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  833. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  834. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  835. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  836. for (i = 0; i < rdev->usec_timeout; i++) {
  837. /* read MC_STATUS */
  838. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  839. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  840. if (tmp == 2) {
  841. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  842. return;
  843. }
  844. if (tmp) {
  845. return;
  846. }
  847. udelay(1);
  848. }
  849. }
  850. int r600_pcie_gart_init(struct radeon_device *rdev)
  851. {
  852. int r;
  853. if (rdev->gart.robj) {
  854. WARN(1, "R600 PCIE GART already initialized\n");
  855. return 0;
  856. }
  857. /* Initialize common gart structure */
  858. r = radeon_gart_init(rdev);
  859. if (r)
  860. return r;
  861. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  862. return radeon_gart_table_vram_alloc(rdev);
  863. }
  864. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  865. {
  866. u32 tmp;
  867. int r, i;
  868. if (rdev->gart.robj == NULL) {
  869. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  870. return -EINVAL;
  871. }
  872. r = radeon_gart_table_vram_pin(rdev);
  873. if (r)
  874. return r;
  875. radeon_gart_restore(rdev);
  876. /* Setup L2 cache */
  877. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  878. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  879. EFFECTIVE_L2_QUEUE_SIZE(7));
  880. WREG32(VM_L2_CNTL2, 0);
  881. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  882. /* Setup TLB control */
  883. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  884. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  885. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  886. ENABLE_WAIT_L2_QUERY;
  887. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  890. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  900. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  902. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  903. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  904. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  905. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  906. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  907. (u32)(rdev->dummy_page.addr >> 12));
  908. for (i = 1; i < 7; i++)
  909. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  910. r600_pcie_gart_tlb_flush(rdev);
  911. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  912. (unsigned)(rdev->mc.gtt_size >> 20),
  913. (unsigned long long)rdev->gart.table_addr);
  914. rdev->gart.ready = true;
  915. return 0;
  916. }
  917. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  918. {
  919. u32 tmp;
  920. int i;
  921. /* Disable all tables */
  922. for (i = 0; i < 7; i++)
  923. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  924. /* Disable L2 cache */
  925. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  926. EFFECTIVE_L2_QUEUE_SIZE(7));
  927. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  928. /* Setup L1 TLB control */
  929. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  930. ENABLE_WAIT_L2_QUERY;
  931. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  945. radeon_gart_table_vram_unpin(rdev);
  946. }
  947. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  948. {
  949. radeon_gart_fini(rdev);
  950. r600_pcie_gart_disable(rdev);
  951. radeon_gart_table_vram_free(rdev);
  952. }
  953. static void r600_agp_enable(struct radeon_device *rdev)
  954. {
  955. u32 tmp;
  956. int i;
  957. /* Setup L2 cache */
  958. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  959. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  960. EFFECTIVE_L2_QUEUE_SIZE(7));
  961. WREG32(VM_L2_CNTL2, 0);
  962. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  963. /* Setup TLB control */
  964. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  965. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  966. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  967. ENABLE_WAIT_L2_QUERY;
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  982. for (i = 0; i < 7; i++)
  983. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  984. }
  985. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  986. {
  987. unsigned i;
  988. u32 tmp;
  989. for (i = 0; i < rdev->usec_timeout; i++) {
  990. /* read MC_STATUS */
  991. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  992. if (!tmp)
  993. return 0;
  994. udelay(1);
  995. }
  996. return -1;
  997. }
  998. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  999. {
  1000. uint32_t r;
  1001. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1002. r = RREG32(R_0028FC_MC_DATA);
  1003. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1004. return r;
  1005. }
  1006. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1007. {
  1008. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1009. S_0028F8_MC_IND_WR_EN(1));
  1010. WREG32(R_0028FC_MC_DATA, v);
  1011. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1012. }
  1013. static void r600_mc_program(struct radeon_device *rdev)
  1014. {
  1015. struct rv515_mc_save save;
  1016. u32 tmp;
  1017. int i, j;
  1018. /* Initialize HDP */
  1019. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1020. WREG32((0x2c14 + j), 0x00000000);
  1021. WREG32((0x2c18 + j), 0x00000000);
  1022. WREG32((0x2c1c + j), 0x00000000);
  1023. WREG32((0x2c20 + j), 0x00000000);
  1024. WREG32((0x2c24 + j), 0x00000000);
  1025. }
  1026. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1027. rv515_mc_stop(rdev, &save);
  1028. if (r600_mc_wait_for_idle(rdev)) {
  1029. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1030. }
  1031. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1032. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1033. /* Update configuration */
  1034. if (rdev->flags & RADEON_IS_AGP) {
  1035. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1036. /* VRAM before AGP */
  1037. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1038. rdev->mc.vram_start >> 12);
  1039. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1040. rdev->mc.gtt_end >> 12);
  1041. } else {
  1042. /* VRAM after AGP */
  1043. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1044. rdev->mc.gtt_start >> 12);
  1045. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1046. rdev->mc.vram_end >> 12);
  1047. }
  1048. } else {
  1049. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1050. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1051. }
  1052. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1053. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1054. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1055. WREG32(MC_VM_FB_LOCATION, tmp);
  1056. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1057. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1058. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1059. if (rdev->flags & RADEON_IS_AGP) {
  1060. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1061. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1062. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1063. } else {
  1064. WREG32(MC_VM_AGP_BASE, 0);
  1065. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1066. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1067. }
  1068. if (r600_mc_wait_for_idle(rdev)) {
  1069. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1070. }
  1071. rv515_mc_resume(rdev, &save);
  1072. /* we need to own VRAM, so turn off the VGA renderer here
  1073. * to stop it overwriting our objects */
  1074. rv515_vga_render_disable(rdev);
  1075. }
  1076. /**
  1077. * r600_vram_gtt_location - try to find VRAM & GTT location
  1078. * @rdev: radeon device structure holding all necessary informations
  1079. * @mc: memory controller structure holding memory informations
  1080. *
  1081. * Function will place try to place VRAM at same place as in CPU (PCI)
  1082. * address space as some GPU seems to have issue when we reprogram at
  1083. * different address space.
  1084. *
  1085. * If there is not enough space to fit the unvisible VRAM after the
  1086. * aperture then we limit the VRAM size to the aperture.
  1087. *
  1088. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1089. * them to be in one from GPU point of view so that we can program GPU to
  1090. * catch access outside them (weird GPU policy see ??).
  1091. *
  1092. * This function will never fails, worst case are limiting VRAM or GTT.
  1093. *
  1094. * Note: GTT start, end, size should be initialized before calling this
  1095. * function on AGP platform.
  1096. */
  1097. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1098. {
  1099. u64 size_bf, size_af;
  1100. if (mc->mc_vram_size > 0xE0000000) {
  1101. /* leave room for at least 512M GTT */
  1102. dev_warn(rdev->dev, "limiting VRAM\n");
  1103. mc->real_vram_size = 0xE0000000;
  1104. mc->mc_vram_size = 0xE0000000;
  1105. }
  1106. if (rdev->flags & RADEON_IS_AGP) {
  1107. size_bf = mc->gtt_start;
  1108. size_af = mc->mc_mask - mc->gtt_end;
  1109. if (size_bf > size_af) {
  1110. if (mc->mc_vram_size > size_bf) {
  1111. dev_warn(rdev->dev, "limiting VRAM\n");
  1112. mc->real_vram_size = size_bf;
  1113. mc->mc_vram_size = size_bf;
  1114. }
  1115. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1116. } else {
  1117. if (mc->mc_vram_size > size_af) {
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = size_af;
  1120. mc->mc_vram_size = size_af;
  1121. }
  1122. mc->vram_start = mc->gtt_end + 1;
  1123. }
  1124. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1125. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1126. mc->mc_vram_size >> 20, mc->vram_start,
  1127. mc->vram_end, mc->real_vram_size >> 20);
  1128. } else {
  1129. u64 base = 0;
  1130. if (rdev->flags & RADEON_IS_IGP) {
  1131. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1132. base <<= 24;
  1133. }
  1134. radeon_vram_location(rdev, &rdev->mc, base);
  1135. rdev->mc.gtt_base_align = 0;
  1136. radeon_gtt_location(rdev, mc);
  1137. }
  1138. }
  1139. static int r600_mc_init(struct radeon_device *rdev)
  1140. {
  1141. u32 tmp;
  1142. int chansize, numchan;
  1143. uint32_t h_addr, l_addr;
  1144. unsigned long long k8_addr;
  1145. /* Get VRAM informations */
  1146. rdev->mc.vram_is_ddr = true;
  1147. tmp = RREG32(RAMCFG);
  1148. if (tmp & CHANSIZE_OVERRIDE) {
  1149. chansize = 16;
  1150. } else if (tmp & CHANSIZE_MASK) {
  1151. chansize = 64;
  1152. } else {
  1153. chansize = 32;
  1154. }
  1155. tmp = RREG32(CHMAP);
  1156. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1157. case 0:
  1158. default:
  1159. numchan = 1;
  1160. break;
  1161. case 1:
  1162. numchan = 2;
  1163. break;
  1164. case 2:
  1165. numchan = 4;
  1166. break;
  1167. case 3:
  1168. numchan = 8;
  1169. break;
  1170. }
  1171. rdev->mc.vram_width = numchan * chansize;
  1172. /* Could aper size report 0 ? */
  1173. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1174. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1175. /* Setup GPU memory space */
  1176. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1177. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1178. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1179. r600_vram_gtt_location(rdev, &rdev->mc);
  1180. if (rdev->flags & RADEON_IS_IGP) {
  1181. rs690_pm_info(rdev);
  1182. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1183. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1184. /* Use K8 direct mapping for fast fb access. */
  1185. rdev->fastfb_working = false;
  1186. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1187. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1188. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1189. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1190. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1191. #endif
  1192. {
  1193. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1194. * memory is present.
  1195. */
  1196. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1197. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1198. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1199. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1200. rdev->fastfb_working = true;
  1201. }
  1202. }
  1203. }
  1204. }
  1205. radeon_update_bandwidth_info(rdev);
  1206. return 0;
  1207. }
  1208. int r600_vram_scratch_init(struct radeon_device *rdev)
  1209. {
  1210. int r;
  1211. if (rdev->vram_scratch.robj == NULL) {
  1212. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1213. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1214. NULL, &rdev->vram_scratch.robj);
  1215. if (r) {
  1216. return r;
  1217. }
  1218. }
  1219. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1220. if (unlikely(r != 0))
  1221. return r;
  1222. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1223. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1224. if (r) {
  1225. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1226. return r;
  1227. }
  1228. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1229. (void **)&rdev->vram_scratch.ptr);
  1230. if (r)
  1231. radeon_bo_unpin(rdev->vram_scratch.robj);
  1232. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1233. return r;
  1234. }
  1235. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1236. {
  1237. int r;
  1238. if (rdev->vram_scratch.robj == NULL) {
  1239. return;
  1240. }
  1241. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1242. if (likely(r == 0)) {
  1243. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1244. radeon_bo_unpin(rdev->vram_scratch.robj);
  1245. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1246. }
  1247. radeon_bo_unref(&rdev->vram_scratch.robj);
  1248. }
  1249. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1250. {
  1251. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1252. if (hung)
  1253. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1254. else
  1255. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1256. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1257. }
  1258. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1259. {
  1260. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1261. RREG32(R_008010_GRBM_STATUS));
  1262. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1263. RREG32(R_008014_GRBM_STATUS2));
  1264. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1265. RREG32(R_000E50_SRBM_STATUS));
  1266. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1267. RREG32(CP_STALLED_STAT1));
  1268. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1269. RREG32(CP_STALLED_STAT2));
  1270. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1271. RREG32(CP_BUSY_STAT));
  1272. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1273. RREG32(CP_STAT));
  1274. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1275. RREG32(DMA_STATUS_REG));
  1276. }
  1277. static bool r600_is_display_hung(struct radeon_device *rdev)
  1278. {
  1279. u32 crtc_hung = 0;
  1280. u32 crtc_status[2];
  1281. u32 i, j, tmp;
  1282. for (i = 0; i < rdev->num_crtc; i++) {
  1283. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1284. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1285. crtc_hung |= (1 << i);
  1286. }
  1287. }
  1288. for (j = 0; j < 10; j++) {
  1289. for (i = 0; i < rdev->num_crtc; i++) {
  1290. if (crtc_hung & (1 << i)) {
  1291. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1292. if (tmp != crtc_status[i])
  1293. crtc_hung &= ~(1 << i);
  1294. }
  1295. }
  1296. if (crtc_hung == 0)
  1297. return false;
  1298. udelay(100);
  1299. }
  1300. return true;
  1301. }
  1302. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1303. {
  1304. u32 reset_mask = 0;
  1305. u32 tmp;
  1306. /* GRBM_STATUS */
  1307. tmp = RREG32(R_008010_GRBM_STATUS);
  1308. if (rdev->family >= CHIP_RV770) {
  1309. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1310. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1311. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1312. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1313. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1314. reset_mask |= RADEON_RESET_GFX;
  1315. } else {
  1316. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1317. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1318. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1319. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1320. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1321. reset_mask |= RADEON_RESET_GFX;
  1322. }
  1323. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1324. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1325. reset_mask |= RADEON_RESET_CP;
  1326. if (G_008010_GRBM_EE_BUSY(tmp))
  1327. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1328. /* DMA_STATUS_REG */
  1329. tmp = RREG32(DMA_STATUS_REG);
  1330. if (!(tmp & DMA_IDLE))
  1331. reset_mask |= RADEON_RESET_DMA;
  1332. /* SRBM_STATUS */
  1333. tmp = RREG32(R_000E50_SRBM_STATUS);
  1334. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1335. reset_mask |= RADEON_RESET_RLC;
  1336. if (G_000E50_IH_BUSY(tmp))
  1337. reset_mask |= RADEON_RESET_IH;
  1338. if (G_000E50_SEM_BUSY(tmp))
  1339. reset_mask |= RADEON_RESET_SEM;
  1340. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1341. reset_mask |= RADEON_RESET_GRBM;
  1342. if (G_000E50_VMC_BUSY(tmp))
  1343. reset_mask |= RADEON_RESET_VMC;
  1344. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1345. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1346. G_000E50_MCDW_BUSY(tmp))
  1347. reset_mask |= RADEON_RESET_MC;
  1348. if (r600_is_display_hung(rdev))
  1349. reset_mask |= RADEON_RESET_DISPLAY;
  1350. /* Skip MC reset as it's mostly likely not hung, just busy */
  1351. if (reset_mask & RADEON_RESET_MC) {
  1352. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1353. reset_mask &= ~RADEON_RESET_MC;
  1354. }
  1355. return reset_mask;
  1356. }
  1357. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1358. {
  1359. struct rv515_mc_save save;
  1360. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1361. u32 tmp;
  1362. if (reset_mask == 0)
  1363. return;
  1364. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1365. r600_print_gpu_status_regs(rdev);
  1366. /* Disable CP parsing/prefetching */
  1367. if (rdev->family >= CHIP_RV770)
  1368. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1369. else
  1370. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1371. /* disable the RLC */
  1372. WREG32(RLC_CNTL, 0);
  1373. if (reset_mask & RADEON_RESET_DMA) {
  1374. /* Disable DMA */
  1375. tmp = RREG32(DMA_RB_CNTL);
  1376. tmp &= ~DMA_RB_ENABLE;
  1377. WREG32(DMA_RB_CNTL, tmp);
  1378. }
  1379. mdelay(50);
  1380. rv515_mc_stop(rdev, &save);
  1381. if (r600_mc_wait_for_idle(rdev)) {
  1382. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1383. }
  1384. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1385. if (rdev->family >= CHIP_RV770)
  1386. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1387. S_008020_SOFT_RESET_CB(1) |
  1388. S_008020_SOFT_RESET_PA(1) |
  1389. S_008020_SOFT_RESET_SC(1) |
  1390. S_008020_SOFT_RESET_SPI(1) |
  1391. S_008020_SOFT_RESET_SX(1) |
  1392. S_008020_SOFT_RESET_SH(1) |
  1393. S_008020_SOFT_RESET_TC(1) |
  1394. S_008020_SOFT_RESET_TA(1) |
  1395. S_008020_SOFT_RESET_VC(1) |
  1396. S_008020_SOFT_RESET_VGT(1);
  1397. else
  1398. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1399. S_008020_SOFT_RESET_DB(1) |
  1400. S_008020_SOFT_RESET_CB(1) |
  1401. S_008020_SOFT_RESET_PA(1) |
  1402. S_008020_SOFT_RESET_SC(1) |
  1403. S_008020_SOFT_RESET_SMX(1) |
  1404. S_008020_SOFT_RESET_SPI(1) |
  1405. S_008020_SOFT_RESET_SX(1) |
  1406. S_008020_SOFT_RESET_SH(1) |
  1407. S_008020_SOFT_RESET_TC(1) |
  1408. S_008020_SOFT_RESET_TA(1) |
  1409. S_008020_SOFT_RESET_VC(1) |
  1410. S_008020_SOFT_RESET_VGT(1);
  1411. }
  1412. if (reset_mask & RADEON_RESET_CP) {
  1413. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1414. S_008020_SOFT_RESET_VGT(1);
  1415. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1416. }
  1417. if (reset_mask & RADEON_RESET_DMA) {
  1418. if (rdev->family >= CHIP_RV770)
  1419. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1420. else
  1421. srbm_soft_reset |= SOFT_RESET_DMA;
  1422. }
  1423. if (reset_mask & RADEON_RESET_RLC)
  1424. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1425. if (reset_mask & RADEON_RESET_SEM)
  1426. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1427. if (reset_mask & RADEON_RESET_IH)
  1428. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1429. if (reset_mask & RADEON_RESET_GRBM)
  1430. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1431. if (!(rdev->flags & RADEON_IS_IGP)) {
  1432. if (reset_mask & RADEON_RESET_MC)
  1433. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1434. }
  1435. if (reset_mask & RADEON_RESET_VMC)
  1436. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1437. if (grbm_soft_reset) {
  1438. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1439. tmp |= grbm_soft_reset;
  1440. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1441. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1442. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1443. udelay(50);
  1444. tmp &= ~grbm_soft_reset;
  1445. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1446. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1447. }
  1448. if (srbm_soft_reset) {
  1449. tmp = RREG32(SRBM_SOFT_RESET);
  1450. tmp |= srbm_soft_reset;
  1451. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1452. WREG32(SRBM_SOFT_RESET, tmp);
  1453. tmp = RREG32(SRBM_SOFT_RESET);
  1454. udelay(50);
  1455. tmp &= ~srbm_soft_reset;
  1456. WREG32(SRBM_SOFT_RESET, tmp);
  1457. tmp = RREG32(SRBM_SOFT_RESET);
  1458. }
  1459. /* Wait a little for things to settle down */
  1460. mdelay(1);
  1461. rv515_mc_resume(rdev, &save);
  1462. udelay(50);
  1463. r600_print_gpu_status_regs(rdev);
  1464. }
  1465. int r600_asic_reset(struct radeon_device *rdev)
  1466. {
  1467. u32 reset_mask;
  1468. reset_mask = r600_gpu_check_soft_reset(rdev);
  1469. if (reset_mask)
  1470. r600_set_bios_scratch_engine_hung(rdev, true);
  1471. r600_gpu_soft_reset(rdev, reset_mask);
  1472. reset_mask = r600_gpu_check_soft_reset(rdev);
  1473. if (!reset_mask)
  1474. r600_set_bios_scratch_engine_hung(rdev, false);
  1475. return 0;
  1476. }
  1477. /**
  1478. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1479. *
  1480. * @rdev: radeon_device pointer
  1481. * @ring: radeon_ring structure holding ring information
  1482. *
  1483. * Check if the GFX engine is locked up.
  1484. * Returns true if the engine appears to be locked up, false if not.
  1485. */
  1486. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1487. {
  1488. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1489. if (!(reset_mask & (RADEON_RESET_GFX |
  1490. RADEON_RESET_COMPUTE |
  1491. RADEON_RESET_CP))) {
  1492. radeon_ring_lockup_update(ring);
  1493. return false;
  1494. }
  1495. /* force CP activities */
  1496. radeon_ring_force_activity(rdev, ring);
  1497. return radeon_ring_test_lockup(rdev, ring);
  1498. }
  1499. /**
  1500. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1501. *
  1502. * @rdev: radeon_device pointer
  1503. * @ring: radeon_ring structure holding ring information
  1504. *
  1505. * Check if the async DMA engine is locked up.
  1506. * Returns true if the engine appears to be locked up, false if not.
  1507. */
  1508. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1509. {
  1510. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1511. if (!(reset_mask & RADEON_RESET_DMA)) {
  1512. radeon_ring_lockup_update(ring);
  1513. return false;
  1514. }
  1515. /* force ring activities */
  1516. radeon_ring_force_activity(rdev, ring);
  1517. return radeon_ring_test_lockup(rdev, ring);
  1518. }
  1519. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1520. u32 tiling_pipe_num,
  1521. u32 max_rb_num,
  1522. u32 total_max_rb_num,
  1523. u32 disabled_rb_mask)
  1524. {
  1525. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1526. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1527. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1528. unsigned i, j;
  1529. /* mask out the RBs that don't exist on that asic */
  1530. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1531. /* make sure at least one RB is available */
  1532. if ((tmp & 0xff) != 0xff)
  1533. disabled_rb_mask = tmp;
  1534. rendering_pipe_num = 1 << tiling_pipe_num;
  1535. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1536. BUG_ON(rendering_pipe_num < req_rb_num);
  1537. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1538. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1539. if (rdev->family <= CHIP_RV740) {
  1540. /* r6xx/r7xx */
  1541. rb_num_width = 2;
  1542. } else {
  1543. /* eg+ */
  1544. rb_num_width = 4;
  1545. }
  1546. for (i = 0; i < max_rb_num; i++) {
  1547. if (!(mask & disabled_rb_mask)) {
  1548. for (j = 0; j < pipe_rb_ratio; j++) {
  1549. data <<= rb_num_width;
  1550. data |= max_rb_num - i - 1;
  1551. }
  1552. if (pipe_rb_remain) {
  1553. data <<= rb_num_width;
  1554. data |= max_rb_num - i - 1;
  1555. pipe_rb_remain--;
  1556. }
  1557. }
  1558. mask >>= 1;
  1559. }
  1560. return data;
  1561. }
  1562. int r600_count_pipe_bits(uint32_t val)
  1563. {
  1564. return hweight32(val);
  1565. }
  1566. static void r600_gpu_init(struct radeon_device *rdev)
  1567. {
  1568. u32 tiling_config;
  1569. u32 ramcfg;
  1570. u32 cc_rb_backend_disable;
  1571. u32 cc_gc_shader_pipe_config;
  1572. u32 tmp;
  1573. int i, j;
  1574. u32 sq_config;
  1575. u32 sq_gpr_resource_mgmt_1 = 0;
  1576. u32 sq_gpr_resource_mgmt_2 = 0;
  1577. u32 sq_thread_resource_mgmt = 0;
  1578. u32 sq_stack_resource_mgmt_1 = 0;
  1579. u32 sq_stack_resource_mgmt_2 = 0;
  1580. u32 disabled_rb_mask;
  1581. rdev->config.r600.tiling_group_size = 256;
  1582. switch (rdev->family) {
  1583. case CHIP_R600:
  1584. rdev->config.r600.max_pipes = 4;
  1585. rdev->config.r600.max_tile_pipes = 8;
  1586. rdev->config.r600.max_simds = 4;
  1587. rdev->config.r600.max_backends = 4;
  1588. rdev->config.r600.max_gprs = 256;
  1589. rdev->config.r600.max_threads = 192;
  1590. rdev->config.r600.max_stack_entries = 256;
  1591. rdev->config.r600.max_hw_contexts = 8;
  1592. rdev->config.r600.max_gs_threads = 16;
  1593. rdev->config.r600.sx_max_export_size = 128;
  1594. rdev->config.r600.sx_max_export_pos_size = 16;
  1595. rdev->config.r600.sx_max_export_smx_size = 128;
  1596. rdev->config.r600.sq_num_cf_insts = 2;
  1597. break;
  1598. case CHIP_RV630:
  1599. case CHIP_RV635:
  1600. rdev->config.r600.max_pipes = 2;
  1601. rdev->config.r600.max_tile_pipes = 2;
  1602. rdev->config.r600.max_simds = 3;
  1603. rdev->config.r600.max_backends = 1;
  1604. rdev->config.r600.max_gprs = 128;
  1605. rdev->config.r600.max_threads = 192;
  1606. rdev->config.r600.max_stack_entries = 128;
  1607. rdev->config.r600.max_hw_contexts = 8;
  1608. rdev->config.r600.max_gs_threads = 4;
  1609. rdev->config.r600.sx_max_export_size = 128;
  1610. rdev->config.r600.sx_max_export_pos_size = 16;
  1611. rdev->config.r600.sx_max_export_smx_size = 128;
  1612. rdev->config.r600.sq_num_cf_insts = 2;
  1613. break;
  1614. case CHIP_RV610:
  1615. case CHIP_RV620:
  1616. case CHIP_RS780:
  1617. case CHIP_RS880:
  1618. rdev->config.r600.max_pipes = 1;
  1619. rdev->config.r600.max_tile_pipes = 1;
  1620. rdev->config.r600.max_simds = 2;
  1621. rdev->config.r600.max_backends = 1;
  1622. rdev->config.r600.max_gprs = 128;
  1623. rdev->config.r600.max_threads = 192;
  1624. rdev->config.r600.max_stack_entries = 128;
  1625. rdev->config.r600.max_hw_contexts = 4;
  1626. rdev->config.r600.max_gs_threads = 4;
  1627. rdev->config.r600.sx_max_export_size = 128;
  1628. rdev->config.r600.sx_max_export_pos_size = 16;
  1629. rdev->config.r600.sx_max_export_smx_size = 128;
  1630. rdev->config.r600.sq_num_cf_insts = 1;
  1631. break;
  1632. case CHIP_RV670:
  1633. rdev->config.r600.max_pipes = 4;
  1634. rdev->config.r600.max_tile_pipes = 4;
  1635. rdev->config.r600.max_simds = 4;
  1636. rdev->config.r600.max_backends = 4;
  1637. rdev->config.r600.max_gprs = 192;
  1638. rdev->config.r600.max_threads = 192;
  1639. rdev->config.r600.max_stack_entries = 256;
  1640. rdev->config.r600.max_hw_contexts = 8;
  1641. rdev->config.r600.max_gs_threads = 16;
  1642. rdev->config.r600.sx_max_export_size = 128;
  1643. rdev->config.r600.sx_max_export_pos_size = 16;
  1644. rdev->config.r600.sx_max_export_smx_size = 128;
  1645. rdev->config.r600.sq_num_cf_insts = 2;
  1646. break;
  1647. default:
  1648. break;
  1649. }
  1650. /* Initialize HDP */
  1651. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1652. WREG32((0x2c14 + j), 0x00000000);
  1653. WREG32((0x2c18 + j), 0x00000000);
  1654. WREG32((0x2c1c + j), 0x00000000);
  1655. WREG32((0x2c20 + j), 0x00000000);
  1656. WREG32((0x2c24 + j), 0x00000000);
  1657. }
  1658. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1659. /* Setup tiling */
  1660. tiling_config = 0;
  1661. ramcfg = RREG32(RAMCFG);
  1662. switch (rdev->config.r600.max_tile_pipes) {
  1663. case 1:
  1664. tiling_config |= PIPE_TILING(0);
  1665. break;
  1666. case 2:
  1667. tiling_config |= PIPE_TILING(1);
  1668. break;
  1669. case 4:
  1670. tiling_config |= PIPE_TILING(2);
  1671. break;
  1672. case 8:
  1673. tiling_config |= PIPE_TILING(3);
  1674. break;
  1675. default:
  1676. break;
  1677. }
  1678. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1679. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1680. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1681. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1682. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1683. if (tmp > 3) {
  1684. tiling_config |= ROW_TILING(3);
  1685. tiling_config |= SAMPLE_SPLIT(3);
  1686. } else {
  1687. tiling_config |= ROW_TILING(tmp);
  1688. tiling_config |= SAMPLE_SPLIT(tmp);
  1689. }
  1690. tiling_config |= BANK_SWAPS(1);
  1691. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1692. tmp = R6XX_MAX_BACKENDS -
  1693. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1694. if (tmp < rdev->config.r600.max_backends) {
  1695. rdev->config.r600.max_backends = tmp;
  1696. }
  1697. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1698. tmp = R6XX_MAX_PIPES -
  1699. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1700. if (tmp < rdev->config.r600.max_pipes) {
  1701. rdev->config.r600.max_pipes = tmp;
  1702. }
  1703. tmp = R6XX_MAX_SIMDS -
  1704. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1705. if (tmp < rdev->config.r600.max_simds) {
  1706. rdev->config.r600.max_simds = tmp;
  1707. }
  1708. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1709. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1710. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1711. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1712. tiling_config |= tmp << 16;
  1713. rdev->config.r600.backend_map = tmp;
  1714. rdev->config.r600.tile_config = tiling_config;
  1715. WREG32(GB_TILING_CONFIG, tiling_config);
  1716. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1717. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1718. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1719. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1720. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1721. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1722. /* Setup some CP states */
  1723. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1724. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1725. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1726. SYNC_WALKER | SYNC_ALIGNER));
  1727. /* Setup various GPU states */
  1728. if (rdev->family == CHIP_RV670)
  1729. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1730. tmp = RREG32(SX_DEBUG_1);
  1731. tmp |= SMX_EVENT_RELEASE;
  1732. if ((rdev->family > CHIP_R600))
  1733. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1734. WREG32(SX_DEBUG_1, tmp);
  1735. if (((rdev->family) == CHIP_R600) ||
  1736. ((rdev->family) == CHIP_RV630) ||
  1737. ((rdev->family) == CHIP_RV610) ||
  1738. ((rdev->family) == CHIP_RV620) ||
  1739. ((rdev->family) == CHIP_RS780) ||
  1740. ((rdev->family) == CHIP_RS880)) {
  1741. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1742. } else {
  1743. WREG32(DB_DEBUG, 0);
  1744. }
  1745. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1746. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1747. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1748. WREG32(VGT_NUM_INSTANCES, 0);
  1749. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1750. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1751. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1752. if (((rdev->family) == CHIP_RV610) ||
  1753. ((rdev->family) == CHIP_RV620) ||
  1754. ((rdev->family) == CHIP_RS780) ||
  1755. ((rdev->family) == CHIP_RS880)) {
  1756. tmp = (CACHE_FIFO_SIZE(0xa) |
  1757. FETCH_FIFO_HIWATER(0xa) |
  1758. DONE_FIFO_HIWATER(0xe0) |
  1759. ALU_UPDATE_FIFO_HIWATER(0x8));
  1760. } else if (((rdev->family) == CHIP_R600) ||
  1761. ((rdev->family) == CHIP_RV630)) {
  1762. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1763. tmp |= DONE_FIFO_HIWATER(0x4);
  1764. }
  1765. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1766. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1767. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1768. */
  1769. sq_config = RREG32(SQ_CONFIG);
  1770. sq_config &= ~(PS_PRIO(3) |
  1771. VS_PRIO(3) |
  1772. GS_PRIO(3) |
  1773. ES_PRIO(3));
  1774. sq_config |= (DX9_CONSTS |
  1775. VC_ENABLE |
  1776. PS_PRIO(0) |
  1777. VS_PRIO(1) |
  1778. GS_PRIO(2) |
  1779. ES_PRIO(3));
  1780. if ((rdev->family) == CHIP_R600) {
  1781. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1782. NUM_VS_GPRS(124) |
  1783. NUM_CLAUSE_TEMP_GPRS(4));
  1784. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1785. NUM_ES_GPRS(0));
  1786. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1787. NUM_VS_THREADS(48) |
  1788. NUM_GS_THREADS(4) |
  1789. NUM_ES_THREADS(4));
  1790. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1791. NUM_VS_STACK_ENTRIES(128));
  1792. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1793. NUM_ES_STACK_ENTRIES(0));
  1794. } else if (((rdev->family) == CHIP_RV610) ||
  1795. ((rdev->family) == CHIP_RV620) ||
  1796. ((rdev->family) == CHIP_RS780) ||
  1797. ((rdev->family) == CHIP_RS880)) {
  1798. /* no vertex cache */
  1799. sq_config &= ~VC_ENABLE;
  1800. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1801. NUM_VS_GPRS(44) |
  1802. NUM_CLAUSE_TEMP_GPRS(2));
  1803. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1804. NUM_ES_GPRS(17));
  1805. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1806. NUM_VS_THREADS(78) |
  1807. NUM_GS_THREADS(4) |
  1808. NUM_ES_THREADS(31));
  1809. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1810. NUM_VS_STACK_ENTRIES(40));
  1811. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1812. NUM_ES_STACK_ENTRIES(16));
  1813. } else if (((rdev->family) == CHIP_RV630) ||
  1814. ((rdev->family) == CHIP_RV635)) {
  1815. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1816. NUM_VS_GPRS(44) |
  1817. NUM_CLAUSE_TEMP_GPRS(2));
  1818. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1819. NUM_ES_GPRS(18));
  1820. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1821. NUM_VS_THREADS(78) |
  1822. NUM_GS_THREADS(4) |
  1823. NUM_ES_THREADS(31));
  1824. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1825. NUM_VS_STACK_ENTRIES(40));
  1826. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1827. NUM_ES_STACK_ENTRIES(16));
  1828. } else if ((rdev->family) == CHIP_RV670) {
  1829. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1830. NUM_VS_GPRS(44) |
  1831. NUM_CLAUSE_TEMP_GPRS(2));
  1832. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1833. NUM_ES_GPRS(17));
  1834. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1835. NUM_VS_THREADS(78) |
  1836. NUM_GS_THREADS(4) |
  1837. NUM_ES_THREADS(31));
  1838. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1839. NUM_VS_STACK_ENTRIES(64));
  1840. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1841. NUM_ES_STACK_ENTRIES(64));
  1842. }
  1843. WREG32(SQ_CONFIG, sq_config);
  1844. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1845. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1846. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1847. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1848. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1849. if (((rdev->family) == CHIP_RV610) ||
  1850. ((rdev->family) == CHIP_RV620) ||
  1851. ((rdev->family) == CHIP_RS780) ||
  1852. ((rdev->family) == CHIP_RS880)) {
  1853. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1854. } else {
  1855. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1856. }
  1857. /* More default values. 2D/3D driver should adjust as needed */
  1858. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1859. S1_X(0x4) | S1_Y(0xc)));
  1860. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1861. S1_X(0x2) | S1_Y(0x2) |
  1862. S2_X(0xa) | S2_Y(0x6) |
  1863. S3_X(0x6) | S3_Y(0xa)));
  1864. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1865. S1_X(0x4) | S1_Y(0xc) |
  1866. S2_X(0x1) | S2_Y(0x6) |
  1867. S3_X(0xa) | S3_Y(0xe)));
  1868. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1869. S5_X(0x0) | S5_Y(0x0) |
  1870. S6_X(0xb) | S6_Y(0x4) |
  1871. S7_X(0x7) | S7_Y(0x8)));
  1872. WREG32(VGT_STRMOUT_EN, 0);
  1873. tmp = rdev->config.r600.max_pipes * 16;
  1874. switch (rdev->family) {
  1875. case CHIP_RV610:
  1876. case CHIP_RV620:
  1877. case CHIP_RS780:
  1878. case CHIP_RS880:
  1879. tmp += 32;
  1880. break;
  1881. case CHIP_RV670:
  1882. tmp += 128;
  1883. break;
  1884. default:
  1885. break;
  1886. }
  1887. if (tmp > 256) {
  1888. tmp = 256;
  1889. }
  1890. WREG32(VGT_ES_PER_GS, 128);
  1891. WREG32(VGT_GS_PER_ES, tmp);
  1892. WREG32(VGT_GS_PER_VS, 2);
  1893. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1894. /* more default values. 2D/3D driver should adjust as needed */
  1895. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1896. WREG32(VGT_STRMOUT_EN, 0);
  1897. WREG32(SX_MISC, 0);
  1898. WREG32(PA_SC_MODE_CNTL, 0);
  1899. WREG32(PA_SC_AA_CONFIG, 0);
  1900. WREG32(PA_SC_LINE_STIPPLE, 0);
  1901. WREG32(SPI_INPUT_Z, 0);
  1902. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1903. WREG32(CB_COLOR7_FRAG, 0);
  1904. /* Clear render buffer base addresses */
  1905. WREG32(CB_COLOR0_BASE, 0);
  1906. WREG32(CB_COLOR1_BASE, 0);
  1907. WREG32(CB_COLOR2_BASE, 0);
  1908. WREG32(CB_COLOR3_BASE, 0);
  1909. WREG32(CB_COLOR4_BASE, 0);
  1910. WREG32(CB_COLOR5_BASE, 0);
  1911. WREG32(CB_COLOR6_BASE, 0);
  1912. WREG32(CB_COLOR7_BASE, 0);
  1913. WREG32(CB_COLOR7_FRAG, 0);
  1914. switch (rdev->family) {
  1915. case CHIP_RV610:
  1916. case CHIP_RV620:
  1917. case CHIP_RS780:
  1918. case CHIP_RS880:
  1919. tmp = TC_L2_SIZE(8);
  1920. break;
  1921. case CHIP_RV630:
  1922. case CHIP_RV635:
  1923. tmp = TC_L2_SIZE(4);
  1924. break;
  1925. case CHIP_R600:
  1926. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1927. break;
  1928. default:
  1929. tmp = TC_L2_SIZE(0);
  1930. break;
  1931. }
  1932. WREG32(TC_CNTL, tmp);
  1933. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1934. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1935. tmp = RREG32(ARB_POP);
  1936. tmp |= ENABLE_TC128;
  1937. WREG32(ARB_POP, tmp);
  1938. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1939. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1940. NUM_CLIP_SEQ(3)));
  1941. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1942. WREG32(VC_ENHANCE, 0);
  1943. }
  1944. /*
  1945. * Indirect registers accessor
  1946. */
  1947. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1948. {
  1949. u32 r;
  1950. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1951. (void)RREG32(PCIE_PORT_INDEX);
  1952. r = RREG32(PCIE_PORT_DATA);
  1953. return r;
  1954. }
  1955. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1956. {
  1957. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1958. (void)RREG32(PCIE_PORT_INDEX);
  1959. WREG32(PCIE_PORT_DATA, (v));
  1960. (void)RREG32(PCIE_PORT_DATA);
  1961. }
  1962. /*
  1963. * CP & Ring
  1964. */
  1965. void r600_cp_stop(struct radeon_device *rdev)
  1966. {
  1967. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1968. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1969. WREG32(SCRATCH_UMSK, 0);
  1970. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1971. }
  1972. int r600_init_microcode(struct radeon_device *rdev)
  1973. {
  1974. struct platform_device *pdev;
  1975. const char *chip_name;
  1976. const char *rlc_chip_name;
  1977. size_t pfp_req_size, me_req_size, rlc_req_size;
  1978. char fw_name[30];
  1979. int err;
  1980. DRM_DEBUG("\n");
  1981. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1982. err = IS_ERR(pdev);
  1983. if (err) {
  1984. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1985. return -EINVAL;
  1986. }
  1987. switch (rdev->family) {
  1988. case CHIP_R600:
  1989. chip_name = "R600";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV610:
  1993. chip_name = "RV610";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV630:
  1997. chip_name = "RV630";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RV620:
  2001. chip_name = "RV620";
  2002. rlc_chip_name = "R600";
  2003. break;
  2004. case CHIP_RV635:
  2005. chip_name = "RV635";
  2006. rlc_chip_name = "R600";
  2007. break;
  2008. case CHIP_RV670:
  2009. chip_name = "RV670";
  2010. rlc_chip_name = "R600";
  2011. break;
  2012. case CHIP_RS780:
  2013. case CHIP_RS880:
  2014. chip_name = "RS780";
  2015. rlc_chip_name = "R600";
  2016. break;
  2017. case CHIP_RV770:
  2018. chip_name = "RV770";
  2019. rlc_chip_name = "R700";
  2020. break;
  2021. case CHIP_RV730:
  2022. case CHIP_RV740:
  2023. chip_name = "RV730";
  2024. rlc_chip_name = "R700";
  2025. break;
  2026. case CHIP_RV710:
  2027. chip_name = "RV710";
  2028. rlc_chip_name = "R700";
  2029. break;
  2030. case CHIP_CEDAR:
  2031. chip_name = "CEDAR";
  2032. rlc_chip_name = "CEDAR";
  2033. break;
  2034. case CHIP_REDWOOD:
  2035. chip_name = "REDWOOD";
  2036. rlc_chip_name = "REDWOOD";
  2037. break;
  2038. case CHIP_JUNIPER:
  2039. chip_name = "JUNIPER";
  2040. rlc_chip_name = "JUNIPER";
  2041. break;
  2042. case CHIP_CYPRESS:
  2043. case CHIP_HEMLOCK:
  2044. chip_name = "CYPRESS";
  2045. rlc_chip_name = "CYPRESS";
  2046. break;
  2047. case CHIP_PALM:
  2048. chip_name = "PALM";
  2049. rlc_chip_name = "SUMO";
  2050. break;
  2051. case CHIP_SUMO:
  2052. chip_name = "SUMO";
  2053. rlc_chip_name = "SUMO";
  2054. break;
  2055. case CHIP_SUMO2:
  2056. chip_name = "SUMO2";
  2057. rlc_chip_name = "SUMO";
  2058. break;
  2059. default: BUG();
  2060. }
  2061. if (rdev->family >= CHIP_CEDAR) {
  2062. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2063. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2064. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2065. } else if (rdev->family >= CHIP_RV770) {
  2066. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2067. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2068. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2069. } else {
  2070. pfp_req_size = PFP_UCODE_SIZE * 4;
  2071. me_req_size = PM4_UCODE_SIZE * 12;
  2072. rlc_req_size = RLC_UCODE_SIZE * 4;
  2073. }
  2074. DRM_INFO("Loading %s Microcode\n", chip_name);
  2075. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2076. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  2077. if (err)
  2078. goto out;
  2079. if (rdev->pfp_fw->size != pfp_req_size) {
  2080. printk(KERN_ERR
  2081. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2082. rdev->pfp_fw->size, fw_name);
  2083. err = -EINVAL;
  2084. goto out;
  2085. }
  2086. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2087. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2088. if (err)
  2089. goto out;
  2090. if (rdev->me_fw->size != me_req_size) {
  2091. printk(KERN_ERR
  2092. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2093. rdev->me_fw->size, fw_name);
  2094. err = -EINVAL;
  2095. }
  2096. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2097. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2098. if (err)
  2099. goto out;
  2100. if (rdev->rlc_fw->size != rlc_req_size) {
  2101. printk(KERN_ERR
  2102. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2103. rdev->rlc_fw->size, fw_name);
  2104. err = -EINVAL;
  2105. }
  2106. out:
  2107. platform_device_unregister(pdev);
  2108. if (err) {
  2109. if (err != -EINVAL)
  2110. printk(KERN_ERR
  2111. "r600_cp: Failed to load firmware \"%s\"\n",
  2112. fw_name);
  2113. release_firmware(rdev->pfp_fw);
  2114. rdev->pfp_fw = NULL;
  2115. release_firmware(rdev->me_fw);
  2116. rdev->me_fw = NULL;
  2117. release_firmware(rdev->rlc_fw);
  2118. rdev->rlc_fw = NULL;
  2119. }
  2120. return err;
  2121. }
  2122. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2123. {
  2124. const __be32 *fw_data;
  2125. int i;
  2126. if (!rdev->me_fw || !rdev->pfp_fw)
  2127. return -EINVAL;
  2128. r600_cp_stop(rdev);
  2129. WREG32(CP_RB_CNTL,
  2130. #ifdef __BIG_ENDIAN
  2131. BUF_SWAP_32BIT |
  2132. #endif
  2133. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2134. /* Reset cp */
  2135. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2136. RREG32(GRBM_SOFT_RESET);
  2137. mdelay(15);
  2138. WREG32(GRBM_SOFT_RESET, 0);
  2139. WREG32(CP_ME_RAM_WADDR, 0);
  2140. fw_data = (const __be32 *)rdev->me_fw->data;
  2141. WREG32(CP_ME_RAM_WADDR, 0);
  2142. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2143. WREG32(CP_ME_RAM_DATA,
  2144. be32_to_cpup(fw_data++));
  2145. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2146. WREG32(CP_PFP_UCODE_ADDR, 0);
  2147. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2148. WREG32(CP_PFP_UCODE_DATA,
  2149. be32_to_cpup(fw_data++));
  2150. WREG32(CP_PFP_UCODE_ADDR, 0);
  2151. WREG32(CP_ME_RAM_WADDR, 0);
  2152. WREG32(CP_ME_RAM_RADDR, 0);
  2153. return 0;
  2154. }
  2155. int r600_cp_start(struct radeon_device *rdev)
  2156. {
  2157. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2158. int r;
  2159. uint32_t cp_me;
  2160. r = radeon_ring_lock(rdev, ring, 7);
  2161. if (r) {
  2162. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2163. return r;
  2164. }
  2165. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2166. radeon_ring_write(ring, 0x1);
  2167. if (rdev->family >= CHIP_RV770) {
  2168. radeon_ring_write(ring, 0x0);
  2169. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2170. } else {
  2171. radeon_ring_write(ring, 0x3);
  2172. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2173. }
  2174. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2175. radeon_ring_write(ring, 0);
  2176. radeon_ring_write(ring, 0);
  2177. radeon_ring_unlock_commit(rdev, ring);
  2178. cp_me = 0xff;
  2179. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2180. return 0;
  2181. }
  2182. int r600_cp_resume(struct radeon_device *rdev)
  2183. {
  2184. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2185. u32 tmp;
  2186. u32 rb_bufsz;
  2187. int r;
  2188. /* Reset cp */
  2189. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2190. RREG32(GRBM_SOFT_RESET);
  2191. mdelay(15);
  2192. WREG32(GRBM_SOFT_RESET, 0);
  2193. /* Set ring buffer size */
  2194. rb_bufsz = drm_order(ring->ring_size / 8);
  2195. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2196. #ifdef __BIG_ENDIAN
  2197. tmp |= BUF_SWAP_32BIT;
  2198. #endif
  2199. WREG32(CP_RB_CNTL, tmp);
  2200. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2201. /* Set the write pointer delay */
  2202. WREG32(CP_RB_WPTR_DELAY, 0);
  2203. /* Initialize the ring buffer's read and write pointers */
  2204. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2205. WREG32(CP_RB_RPTR_WR, 0);
  2206. ring->wptr = 0;
  2207. WREG32(CP_RB_WPTR, ring->wptr);
  2208. /* set the wb address whether it's enabled or not */
  2209. WREG32(CP_RB_RPTR_ADDR,
  2210. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2211. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2212. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2213. if (rdev->wb.enabled)
  2214. WREG32(SCRATCH_UMSK, 0xff);
  2215. else {
  2216. tmp |= RB_NO_UPDATE;
  2217. WREG32(SCRATCH_UMSK, 0);
  2218. }
  2219. mdelay(1);
  2220. WREG32(CP_RB_CNTL, tmp);
  2221. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2222. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2223. ring->rptr = RREG32(CP_RB_RPTR);
  2224. r600_cp_start(rdev);
  2225. ring->ready = true;
  2226. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2227. if (r) {
  2228. ring->ready = false;
  2229. return r;
  2230. }
  2231. return 0;
  2232. }
  2233. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2234. {
  2235. u32 rb_bufsz;
  2236. int r;
  2237. /* Align ring size */
  2238. rb_bufsz = drm_order(ring_size / 8);
  2239. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2240. ring->ring_size = ring_size;
  2241. ring->align_mask = 16 - 1;
  2242. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2243. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2244. if (r) {
  2245. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2246. ring->rptr_save_reg = 0;
  2247. }
  2248. }
  2249. }
  2250. void r600_cp_fini(struct radeon_device *rdev)
  2251. {
  2252. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2253. r600_cp_stop(rdev);
  2254. radeon_ring_fini(rdev, ring);
  2255. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2256. }
  2257. /*
  2258. * DMA
  2259. * Starting with R600, the GPU has an asynchronous
  2260. * DMA engine. The programming model is very similar
  2261. * to the 3D engine (ring buffer, IBs, etc.), but the
  2262. * DMA controller has it's own packet format that is
  2263. * different form the PM4 format used by the 3D engine.
  2264. * It supports copying data, writing embedded data,
  2265. * solid fills, and a number of other things. It also
  2266. * has support for tiling/detiling of buffers.
  2267. */
  2268. /**
  2269. * r600_dma_stop - stop the async dma engine
  2270. *
  2271. * @rdev: radeon_device pointer
  2272. *
  2273. * Stop the async dma engine (r6xx-evergreen).
  2274. */
  2275. void r600_dma_stop(struct radeon_device *rdev)
  2276. {
  2277. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2278. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2279. rb_cntl &= ~DMA_RB_ENABLE;
  2280. WREG32(DMA_RB_CNTL, rb_cntl);
  2281. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2282. }
  2283. /**
  2284. * r600_dma_resume - setup and start the async dma engine
  2285. *
  2286. * @rdev: radeon_device pointer
  2287. *
  2288. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2289. * Returns 0 for success, error for failure.
  2290. */
  2291. int r600_dma_resume(struct radeon_device *rdev)
  2292. {
  2293. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2294. u32 rb_cntl, dma_cntl, ib_cntl;
  2295. u32 rb_bufsz;
  2296. int r;
  2297. /* Reset dma */
  2298. if (rdev->family >= CHIP_RV770)
  2299. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2300. else
  2301. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2302. RREG32(SRBM_SOFT_RESET);
  2303. udelay(50);
  2304. WREG32(SRBM_SOFT_RESET, 0);
  2305. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2306. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2307. /* Set ring buffer size in dwords */
  2308. rb_bufsz = drm_order(ring->ring_size / 4);
  2309. rb_cntl = rb_bufsz << 1;
  2310. #ifdef __BIG_ENDIAN
  2311. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2312. #endif
  2313. WREG32(DMA_RB_CNTL, rb_cntl);
  2314. /* Initialize the ring buffer's read and write pointers */
  2315. WREG32(DMA_RB_RPTR, 0);
  2316. WREG32(DMA_RB_WPTR, 0);
  2317. /* set the wb address whether it's enabled or not */
  2318. WREG32(DMA_RB_RPTR_ADDR_HI,
  2319. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2320. WREG32(DMA_RB_RPTR_ADDR_LO,
  2321. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2322. if (rdev->wb.enabled)
  2323. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2324. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2325. /* enable DMA IBs */
  2326. ib_cntl = DMA_IB_ENABLE;
  2327. #ifdef __BIG_ENDIAN
  2328. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2329. #endif
  2330. WREG32(DMA_IB_CNTL, ib_cntl);
  2331. dma_cntl = RREG32(DMA_CNTL);
  2332. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2333. WREG32(DMA_CNTL, dma_cntl);
  2334. if (rdev->family >= CHIP_RV770)
  2335. WREG32(DMA_MODE, 1);
  2336. ring->wptr = 0;
  2337. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2338. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2339. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2340. ring->ready = true;
  2341. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2342. if (r) {
  2343. ring->ready = false;
  2344. return r;
  2345. }
  2346. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2347. return 0;
  2348. }
  2349. /**
  2350. * r600_dma_fini - tear down the async dma engine
  2351. *
  2352. * @rdev: radeon_device pointer
  2353. *
  2354. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2355. */
  2356. void r600_dma_fini(struct radeon_device *rdev)
  2357. {
  2358. r600_dma_stop(rdev);
  2359. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2360. }
  2361. /*
  2362. * UVD
  2363. */
  2364. int r600_uvd_rbc_start(struct radeon_device *rdev)
  2365. {
  2366. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2367. uint64_t rptr_addr;
  2368. uint32_t rb_bufsz, tmp;
  2369. int r;
  2370. rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
  2371. if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
  2372. DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
  2373. return -EINVAL;
  2374. }
  2375. /* force RBC into idle state */
  2376. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2377. /* Set the write pointer delay */
  2378. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2379. /* set the wb address */
  2380. WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
  2381. /* programm the 4GB memory segment for rptr and ring buffer */
  2382. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
  2383. (0x7 << 16) | (0x1 << 31));
  2384. /* Initialize the ring buffer's read and write pointers */
  2385. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2386. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2387. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2388. /* set the ring address */
  2389. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2390. /* Set ring buffer size */
  2391. rb_bufsz = drm_order(ring->ring_size);
  2392. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2393. WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
  2394. ring->ready = true;
  2395. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2396. if (r) {
  2397. ring->ready = false;
  2398. return r;
  2399. }
  2400. r = radeon_ring_lock(rdev, ring, 10);
  2401. if (r) {
  2402. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2403. return r;
  2404. }
  2405. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2406. radeon_ring_write(ring, tmp);
  2407. radeon_ring_write(ring, 0xFFFFF);
  2408. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2409. radeon_ring_write(ring, tmp);
  2410. radeon_ring_write(ring, 0xFFFFF);
  2411. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2412. radeon_ring_write(ring, tmp);
  2413. radeon_ring_write(ring, 0xFFFFF);
  2414. /* Clear timeout status bits */
  2415. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2416. radeon_ring_write(ring, 0x8);
  2417. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2418. radeon_ring_write(ring, 3);
  2419. radeon_ring_unlock_commit(rdev, ring);
  2420. return 0;
  2421. }
  2422. void r600_uvd_rbc_stop(struct radeon_device *rdev)
  2423. {
  2424. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2425. /* force RBC into idle state */
  2426. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2427. ring->ready = false;
  2428. }
  2429. int r600_uvd_init(struct radeon_device *rdev)
  2430. {
  2431. int i, j, r;
  2432. /* raise clocks while booting up the VCPU */
  2433. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2434. /* disable clock gating */
  2435. WREG32(UVD_CGC_GATE, 0);
  2436. /* disable interupt */
  2437. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2438. /* put LMI, VCPU, RBC etc... into reset */
  2439. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2440. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2441. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2442. mdelay(5);
  2443. /* take UVD block out of reset */
  2444. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2445. mdelay(5);
  2446. /* initialize UVD memory controller */
  2447. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2448. (1 << 21) | (1 << 9) | (1 << 20));
  2449. /* disable byte swapping */
  2450. WREG32(UVD_LMI_SWAP_CNTL, 0);
  2451. WREG32(UVD_MP_SWAP_CNTL, 0);
  2452. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2453. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2454. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2455. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2456. WREG32(UVD_MPC_SET_ALU, 0);
  2457. WREG32(UVD_MPC_SET_MUX, 0x88);
  2458. /* Stall UMC */
  2459. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2460. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2461. /* take all subblocks out of reset, except VCPU */
  2462. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2463. mdelay(5);
  2464. /* enable VCPU clock */
  2465. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2466. /* enable UMC */
  2467. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2468. /* boot up the VCPU */
  2469. WREG32(UVD_SOFT_RESET, 0);
  2470. mdelay(10);
  2471. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2472. for (i = 0; i < 10; ++i) {
  2473. uint32_t status;
  2474. for (j = 0; j < 100; ++j) {
  2475. status = RREG32(UVD_STATUS);
  2476. if (status & 2)
  2477. break;
  2478. mdelay(10);
  2479. }
  2480. r = 0;
  2481. if (status & 2)
  2482. break;
  2483. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2484. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2485. mdelay(10);
  2486. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2487. mdelay(10);
  2488. r = -1;
  2489. }
  2490. if (r) {
  2491. DRM_ERROR("UVD not responding, giving up!!!\n");
  2492. radeon_set_uvd_clocks(rdev, 0, 0);
  2493. return r;
  2494. }
  2495. /* enable interupt */
  2496. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2497. r = r600_uvd_rbc_start(rdev);
  2498. if (!r)
  2499. DRM_INFO("UVD initialized successfully.\n");
  2500. /* lower clocks again */
  2501. radeon_set_uvd_clocks(rdev, 0, 0);
  2502. return r;
  2503. }
  2504. /*
  2505. * GPU scratch registers helpers function.
  2506. */
  2507. void r600_scratch_init(struct radeon_device *rdev)
  2508. {
  2509. int i;
  2510. rdev->scratch.num_reg = 7;
  2511. rdev->scratch.reg_base = SCRATCH_REG0;
  2512. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2513. rdev->scratch.free[i] = true;
  2514. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2515. }
  2516. }
  2517. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2518. {
  2519. uint32_t scratch;
  2520. uint32_t tmp = 0;
  2521. unsigned i;
  2522. int r;
  2523. r = radeon_scratch_get(rdev, &scratch);
  2524. if (r) {
  2525. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2526. return r;
  2527. }
  2528. WREG32(scratch, 0xCAFEDEAD);
  2529. r = radeon_ring_lock(rdev, ring, 3);
  2530. if (r) {
  2531. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2532. radeon_scratch_free(rdev, scratch);
  2533. return r;
  2534. }
  2535. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2536. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2537. radeon_ring_write(ring, 0xDEADBEEF);
  2538. radeon_ring_unlock_commit(rdev, ring);
  2539. for (i = 0; i < rdev->usec_timeout; i++) {
  2540. tmp = RREG32(scratch);
  2541. if (tmp == 0xDEADBEEF)
  2542. break;
  2543. DRM_UDELAY(1);
  2544. }
  2545. if (i < rdev->usec_timeout) {
  2546. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2547. } else {
  2548. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2549. ring->idx, scratch, tmp);
  2550. r = -EINVAL;
  2551. }
  2552. radeon_scratch_free(rdev, scratch);
  2553. return r;
  2554. }
  2555. /**
  2556. * r600_dma_ring_test - simple async dma engine test
  2557. *
  2558. * @rdev: radeon_device pointer
  2559. * @ring: radeon_ring structure holding ring information
  2560. *
  2561. * Test the DMA engine by writing using it to write an
  2562. * value to memory. (r6xx-SI).
  2563. * Returns 0 for success, error for failure.
  2564. */
  2565. int r600_dma_ring_test(struct radeon_device *rdev,
  2566. struct radeon_ring *ring)
  2567. {
  2568. unsigned i;
  2569. int r;
  2570. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2571. u32 tmp;
  2572. if (!ptr) {
  2573. DRM_ERROR("invalid vram scratch pointer\n");
  2574. return -EINVAL;
  2575. }
  2576. tmp = 0xCAFEDEAD;
  2577. writel(tmp, ptr);
  2578. r = radeon_ring_lock(rdev, ring, 4);
  2579. if (r) {
  2580. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2581. return r;
  2582. }
  2583. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2584. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2585. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2586. radeon_ring_write(ring, 0xDEADBEEF);
  2587. radeon_ring_unlock_commit(rdev, ring);
  2588. for (i = 0; i < rdev->usec_timeout; i++) {
  2589. tmp = readl(ptr);
  2590. if (tmp == 0xDEADBEEF)
  2591. break;
  2592. DRM_UDELAY(1);
  2593. }
  2594. if (i < rdev->usec_timeout) {
  2595. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2596. } else {
  2597. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2598. ring->idx, tmp);
  2599. r = -EINVAL;
  2600. }
  2601. return r;
  2602. }
  2603. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2604. {
  2605. uint32_t tmp = 0;
  2606. unsigned i;
  2607. int r;
  2608. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2609. r = radeon_ring_lock(rdev, ring, 3);
  2610. if (r) {
  2611. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2612. ring->idx, r);
  2613. return r;
  2614. }
  2615. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2616. radeon_ring_write(ring, 0xDEADBEEF);
  2617. radeon_ring_unlock_commit(rdev, ring);
  2618. for (i = 0; i < rdev->usec_timeout; i++) {
  2619. tmp = RREG32(UVD_CONTEXT_ID);
  2620. if (tmp == 0xDEADBEEF)
  2621. break;
  2622. DRM_UDELAY(1);
  2623. }
  2624. if (i < rdev->usec_timeout) {
  2625. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2626. ring->idx, i);
  2627. } else {
  2628. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2629. ring->idx, tmp);
  2630. r = -EINVAL;
  2631. }
  2632. return r;
  2633. }
  2634. /*
  2635. * CP fences/semaphores
  2636. */
  2637. void r600_fence_ring_emit(struct radeon_device *rdev,
  2638. struct radeon_fence *fence)
  2639. {
  2640. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2641. if (rdev->wb.use_event) {
  2642. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2643. /* flush read cache over gart */
  2644. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2645. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2646. PACKET3_VC_ACTION_ENA |
  2647. PACKET3_SH_ACTION_ENA);
  2648. radeon_ring_write(ring, 0xFFFFFFFF);
  2649. radeon_ring_write(ring, 0);
  2650. radeon_ring_write(ring, 10); /* poll interval */
  2651. /* EVENT_WRITE_EOP - flush caches, send int */
  2652. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2653. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2654. radeon_ring_write(ring, addr & 0xffffffff);
  2655. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2656. radeon_ring_write(ring, fence->seq);
  2657. radeon_ring_write(ring, 0);
  2658. } else {
  2659. /* flush read cache over gart */
  2660. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2661. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2662. PACKET3_VC_ACTION_ENA |
  2663. PACKET3_SH_ACTION_ENA);
  2664. radeon_ring_write(ring, 0xFFFFFFFF);
  2665. radeon_ring_write(ring, 0);
  2666. radeon_ring_write(ring, 10); /* poll interval */
  2667. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2668. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2669. /* wait for 3D idle clean */
  2670. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2671. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2672. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2673. /* Emit fence sequence & fire IRQ */
  2674. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2675. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2676. radeon_ring_write(ring, fence->seq);
  2677. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2678. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2679. radeon_ring_write(ring, RB_INT_STAT);
  2680. }
  2681. }
  2682. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2683. struct radeon_fence *fence)
  2684. {
  2685. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2686. uint32_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2687. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2688. radeon_ring_write(ring, fence->seq);
  2689. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2690. radeon_ring_write(ring, addr & 0xffffffff);
  2691. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2692. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2693. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2694. radeon_ring_write(ring, 0);
  2695. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2696. radeon_ring_write(ring, 0);
  2697. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2698. radeon_ring_write(ring, 0);
  2699. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2700. radeon_ring_write(ring, 2);
  2701. return;
  2702. }
  2703. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2704. struct radeon_ring *ring,
  2705. struct radeon_semaphore *semaphore,
  2706. bool emit_wait)
  2707. {
  2708. uint64_t addr = semaphore->gpu_addr;
  2709. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2710. if (rdev->family < CHIP_CAYMAN)
  2711. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2712. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2713. radeon_ring_write(ring, addr & 0xffffffff);
  2714. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2715. }
  2716. /*
  2717. * DMA fences/semaphores
  2718. */
  2719. /**
  2720. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2721. *
  2722. * @rdev: radeon_device pointer
  2723. * @fence: radeon fence object
  2724. *
  2725. * Add a DMA fence packet to the ring to write
  2726. * the fence seq number and DMA trap packet to generate
  2727. * an interrupt if needed (r6xx-r7xx).
  2728. */
  2729. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2730. struct radeon_fence *fence)
  2731. {
  2732. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2733. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2734. /* write the fence */
  2735. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2736. radeon_ring_write(ring, addr & 0xfffffffc);
  2737. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2738. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2739. /* generate an interrupt */
  2740. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2741. }
  2742. /**
  2743. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2744. *
  2745. * @rdev: radeon_device pointer
  2746. * @ring: radeon_ring structure holding ring information
  2747. * @semaphore: radeon semaphore object
  2748. * @emit_wait: wait or signal semaphore
  2749. *
  2750. * Add a DMA semaphore packet to the ring wait on or signal
  2751. * other rings (r6xx-SI).
  2752. */
  2753. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2754. struct radeon_ring *ring,
  2755. struct radeon_semaphore *semaphore,
  2756. bool emit_wait)
  2757. {
  2758. u64 addr = semaphore->gpu_addr;
  2759. u32 s = emit_wait ? 0 : 1;
  2760. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2761. radeon_ring_write(ring, addr & 0xfffffffc);
  2762. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2763. }
  2764. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2765. struct radeon_ring *ring,
  2766. struct radeon_semaphore *semaphore,
  2767. bool emit_wait)
  2768. {
  2769. uint64_t addr = semaphore->gpu_addr;
  2770. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2771. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2772. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2773. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2774. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2775. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2776. }
  2777. int r600_copy_blit(struct radeon_device *rdev,
  2778. uint64_t src_offset,
  2779. uint64_t dst_offset,
  2780. unsigned num_gpu_pages,
  2781. struct radeon_fence **fence)
  2782. {
  2783. struct radeon_semaphore *sem = NULL;
  2784. struct radeon_sa_bo *vb = NULL;
  2785. int r;
  2786. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2787. if (r) {
  2788. return r;
  2789. }
  2790. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2791. r600_blit_done_copy(rdev, fence, vb, sem);
  2792. return 0;
  2793. }
  2794. /**
  2795. * r600_copy_dma - copy pages using the DMA engine
  2796. *
  2797. * @rdev: radeon_device pointer
  2798. * @src_offset: src GPU address
  2799. * @dst_offset: dst GPU address
  2800. * @num_gpu_pages: number of GPU pages to xfer
  2801. * @fence: radeon fence object
  2802. *
  2803. * Copy GPU paging using the DMA engine (r6xx).
  2804. * Used by the radeon ttm implementation to move pages if
  2805. * registered as the asic copy callback.
  2806. */
  2807. int r600_copy_dma(struct radeon_device *rdev,
  2808. uint64_t src_offset, uint64_t dst_offset,
  2809. unsigned num_gpu_pages,
  2810. struct radeon_fence **fence)
  2811. {
  2812. struct radeon_semaphore *sem = NULL;
  2813. int ring_index = rdev->asic->copy.dma_ring_index;
  2814. struct radeon_ring *ring = &rdev->ring[ring_index];
  2815. u32 size_in_dw, cur_size_in_dw;
  2816. int i, num_loops;
  2817. int r = 0;
  2818. r = radeon_semaphore_create(rdev, &sem);
  2819. if (r) {
  2820. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2821. return r;
  2822. }
  2823. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2824. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2825. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2826. if (r) {
  2827. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2828. radeon_semaphore_free(rdev, &sem, NULL);
  2829. return r;
  2830. }
  2831. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2832. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2833. ring->idx);
  2834. radeon_fence_note_sync(*fence, ring->idx);
  2835. } else {
  2836. radeon_semaphore_free(rdev, &sem, NULL);
  2837. }
  2838. for (i = 0; i < num_loops; i++) {
  2839. cur_size_in_dw = size_in_dw;
  2840. if (cur_size_in_dw > 0xFFFE)
  2841. cur_size_in_dw = 0xFFFE;
  2842. size_in_dw -= cur_size_in_dw;
  2843. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2844. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2845. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2846. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2847. (upper_32_bits(src_offset) & 0xff)));
  2848. src_offset += cur_size_in_dw * 4;
  2849. dst_offset += cur_size_in_dw * 4;
  2850. }
  2851. r = radeon_fence_emit(rdev, fence, ring->idx);
  2852. if (r) {
  2853. radeon_ring_unlock_undo(rdev, ring);
  2854. return r;
  2855. }
  2856. radeon_ring_unlock_commit(rdev, ring);
  2857. radeon_semaphore_free(rdev, &sem, *fence);
  2858. return r;
  2859. }
  2860. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2861. uint32_t tiling_flags, uint32_t pitch,
  2862. uint32_t offset, uint32_t obj_size)
  2863. {
  2864. /* FIXME: implement */
  2865. return 0;
  2866. }
  2867. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2868. {
  2869. /* FIXME: implement */
  2870. }
  2871. static int r600_startup(struct radeon_device *rdev)
  2872. {
  2873. struct radeon_ring *ring;
  2874. int r;
  2875. /* enable pcie gen2 link */
  2876. r600_pcie_gen2_enable(rdev);
  2877. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2878. r = r600_init_microcode(rdev);
  2879. if (r) {
  2880. DRM_ERROR("Failed to load firmware!\n");
  2881. return r;
  2882. }
  2883. }
  2884. r = r600_vram_scratch_init(rdev);
  2885. if (r)
  2886. return r;
  2887. r600_mc_program(rdev);
  2888. if (rdev->flags & RADEON_IS_AGP) {
  2889. r600_agp_enable(rdev);
  2890. } else {
  2891. r = r600_pcie_gart_enable(rdev);
  2892. if (r)
  2893. return r;
  2894. }
  2895. r600_gpu_init(rdev);
  2896. r = r600_blit_init(rdev);
  2897. if (r) {
  2898. r600_blit_fini(rdev);
  2899. rdev->asic->copy.copy = NULL;
  2900. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2901. }
  2902. /* allocate wb buffer */
  2903. r = radeon_wb_init(rdev);
  2904. if (r)
  2905. return r;
  2906. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2907. if (r) {
  2908. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2909. return r;
  2910. }
  2911. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2912. if (r) {
  2913. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2914. return r;
  2915. }
  2916. /* Enable IRQ */
  2917. if (!rdev->irq.installed) {
  2918. r = radeon_irq_kms_init(rdev);
  2919. if (r)
  2920. return r;
  2921. }
  2922. r = r600_irq_init(rdev);
  2923. if (r) {
  2924. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2925. radeon_irq_kms_fini(rdev);
  2926. return r;
  2927. }
  2928. r600_irq_set(rdev);
  2929. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2930. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2931. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2932. 0, 0xfffff, RADEON_CP_PACKET2);
  2933. if (r)
  2934. return r;
  2935. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2936. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2937. DMA_RB_RPTR, DMA_RB_WPTR,
  2938. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2939. if (r)
  2940. return r;
  2941. r = r600_cp_load_microcode(rdev);
  2942. if (r)
  2943. return r;
  2944. r = r600_cp_resume(rdev);
  2945. if (r)
  2946. return r;
  2947. r = r600_dma_resume(rdev);
  2948. if (r)
  2949. return r;
  2950. r = radeon_ib_pool_init(rdev);
  2951. if (r) {
  2952. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2953. return r;
  2954. }
  2955. r = r600_audio_init(rdev);
  2956. if (r) {
  2957. DRM_ERROR("radeon: audio init failed\n");
  2958. return r;
  2959. }
  2960. return 0;
  2961. }
  2962. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2963. {
  2964. uint32_t temp;
  2965. temp = RREG32(CONFIG_CNTL);
  2966. if (state == false) {
  2967. temp &= ~(1<<0);
  2968. temp |= (1<<1);
  2969. } else {
  2970. temp &= ~(1<<1);
  2971. }
  2972. WREG32(CONFIG_CNTL, temp);
  2973. }
  2974. int r600_resume(struct radeon_device *rdev)
  2975. {
  2976. int r;
  2977. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2978. * posting will perform necessary task to bring back GPU into good
  2979. * shape.
  2980. */
  2981. /* post card */
  2982. atom_asic_init(rdev->mode_info.atom_context);
  2983. rdev->accel_working = true;
  2984. r = r600_startup(rdev);
  2985. if (r) {
  2986. DRM_ERROR("r600 startup failed on resume\n");
  2987. rdev->accel_working = false;
  2988. return r;
  2989. }
  2990. return r;
  2991. }
  2992. int r600_suspend(struct radeon_device *rdev)
  2993. {
  2994. r600_audio_fini(rdev);
  2995. r600_cp_stop(rdev);
  2996. r600_dma_stop(rdev);
  2997. r600_irq_suspend(rdev);
  2998. radeon_wb_disable(rdev);
  2999. r600_pcie_gart_disable(rdev);
  3000. return 0;
  3001. }
  3002. /* Plan is to move initialization in that function and use
  3003. * helper function so that radeon_device_init pretty much
  3004. * do nothing more than calling asic specific function. This
  3005. * should also allow to remove a bunch of callback function
  3006. * like vram_info.
  3007. */
  3008. int r600_init(struct radeon_device *rdev)
  3009. {
  3010. int r;
  3011. if (r600_debugfs_mc_info_init(rdev)) {
  3012. DRM_ERROR("Failed to register debugfs file for mc !\n");
  3013. }
  3014. /* Read BIOS */
  3015. if (!radeon_get_bios(rdev)) {
  3016. if (ASIC_IS_AVIVO(rdev))
  3017. return -EINVAL;
  3018. }
  3019. /* Must be an ATOMBIOS */
  3020. if (!rdev->is_atom_bios) {
  3021. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  3022. return -EINVAL;
  3023. }
  3024. r = radeon_atombios_init(rdev);
  3025. if (r)
  3026. return r;
  3027. /* Post card if necessary */
  3028. if (!radeon_card_posted(rdev)) {
  3029. if (!rdev->bios) {
  3030. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3031. return -EINVAL;
  3032. }
  3033. DRM_INFO("GPU not posted. posting now...\n");
  3034. atom_asic_init(rdev->mode_info.atom_context);
  3035. }
  3036. /* Initialize scratch registers */
  3037. r600_scratch_init(rdev);
  3038. /* Initialize surface registers */
  3039. radeon_surface_init(rdev);
  3040. /* Initialize clocks */
  3041. radeon_get_clock_info(rdev->ddev);
  3042. /* Fence driver */
  3043. r = radeon_fence_driver_init(rdev);
  3044. if (r)
  3045. return r;
  3046. if (rdev->flags & RADEON_IS_AGP) {
  3047. r = radeon_agp_init(rdev);
  3048. if (r)
  3049. radeon_agp_disable(rdev);
  3050. }
  3051. r = r600_mc_init(rdev);
  3052. if (r)
  3053. return r;
  3054. /* Memory manager */
  3055. r = radeon_bo_init(rdev);
  3056. if (r)
  3057. return r;
  3058. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3059. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3060. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3061. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3062. rdev->ih.ring_obj = NULL;
  3063. r600_ih_ring_init(rdev, 64 * 1024);
  3064. r = r600_pcie_gart_init(rdev);
  3065. if (r)
  3066. return r;
  3067. rdev->accel_working = true;
  3068. r = r600_startup(rdev);
  3069. if (r) {
  3070. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3071. r600_cp_fini(rdev);
  3072. r600_dma_fini(rdev);
  3073. r600_irq_fini(rdev);
  3074. radeon_wb_fini(rdev);
  3075. radeon_ib_pool_fini(rdev);
  3076. radeon_irq_kms_fini(rdev);
  3077. r600_pcie_gart_fini(rdev);
  3078. rdev->accel_working = false;
  3079. }
  3080. return 0;
  3081. }
  3082. void r600_fini(struct radeon_device *rdev)
  3083. {
  3084. r600_audio_fini(rdev);
  3085. r600_blit_fini(rdev);
  3086. r600_cp_fini(rdev);
  3087. r600_dma_fini(rdev);
  3088. r600_irq_fini(rdev);
  3089. radeon_wb_fini(rdev);
  3090. radeon_ib_pool_fini(rdev);
  3091. radeon_irq_kms_fini(rdev);
  3092. r600_pcie_gart_fini(rdev);
  3093. r600_vram_scratch_fini(rdev);
  3094. radeon_agp_fini(rdev);
  3095. radeon_gem_fini(rdev);
  3096. radeon_fence_driver_fini(rdev);
  3097. radeon_bo_fini(rdev);
  3098. radeon_atombios_fini(rdev);
  3099. kfree(rdev->bios);
  3100. rdev->bios = NULL;
  3101. }
  3102. /*
  3103. * CS stuff
  3104. */
  3105. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3106. {
  3107. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3108. u32 next_rptr;
  3109. if (ring->rptr_save_reg) {
  3110. next_rptr = ring->wptr + 3 + 4;
  3111. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3112. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3113. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3114. radeon_ring_write(ring, next_rptr);
  3115. } else if (rdev->wb.enabled) {
  3116. next_rptr = ring->wptr + 5 + 4;
  3117. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3118. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3119. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3120. radeon_ring_write(ring, next_rptr);
  3121. radeon_ring_write(ring, 0);
  3122. }
  3123. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3124. radeon_ring_write(ring,
  3125. #ifdef __BIG_ENDIAN
  3126. (2 << 0) |
  3127. #endif
  3128. (ib->gpu_addr & 0xFFFFFFFC));
  3129. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3130. radeon_ring_write(ring, ib->length_dw);
  3131. }
  3132. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3133. {
  3134. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3135. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3136. radeon_ring_write(ring, ib->gpu_addr);
  3137. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3138. radeon_ring_write(ring, ib->length_dw);
  3139. }
  3140. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3141. {
  3142. struct radeon_ib ib;
  3143. uint32_t scratch;
  3144. uint32_t tmp = 0;
  3145. unsigned i;
  3146. int r;
  3147. r = radeon_scratch_get(rdev, &scratch);
  3148. if (r) {
  3149. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3150. return r;
  3151. }
  3152. WREG32(scratch, 0xCAFEDEAD);
  3153. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3154. if (r) {
  3155. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3156. goto free_scratch;
  3157. }
  3158. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3159. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3160. ib.ptr[2] = 0xDEADBEEF;
  3161. ib.length_dw = 3;
  3162. r = radeon_ib_schedule(rdev, &ib, NULL);
  3163. if (r) {
  3164. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3165. goto free_ib;
  3166. }
  3167. r = radeon_fence_wait(ib.fence, false);
  3168. if (r) {
  3169. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3170. goto free_ib;
  3171. }
  3172. for (i = 0; i < rdev->usec_timeout; i++) {
  3173. tmp = RREG32(scratch);
  3174. if (tmp == 0xDEADBEEF)
  3175. break;
  3176. DRM_UDELAY(1);
  3177. }
  3178. if (i < rdev->usec_timeout) {
  3179. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3180. } else {
  3181. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3182. scratch, tmp);
  3183. r = -EINVAL;
  3184. }
  3185. free_ib:
  3186. radeon_ib_free(rdev, &ib);
  3187. free_scratch:
  3188. radeon_scratch_free(rdev, scratch);
  3189. return r;
  3190. }
  3191. /**
  3192. * r600_dma_ib_test - test an IB on the DMA engine
  3193. *
  3194. * @rdev: radeon_device pointer
  3195. * @ring: radeon_ring structure holding ring information
  3196. *
  3197. * Test a simple IB in the DMA ring (r6xx-SI).
  3198. * Returns 0 on success, error on failure.
  3199. */
  3200. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3201. {
  3202. struct radeon_ib ib;
  3203. unsigned i;
  3204. int r;
  3205. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3206. u32 tmp = 0;
  3207. if (!ptr) {
  3208. DRM_ERROR("invalid vram scratch pointer\n");
  3209. return -EINVAL;
  3210. }
  3211. tmp = 0xCAFEDEAD;
  3212. writel(tmp, ptr);
  3213. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3214. if (r) {
  3215. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3216. return r;
  3217. }
  3218. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3219. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3220. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3221. ib.ptr[3] = 0xDEADBEEF;
  3222. ib.length_dw = 4;
  3223. r = radeon_ib_schedule(rdev, &ib, NULL);
  3224. if (r) {
  3225. radeon_ib_free(rdev, &ib);
  3226. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3227. return r;
  3228. }
  3229. r = radeon_fence_wait(ib.fence, false);
  3230. if (r) {
  3231. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3232. return r;
  3233. }
  3234. for (i = 0; i < rdev->usec_timeout; i++) {
  3235. tmp = readl(ptr);
  3236. if (tmp == 0xDEADBEEF)
  3237. break;
  3238. DRM_UDELAY(1);
  3239. }
  3240. if (i < rdev->usec_timeout) {
  3241. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3242. } else {
  3243. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3244. r = -EINVAL;
  3245. }
  3246. radeon_ib_free(rdev, &ib);
  3247. return r;
  3248. }
  3249. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3250. {
  3251. struct radeon_fence *fence = NULL;
  3252. int r;
  3253. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3254. if (r) {
  3255. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3256. return r;
  3257. }
  3258. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3259. if (r) {
  3260. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3261. goto error;
  3262. }
  3263. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3264. if (r) {
  3265. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3266. goto error;
  3267. }
  3268. r = radeon_fence_wait(fence, false);
  3269. if (r) {
  3270. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3271. goto error;
  3272. }
  3273. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3274. error:
  3275. radeon_fence_unref(&fence);
  3276. radeon_set_uvd_clocks(rdev, 0, 0);
  3277. return r;
  3278. }
  3279. /**
  3280. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3281. *
  3282. * @rdev: radeon_device pointer
  3283. * @ib: IB object to schedule
  3284. *
  3285. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3286. */
  3287. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3288. {
  3289. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3290. if (rdev->wb.enabled) {
  3291. u32 next_rptr = ring->wptr + 4;
  3292. while ((next_rptr & 7) != 5)
  3293. next_rptr++;
  3294. next_rptr += 3;
  3295. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3296. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3297. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3298. radeon_ring_write(ring, next_rptr);
  3299. }
  3300. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3301. * Pad as necessary with NOPs.
  3302. */
  3303. while ((ring->wptr & 7) != 5)
  3304. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3305. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3306. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3307. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3308. }
  3309. /*
  3310. * Interrupts
  3311. *
  3312. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3313. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3314. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3315. * and host consumes. As the host irq handler processes interrupts, it
  3316. * increments the rptr. When the rptr catches up with the wptr, all the
  3317. * current interrupts have been processed.
  3318. */
  3319. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3320. {
  3321. u32 rb_bufsz;
  3322. /* Align ring size */
  3323. rb_bufsz = drm_order(ring_size / 4);
  3324. ring_size = (1 << rb_bufsz) * 4;
  3325. rdev->ih.ring_size = ring_size;
  3326. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3327. rdev->ih.rptr = 0;
  3328. }
  3329. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3330. {
  3331. int r;
  3332. /* Allocate ring buffer */
  3333. if (rdev->ih.ring_obj == NULL) {
  3334. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3335. PAGE_SIZE, true,
  3336. RADEON_GEM_DOMAIN_GTT,
  3337. NULL, &rdev->ih.ring_obj);
  3338. if (r) {
  3339. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3340. return r;
  3341. }
  3342. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3343. if (unlikely(r != 0))
  3344. return r;
  3345. r = radeon_bo_pin(rdev->ih.ring_obj,
  3346. RADEON_GEM_DOMAIN_GTT,
  3347. &rdev->ih.gpu_addr);
  3348. if (r) {
  3349. radeon_bo_unreserve(rdev->ih.ring_obj);
  3350. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3351. return r;
  3352. }
  3353. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3354. (void **)&rdev->ih.ring);
  3355. radeon_bo_unreserve(rdev->ih.ring_obj);
  3356. if (r) {
  3357. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3358. return r;
  3359. }
  3360. }
  3361. return 0;
  3362. }
  3363. void r600_ih_ring_fini(struct radeon_device *rdev)
  3364. {
  3365. int r;
  3366. if (rdev->ih.ring_obj) {
  3367. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3368. if (likely(r == 0)) {
  3369. radeon_bo_kunmap(rdev->ih.ring_obj);
  3370. radeon_bo_unpin(rdev->ih.ring_obj);
  3371. radeon_bo_unreserve(rdev->ih.ring_obj);
  3372. }
  3373. radeon_bo_unref(&rdev->ih.ring_obj);
  3374. rdev->ih.ring = NULL;
  3375. rdev->ih.ring_obj = NULL;
  3376. }
  3377. }
  3378. void r600_rlc_stop(struct radeon_device *rdev)
  3379. {
  3380. if ((rdev->family >= CHIP_RV770) &&
  3381. (rdev->family <= CHIP_RV740)) {
  3382. /* r7xx asics need to soft reset RLC before halting */
  3383. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3384. RREG32(SRBM_SOFT_RESET);
  3385. mdelay(15);
  3386. WREG32(SRBM_SOFT_RESET, 0);
  3387. RREG32(SRBM_SOFT_RESET);
  3388. }
  3389. WREG32(RLC_CNTL, 0);
  3390. }
  3391. static void r600_rlc_start(struct radeon_device *rdev)
  3392. {
  3393. WREG32(RLC_CNTL, RLC_ENABLE);
  3394. }
  3395. static int r600_rlc_init(struct radeon_device *rdev)
  3396. {
  3397. u32 i;
  3398. const __be32 *fw_data;
  3399. if (!rdev->rlc_fw)
  3400. return -EINVAL;
  3401. r600_rlc_stop(rdev);
  3402. WREG32(RLC_HB_CNTL, 0);
  3403. if (rdev->family == CHIP_ARUBA) {
  3404. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3405. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3406. }
  3407. if (rdev->family <= CHIP_CAYMAN) {
  3408. WREG32(RLC_HB_BASE, 0);
  3409. WREG32(RLC_HB_RPTR, 0);
  3410. WREG32(RLC_HB_WPTR, 0);
  3411. }
  3412. if (rdev->family <= CHIP_CAICOS) {
  3413. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3414. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3415. }
  3416. WREG32(RLC_MC_CNTL, 0);
  3417. WREG32(RLC_UCODE_CNTL, 0);
  3418. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3419. if (rdev->family >= CHIP_ARUBA) {
  3420. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3421. WREG32(RLC_UCODE_ADDR, i);
  3422. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3423. }
  3424. } else if (rdev->family >= CHIP_CAYMAN) {
  3425. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3426. WREG32(RLC_UCODE_ADDR, i);
  3427. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3428. }
  3429. } else if (rdev->family >= CHIP_CEDAR) {
  3430. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3431. WREG32(RLC_UCODE_ADDR, i);
  3432. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3433. }
  3434. } else if (rdev->family >= CHIP_RV770) {
  3435. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3436. WREG32(RLC_UCODE_ADDR, i);
  3437. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3438. }
  3439. } else {
  3440. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3441. WREG32(RLC_UCODE_ADDR, i);
  3442. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3443. }
  3444. }
  3445. WREG32(RLC_UCODE_ADDR, 0);
  3446. r600_rlc_start(rdev);
  3447. return 0;
  3448. }
  3449. static void r600_enable_interrupts(struct radeon_device *rdev)
  3450. {
  3451. u32 ih_cntl = RREG32(IH_CNTL);
  3452. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3453. ih_cntl |= ENABLE_INTR;
  3454. ih_rb_cntl |= IH_RB_ENABLE;
  3455. WREG32(IH_CNTL, ih_cntl);
  3456. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3457. rdev->ih.enabled = true;
  3458. }
  3459. void r600_disable_interrupts(struct radeon_device *rdev)
  3460. {
  3461. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3462. u32 ih_cntl = RREG32(IH_CNTL);
  3463. ih_rb_cntl &= ~IH_RB_ENABLE;
  3464. ih_cntl &= ~ENABLE_INTR;
  3465. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3466. WREG32(IH_CNTL, ih_cntl);
  3467. /* set rptr, wptr to 0 */
  3468. WREG32(IH_RB_RPTR, 0);
  3469. WREG32(IH_RB_WPTR, 0);
  3470. rdev->ih.enabled = false;
  3471. rdev->ih.rptr = 0;
  3472. }
  3473. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3474. {
  3475. u32 tmp;
  3476. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3477. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3478. WREG32(DMA_CNTL, tmp);
  3479. WREG32(GRBM_INT_CNTL, 0);
  3480. WREG32(DxMODE_INT_MASK, 0);
  3481. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3482. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3483. if (ASIC_IS_DCE3(rdev)) {
  3484. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3485. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3486. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3487. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3488. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3489. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3490. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3491. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3492. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3493. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3494. if (ASIC_IS_DCE32(rdev)) {
  3495. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3496. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3497. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3498. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3499. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3500. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3501. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3502. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3503. } else {
  3504. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3505. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3506. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3507. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3508. }
  3509. } else {
  3510. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3511. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3512. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3513. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3514. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3515. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3516. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3517. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3518. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3519. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3520. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3521. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3522. }
  3523. }
  3524. int r600_irq_init(struct radeon_device *rdev)
  3525. {
  3526. int ret = 0;
  3527. int rb_bufsz;
  3528. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3529. /* allocate ring */
  3530. ret = r600_ih_ring_alloc(rdev);
  3531. if (ret)
  3532. return ret;
  3533. /* disable irqs */
  3534. r600_disable_interrupts(rdev);
  3535. /* init rlc */
  3536. ret = r600_rlc_init(rdev);
  3537. if (ret) {
  3538. r600_ih_ring_fini(rdev);
  3539. return ret;
  3540. }
  3541. /* setup interrupt control */
  3542. /* set dummy read address to ring address */
  3543. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3544. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3545. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3546. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3547. */
  3548. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3549. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3550. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3551. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3552. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3553. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3554. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3555. IH_WPTR_OVERFLOW_CLEAR |
  3556. (rb_bufsz << 1));
  3557. if (rdev->wb.enabled)
  3558. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3559. /* set the writeback address whether it's enabled or not */
  3560. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3561. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3562. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3563. /* set rptr, wptr to 0 */
  3564. WREG32(IH_RB_RPTR, 0);
  3565. WREG32(IH_RB_WPTR, 0);
  3566. /* Default settings for IH_CNTL (disabled at first) */
  3567. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3568. /* RPTR_REARM only works if msi's are enabled */
  3569. if (rdev->msi_enabled)
  3570. ih_cntl |= RPTR_REARM;
  3571. WREG32(IH_CNTL, ih_cntl);
  3572. /* force the active interrupt state to all disabled */
  3573. if (rdev->family >= CHIP_CEDAR)
  3574. evergreen_disable_interrupt_state(rdev);
  3575. else
  3576. r600_disable_interrupt_state(rdev);
  3577. /* at this point everything should be setup correctly to enable master */
  3578. pci_set_master(rdev->pdev);
  3579. /* enable irqs */
  3580. r600_enable_interrupts(rdev);
  3581. return ret;
  3582. }
  3583. void r600_irq_suspend(struct radeon_device *rdev)
  3584. {
  3585. r600_irq_disable(rdev);
  3586. r600_rlc_stop(rdev);
  3587. }
  3588. void r600_irq_fini(struct radeon_device *rdev)
  3589. {
  3590. r600_irq_suspend(rdev);
  3591. r600_ih_ring_fini(rdev);
  3592. }
  3593. int r600_irq_set(struct radeon_device *rdev)
  3594. {
  3595. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3596. u32 mode_int = 0;
  3597. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3598. u32 grbm_int_cntl = 0;
  3599. u32 hdmi0, hdmi1;
  3600. u32 d1grph = 0, d2grph = 0;
  3601. u32 dma_cntl;
  3602. if (!rdev->irq.installed) {
  3603. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3604. return -EINVAL;
  3605. }
  3606. /* don't enable anything if the ih is disabled */
  3607. if (!rdev->ih.enabled) {
  3608. r600_disable_interrupts(rdev);
  3609. /* force the active interrupt state to all disabled */
  3610. r600_disable_interrupt_state(rdev);
  3611. return 0;
  3612. }
  3613. if (ASIC_IS_DCE3(rdev)) {
  3614. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3615. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3616. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3617. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3618. if (ASIC_IS_DCE32(rdev)) {
  3619. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3620. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3621. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3622. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3623. } else {
  3624. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3625. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3626. }
  3627. } else {
  3628. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3629. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3630. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3631. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3632. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3633. }
  3634. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3635. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3636. DRM_DEBUG("r600_irq_set: sw int\n");
  3637. cp_int_cntl |= RB_INT_ENABLE;
  3638. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3639. }
  3640. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3641. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3642. dma_cntl |= TRAP_ENABLE;
  3643. }
  3644. if (rdev->irq.crtc_vblank_int[0] ||
  3645. atomic_read(&rdev->irq.pflip[0])) {
  3646. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3647. mode_int |= D1MODE_VBLANK_INT_MASK;
  3648. }
  3649. if (rdev->irq.crtc_vblank_int[1] ||
  3650. atomic_read(&rdev->irq.pflip[1])) {
  3651. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3652. mode_int |= D2MODE_VBLANK_INT_MASK;
  3653. }
  3654. if (rdev->irq.hpd[0]) {
  3655. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3656. hpd1 |= DC_HPDx_INT_EN;
  3657. }
  3658. if (rdev->irq.hpd[1]) {
  3659. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3660. hpd2 |= DC_HPDx_INT_EN;
  3661. }
  3662. if (rdev->irq.hpd[2]) {
  3663. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3664. hpd3 |= DC_HPDx_INT_EN;
  3665. }
  3666. if (rdev->irq.hpd[3]) {
  3667. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3668. hpd4 |= DC_HPDx_INT_EN;
  3669. }
  3670. if (rdev->irq.hpd[4]) {
  3671. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3672. hpd5 |= DC_HPDx_INT_EN;
  3673. }
  3674. if (rdev->irq.hpd[5]) {
  3675. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3676. hpd6 |= DC_HPDx_INT_EN;
  3677. }
  3678. if (rdev->irq.afmt[0]) {
  3679. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3680. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3681. }
  3682. if (rdev->irq.afmt[1]) {
  3683. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3684. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3685. }
  3686. WREG32(CP_INT_CNTL, cp_int_cntl);
  3687. WREG32(DMA_CNTL, dma_cntl);
  3688. WREG32(DxMODE_INT_MASK, mode_int);
  3689. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3690. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3691. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3692. if (ASIC_IS_DCE3(rdev)) {
  3693. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3694. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3695. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3696. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3697. if (ASIC_IS_DCE32(rdev)) {
  3698. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3699. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3700. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3701. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3702. } else {
  3703. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3704. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3705. }
  3706. } else {
  3707. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3708. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3709. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3710. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3711. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3712. }
  3713. return 0;
  3714. }
  3715. static void r600_irq_ack(struct radeon_device *rdev)
  3716. {
  3717. u32 tmp;
  3718. if (ASIC_IS_DCE3(rdev)) {
  3719. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3720. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3721. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3722. if (ASIC_IS_DCE32(rdev)) {
  3723. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3724. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3725. } else {
  3726. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3727. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3728. }
  3729. } else {
  3730. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3731. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3732. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3733. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3734. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3735. }
  3736. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3737. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3738. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3739. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3740. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3741. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3742. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3743. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3744. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3745. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3746. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3747. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3748. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3749. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3750. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3751. if (ASIC_IS_DCE3(rdev)) {
  3752. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3753. tmp |= DC_HPDx_INT_ACK;
  3754. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3755. } else {
  3756. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3757. tmp |= DC_HPDx_INT_ACK;
  3758. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3759. }
  3760. }
  3761. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3762. if (ASIC_IS_DCE3(rdev)) {
  3763. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3764. tmp |= DC_HPDx_INT_ACK;
  3765. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3766. } else {
  3767. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3768. tmp |= DC_HPDx_INT_ACK;
  3769. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3770. }
  3771. }
  3772. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3773. if (ASIC_IS_DCE3(rdev)) {
  3774. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3775. tmp |= DC_HPDx_INT_ACK;
  3776. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3777. } else {
  3778. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3779. tmp |= DC_HPDx_INT_ACK;
  3780. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3781. }
  3782. }
  3783. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3784. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3785. tmp |= DC_HPDx_INT_ACK;
  3786. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3787. }
  3788. if (ASIC_IS_DCE32(rdev)) {
  3789. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3790. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3791. tmp |= DC_HPDx_INT_ACK;
  3792. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3793. }
  3794. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3795. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3796. tmp |= DC_HPDx_INT_ACK;
  3797. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3798. }
  3799. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3800. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3801. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3802. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3803. }
  3804. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3805. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3806. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3807. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3808. }
  3809. } else {
  3810. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3811. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3812. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3813. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3814. }
  3815. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3816. if (ASIC_IS_DCE3(rdev)) {
  3817. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3818. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3819. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3820. } else {
  3821. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3822. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3823. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3824. }
  3825. }
  3826. }
  3827. }
  3828. void r600_irq_disable(struct radeon_device *rdev)
  3829. {
  3830. r600_disable_interrupts(rdev);
  3831. /* Wait and acknowledge irq */
  3832. mdelay(1);
  3833. r600_irq_ack(rdev);
  3834. r600_disable_interrupt_state(rdev);
  3835. }
  3836. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3837. {
  3838. u32 wptr, tmp;
  3839. if (rdev->wb.enabled)
  3840. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3841. else
  3842. wptr = RREG32(IH_RB_WPTR);
  3843. if (wptr & RB_OVERFLOW) {
  3844. /* When a ring buffer overflow happen start parsing interrupt
  3845. * from the last not overwritten vector (wptr + 16). Hopefully
  3846. * this should allow us to catchup.
  3847. */
  3848. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3849. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3850. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3851. tmp = RREG32(IH_RB_CNTL);
  3852. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3853. WREG32(IH_RB_CNTL, tmp);
  3854. }
  3855. return (wptr & rdev->ih.ptr_mask);
  3856. }
  3857. /* r600 IV Ring
  3858. * Each IV ring entry is 128 bits:
  3859. * [7:0] - interrupt source id
  3860. * [31:8] - reserved
  3861. * [59:32] - interrupt source data
  3862. * [127:60] - reserved
  3863. *
  3864. * The basic interrupt vector entries
  3865. * are decoded as follows:
  3866. * src_id src_data description
  3867. * 1 0 D1 Vblank
  3868. * 1 1 D1 Vline
  3869. * 5 0 D2 Vblank
  3870. * 5 1 D2 Vline
  3871. * 19 0 FP Hot plug detection A
  3872. * 19 1 FP Hot plug detection B
  3873. * 19 2 DAC A auto-detection
  3874. * 19 3 DAC B auto-detection
  3875. * 21 4 HDMI block A
  3876. * 21 5 HDMI block B
  3877. * 176 - CP_INT RB
  3878. * 177 - CP_INT IB1
  3879. * 178 - CP_INT IB2
  3880. * 181 - EOP Interrupt
  3881. * 233 - GUI Idle
  3882. *
  3883. * Note, these are based on r600 and may need to be
  3884. * adjusted or added to on newer asics
  3885. */
  3886. int r600_irq_process(struct radeon_device *rdev)
  3887. {
  3888. u32 wptr;
  3889. u32 rptr;
  3890. u32 src_id, src_data;
  3891. u32 ring_index;
  3892. bool queue_hotplug = false;
  3893. bool queue_hdmi = false;
  3894. if (!rdev->ih.enabled || rdev->shutdown)
  3895. return IRQ_NONE;
  3896. /* No MSIs, need a dummy read to flush PCI DMAs */
  3897. if (!rdev->msi_enabled)
  3898. RREG32(IH_RB_WPTR);
  3899. wptr = r600_get_ih_wptr(rdev);
  3900. restart_ih:
  3901. /* is somebody else already processing irqs? */
  3902. if (atomic_xchg(&rdev->ih.lock, 1))
  3903. return IRQ_NONE;
  3904. rptr = rdev->ih.rptr;
  3905. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3906. /* Order reading of wptr vs. reading of IH ring data */
  3907. rmb();
  3908. /* display interrupts */
  3909. r600_irq_ack(rdev);
  3910. while (rptr != wptr) {
  3911. /* wptr/rptr are in bytes! */
  3912. ring_index = rptr / 4;
  3913. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3914. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3915. switch (src_id) {
  3916. case 1: /* D1 vblank/vline */
  3917. switch (src_data) {
  3918. case 0: /* D1 vblank */
  3919. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3920. if (rdev->irq.crtc_vblank_int[0]) {
  3921. drm_handle_vblank(rdev->ddev, 0);
  3922. rdev->pm.vblank_sync = true;
  3923. wake_up(&rdev->irq.vblank_queue);
  3924. }
  3925. if (atomic_read(&rdev->irq.pflip[0]))
  3926. radeon_crtc_handle_flip(rdev, 0);
  3927. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3928. DRM_DEBUG("IH: D1 vblank\n");
  3929. }
  3930. break;
  3931. case 1: /* D1 vline */
  3932. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3933. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3934. DRM_DEBUG("IH: D1 vline\n");
  3935. }
  3936. break;
  3937. default:
  3938. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3939. break;
  3940. }
  3941. break;
  3942. case 5: /* D2 vblank/vline */
  3943. switch (src_data) {
  3944. case 0: /* D2 vblank */
  3945. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3946. if (rdev->irq.crtc_vblank_int[1]) {
  3947. drm_handle_vblank(rdev->ddev, 1);
  3948. rdev->pm.vblank_sync = true;
  3949. wake_up(&rdev->irq.vblank_queue);
  3950. }
  3951. if (atomic_read(&rdev->irq.pflip[1]))
  3952. radeon_crtc_handle_flip(rdev, 1);
  3953. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3954. DRM_DEBUG("IH: D2 vblank\n");
  3955. }
  3956. break;
  3957. case 1: /* D1 vline */
  3958. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3959. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3960. DRM_DEBUG("IH: D2 vline\n");
  3961. }
  3962. break;
  3963. default:
  3964. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3965. break;
  3966. }
  3967. break;
  3968. case 19: /* HPD/DAC hotplug */
  3969. switch (src_data) {
  3970. case 0:
  3971. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3972. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3973. queue_hotplug = true;
  3974. DRM_DEBUG("IH: HPD1\n");
  3975. }
  3976. break;
  3977. case 1:
  3978. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3979. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3980. queue_hotplug = true;
  3981. DRM_DEBUG("IH: HPD2\n");
  3982. }
  3983. break;
  3984. case 4:
  3985. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3986. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3987. queue_hotplug = true;
  3988. DRM_DEBUG("IH: HPD3\n");
  3989. }
  3990. break;
  3991. case 5:
  3992. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3993. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3994. queue_hotplug = true;
  3995. DRM_DEBUG("IH: HPD4\n");
  3996. }
  3997. break;
  3998. case 10:
  3999. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  4000. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  4001. queue_hotplug = true;
  4002. DRM_DEBUG("IH: HPD5\n");
  4003. }
  4004. break;
  4005. case 12:
  4006. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  4007. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  4008. queue_hotplug = true;
  4009. DRM_DEBUG("IH: HPD6\n");
  4010. }
  4011. break;
  4012. default:
  4013. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4014. break;
  4015. }
  4016. break;
  4017. case 21: /* hdmi */
  4018. switch (src_data) {
  4019. case 4:
  4020. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  4021. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4022. queue_hdmi = true;
  4023. DRM_DEBUG("IH: HDMI0\n");
  4024. }
  4025. break;
  4026. case 5:
  4027. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  4028. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4029. queue_hdmi = true;
  4030. DRM_DEBUG("IH: HDMI1\n");
  4031. }
  4032. break;
  4033. default:
  4034. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  4035. break;
  4036. }
  4037. break;
  4038. case 176: /* CP_INT in ring buffer */
  4039. case 177: /* CP_INT in IB1 */
  4040. case 178: /* CP_INT in IB2 */
  4041. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4042. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4043. break;
  4044. case 181: /* CP EOP event */
  4045. DRM_DEBUG("IH: CP EOP\n");
  4046. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4047. break;
  4048. case 224: /* DMA trap event */
  4049. DRM_DEBUG("IH: DMA trap\n");
  4050. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4051. break;
  4052. case 233: /* GUI IDLE */
  4053. DRM_DEBUG("IH: GUI idle\n");
  4054. break;
  4055. default:
  4056. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4057. break;
  4058. }
  4059. /* wptr/rptr are in bytes! */
  4060. rptr += 16;
  4061. rptr &= rdev->ih.ptr_mask;
  4062. }
  4063. if (queue_hotplug)
  4064. schedule_work(&rdev->hotplug_work);
  4065. if (queue_hdmi)
  4066. schedule_work(&rdev->audio_work);
  4067. rdev->ih.rptr = rptr;
  4068. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4069. atomic_set(&rdev->ih.lock, 0);
  4070. /* make sure wptr hasn't changed while processing */
  4071. wptr = r600_get_ih_wptr(rdev);
  4072. if (wptr != rptr)
  4073. goto restart_ih;
  4074. return IRQ_HANDLED;
  4075. }
  4076. /*
  4077. * Debugfs info
  4078. */
  4079. #if defined(CONFIG_DEBUG_FS)
  4080. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4081. {
  4082. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4083. struct drm_device *dev = node->minor->dev;
  4084. struct radeon_device *rdev = dev->dev_private;
  4085. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4086. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4087. return 0;
  4088. }
  4089. static struct drm_info_list r600_mc_info_list[] = {
  4090. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4091. };
  4092. #endif
  4093. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4094. {
  4095. #if defined(CONFIG_DEBUG_FS)
  4096. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4097. #else
  4098. return 0;
  4099. #endif
  4100. }
  4101. /**
  4102. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4103. * rdev: radeon device structure
  4104. * bo: buffer object struct which userspace is waiting for idle
  4105. *
  4106. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4107. * through ring buffer, this leads to corruption in rendering, see
  4108. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4109. * directly perform HDP flush by writing register through MMIO.
  4110. */
  4111. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4112. {
  4113. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4114. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4115. * This seems to cause problems on some AGP cards. Just use the old
  4116. * method for them.
  4117. */
  4118. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4119. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4120. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4121. u32 tmp;
  4122. WREG32(HDP_DEBUG1, 0);
  4123. tmp = readl((void __iomem *)ptr);
  4124. } else
  4125. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4126. }
  4127. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4128. {
  4129. u32 link_width_cntl, mask;
  4130. if (rdev->flags & RADEON_IS_IGP)
  4131. return;
  4132. if (!(rdev->flags & RADEON_IS_PCIE))
  4133. return;
  4134. /* x2 cards have a special sequence */
  4135. if (ASIC_IS_X2(rdev))
  4136. return;
  4137. radeon_gui_idle(rdev);
  4138. switch (lanes) {
  4139. case 0:
  4140. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4141. break;
  4142. case 1:
  4143. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4144. break;
  4145. case 2:
  4146. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4147. break;
  4148. case 4:
  4149. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4150. break;
  4151. case 8:
  4152. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4153. break;
  4154. case 12:
  4155. /* not actually supported */
  4156. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4157. break;
  4158. case 16:
  4159. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4160. break;
  4161. default:
  4162. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4163. return;
  4164. }
  4165. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4166. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4167. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4168. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4169. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4170. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4171. }
  4172. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4173. {
  4174. u32 link_width_cntl;
  4175. if (rdev->flags & RADEON_IS_IGP)
  4176. return 0;
  4177. if (!(rdev->flags & RADEON_IS_PCIE))
  4178. return 0;
  4179. /* x2 cards have a special sequence */
  4180. if (ASIC_IS_X2(rdev))
  4181. return 0;
  4182. radeon_gui_idle(rdev);
  4183. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4184. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4185. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4186. return 1;
  4187. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4188. return 2;
  4189. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4190. return 4;
  4191. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4192. return 8;
  4193. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4194. /* not actually supported */
  4195. return 12;
  4196. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4197. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4198. default:
  4199. return 16;
  4200. }
  4201. }
  4202. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4203. {
  4204. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4205. u16 link_cntl2;
  4206. if (radeon_pcie_gen2 == 0)
  4207. return;
  4208. if (rdev->flags & RADEON_IS_IGP)
  4209. return;
  4210. if (!(rdev->flags & RADEON_IS_PCIE))
  4211. return;
  4212. /* x2 cards have a special sequence */
  4213. if (ASIC_IS_X2(rdev))
  4214. return;
  4215. /* only RV6xx+ chips are supported */
  4216. if (rdev->family <= CHIP_R600)
  4217. return;
  4218. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4219. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4220. return;
  4221. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4222. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4223. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4224. return;
  4225. }
  4226. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4227. /* 55 nm r6xx asics */
  4228. if ((rdev->family == CHIP_RV670) ||
  4229. (rdev->family == CHIP_RV620) ||
  4230. (rdev->family == CHIP_RV635)) {
  4231. /* advertise upconfig capability */
  4232. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4233. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4234. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4235. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4236. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4237. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4238. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4239. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4240. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4241. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4242. } else {
  4243. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4244. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4245. }
  4246. }
  4247. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4248. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4249. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4250. /* 55 nm r6xx asics */
  4251. if ((rdev->family == CHIP_RV670) ||
  4252. (rdev->family == CHIP_RV620) ||
  4253. (rdev->family == CHIP_RV635)) {
  4254. WREG32(MM_CFGREGS_CNTL, 0x8);
  4255. link_cntl2 = RREG32(0x4088);
  4256. WREG32(MM_CFGREGS_CNTL, 0);
  4257. /* not supported yet */
  4258. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4259. return;
  4260. }
  4261. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4262. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4263. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4264. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4265. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4266. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4267. tmp = RREG32(0x541c);
  4268. WREG32(0x541c, tmp | 0x8);
  4269. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4270. link_cntl2 = RREG16(0x4088);
  4271. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4272. link_cntl2 |= 0x2;
  4273. WREG16(0x4088, link_cntl2);
  4274. WREG32(MM_CFGREGS_CNTL, 0);
  4275. if ((rdev->family == CHIP_RV670) ||
  4276. (rdev->family == CHIP_RV620) ||
  4277. (rdev->family == CHIP_RV635)) {
  4278. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4279. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4280. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4281. } else {
  4282. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4283. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4284. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4285. }
  4286. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4287. speed_cntl |= LC_GEN2_EN_STRAP;
  4288. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4289. } else {
  4290. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4291. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4292. if (1)
  4293. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4294. else
  4295. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4296. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4297. }
  4298. }
  4299. /**
  4300. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4301. *
  4302. * @rdev: radeon_device pointer
  4303. *
  4304. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4305. * Returns the 64 bit clock counter snapshot.
  4306. */
  4307. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4308. {
  4309. uint64_t clock;
  4310. mutex_lock(&rdev->gpu_clock_mutex);
  4311. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4312. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4313. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4314. mutex_unlock(&rdev->gpu_clock_mutex);
  4315. return clock;
  4316. }