ni.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  37. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  38. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  39. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  40. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  41. extern void evergreen_mc_program(struct radeon_device *rdev);
  42. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  43. extern int evergreen_mc_init(struct radeon_device *rdev);
  44. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  45. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  46. extern void si_rlc_fini(struct radeon_device *rdev);
  47. extern int si_rlc_init(struct radeon_device *rdev);
  48. #define EVERGREEN_PFP_UCODE_SIZE 1120
  49. #define EVERGREEN_PM4_UCODE_SIZE 1376
  50. #define EVERGREEN_RLC_UCODE_SIZE 768
  51. #define BTC_MC_UCODE_SIZE 6024
  52. #define CAYMAN_PFP_UCODE_SIZE 2176
  53. #define CAYMAN_PM4_UCODE_SIZE 2176
  54. #define CAYMAN_RLC_UCODE_SIZE 1024
  55. #define CAYMAN_MC_UCODE_SIZE 6037
  56. #define ARUBA_RLC_UCODE_SIZE 1536
  57. /* Firmware Names */
  58. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  60. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  61. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  63. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  64. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  66. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  67. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  70. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  71. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  73. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  74. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  75. static const u32 cayman_golden_registers2[] =
  76. {
  77. 0x3e5c, 0xffffffff, 0x00000000,
  78. 0x3e48, 0xffffffff, 0x00000000,
  79. 0x3e4c, 0xffffffff, 0x00000000,
  80. 0x3e64, 0xffffffff, 0x00000000,
  81. 0x3e50, 0xffffffff, 0x00000000,
  82. 0x3e60, 0xffffffff, 0x00000000
  83. };
  84. static const u32 cayman_golden_registers[] =
  85. {
  86. 0x5eb4, 0xffffffff, 0x00000002,
  87. 0x5e78, 0x8f311ff1, 0x001000f0,
  88. 0x3f90, 0xffff0000, 0xff000000,
  89. 0x9148, 0xffff0000, 0xff000000,
  90. 0x3f94, 0xffff0000, 0xff000000,
  91. 0x914c, 0xffff0000, 0xff000000,
  92. 0xc78, 0x00000080, 0x00000080,
  93. 0xbd4, 0x70073777, 0x00011003,
  94. 0xd02c, 0xbfffff1f, 0x08421000,
  95. 0xd0b8, 0x73773777, 0x02011003,
  96. 0x5bc0, 0x00200000, 0x50100000,
  97. 0x98f8, 0x33773777, 0x02011003,
  98. 0x98fc, 0xffffffff, 0x76541032,
  99. 0x7030, 0x31000311, 0x00000011,
  100. 0x2f48, 0x33773777, 0x42010001,
  101. 0x6b28, 0x00000010, 0x00000012,
  102. 0x7728, 0x00000010, 0x00000012,
  103. 0x10328, 0x00000010, 0x00000012,
  104. 0x10f28, 0x00000010, 0x00000012,
  105. 0x11b28, 0x00000010, 0x00000012,
  106. 0x12728, 0x00000010, 0x00000012,
  107. 0x240c, 0x000007ff, 0x00000000,
  108. 0x8a14, 0xf000001f, 0x00000007,
  109. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  110. 0x8b10, 0x0000ff0f, 0x00000000,
  111. 0x28a4c, 0x07ffffff, 0x06000000,
  112. 0x10c, 0x00000001, 0x00010003,
  113. 0xa02c, 0xffffffff, 0x0000009b,
  114. 0x913c, 0x0000010f, 0x01000100,
  115. 0x8c04, 0xf8ff00ff, 0x40600060,
  116. 0x28350, 0x00000f01, 0x00000000,
  117. 0x9508, 0x3700001f, 0x00000002,
  118. 0x960c, 0xffffffff, 0x54763210,
  119. 0x88c4, 0x001f3ae3, 0x00000082,
  120. 0x88d0, 0xffffffff, 0x0f40df40,
  121. 0x88d4, 0x0000001f, 0x00000010,
  122. 0x8974, 0xffffffff, 0x00000000
  123. };
  124. static const u32 dvst_golden_registers2[] =
  125. {
  126. 0x8f8, 0xffffffff, 0,
  127. 0x8fc, 0x00380000, 0,
  128. 0x8f8, 0xffffffff, 1,
  129. 0x8fc, 0x0e000000, 0
  130. };
  131. static const u32 dvst_golden_registers[] =
  132. {
  133. 0x690, 0x3fff3fff, 0x20c00033,
  134. 0x918c, 0x0fff0fff, 0x00010006,
  135. 0x91a8, 0x0fff0fff, 0x00010006,
  136. 0x9150, 0xffffdfff, 0x6e944040,
  137. 0x917c, 0x0fff0fff, 0x00030002,
  138. 0x9198, 0x0fff0fff, 0x00030002,
  139. 0x915c, 0x0fff0fff, 0x00010000,
  140. 0x3f90, 0xffff0001, 0xff000000,
  141. 0x9178, 0x0fff0fff, 0x00070000,
  142. 0x9194, 0x0fff0fff, 0x00070000,
  143. 0x9148, 0xffff0001, 0xff000000,
  144. 0x9190, 0x0fff0fff, 0x00090008,
  145. 0x91ac, 0x0fff0fff, 0x00090008,
  146. 0x3f94, 0xffff0000, 0xff000000,
  147. 0x914c, 0xffff0000, 0xff000000,
  148. 0x929c, 0x00000fff, 0x00000001,
  149. 0x55e4, 0xff607fff, 0xfc000100,
  150. 0x8a18, 0xff000fff, 0x00000100,
  151. 0x8b28, 0xff000fff, 0x00000100,
  152. 0x9144, 0xfffc0fff, 0x00000100,
  153. 0x6ed8, 0x00010101, 0x00010000,
  154. 0x9830, 0xffffffff, 0x00000000,
  155. 0x9834, 0xf00fffff, 0x00000400,
  156. 0x9838, 0xfffffffe, 0x00000000,
  157. 0xd0c0, 0xff000fff, 0x00000100,
  158. 0xd02c, 0xbfffff1f, 0x08421000,
  159. 0xd0b8, 0x73773777, 0x12010001,
  160. 0x5bb0, 0x000000f0, 0x00000070,
  161. 0x98f8, 0x73773777, 0x12010001,
  162. 0x98fc, 0xffffffff, 0x00000010,
  163. 0x9b7c, 0x00ff0000, 0x00fc0000,
  164. 0x8030, 0x00001f0f, 0x0000100a,
  165. 0x2f48, 0x73773777, 0x12010001,
  166. 0x2408, 0x00030000, 0x000c007f,
  167. 0x8a14, 0xf000003f, 0x00000007,
  168. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  169. 0x8b10, 0x0000ff0f, 0x00000000,
  170. 0x28a4c, 0x07ffffff, 0x06000000,
  171. 0x4d8, 0x00000fff, 0x00000100,
  172. 0xa008, 0xffffffff, 0x00010000,
  173. 0x913c, 0xffff03ff, 0x01000100,
  174. 0x8c00, 0x000000ff, 0x00000003,
  175. 0x8c04, 0xf8ff00ff, 0x40600060,
  176. 0x8cf0, 0x1fff1fff, 0x08e00410,
  177. 0x28350, 0x00000f01, 0x00000000,
  178. 0x9508, 0xf700071f, 0x00000002,
  179. 0x960c, 0xffffffff, 0x54763210,
  180. 0x20ef8, 0x01ff01ff, 0x00000002,
  181. 0x20e98, 0xfffffbff, 0x00200000,
  182. 0x2015c, 0xffffffff, 0x00000f40,
  183. 0x88c4, 0x001f3ae3, 0x00000082,
  184. 0x8978, 0x3fffffff, 0x04050140,
  185. 0x88d4, 0x0000001f, 0x00000010,
  186. 0x8974, 0xffffffff, 0x00000000
  187. };
  188. static const u32 scrapper_golden_registers[] =
  189. {
  190. 0x690, 0x3fff3fff, 0x20c00033,
  191. 0x918c, 0x0fff0fff, 0x00010006,
  192. 0x918c, 0x0fff0fff, 0x00010006,
  193. 0x91a8, 0x0fff0fff, 0x00010006,
  194. 0x91a8, 0x0fff0fff, 0x00010006,
  195. 0x9150, 0xffffdfff, 0x6e944040,
  196. 0x9150, 0xffffdfff, 0x6e944040,
  197. 0x917c, 0x0fff0fff, 0x00030002,
  198. 0x917c, 0x0fff0fff, 0x00030002,
  199. 0x9198, 0x0fff0fff, 0x00030002,
  200. 0x9198, 0x0fff0fff, 0x00030002,
  201. 0x915c, 0x0fff0fff, 0x00010000,
  202. 0x915c, 0x0fff0fff, 0x00010000,
  203. 0x3f90, 0xffff0001, 0xff000000,
  204. 0x3f90, 0xffff0001, 0xff000000,
  205. 0x9178, 0x0fff0fff, 0x00070000,
  206. 0x9178, 0x0fff0fff, 0x00070000,
  207. 0x9194, 0x0fff0fff, 0x00070000,
  208. 0x9194, 0x0fff0fff, 0x00070000,
  209. 0x9148, 0xffff0001, 0xff000000,
  210. 0x9148, 0xffff0001, 0xff000000,
  211. 0x9190, 0x0fff0fff, 0x00090008,
  212. 0x9190, 0x0fff0fff, 0x00090008,
  213. 0x91ac, 0x0fff0fff, 0x00090008,
  214. 0x91ac, 0x0fff0fff, 0x00090008,
  215. 0x3f94, 0xffff0000, 0xff000000,
  216. 0x3f94, 0xffff0000, 0xff000000,
  217. 0x914c, 0xffff0000, 0xff000000,
  218. 0x914c, 0xffff0000, 0xff000000,
  219. 0x929c, 0x00000fff, 0x00000001,
  220. 0x929c, 0x00000fff, 0x00000001,
  221. 0x55e4, 0xff607fff, 0xfc000100,
  222. 0x8a18, 0xff000fff, 0x00000100,
  223. 0x8a18, 0xff000fff, 0x00000100,
  224. 0x8b28, 0xff000fff, 0x00000100,
  225. 0x8b28, 0xff000fff, 0x00000100,
  226. 0x9144, 0xfffc0fff, 0x00000100,
  227. 0x9144, 0xfffc0fff, 0x00000100,
  228. 0x6ed8, 0x00010101, 0x00010000,
  229. 0x9830, 0xffffffff, 0x00000000,
  230. 0x9830, 0xffffffff, 0x00000000,
  231. 0x9834, 0xf00fffff, 0x00000400,
  232. 0x9834, 0xf00fffff, 0x00000400,
  233. 0x9838, 0xfffffffe, 0x00000000,
  234. 0x9838, 0xfffffffe, 0x00000000,
  235. 0xd0c0, 0xff000fff, 0x00000100,
  236. 0xd02c, 0xbfffff1f, 0x08421000,
  237. 0xd02c, 0xbfffff1f, 0x08421000,
  238. 0xd0b8, 0x73773777, 0x12010001,
  239. 0xd0b8, 0x73773777, 0x12010001,
  240. 0x5bb0, 0x000000f0, 0x00000070,
  241. 0x98f8, 0x73773777, 0x12010001,
  242. 0x98f8, 0x73773777, 0x12010001,
  243. 0x98fc, 0xffffffff, 0x00000010,
  244. 0x98fc, 0xffffffff, 0x00000010,
  245. 0x9b7c, 0x00ff0000, 0x00fc0000,
  246. 0x9b7c, 0x00ff0000, 0x00fc0000,
  247. 0x8030, 0x00001f0f, 0x0000100a,
  248. 0x8030, 0x00001f0f, 0x0000100a,
  249. 0x2f48, 0x73773777, 0x12010001,
  250. 0x2f48, 0x73773777, 0x12010001,
  251. 0x2408, 0x00030000, 0x000c007f,
  252. 0x8a14, 0xf000003f, 0x00000007,
  253. 0x8a14, 0xf000003f, 0x00000007,
  254. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  255. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  256. 0x8b10, 0x0000ff0f, 0x00000000,
  257. 0x8b10, 0x0000ff0f, 0x00000000,
  258. 0x28a4c, 0x07ffffff, 0x06000000,
  259. 0x28a4c, 0x07ffffff, 0x06000000,
  260. 0x4d8, 0x00000fff, 0x00000100,
  261. 0x4d8, 0x00000fff, 0x00000100,
  262. 0xa008, 0xffffffff, 0x00010000,
  263. 0xa008, 0xffffffff, 0x00010000,
  264. 0x913c, 0xffff03ff, 0x01000100,
  265. 0x913c, 0xffff03ff, 0x01000100,
  266. 0x90e8, 0x001fffff, 0x010400c0,
  267. 0x8c00, 0x000000ff, 0x00000003,
  268. 0x8c00, 0x000000ff, 0x00000003,
  269. 0x8c04, 0xf8ff00ff, 0x40600060,
  270. 0x8c04, 0xf8ff00ff, 0x40600060,
  271. 0x8c30, 0x0000000f, 0x00040005,
  272. 0x8cf0, 0x1fff1fff, 0x08e00410,
  273. 0x8cf0, 0x1fff1fff, 0x08e00410,
  274. 0x900c, 0x00ffffff, 0x0017071f,
  275. 0x28350, 0x00000f01, 0x00000000,
  276. 0x28350, 0x00000f01, 0x00000000,
  277. 0x9508, 0xf700071f, 0x00000002,
  278. 0x9508, 0xf700071f, 0x00000002,
  279. 0x9688, 0x00300000, 0x0017000f,
  280. 0x960c, 0xffffffff, 0x54763210,
  281. 0x960c, 0xffffffff, 0x54763210,
  282. 0x20ef8, 0x01ff01ff, 0x00000002,
  283. 0x20e98, 0xfffffbff, 0x00200000,
  284. 0x2015c, 0xffffffff, 0x00000f40,
  285. 0x88c4, 0x001f3ae3, 0x00000082,
  286. 0x88c4, 0x001f3ae3, 0x00000082,
  287. 0x8978, 0x3fffffff, 0x04050140,
  288. 0x8978, 0x3fffffff, 0x04050140,
  289. 0x88d4, 0x0000001f, 0x00000010,
  290. 0x88d4, 0x0000001f, 0x00000010,
  291. 0x8974, 0xffffffff, 0x00000000,
  292. 0x8974, 0xffffffff, 0x00000000
  293. };
  294. static void ni_init_golden_registers(struct radeon_device *rdev)
  295. {
  296. switch (rdev->family) {
  297. case CHIP_CAYMAN:
  298. radeon_program_register_sequence(rdev,
  299. cayman_golden_registers,
  300. (const u32)ARRAY_SIZE(cayman_golden_registers));
  301. radeon_program_register_sequence(rdev,
  302. cayman_golden_registers2,
  303. (const u32)ARRAY_SIZE(cayman_golden_registers2));
  304. break;
  305. case CHIP_ARUBA:
  306. if ((rdev->pdev->device == 0x9900) ||
  307. (rdev->pdev->device == 0x9901) ||
  308. (rdev->pdev->device == 0x9903) ||
  309. (rdev->pdev->device == 0x9904) ||
  310. (rdev->pdev->device == 0x9905) ||
  311. (rdev->pdev->device == 0x9906) ||
  312. (rdev->pdev->device == 0x9907) ||
  313. (rdev->pdev->device == 0x9908) ||
  314. (rdev->pdev->device == 0x9909) ||
  315. (rdev->pdev->device == 0x990A) ||
  316. (rdev->pdev->device == 0x990B) ||
  317. (rdev->pdev->device == 0x990C) ||
  318. (rdev->pdev->device == 0x990D) ||
  319. (rdev->pdev->device == 0x990E) ||
  320. (rdev->pdev->device == 0x990F) ||
  321. (rdev->pdev->device == 0x9910) ||
  322. (rdev->pdev->device == 0x9913) ||
  323. (rdev->pdev->device == 0x9917) ||
  324. (rdev->pdev->device == 0x9918)) {
  325. radeon_program_register_sequence(rdev,
  326. dvst_golden_registers,
  327. (const u32)ARRAY_SIZE(dvst_golden_registers));
  328. radeon_program_register_sequence(rdev,
  329. dvst_golden_registers2,
  330. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  331. } else {
  332. radeon_program_register_sequence(rdev,
  333. scrapper_golden_registers,
  334. (const u32)ARRAY_SIZE(scrapper_golden_registers));
  335. radeon_program_register_sequence(rdev,
  336. dvst_golden_registers2,
  337. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  338. }
  339. break;
  340. default:
  341. break;
  342. }
  343. }
  344. #define BTC_IO_MC_REGS_SIZE 29
  345. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  346. {0x00000077, 0xff010100},
  347. {0x00000078, 0x00000000},
  348. {0x00000079, 0x00001434},
  349. {0x0000007a, 0xcc08ec08},
  350. {0x0000007b, 0x00040000},
  351. {0x0000007c, 0x000080c0},
  352. {0x0000007d, 0x09000000},
  353. {0x0000007e, 0x00210404},
  354. {0x00000081, 0x08a8e800},
  355. {0x00000082, 0x00030444},
  356. {0x00000083, 0x00000000},
  357. {0x00000085, 0x00000001},
  358. {0x00000086, 0x00000002},
  359. {0x00000087, 0x48490000},
  360. {0x00000088, 0x20244647},
  361. {0x00000089, 0x00000005},
  362. {0x0000008b, 0x66030000},
  363. {0x0000008c, 0x00006603},
  364. {0x0000008d, 0x00000100},
  365. {0x0000008f, 0x00001c0a},
  366. {0x00000090, 0xff000001},
  367. {0x00000094, 0x00101101},
  368. {0x00000095, 0x00000fff},
  369. {0x00000096, 0x00116fff},
  370. {0x00000097, 0x60010000},
  371. {0x00000098, 0x10010000},
  372. {0x00000099, 0x00006000},
  373. {0x0000009a, 0x00001000},
  374. {0x0000009f, 0x00946a00}
  375. };
  376. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  377. {0x00000077, 0xff010100},
  378. {0x00000078, 0x00000000},
  379. {0x00000079, 0x00001434},
  380. {0x0000007a, 0xcc08ec08},
  381. {0x0000007b, 0x00040000},
  382. {0x0000007c, 0x000080c0},
  383. {0x0000007d, 0x09000000},
  384. {0x0000007e, 0x00210404},
  385. {0x00000081, 0x08a8e800},
  386. {0x00000082, 0x00030444},
  387. {0x00000083, 0x00000000},
  388. {0x00000085, 0x00000001},
  389. {0x00000086, 0x00000002},
  390. {0x00000087, 0x48490000},
  391. {0x00000088, 0x20244647},
  392. {0x00000089, 0x00000005},
  393. {0x0000008b, 0x66030000},
  394. {0x0000008c, 0x00006603},
  395. {0x0000008d, 0x00000100},
  396. {0x0000008f, 0x00001c0a},
  397. {0x00000090, 0xff000001},
  398. {0x00000094, 0x00101101},
  399. {0x00000095, 0x00000fff},
  400. {0x00000096, 0x00116fff},
  401. {0x00000097, 0x60010000},
  402. {0x00000098, 0x10010000},
  403. {0x00000099, 0x00006000},
  404. {0x0000009a, 0x00001000},
  405. {0x0000009f, 0x00936a00}
  406. };
  407. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  408. {0x00000077, 0xff010100},
  409. {0x00000078, 0x00000000},
  410. {0x00000079, 0x00001434},
  411. {0x0000007a, 0xcc08ec08},
  412. {0x0000007b, 0x00040000},
  413. {0x0000007c, 0x000080c0},
  414. {0x0000007d, 0x09000000},
  415. {0x0000007e, 0x00210404},
  416. {0x00000081, 0x08a8e800},
  417. {0x00000082, 0x00030444},
  418. {0x00000083, 0x00000000},
  419. {0x00000085, 0x00000001},
  420. {0x00000086, 0x00000002},
  421. {0x00000087, 0x48490000},
  422. {0x00000088, 0x20244647},
  423. {0x00000089, 0x00000005},
  424. {0x0000008b, 0x66030000},
  425. {0x0000008c, 0x00006603},
  426. {0x0000008d, 0x00000100},
  427. {0x0000008f, 0x00001c0a},
  428. {0x00000090, 0xff000001},
  429. {0x00000094, 0x00101101},
  430. {0x00000095, 0x00000fff},
  431. {0x00000096, 0x00116fff},
  432. {0x00000097, 0x60010000},
  433. {0x00000098, 0x10010000},
  434. {0x00000099, 0x00006000},
  435. {0x0000009a, 0x00001000},
  436. {0x0000009f, 0x00916a00}
  437. };
  438. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  439. {0x00000077, 0xff010100},
  440. {0x00000078, 0x00000000},
  441. {0x00000079, 0x00001434},
  442. {0x0000007a, 0xcc08ec08},
  443. {0x0000007b, 0x00040000},
  444. {0x0000007c, 0x000080c0},
  445. {0x0000007d, 0x09000000},
  446. {0x0000007e, 0x00210404},
  447. {0x00000081, 0x08a8e800},
  448. {0x00000082, 0x00030444},
  449. {0x00000083, 0x00000000},
  450. {0x00000085, 0x00000001},
  451. {0x00000086, 0x00000002},
  452. {0x00000087, 0x48490000},
  453. {0x00000088, 0x20244647},
  454. {0x00000089, 0x00000005},
  455. {0x0000008b, 0x66030000},
  456. {0x0000008c, 0x00006603},
  457. {0x0000008d, 0x00000100},
  458. {0x0000008f, 0x00001c0a},
  459. {0x00000090, 0xff000001},
  460. {0x00000094, 0x00101101},
  461. {0x00000095, 0x00000fff},
  462. {0x00000096, 0x00116fff},
  463. {0x00000097, 0x60010000},
  464. {0x00000098, 0x10010000},
  465. {0x00000099, 0x00006000},
  466. {0x0000009a, 0x00001000},
  467. {0x0000009f, 0x00976b00}
  468. };
  469. int ni_mc_load_microcode(struct radeon_device *rdev)
  470. {
  471. const __be32 *fw_data;
  472. u32 mem_type, running, blackout = 0;
  473. u32 *io_mc_regs;
  474. int i, ucode_size, regs_size;
  475. if (!rdev->mc_fw)
  476. return -EINVAL;
  477. switch (rdev->family) {
  478. case CHIP_BARTS:
  479. io_mc_regs = (u32 *)&barts_io_mc_regs;
  480. ucode_size = BTC_MC_UCODE_SIZE;
  481. regs_size = BTC_IO_MC_REGS_SIZE;
  482. break;
  483. case CHIP_TURKS:
  484. io_mc_regs = (u32 *)&turks_io_mc_regs;
  485. ucode_size = BTC_MC_UCODE_SIZE;
  486. regs_size = BTC_IO_MC_REGS_SIZE;
  487. break;
  488. case CHIP_CAICOS:
  489. default:
  490. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  491. ucode_size = BTC_MC_UCODE_SIZE;
  492. regs_size = BTC_IO_MC_REGS_SIZE;
  493. break;
  494. case CHIP_CAYMAN:
  495. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  496. ucode_size = CAYMAN_MC_UCODE_SIZE;
  497. regs_size = BTC_IO_MC_REGS_SIZE;
  498. break;
  499. }
  500. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  501. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  502. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  503. if (running) {
  504. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  505. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  506. }
  507. /* reset the engine and set to writable */
  508. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  509. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  510. /* load mc io regs */
  511. for (i = 0; i < regs_size; i++) {
  512. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  513. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  514. }
  515. /* load the MC ucode */
  516. fw_data = (const __be32 *)rdev->mc_fw->data;
  517. for (i = 0; i < ucode_size; i++)
  518. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  519. /* put the engine back into the active state */
  520. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  521. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  522. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  523. /* wait for training to complete */
  524. for (i = 0; i < rdev->usec_timeout; i++) {
  525. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  526. break;
  527. udelay(1);
  528. }
  529. if (running)
  530. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  531. }
  532. return 0;
  533. }
  534. int ni_init_microcode(struct radeon_device *rdev)
  535. {
  536. struct platform_device *pdev;
  537. const char *chip_name;
  538. const char *rlc_chip_name;
  539. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  540. char fw_name[30];
  541. int err;
  542. DRM_DEBUG("\n");
  543. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  544. err = IS_ERR(pdev);
  545. if (err) {
  546. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  547. return -EINVAL;
  548. }
  549. switch (rdev->family) {
  550. case CHIP_BARTS:
  551. chip_name = "BARTS";
  552. rlc_chip_name = "BTC";
  553. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  554. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  555. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  556. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  557. break;
  558. case CHIP_TURKS:
  559. chip_name = "TURKS";
  560. rlc_chip_name = "BTC";
  561. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  562. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  563. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  564. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  565. break;
  566. case CHIP_CAICOS:
  567. chip_name = "CAICOS";
  568. rlc_chip_name = "BTC";
  569. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  570. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  571. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  572. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  573. break;
  574. case CHIP_CAYMAN:
  575. chip_name = "CAYMAN";
  576. rlc_chip_name = "CAYMAN";
  577. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  578. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  579. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  580. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  581. break;
  582. case CHIP_ARUBA:
  583. chip_name = "ARUBA";
  584. rlc_chip_name = "ARUBA";
  585. /* pfp/me same size as CAYMAN */
  586. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  587. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  588. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  589. mc_req_size = 0;
  590. break;
  591. default: BUG();
  592. }
  593. DRM_INFO("Loading %s Microcode\n", chip_name);
  594. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  595. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  596. if (err)
  597. goto out;
  598. if (rdev->pfp_fw->size != pfp_req_size) {
  599. printk(KERN_ERR
  600. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  601. rdev->pfp_fw->size, fw_name);
  602. err = -EINVAL;
  603. goto out;
  604. }
  605. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  606. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  607. if (err)
  608. goto out;
  609. if (rdev->me_fw->size != me_req_size) {
  610. printk(KERN_ERR
  611. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  612. rdev->me_fw->size, fw_name);
  613. err = -EINVAL;
  614. }
  615. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  616. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  617. if (err)
  618. goto out;
  619. if (rdev->rlc_fw->size != rlc_req_size) {
  620. printk(KERN_ERR
  621. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  622. rdev->rlc_fw->size, fw_name);
  623. err = -EINVAL;
  624. }
  625. /* no MC ucode on TN */
  626. if (!(rdev->flags & RADEON_IS_IGP)) {
  627. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  628. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  629. if (err)
  630. goto out;
  631. if (rdev->mc_fw->size != mc_req_size) {
  632. printk(KERN_ERR
  633. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  634. rdev->mc_fw->size, fw_name);
  635. err = -EINVAL;
  636. }
  637. }
  638. out:
  639. platform_device_unregister(pdev);
  640. if (err) {
  641. if (err != -EINVAL)
  642. printk(KERN_ERR
  643. "ni_cp: Failed to load firmware \"%s\"\n",
  644. fw_name);
  645. release_firmware(rdev->pfp_fw);
  646. rdev->pfp_fw = NULL;
  647. release_firmware(rdev->me_fw);
  648. rdev->me_fw = NULL;
  649. release_firmware(rdev->rlc_fw);
  650. rdev->rlc_fw = NULL;
  651. release_firmware(rdev->mc_fw);
  652. rdev->mc_fw = NULL;
  653. }
  654. return err;
  655. }
  656. /*
  657. * Core functions
  658. */
  659. static void cayman_gpu_init(struct radeon_device *rdev)
  660. {
  661. u32 gb_addr_config = 0;
  662. u32 mc_shared_chmap, mc_arb_ramcfg;
  663. u32 cgts_tcc_disable;
  664. u32 sx_debug_1;
  665. u32 smx_dc_ctl0;
  666. u32 cgts_sm_ctrl_reg;
  667. u32 hdp_host_path_cntl;
  668. u32 tmp;
  669. u32 disabled_rb_mask;
  670. int i, j;
  671. switch (rdev->family) {
  672. case CHIP_CAYMAN:
  673. rdev->config.cayman.max_shader_engines = 2;
  674. rdev->config.cayman.max_pipes_per_simd = 4;
  675. rdev->config.cayman.max_tile_pipes = 8;
  676. rdev->config.cayman.max_simds_per_se = 12;
  677. rdev->config.cayman.max_backends_per_se = 4;
  678. rdev->config.cayman.max_texture_channel_caches = 8;
  679. rdev->config.cayman.max_gprs = 256;
  680. rdev->config.cayman.max_threads = 256;
  681. rdev->config.cayman.max_gs_threads = 32;
  682. rdev->config.cayman.max_stack_entries = 512;
  683. rdev->config.cayman.sx_num_of_sets = 8;
  684. rdev->config.cayman.sx_max_export_size = 256;
  685. rdev->config.cayman.sx_max_export_pos_size = 64;
  686. rdev->config.cayman.sx_max_export_smx_size = 192;
  687. rdev->config.cayman.max_hw_contexts = 8;
  688. rdev->config.cayman.sq_num_cf_insts = 2;
  689. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  690. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  691. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  692. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  693. break;
  694. case CHIP_ARUBA:
  695. default:
  696. rdev->config.cayman.max_shader_engines = 1;
  697. rdev->config.cayman.max_pipes_per_simd = 4;
  698. rdev->config.cayman.max_tile_pipes = 2;
  699. if ((rdev->pdev->device == 0x9900) ||
  700. (rdev->pdev->device == 0x9901) ||
  701. (rdev->pdev->device == 0x9905) ||
  702. (rdev->pdev->device == 0x9906) ||
  703. (rdev->pdev->device == 0x9907) ||
  704. (rdev->pdev->device == 0x9908) ||
  705. (rdev->pdev->device == 0x9909) ||
  706. (rdev->pdev->device == 0x990B) ||
  707. (rdev->pdev->device == 0x990C) ||
  708. (rdev->pdev->device == 0x990F) ||
  709. (rdev->pdev->device == 0x9910) ||
  710. (rdev->pdev->device == 0x9917) ||
  711. (rdev->pdev->device == 0x9999) ||
  712. (rdev->pdev->device == 0x999C)) {
  713. rdev->config.cayman.max_simds_per_se = 6;
  714. rdev->config.cayman.max_backends_per_se = 2;
  715. } else if ((rdev->pdev->device == 0x9903) ||
  716. (rdev->pdev->device == 0x9904) ||
  717. (rdev->pdev->device == 0x990A) ||
  718. (rdev->pdev->device == 0x990D) ||
  719. (rdev->pdev->device == 0x990E) ||
  720. (rdev->pdev->device == 0x9913) ||
  721. (rdev->pdev->device == 0x9918) ||
  722. (rdev->pdev->device == 0x999D)) {
  723. rdev->config.cayman.max_simds_per_se = 4;
  724. rdev->config.cayman.max_backends_per_se = 2;
  725. } else if ((rdev->pdev->device == 0x9919) ||
  726. (rdev->pdev->device == 0x9990) ||
  727. (rdev->pdev->device == 0x9991) ||
  728. (rdev->pdev->device == 0x9994) ||
  729. (rdev->pdev->device == 0x9995) ||
  730. (rdev->pdev->device == 0x9996) ||
  731. (rdev->pdev->device == 0x999A) ||
  732. (rdev->pdev->device == 0x99A0)) {
  733. rdev->config.cayman.max_simds_per_se = 3;
  734. rdev->config.cayman.max_backends_per_se = 1;
  735. } else {
  736. rdev->config.cayman.max_simds_per_se = 2;
  737. rdev->config.cayman.max_backends_per_se = 1;
  738. }
  739. rdev->config.cayman.max_texture_channel_caches = 2;
  740. rdev->config.cayman.max_gprs = 256;
  741. rdev->config.cayman.max_threads = 256;
  742. rdev->config.cayman.max_gs_threads = 32;
  743. rdev->config.cayman.max_stack_entries = 512;
  744. rdev->config.cayman.sx_num_of_sets = 8;
  745. rdev->config.cayman.sx_max_export_size = 256;
  746. rdev->config.cayman.sx_max_export_pos_size = 64;
  747. rdev->config.cayman.sx_max_export_smx_size = 192;
  748. rdev->config.cayman.max_hw_contexts = 8;
  749. rdev->config.cayman.sq_num_cf_insts = 2;
  750. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  751. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  752. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  753. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  754. break;
  755. }
  756. /* Initialize HDP */
  757. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  758. WREG32((0x2c14 + j), 0x00000000);
  759. WREG32((0x2c18 + j), 0x00000000);
  760. WREG32((0x2c1c + j), 0x00000000);
  761. WREG32((0x2c20 + j), 0x00000000);
  762. WREG32((0x2c24 + j), 0x00000000);
  763. }
  764. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  765. evergreen_fix_pci_max_read_req_size(rdev);
  766. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  767. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  768. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  769. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  770. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  771. rdev->config.cayman.mem_row_size_in_kb = 4;
  772. /* XXX use MC settings? */
  773. rdev->config.cayman.shader_engine_tile_size = 32;
  774. rdev->config.cayman.num_gpus = 1;
  775. rdev->config.cayman.multi_gpu_tile_size = 64;
  776. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  777. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  778. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  779. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  780. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  781. rdev->config.cayman.num_shader_engines = tmp + 1;
  782. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  783. rdev->config.cayman.num_gpus = tmp + 1;
  784. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  785. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  786. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  787. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  788. /* setup tiling info dword. gb_addr_config is not adequate since it does
  789. * not have bank info, so create a custom tiling dword.
  790. * bits 3:0 num_pipes
  791. * bits 7:4 num_banks
  792. * bits 11:8 group_size
  793. * bits 15:12 row_size
  794. */
  795. rdev->config.cayman.tile_config = 0;
  796. switch (rdev->config.cayman.num_tile_pipes) {
  797. case 1:
  798. default:
  799. rdev->config.cayman.tile_config |= (0 << 0);
  800. break;
  801. case 2:
  802. rdev->config.cayman.tile_config |= (1 << 0);
  803. break;
  804. case 4:
  805. rdev->config.cayman.tile_config |= (2 << 0);
  806. break;
  807. case 8:
  808. rdev->config.cayman.tile_config |= (3 << 0);
  809. break;
  810. }
  811. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  812. if (rdev->flags & RADEON_IS_IGP)
  813. rdev->config.cayman.tile_config |= 1 << 4;
  814. else {
  815. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  816. case 0: /* four banks */
  817. rdev->config.cayman.tile_config |= 0 << 4;
  818. break;
  819. case 1: /* eight banks */
  820. rdev->config.cayman.tile_config |= 1 << 4;
  821. break;
  822. case 2: /* sixteen banks */
  823. default:
  824. rdev->config.cayman.tile_config |= 2 << 4;
  825. break;
  826. }
  827. }
  828. rdev->config.cayman.tile_config |=
  829. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  830. rdev->config.cayman.tile_config |=
  831. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  832. tmp = 0;
  833. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  834. u32 rb_disable_bitmap;
  835. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  836. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  837. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  838. tmp <<= 4;
  839. tmp |= rb_disable_bitmap;
  840. }
  841. /* enabled rb are just the one not disabled :) */
  842. disabled_rb_mask = tmp;
  843. tmp = 0;
  844. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  845. tmp |= (1 << i);
  846. /* if all the backends are disabled, fix it up here */
  847. if ((disabled_rb_mask & tmp) == tmp) {
  848. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  849. disabled_rb_mask &= ~(1 << i);
  850. }
  851. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  852. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  853. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  854. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  855. if (ASIC_IS_DCE6(rdev))
  856. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  857. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  858. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  859. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  860. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  861. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  862. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  863. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  864. (rdev->flags & RADEON_IS_IGP)) {
  865. if ((disabled_rb_mask & 3) == 1) {
  866. /* RB0 disabled, RB1 enabled */
  867. tmp = 0x11111111;
  868. } else {
  869. /* RB1 disabled, RB0 enabled */
  870. tmp = 0x00000000;
  871. }
  872. } else {
  873. tmp = gb_addr_config & NUM_PIPES_MASK;
  874. tmp = r6xx_remap_render_backend(rdev, tmp,
  875. rdev->config.cayman.max_backends_per_se *
  876. rdev->config.cayman.max_shader_engines,
  877. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  878. }
  879. WREG32(GB_BACKEND_MAP, tmp);
  880. cgts_tcc_disable = 0xffff0000;
  881. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  882. cgts_tcc_disable &= ~(1 << (16 + i));
  883. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  884. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  885. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  886. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  887. /* reprogram the shader complex */
  888. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  889. for (i = 0; i < 16; i++)
  890. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  891. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  892. /* set HW defaults for 3D engine */
  893. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  894. sx_debug_1 = RREG32(SX_DEBUG_1);
  895. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  896. WREG32(SX_DEBUG_1, sx_debug_1);
  897. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  898. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  899. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  900. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  901. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  902. /* need to be explicitly zero-ed */
  903. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  904. WREG32(SQ_LSTMP_RING_BASE, 0);
  905. WREG32(SQ_HSTMP_RING_BASE, 0);
  906. WREG32(SQ_ESTMP_RING_BASE, 0);
  907. WREG32(SQ_GSTMP_RING_BASE, 0);
  908. WREG32(SQ_VSTMP_RING_BASE, 0);
  909. WREG32(SQ_PSTMP_RING_BASE, 0);
  910. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  911. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  912. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  913. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  914. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  915. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  916. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  917. WREG32(VGT_NUM_INSTANCES, 1);
  918. WREG32(CP_PERFMON_CNTL, 0);
  919. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  920. FETCH_FIFO_HIWATER(0x4) |
  921. DONE_FIFO_HIWATER(0xe0) |
  922. ALU_UPDATE_FIFO_HIWATER(0x8)));
  923. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  924. WREG32(SQ_CONFIG, (VC_ENABLE |
  925. EXPORT_SRC_C |
  926. GFX_PRIO(0) |
  927. CS1_PRIO(0) |
  928. CS2_PRIO(1)));
  929. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  930. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  931. FORCE_EOV_MAX_REZ_CNT(255)));
  932. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  933. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  934. WREG32(VGT_GS_VERTEX_REUSE, 16);
  935. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  936. WREG32(CB_PERF_CTR0_SEL_0, 0);
  937. WREG32(CB_PERF_CTR0_SEL_1, 0);
  938. WREG32(CB_PERF_CTR1_SEL_0, 0);
  939. WREG32(CB_PERF_CTR1_SEL_1, 0);
  940. WREG32(CB_PERF_CTR2_SEL_0, 0);
  941. WREG32(CB_PERF_CTR2_SEL_1, 0);
  942. WREG32(CB_PERF_CTR3_SEL_0, 0);
  943. WREG32(CB_PERF_CTR3_SEL_1, 0);
  944. tmp = RREG32(HDP_MISC_CNTL);
  945. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  946. WREG32(HDP_MISC_CNTL, tmp);
  947. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  948. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  949. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  950. udelay(50);
  951. }
  952. /*
  953. * GART
  954. */
  955. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  956. {
  957. /* flush hdp cache */
  958. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  959. /* bits 0-7 are the VM contexts0-7 */
  960. WREG32(VM_INVALIDATE_REQUEST, 1);
  961. }
  962. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  963. {
  964. int i, r;
  965. if (rdev->gart.robj == NULL) {
  966. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  967. return -EINVAL;
  968. }
  969. r = radeon_gart_table_vram_pin(rdev);
  970. if (r)
  971. return r;
  972. radeon_gart_restore(rdev);
  973. /* Setup TLB control */
  974. WREG32(MC_VM_MX_L1_TLB_CNTL,
  975. (0xA << 7) |
  976. ENABLE_L1_TLB |
  977. ENABLE_L1_FRAGMENT_PROCESSING |
  978. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  979. ENABLE_ADVANCED_DRIVER_MODEL |
  980. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  981. /* Setup L2 cache */
  982. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  983. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  984. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  985. EFFECTIVE_L2_QUEUE_SIZE(7) |
  986. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  987. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  988. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  989. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  990. /* setup context0 */
  991. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  992. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  993. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  994. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  995. (u32)(rdev->dummy_page.addr >> 12));
  996. WREG32(VM_CONTEXT0_CNTL2, 0);
  997. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  998. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  999. WREG32(0x15D4, 0);
  1000. WREG32(0x15D8, 0);
  1001. WREG32(0x15DC, 0);
  1002. /* empty context1-7 */
  1003. /* Assign the pt base to something valid for now; the pts used for
  1004. * the VMs are determined by the application and setup and assigned
  1005. * on the fly in the vm part of radeon_gart.c
  1006. */
  1007. for (i = 1; i < 8; i++) {
  1008. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  1009. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  1010. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  1011. rdev->gart.table_addr >> 12);
  1012. }
  1013. /* enable context1-7 */
  1014. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  1015. (u32)(rdev->dummy_page.addr >> 12));
  1016. WREG32(VM_CONTEXT1_CNTL2, 4);
  1017. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  1018. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1019. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1020. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1021. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1022. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1023. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  1024. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1025. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  1026. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1027. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  1028. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1029. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1030. cayman_pcie_gart_tlb_flush(rdev);
  1031. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1032. (unsigned)(rdev->mc.gtt_size >> 20),
  1033. (unsigned long long)rdev->gart.table_addr);
  1034. rdev->gart.ready = true;
  1035. return 0;
  1036. }
  1037. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  1038. {
  1039. /* Disable all tables */
  1040. WREG32(VM_CONTEXT0_CNTL, 0);
  1041. WREG32(VM_CONTEXT1_CNTL, 0);
  1042. /* Setup TLB control */
  1043. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  1044. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1045. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1046. /* Setup L2 cache */
  1047. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1048. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1049. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1050. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1051. WREG32(VM_L2_CNTL2, 0);
  1052. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1053. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1054. radeon_gart_table_vram_unpin(rdev);
  1055. }
  1056. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  1057. {
  1058. cayman_pcie_gart_disable(rdev);
  1059. radeon_gart_table_vram_free(rdev);
  1060. radeon_gart_fini(rdev);
  1061. }
  1062. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  1063. int ring, u32 cp_int_cntl)
  1064. {
  1065. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  1066. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  1067. WREG32(CP_INT_CNTL, cp_int_cntl);
  1068. }
  1069. /*
  1070. * CP.
  1071. */
  1072. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1073. struct radeon_fence *fence)
  1074. {
  1075. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1076. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1077. /* flush read cache over gart for this vmid */
  1078. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1079. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1080. radeon_ring_write(ring, 0);
  1081. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1082. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1083. radeon_ring_write(ring, 0xFFFFFFFF);
  1084. radeon_ring_write(ring, 0);
  1085. radeon_ring_write(ring, 10); /* poll interval */
  1086. /* EVENT_WRITE_EOP - flush caches, send int */
  1087. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1088. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1089. radeon_ring_write(ring, addr & 0xffffffff);
  1090. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1091. radeon_ring_write(ring, fence->seq);
  1092. radeon_ring_write(ring, 0);
  1093. }
  1094. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1095. {
  1096. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1097. /* set to DX10/11 mode */
  1098. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1099. radeon_ring_write(ring, 1);
  1100. if (ring->rptr_save_reg) {
  1101. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  1102. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1103. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1104. PACKET3_SET_CONFIG_REG_START) >> 2));
  1105. radeon_ring_write(ring, next_rptr);
  1106. }
  1107. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1108. radeon_ring_write(ring,
  1109. #ifdef __BIG_ENDIAN
  1110. (2 << 0) |
  1111. #endif
  1112. (ib->gpu_addr & 0xFFFFFFFC));
  1113. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1114. radeon_ring_write(ring, ib->length_dw |
  1115. (ib->vm ? (ib->vm->id << 24) : 0));
  1116. /* flush read cache over gart for this vmid */
  1117. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1118. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1119. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1120. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1121. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1122. radeon_ring_write(ring, 0xFFFFFFFF);
  1123. radeon_ring_write(ring, 0);
  1124. radeon_ring_write(ring, 10); /* poll interval */
  1125. }
  1126. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  1127. struct radeon_ring *ring,
  1128. struct radeon_semaphore *semaphore,
  1129. bool emit_wait)
  1130. {
  1131. uint64_t addr = semaphore->gpu_addr;
  1132. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  1133. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  1134. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  1135. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  1136. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  1137. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  1138. }
  1139. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1140. {
  1141. if (enable)
  1142. WREG32(CP_ME_CNTL, 0);
  1143. else {
  1144. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1145. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1146. WREG32(SCRATCH_UMSK, 0);
  1147. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1148. }
  1149. }
  1150. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1151. {
  1152. const __be32 *fw_data;
  1153. int i;
  1154. if (!rdev->me_fw || !rdev->pfp_fw)
  1155. return -EINVAL;
  1156. cayman_cp_enable(rdev, false);
  1157. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1158. WREG32(CP_PFP_UCODE_ADDR, 0);
  1159. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1160. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1161. WREG32(CP_PFP_UCODE_ADDR, 0);
  1162. fw_data = (const __be32 *)rdev->me_fw->data;
  1163. WREG32(CP_ME_RAM_WADDR, 0);
  1164. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1165. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1166. WREG32(CP_PFP_UCODE_ADDR, 0);
  1167. WREG32(CP_ME_RAM_WADDR, 0);
  1168. WREG32(CP_ME_RAM_RADDR, 0);
  1169. return 0;
  1170. }
  1171. static int cayman_cp_start(struct radeon_device *rdev)
  1172. {
  1173. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1174. int r, i;
  1175. r = radeon_ring_lock(rdev, ring, 7);
  1176. if (r) {
  1177. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1178. return r;
  1179. }
  1180. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1181. radeon_ring_write(ring, 0x1);
  1182. radeon_ring_write(ring, 0x0);
  1183. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1184. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1185. radeon_ring_write(ring, 0);
  1186. radeon_ring_write(ring, 0);
  1187. radeon_ring_unlock_commit(rdev, ring);
  1188. cayman_cp_enable(rdev, true);
  1189. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1190. if (r) {
  1191. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1192. return r;
  1193. }
  1194. /* setup clear context state */
  1195. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1196. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1197. for (i = 0; i < cayman_default_size; i++)
  1198. radeon_ring_write(ring, cayman_default_state[i]);
  1199. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1200. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1201. /* set clear context state */
  1202. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1203. radeon_ring_write(ring, 0);
  1204. /* SQ_VTX_BASE_VTX_LOC */
  1205. radeon_ring_write(ring, 0xc0026f00);
  1206. radeon_ring_write(ring, 0x00000000);
  1207. radeon_ring_write(ring, 0x00000000);
  1208. radeon_ring_write(ring, 0x00000000);
  1209. /* Clear consts */
  1210. radeon_ring_write(ring, 0xc0036f00);
  1211. radeon_ring_write(ring, 0x00000bc4);
  1212. radeon_ring_write(ring, 0xffffffff);
  1213. radeon_ring_write(ring, 0xffffffff);
  1214. radeon_ring_write(ring, 0xffffffff);
  1215. radeon_ring_write(ring, 0xc0026900);
  1216. radeon_ring_write(ring, 0x00000316);
  1217. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1218. radeon_ring_write(ring, 0x00000010); /* */
  1219. radeon_ring_unlock_commit(rdev, ring);
  1220. /* XXX init other rings */
  1221. return 0;
  1222. }
  1223. static void cayman_cp_fini(struct radeon_device *rdev)
  1224. {
  1225. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1226. cayman_cp_enable(rdev, false);
  1227. radeon_ring_fini(rdev, ring);
  1228. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1229. }
  1230. static int cayman_cp_resume(struct radeon_device *rdev)
  1231. {
  1232. static const int ridx[] = {
  1233. RADEON_RING_TYPE_GFX_INDEX,
  1234. CAYMAN_RING_TYPE_CP1_INDEX,
  1235. CAYMAN_RING_TYPE_CP2_INDEX
  1236. };
  1237. static const unsigned cp_rb_cntl[] = {
  1238. CP_RB0_CNTL,
  1239. CP_RB1_CNTL,
  1240. CP_RB2_CNTL,
  1241. };
  1242. static const unsigned cp_rb_rptr_addr[] = {
  1243. CP_RB0_RPTR_ADDR,
  1244. CP_RB1_RPTR_ADDR,
  1245. CP_RB2_RPTR_ADDR
  1246. };
  1247. static const unsigned cp_rb_rptr_addr_hi[] = {
  1248. CP_RB0_RPTR_ADDR_HI,
  1249. CP_RB1_RPTR_ADDR_HI,
  1250. CP_RB2_RPTR_ADDR_HI
  1251. };
  1252. static const unsigned cp_rb_base[] = {
  1253. CP_RB0_BASE,
  1254. CP_RB1_BASE,
  1255. CP_RB2_BASE
  1256. };
  1257. struct radeon_ring *ring;
  1258. int i, r;
  1259. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1260. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1261. SOFT_RESET_PA |
  1262. SOFT_RESET_SH |
  1263. SOFT_RESET_VGT |
  1264. SOFT_RESET_SPI |
  1265. SOFT_RESET_SX));
  1266. RREG32(GRBM_SOFT_RESET);
  1267. mdelay(15);
  1268. WREG32(GRBM_SOFT_RESET, 0);
  1269. RREG32(GRBM_SOFT_RESET);
  1270. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1271. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1272. /* Set the write pointer delay */
  1273. WREG32(CP_RB_WPTR_DELAY, 0);
  1274. WREG32(CP_DEBUG, (1 << 27));
  1275. /* set the wb address whether it's enabled or not */
  1276. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1277. WREG32(SCRATCH_UMSK, 0xff);
  1278. for (i = 0; i < 3; ++i) {
  1279. uint32_t rb_cntl;
  1280. uint64_t addr;
  1281. /* Set ring buffer size */
  1282. ring = &rdev->ring[ridx[i]];
  1283. rb_cntl = drm_order(ring->ring_size / 8);
  1284. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1285. #ifdef __BIG_ENDIAN
  1286. rb_cntl |= BUF_SWAP_32BIT;
  1287. #endif
  1288. WREG32(cp_rb_cntl[i], rb_cntl);
  1289. /* set the wb address whether it's enabled or not */
  1290. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1291. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1292. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1293. }
  1294. /* set the rb base addr, this causes an internal reset of ALL rings */
  1295. for (i = 0; i < 3; ++i) {
  1296. ring = &rdev->ring[ridx[i]];
  1297. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1298. }
  1299. for (i = 0; i < 3; ++i) {
  1300. /* Initialize the ring buffer's read and write pointers */
  1301. ring = &rdev->ring[ridx[i]];
  1302. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1303. ring->rptr = ring->wptr = 0;
  1304. WREG32(ring->rptr_reg, ring->rptr);
  1305. WREG32(ring->wptr_reg, ring->wptr);
  1306. mdelay(1);
  1307. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1308. }
  1309. /* start the rings */
  1310. cayman_cp_start(rdev);
  1311. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1312. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1313. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1314. /* this only test cp0 */
  1315. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1316. if (r) {
  1317. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1318. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1319. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1320. return r;
  1321. }
  1322. return 0;
  1323. }
  1324. /*
  1325. * DMA
  1326. * Starting with R600, the GPU has an asynchronous
  1327. * DMA engine. The programming model is very similar
  1328. * to the 3D engine (ring buffer, IBs, etc.), but the
  1329. * DMA controller has it's own packet format that is
  1330. * different form the PM4 format used by the 3D engine.
  1331. * It supports copying data, writing embedded data,
  1332. * solid fills, and a number of other things. It also
  1333. * has support for tiling/detiling of buffers.
  1334. * Cayman and newer support two asynchronous DMA engines.
  1335. */
  1336. /**
  1337. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1338. *
  1339. * @rdev: radeon_device pointer
  1340. * @ib: IB object to schedule
  1341. *
  1342. * Schedule an IB in the DMA ring (cayman-SI).
  1343. */
  1344. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1345. struct radeon_ib *ib)
  1346. {
  1347. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1348. if (rdev->wb.enabled) {
  1349. u32 next_rptr = ring->wptr + 4;
  1350. while ((next_rptr & 7) != 5)
  1351. next_rptr++;
  1352. next_rptr += 3;
  1353. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1354. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1355. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1356. radeon_ring_write(ring, next_rptr);
  1357. }
  1358. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1359. * Pad as necessary with NOPs.
  1360. */
  1361. while ((ring->wptr & 7) != 5)
  1362. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1363. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1364. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1365. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1366. }
  1367. /**
  1368. * cayman_dma_stop - stop the async dma engines
  1369. *
  1370. * @rdev: radeon_device pointer
  1371. *
  1372. * Stop the async dma engines (cayman-SI).
  1373. */
  1374. void cayman_dma_stop(struct radeon_device *rdev)
  1375. {
  1376. u32 rb_cntl;
  1377. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1378. /* dma0 */
  1379. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1380. rb_cntl &= ~DMA_RB_ENABLE;
  1381. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1382. /* dma1 */
  1383. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1384. rb_cntl &= ~DMA_RB_ENABLE;
  1385. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1386. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1387. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1388. }
  1389. /**
  1390. * cayman_dma_resume - setup and start the async dma engines
  1391. *
  1392. * @rdev: radeon_device pointer
  1393. *
  1394. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1395. * Returns 0 for success, error for failure.
  1396. */
  1397. int cayman_dma_resume(struct radeon_device *rdev)
  1398. {
  1399. struct radeon_ring *ring;
  1400. u32 rb_cntl, dma_cntl, ib_cntl;
  1401. u32 rb_bufsz;
  1402. u32 reg_offset, wb_offset;
  1403. int i, r;
  1404. /* Reset dma */
  1405. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1406. RREG32(SRBM_SOFT_RESET);
  1407. udelay(50);
  1408. WREG32(SRBM_SOFT_RESET, 0);
  1409. for (i = 0; i < 2; i++) {
  1410. if (i == 0) {
  1411. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1412. reg_offset = DMA0_REGISTER_OFFSET;
  1413. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1414. } else {
  1415. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1416. reg_offset = DMA1_REGISTER_OFFSET;
  1417. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1418. }
  1419. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1420. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1421. /* Set ring buffer size in dwords */
  1422. rb_bufsz = drm_order(ring->ring_size / 4);
  1423. rb_cntl = rb_bufsz << 1;
  1424. #ifdef __BIG_ENDIAN
  1425. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1426. #endif
  1427. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1428. /* Initialize the ring buffer's read and write pointers */
  1429. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1430. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1431. /* set the wb address whether it's enabled or not */
  1432. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1433. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1434. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1435. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1436. if (rdev->wb.enabled)
  1437. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1438. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1439. /* enable DMA IBs */
  1440. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1441. #ifdef __BIG_ENDIAN
  1442. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1443. #endif
  1444. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1445. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1446. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1447. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1448. ring->wptr = 0;
  1449. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1450. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1451. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1452. ring->ready = true;
  1453. r = radeon_ring_test(rdev, ring->idx, ring);
  1454. if (r) {
  1455. ring->ready = false;
  1456. return r;
  1457. }
  1458. }
  1459. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1460. return 0;
  1461. }
  1462. /**
  1463. * cayman_dma_fini - tear down the async dma engines
  1464. *
  1465. * @rdev: radeon_device pointer
  1466. *
  1467. * Stop the async dma engines and free the rings (cayman-SI).
  1468. */
  1469. void cayman_dma_fini(struct radeon_device *rdev)
  1470. {
  1471. cayman_dma_stop(rdev);
  1472. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1473. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1474. }
  1475. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1476. {
  1477. u32 reset_mask = 0;
  1478. u32 tmp;
  1479. /* GRBM_STATUS */
  1480. tmp = RREG32(GRBM_STATUS);
  1481. if (tmp & (PA_BUSY | SC_BUSY |
  1482. SH_BUSY | SX_BUSY |
  1483. TA_BUSY | VGT_BUSY |
  1484. DB_BUSY | CB_BUSY |
  1485. GDS_BUSY | SPI_BUSY |
  1486. IA_BUSY | IA_BUSY_NO_DMA))
  1487. reset_mask |= RADEON_RESET_GFX;
  1488. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1489. CP_BUSY | CP_COHERENCY_BUSY))
  1490. reset_mask |= RADEON_RESET_CP;
  1491. if (tmp & GRBM_EE_BUSY)
  1492. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1493. /* DMA_STATUS_REG 0 */
  1494. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1495. if (!(tmp & DMA_IDLE))
  1496. reset_mask |= RADEON_RESET_DMA;
  1497. /* DMA_STATUS_REG 1 */
  1498. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1499. if (!(tmp & DMA_IDLE))
  1500. reset_mask |= RADEON_RESET_DMA1;
  1501. /* SRBM_STATUS2 */
  1502. tmp = RREG32(SRBM_STATUS2);
  1503. if (tmp & DMA_BUSY)
  1504. reset_mask |= RADEON_RESET_DMA;
  1505. if (tmp & DMA1_BUSY)
  1506. reset_mask |= RADEON_RESET_DMA1;
  1507. /* SRBM_STATUS */
  1508. tmp = RREG32(SRBM_STATUS);
  1509. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1510. reset_mask |= RADEON_RESET_RLC;
  1511. if (tmp & IH_BUSY)
  1512. reset_mask |= RADEON_RESET_IH;
  1513. if (tmp & SEM_BUSY)
  1514. reset_mask |= RADEON_RESET_SEM;
  1515. if (tmp & GRBM_RQ_PENDING)
  1516. reset_mask |= RADEON_RESET_GRBM;
  1517. if (tmp & VMC_BUSY)
  1518. reset_mask |= RADEON_RESET_VMC;
  1519. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1520. MCC_BUSY | MCD_BUSY))
  1521. reset_mask |= RADEON_RESET_MC;
  1522. if (evergreen_is_display_hung(rdev))
  1523. reset_mask |= RADEON_RESET_DISPLAY;
  1524. /* VM_L2_STATUS */
  1525. tmp = RREG32(VM_L2_STATUS);
  1526. if (tmp & L2_BUSY)
  1527. reset_mask |= RADEON_RESET_VMC;
  1528. /* Skip MC reset as it's mostly likely not hung, just busy */
  1529. if (reset_mask & RADEON_RESET_MC) {
  1530. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1531. reset_mask &= ~RADEON_RESET_MC;
  1532. }
  1533. return reset_mask;
  1534. }
  1535. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1536. {
  1537. struct evergreen_mc_save save;
  1538. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1539. u32 tmp;
  1540. if (reset_mask == 0)
  1541. return;
  1542. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1543. evergreen_print_gpu_status_regs(rdev);
  1544. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1545. RREG32(0x14F8));
  1546. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1547. RREG32(0x14D8));
  1548. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1549. RREG32(0x14FC));
  1550. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1551. RREG32(0x14DC));
  1552. /* Disable CP parsing/prefetching */
  1553. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1554. if (reset_mask & RADEON_RESET_DMA) {
  1555. /* dma0 */
  1556. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1557. tmp &= ~DMA_RB_ENABLE;
  1558. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1559. }
  1560. if (reset_mask & RADEON_RESET_DMA1) {
  1561. /* dma1 */
  1562. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1563. tmp &= ~DMA_RB_ENABLE;
  1564. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1565. }
  1566. udelay(50);
  1567. evergreen_mc_stop(rdev, &save);
  1568. if (evergreen_mc_wait_for_idle(rdev)) {
  1569. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1570. }
  1571. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1572. grbm_soft_reset = SOFT_RESET_CB |
  1573. SOFT_RESET_DB |
  1574. SOFT_RESET_GDS |
  1575. SOFT_RESET_PA |
  1576. SOFT_RESET_SC |
  1577. SOFT_RESET_SPI |
  1578. SOFT_RESET_SH |
  1579. SOFT_RESET_SX |
  1580. SOFT_RESET_TC |
  1581. SOFT_RESET_TA |
  1582. SOFT_RESET_VGT |
  1583. SOFT_RESET_IA;
  1584. }
  1585. if (reset_mask & RADEON_RESET_CP) {
  1586. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1587. srbm_soft_reset |= SOFT_RESET_GRBM;
  1588. }
  1589. if (reset_mask & RADEON_RESET_DMA)
  1590. srbm_soft_reset |= SOFT_RESET_DMA;
  1591. if (reset_mask & RADEON_RESET_DMA1)
  1592. srbm_soft_reset |= SOFT_RESET_DMA1;
  1593. if (reset_mask & RADEON_RESET_DISPLAY)
  1594. srbm_soft_reset |= SOFT_RESET_DC;
  1595. if (reset_mask & RADEON_RESET_RLC)
  1596. srbm_soft_reset |= SOFT_RESET_RLC;
  1597. if (reset_mask & RADEON_RESET_SEM)
  1598. srbm_soft_reset |= SOFT_RESET_SEM;
  1599. if (reset_mask & RADEON_RESET_IH)
  1600. srbm_soft_reset |= SOFT_RESET_IH;
  1601. if (reset_mask & RADEON_RESET_GRBM)
  1602. srbm_soft_reset |= SOFT_RESET_GRBM;
  1603. if (reset_mask & RADEON_RESET_VMC)
  1604. srbm_soft_reset |= SOFT_RESET_VMC;
  1605. if (!(rdev->flags & RADEON_IS_IGP)) {
  1606. if (reset_mask & RADEON_RESET_MC)
  1607. srbm_soft_reset |= SOFT_RESET_MC;
  1608. }
  1609. if (grbm_soft_reset) {
  1610. tmp = RREG32(GRBM_SOFT_RESET);
  1611. tmp |= grbm_soft_reset;
  1612. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1613. WREG32(GRBM_SOFT_RESET, tmp);
  1614. tmp = RREG32(GRBM_SOFT_RESET);
  1615. udelay(50);
  1616. tmp &= ~grbm_soft_reset;
  1617. WREG32(GRBM_SOFT_RESET, tmp);
  1618. tmp = RREG32(GRBM_SOFT_RESET);
  1619. }
  1620. if (srbm_soft_reset) {
  1621. tmp = RREG32(SRBM_SOFT_RESET);
  1622. tmp |= srbm_soft_reset;
  1623. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1624. WREG32(SRBM_SOFT_RESET, tmp);
  1625. tmp = RREG32(SRBM_SOFT_RESET);
  1626. udelay(50);
  1627. tmp &= ~srbm_soft_reset;
  1628. WREG32(SRBM_SOFT_RESET, tmp);
  1629. tmp = RREG32(SRBM_SOFT_RESET);
  1630. }
  1631. /* Wait a little for things to settle down */
  1632. udelay(50);
  1633. evergreen_mc_resume(rdev, &save);
  1634. udelay(50);
  1635. evergreen_print_gpu_status_regs(rdev);
  1636. }
  1637. int cayman_asic_reset(struct radeon_device *rdev)
  1638. {
  1639. u32 reset_mask;
  1640. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1641. if (reset_mask)
  1642. r600_set_bios_scratch_engine_hung(rdev, true);
  1643. cayman_gpu_soft_reset(rdev, reset_mask);
  1644. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1645. if (!reset_mask)
  1646. r600_set_bios_scratch_engine_hung(rdev, false);
  1647. return 0;
  1648. }
  1649. /**
  1650. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1651. *
  1652. * @rdev: radeon_device pointer
  1653. * @ring: radeon_ring structure holding ring information
  1654. *
  1655. * Check if the GFX engine is locked up.
  1656. * Returns true if the engine appears to be locked up, false if not.
  1657. */
  1658. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1659. {
  1660. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1661. if (!(reset_mask & (RADEON_RESET_GFX |
  1662. RADEON_RESET_COMPUTE |
  1663. RADEON_RESET_CP))) {
  1664. radeon_ring_lockup_update(ring);
  1665. return false;
  1666. }
  1667. /* force CP activities */
  1668. radeon_ring_force_activity(rdev, ring);
  1669. return radeon_ring_test_lockup(rdev, ring);
  1670. }
  1671. /**
  1672. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1673. *
  1674. * @rdev: radeon_device pointer
  1675. * @ring: radeon_ring structure holding ring information
  1676. *
  1677. * Check if the async DMA engine is locked up.
  1678. * Returns true if the engine appears to be locked up, false if not.
  1679. */
  1680. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1681. {
  1682. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1683. u32 mask;
  1684. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1685. mask = RADEON_RESET_DMA;
  1686. else
  1687. mask = RADEON_RESET_DMA1;
  1688. if (!(reset_mask & mask)) {
  1689. radeon_ring_lockup_update(ring);
  1690. return false;
  1691. }
  1692. /* force ring activities */
  1693. radeon_ring_force_activity(rdev, ring);
  1694. return radeon_ring_test_lockup(rdev, ring);
  1695. }
  1696. static int cayman_startup(struct radeon_device *rdev)
  1697. {
  1698. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1699. int r;
  1700. /* enable pcie gen2 link */
  1701. evergreen_pcie_gen2_enable(rdev);
  1702. if (rdev->flags & RADEON_IS_IGP) {
  1703. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1704. r = ni_init_microcode(rdev);
  1705. if (r) {
  1706. DRM_ERROR("Failed to load firmware!\n");
  1707. return r;
  1708. }
  1709. }
  1710. } else {
  1711. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1712. r = ni_init_microcode(rdev);
  1713. if (r) {
  1714. DRM_ERROR("Failed to load firmware!\n");
  1715. return r;
  1716. }
  1717. }
  1718. r = ni_mc_load_microcode(rdev);
  1719. if (r) {
  1720. DRM_ERROR("Failed to load MC firmware!\n");
  1721. return r;
  1722. }
  1723. }
  1724. r = r600_vram_scratch_init(rdev);
  1725. if (r)
  1726. return r;
  1727. evergreen_mc_program(rdev);
  1728. r = cayman_pcie_gart_enable(rdev);
  1729. if (r)
  1730. return r;
  1731. cayman_gpu_init(rdev);
  1732. r = evergreen_blit_init(rdev);
  1733. if (r) {
  1734. r600_blit_fini(rdev);
  1735. rdev->asic->copy.copy = NULL;
  1736. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1737. }
  1738. /* allocate rlc buffers */
  1739. if (rdev->flags & RADEON_IS_IGP) {
  1740. r = si_rlc_init(rdev);
  1741. if (r) {
  1742. DRM_ERROR("Failed to init rlc BOs!\n");
  1743. return r;
  1744. }
  1745. }
  1746. /* allocate wb buffer */
  1747. r = radeon_wb_init(rdev);
  1748. if (r)
  1749. return r;
  1750. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1751. if (r) {
  1752. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1753. return r;
  1754. }
  1755. r = rv770_uvd_resume(rdev);
  1756. if (!r) {
  1757. r = radeon_fence_driver_start_ring(rdev,
  1758. R600_RING_TYPE_UVD_INDEX);
  1759. if (r)
  1760. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1761. }
  1762. if (r)
  1763. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1764. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1765. if (r) {
  1766. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1767. return r;
  1768. }
  1769. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1770. if (r) {
  1771. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1772. return r;
  1773. }
  1774. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1775. if (r) {
  1776. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1777. return r;
  1778. }
  1779. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1780. if (r) {
  1781. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1782. return r;
  1783. }
  1784. /* Enable IRQ */
  1785. if (!rdev->irq.installed) {
  1786. r = radeon_irq_kms_init(rdev);
  1787. if (r)
  1788. return r;
  1789. }
  1790. r = r600_irq_init(rdev);
  1791. if (r) {
  1792. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1793. radeon_irq_kms_fini(rdev);
  1794. return r;
  1795. }
  1796. evergreen_irq_set(rdev);
  1797. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1798. CP_RB0_RPTR, CP_RB0_WPTR,
  1799. 0, 0xfffff, RADEON_CP_PACKET2);
  1800. if (r)
  1801. return r;
  1802. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1803. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1804. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1805. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1806. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1807. if (r)
  1808. return r;
  1809. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1810. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1811. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1812. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1813. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1814. if (r)
  1815. return r;
  1816. r = cayman_cp_load_microcode(rdev);
  1817. if (r)
  1818. return r;
  1819. r = cayman_cp_resume(rdev);
  1820. if (r)
  1821. return r;
  1822. r = cayman_dma_resume(rdev);
  1823. if (r)
  1824. return r;
  1825. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1826. if (ring->ring_size) {
  1827. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1828. R600_WB_UVD_RPTR_OFFSET,
  1829. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1830. 0, 0xfffff, RADEON_CP_PACKET2);
  1831. if (!r)
  1832. r = r600_uvd_init(rdev);
  1833. if (r)
  1834. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1835. }
  1836. r = radeon_ib_pool_init(rdev);
  1837. if (r) {
  1838. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1839. return r;
  1840. }
  1841. r = radeon_vm_manager_init(rdev);
  1842. if (r) {
  1843. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1844. return r;
  1845. }
  1846. r = r600_audio_init(rdev);
  1847. if (r)
  1848. return r;
  1849. return 0;
  1850. }
  1851. int cayman_resume(struct radeon_device *rdev)
  1852. {
  1853. int r;
  1854. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1855. * posting will perform necessary task to bring back GPU into good
  1856. * shape.
  1857. */
  1858. /* post card */
  1859. atom_asic_init(rdev->mode_info.atom_context);
  1860. /* init golden registers */
  1861. ni_init_golden_registers(rdev);
  1862. rdev->accel_working = true;
  1863. r = cayman_startup(rdev);
  1864. if (r) {
  1865. DRM_ERROR("cayman startup failed on resume\n");
  1866. rdev->accel_working = false;
  1867. return r;
  1868. }
  1869. return r;
  1870. }
  1871. int cayman_suspend(struct radeon_device *rdev)
  1872. {
  1873. r600_audio_fini(rdev);
  1874. radeon_vm_manager_fini(rdev);
  1875. cayman_cp_enable(rdev, false);
  1876. cayman_dma_stop(rdev);
  1877. r600_uvd_rbc_stop(rdev);
  1878. radeon_uvd_suspend(rdev);
  1879. evergreen_irq_suspend(rdev);
  1880. radeon_wb_disable(rdev);
  1881. cayman_pcie_gart_disable(rdev);
  1882. return 0;
  1883. }
  1884. /* Plan is to move initialization in that function and use
  1885. * helper function so that radeon_device_init pretty much
  1886. * do nothing more than calling asic specific function. This
  1887. * should also allow to remove a bunch of callback function
  1888. * like vram_info.
  1889. */
  1890. int cayman_init(struct radeon_device *rdev)
  1891. {
  1892. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1893. int r;
  1894. /* Read BIOS */
  1895. if (!radeon_get_bios(rdev)) {
  1896. if (ASIC_IS_AVIVO(rdev))
  1897. return -EINVAL;
  1898. }
  1899. /* Must be an ATOMBIOS */
  1900. if (!rdev->is_atom_bios) {
  1901. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1902. return -EINVAL;
  1903. }
  1904. r = radeon_atombios_init(rdev);
  1905. if (r)
  1906. return r;
  1907. /* Post card if necessary */
  1908. if (!radeon_card_posted(rdev)) {
  1909. if (!rdev->bios) {
  1910. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1911. return -EINVAL;
  1912. }
  1913. DRM_INFO("GPU not posted. posting now...\n");
  1914. atom_asic_init(rdev->mode_info.atom_context);
  1915. }
  1916. /* init golden registers */
  1917. ni_init_golden_registers(rdev);
  1918. /* Initialize scratch registers */
  1919. r600_scratch_init(rdev);
  1920. /* Initialize surface registers */
  1921. radeon_surface_init(rdev);
  1922. /* Initialize clocks */
  1923. radeon_get_clock_info(rdev->ddev);
  1924. /* Fence driver */
  1925. r = radeon_fence_driver_init(rdev);
  1926. if (r)
  1927. return r;
  1928. /* initialize memory controller */
  1929. r = evergreen_mc_init(rdev);
  1930. if (r)
  1931. return r;
  1932. /* Memory manager */
  1933. r = radeon_bo_init(rdev);
  1934. if (r)
  1935. return r;
  1936. ring->ring_obj = NULL;
  1937. r600_ring_init(rdev, ring, 1024 * 1024);
  1938. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1939. ring->ring_obj = NULL;
  1940. r600_ring_init(rdev, ring, 64 * 1024);
  1941. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1942. ring->ring_obj = NULL;
  1943. r600_ring_init(rdev, ring, 64 * 1024);
  1944. r = radeon_uvd_init(rdev);
  1945. if (!r) {
  1946. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1947. ring->ring_obj = NULL;
  1948. r600_ring_init(rdev, ring, 4096);
  1949. }
  1950. rdev->ih.ring_obj = NULL;
  1951. r600_ih_ring_init(rdev, 64 * 1024);
  1952. r = r600_pcie_gart_init(rdev);
  1953. if (r)
  1954. return r;
  1955. rdev->accel_working = true;
  1956. r = cayman_startup(rdev);
  1957. if (r) {
  1958. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1959. cayman_cp_fini(rdev);
  1960. cayman_dma_fini(rdev);
  1961. r600_irq_fini(rdev);
  1962. if (rdev->flags & RADEON_IS_IGP)
  1963. si_rlc_fini(rdev);
  1964. radeon_wb_fini(rdev);
  1965. radeon_ib_pool_fini(rdev);
  1966. radeon_vm_manager_fini(rdev);
  1967. radeon_irq_kms_fini(rdev);
  1968. cayman_pcie_gart_fini(rdev);
  1969. rdev->accel_working = false;
  1970. }
  1971. /* Don't start up if the MC ucode is missing.
  1972. * The default clocks and voltages before the MC ucode
  1973. * is loaded are not suffient for advanced operations.
  1974. *
  1975. * We can skip this check for TN, because there is no MC
  1976. * ucode.
  1977. */
  1978. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1979. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1980. return -EINVAL;
  1981. }
  1982. return 0;
  1983. }
  1984. void cayman_fini(struct radeon_device *rdev)
  1985. {
  1986. r600_blit_fini(rdev);
  1987. cayman_cp_fini(rdev);
  1988. cayman_dma_fini(rdev);
  1989. r600_irq_fini(rdev);
  1990. if (rdev->flags & RADEON_IS_IGP)
  1991. si_rlc_fini(rdev);
  1992. radeon_wb_fini(rdev);
  1993. radeon_vm_manager_fini(rdev);
  1994. radeon_ib_pool_fini(rdev);
  1995. radeon_irq_kms_fini(rdev);
  1996. radeon_uvd_fini(rdev);
  1997. cayman_pcie_gart_fini(rdev);
  1998. r600_vram_scratch_fini(rdev);
  1999. radeon_gem_fini(rdev);
  2000. radeon_fence_driver_fini(rdev);
  2001. radeon_bo_fini(rdev);
  2002. radeon_atombios_fini(rdev);
  2003. kfree(rdev->bios);
  2004. rdev->bios = NULL;
  2005. }
  2006. /*
  2007. * vm
  2008. */
  2009. int cayman_vm_init(struct radeon_device *rdev)
  2010. {
  2011. /* number of VMs */
  2012. rdev->vm_manager.nvm = 8;
  2013. /* base offset of vram pages */
  2014. if (rdev->flags & RADEON_IS_IGP) {
  2015. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  2016. tmp <<= 22;
  2017. rdev->vm_manager.vram_base_offset = tmp;
  2018. } else
  2019. rdev->vm_manager.vram_base_offset = 0;
  2020. return 0;
  2021. }
  2022. void cayman_vm_fini(struct radeon_device *rdev)
  2023. {
  2024. }
  2025. #define R600_ENTRY_VALID (1 << 0)
  2026. #define R600_PTE_SYSTEM (1 << 1)
  2027. #define R600_PTE_SNOOPED (1 << 2)
  2028. #define R600_PTE_READABLE (1 << 5)
  2029. #define R600_PTE_WRITEABLE (1 << 6)
  2030. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  2031. {
  2032. uint32_t r600_flags = 0;
  2033. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  2034. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  2035. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  2036. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2037. r600_flags |= R600_PTE_SYSTEM;
  2038. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  2039. }
  2040. return r600_flags;
  2041. }
  2042. /**
  2043. * cayman_vm_set_page - update the page tables using the CP
  2044. *
  2045. * @rdev: radeon_device pointer
  2046. * @ib: indirect buffer to fill with commands
  2047. * @pe: addr of the page entry
  2048. * @addr: dst addr to write into pe
  2049. * @count: number of page entries to update
  2050. * @incr: increase next addr by incr bytes
  2051. * @flags: access flags
  2052. *
  2053. * Update the page tables using the CP (cayman/TN).
  2054. */
  2055. void cayman_vm_set_page(struct radeon_device *rdev,
  2056. struct radeon_ib *ib,
  2057. uint64_t pe,
  2058. uint64_t addr, unsigned count,
  2059. uint32_t incr, uint32_t flags)
  2060. {
  2061. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2062. uint64_t value;
  2063. unsigned ndw;
  2064. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2065. while (count) {
  2066. ndw = 1 + count * 2;
  2067. if (ndw > 0x3FFF)
  2068. ndw = 0x3FFF;
  2069. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  2070. ib->ptr[ib->length_dw++] = pe;
  2071. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2072. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  2073. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2074. value = radeon_vm_map_gart(rdev, addr);
  2075. value &= 0xFFFFFFFFFFFFF000ULL;
  2076. } else if (flags & RADEON_VM_PAGE_VALID) {
  2077. value = addr;
  2078. } else {
  2079. value = 0;
  2080. }
  2081. addr += incr;
  2082. value |= r600_flags;
  2083. ib->ptr[ib->length_dw++] = value;
  2084. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2085. }
  2086. }
  2087. } else {
  2088. if ((flags & RADEON_VM_PAGE_SYSTEM) ||
  2089. (count == 1)) {
  2090. while (count) {
  2091. ndw = count * 2;
  2092. if (ndw > 0xFFFFE)
  2093. ndw = 0xFFFFE;
  2094. /* for non-physically contiguous pages (system) */
  2095. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  2096. ib->ptr[ib->length_dw++] = pe;
  2097. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2098. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2099. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2100. value = radeon_vm_map_gart(rdev, addr);
  2101. value &= 0xFFFFFFFFFFFFF000ULL;
  2102. } else if (flags & RADEON_VM_PAGE_VALID) {
  2103. value = addr;
  2104. } else {
  2105. value = 0;
  2106. }
  2107. addr += incr;
  2108. value |= r600_flags;
  2109. ib->ptr[ib->length_dw++] = value;
  2110. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2111. }
  2112. }
  2113. while (ib->length_dw & 0x7)
  2114. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2115. } else {
  2116. while (count) {
  2117. ndw = count * 2;
  2118. if (ndw > 0xFFFFE)
  2119. ndw = 0xFFFFE;
  2120. if (flags & RADEON_VM_PAGE_VALID)
  2121. value = addr;
  2122. else
  2123. value = 0;
  2124. /* for physically contiguous pages (vram) */
  2125. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2126. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2127. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2128. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2129. ib->ptr[ib->length_dw++] = 0;
  2130. ib->ptr[ib->length_dw++] = value; /* value */
  2131. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2132. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2133. ib->ptr[ib->length_dw++] = 0;
  2134. pe += ndw * 4;
  2135. addr += (ndw / 2) * incr;
  2136. count -= ndw / 2;
  2137. }
  2138. }
  2139. while (ib->length_dw & 0x7)
  2140. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2141. }
  2142. }
  2143. /**
  2144. * cayman_vm_flush - vm flush using the CP
  2145. *
  2146. * @rdev: radeon_device pointer
  2147. *
  2148. * Update the page table base and flush the VM TLB
  2149. * using the CP (cayman-si).
  2150. */
  2151. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2152. {
  2153. struct radeon_ring *ring = &rdev->ring[ridx];
  2154. if (vm == NULL)
  2155. return;
  2156. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  2157. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2158. /* flush hdp cache */
  2159. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  2160. radeon_ring_write(ring, 0x1);
  2161. /* bits 0-7 are the VM contexts0-7 */
  2162. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  2163. radeon_ring_write(ring, 1 << vm->id);
  2164. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2165. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2166. radeon_ring_write(ring, 0x0);
  2167. }
  2168. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2169. {
  2170. struct radeon_ring *ring = &rdev->ring[ridx];
  2171. if (vm == NULL)
  2172. return;
  2173. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2174. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2175. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2176. /* flush hdp cache */
  2177. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2178. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2179. radeon_ring_write(ring, 1);
  2180. /* bits 0-7 are the VM contexts0-7 */
  2181. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2182. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2183. radeon_ring_write(ring, 1 << vm->id);
  2184. }